blob: 4b2bc4a48ecd43ae4fb9fc90713441704cfdb729 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "compiler_internals.h"
18#include "local_value_numbering.h"
Ian Rogers8d3a1172013-06-04 01:13:28 -070019#include "dataflow_iterator-inl.h"
Vladimir Marko9820b7c2014-01-02 16:40:37 +000020#include "dex/quick/dex_file_method_inliner.h"
21#include "dex/quick/dex_file_to_method_inliner_map.h"
Vladimir Marko69f08ba2014-04-11 12:28:11 +010022#include "utils/scoped_arena_containers.h"
buzbee311ca162013-02-28 15:56:43 -080023
24namespace art {
25
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070026static unsigned int Predecessors(BasicBlock* bb) {
buzbee862a7602013-04-05 10:58:54 -070027 return bb->predecessors->Size();
buzbee311ca162013-02-28 15:56:43 -080028}
29
30/* Setup a constant value for opcodes thare have the DF_SETS_CONST attribute */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070031void MIRGraph::SetConstant(int32_t ssa_reg, int value) {
buzbee862a7602013-04-05 10:58:54 -070032 is_constant_v_->SetBit(ssa_reg);
buzbee311ca162013-02-28 15:56:43 -080033 constant_values_[ssa_reg] = value;
34}
35
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070036void MIRGraph::SetConstantWide(int ssa_reg, int64_t value) {
buzbee862a7602013-04-05 10:58:54 -070037 is_constant_v_->SetBit(ssa_reg);
buzbee311ca162013-02-28 15:56:43 -080038 constant_values_[ssa_reg] = Low32Bits(value);
39 constant_values_[ssa_reg + 1] = High32Bits(value);
40}
41
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -080042void MIRGraph::DoConstantPropagation(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -080043 MIR* mir;
buzbee311ca162013-02-28 15:56:43 -080044
45 for (mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
Alexei Zavjalov9d894662014-04-21 20:45:24 +070046 // Skip pass if BB has MIR without SSA representation.
Jean Christophe Beylercc794c32014-05-02 09:34:13 -070047 if (mir->ssa_rep == nullptr) {
Alexei Zavjalov9d894662014-04-21 20:45:24 +070048 return;
49 }
50
Jean Christophe Beylercc794c32014-05-02 09:34:13 -070051 uint64_t df_attributes = GetDataFlowAttributes(mir);
buzbee311ca162013-02-28 15:56:43 -080052
Ian Rogers29a26482014-05-02 15:27:29 -070053 MIR::DecodedInstruction* d_insn = &mir->dalvikInsn;
buzbee311ca162013-02-28 15:56:43 -080054
55 if (!(df_attributes & DF_HAS_DEFS)) continue;
56
57 /* Handle instructions that set up constants directly */
58 if (df_attributes & DF_SETS_CONST) {
59 if (df_attributes & DF_DA) {
60 int32_t vB = static_cast<int32_t>(d_insn->vB);
61 switch (d_insn->opcode) {
62 case Instruction::CONST_4:
63 case Instruction::CONST_16:
64 case Instruction::CONST:
65 SetConstant(mir->ssa_rep->defs[0], vB);
66 break;
67 case Instruction::CONST_HIGH16:
68 SetConstant(mir->ssa_rep->defs[0], vB << 16);
69 break;
70 case Instruction::CONST_WIDE_16:
71 case Instruction::CONST_WIDE_32:
72 SetConstantWide(mir->ssa_rep->defs[0], static_cast<int64_t>(vB));
73 break;
74 case Instruction::CONST_WIDE:
Brian Carlstromb1eba212013-07-17 18:07:19 -070075 SetConstantWide(mir->ssa_rep->defs[0], d_insn->vB_wide);
buzbee311ca162013-02-28 15:56:43 -080076 break;
77 case Instruction::CONST_WIDE_HIGH16:
78 SetConstantWide(mir->ssa_rep->defs[0], static_cast<int64_t>(vB) << 48);
79 break;
80 default:
81 break;
82 }
83 }
84 /* Handle instructions that set up constants directly */
85 } else if (df_attributes & DF_IS_MOVE) {
86 int i;
87
88 for (i = 0; i < mir->ssa_rep->num_uses; i++) {
buzbee862a7602013-04-05 10:58:54 -070089 if (!is_constant_v_->IsBitSet(mir->ssa_rep->uses[i])) break;
buzbee311ca162013-02-28 15:56:43 -080090 }
91 /* Move a register holding a constant to another register */
92 if (i == mir->ssa_rep->num_uses) {
93 SetConstant(mir->ssa_rep->defs[0], constant_values_[mir->ssa_rep->uses[0]]);
94 if (df_attributes & DF_A_WIDE) {
95 SetConstant(mir->ssa_rep->defs[1], constant_values_[mir->ssa_rep->uses[1]]);
96 }
97 }
98 }
99 }
100 /* TODO: implement code to handle arithmetic operations */
buzbee311ca162013-02-28 15:56:43 -0800101}
102
buzbee311ca162013-02-28 15:56:43 -0800103/* Advance to next strictly dominated MIR node in an extended basic block */
buzbee0d829482013-10-11 15:24:55 -0700104MIR* MIRGraph::AdvanceMIR(BasicBlock** p_bb, MIR* mir) {
buzbee311ca162013-02-28 15:56:43 -0800105 BasicBlock* bb = *p_bb;
106 if (mir != NULL) {
107 mir = mir->next;
108 if (mir == NULL) {
buzbee0d829482013-10-11 15:24:55 -0700109 bb = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800110 if ((bb == NULL) || Predecessors(bb) != 1) {
111 mir = NULL;
112 } else {
113 *p_bb = bb;
114 mir = bb->first_mir_insn;
115 }
116 }
117 }
118 return mir;
119}
120
121/*
122 * To be used at an invoke mir. If the logically next mir node represents
123 * a move-result, return it. Else, return NULL. If a move-result exists,
124 * it is required to immediately follow the invoke with no intervening
125 * opcodes or incoming arcs. However, if the result of the invoke is not
126 * used, a move-result may not be present.
127 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700128MIR* MIRGraph::FindMoveResult(BasicBlock* bb, MIR* mir) {
buzbee311ca162013-02-28 15:56:43 -0800129 BasicBlock* tbb = bb;
130 mir = AdvanceMIR(&tbb, mir);
131 while (mir != NULL) {
buzbee311ca162013-02-28 15:56:43 -0800132 if ((mir->dalvikInsn.opcode == Instruction::MOVE_RESULT) ||
133 (mir->dalvikInsn.opcode == Instruction::MOVE_RESULT_OBJECT) ||
134 (mir->dalvikInsn.opcode == Instruction::MOVE_RESULT_WIDE)) {
135 break;
136 }
137 // Keep going if pseudo op, otherwise terminate
buzbee35ba7f32014-05-31 08:59:01 -0700138 if (IsPseudoMirOp(mir->dalvikInsn.opcode)) {
buzbee311ca162013-02-28 15:56:43 -0800139 mir = AdvanceMIR(&tbb, mir);
buzbee35ba7f32014-05-31 08:59:01 -0700140 } else {
141 mir = NULL;
buzbee311ca162013-02-28 15:56:43 -0800142 }
143 }
144 return mir;
145}
146
buzbee0d829482013-10-11 15:24:55 -0700147BasicBlock* MIRGraph::NextDominatedBlock(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800148 if (bb->block_type == kDead) {
149 return NULL;
150 }
151 DCHECK((bb->block_type == kEntryBlock) || (bb->block_type == kDalvikByteCode)
152 || (bb->block_type == kExitBlock));
buzbee0d829482013-10-11 15:24:55 -0700153 BasicBlock* bb_taken = GetBasicBlock(bb->taken);
154 BasicBlock* bb_fall_through = GetBasicBlock(bb->fall_through);
buzbee1da1e2f2013-11-15 13:37:01 -0800155 if (((bb_fall_through == NULL) && (bb_taken != NULL)) &&
buzbee0d829482013-10-11 15:24:55 -0700156 ((bb_taken->block_type == kDalvikByteCode) || (bb_taken->block_type == kExitBlock))) {
buzbeecbcfaf32013-08-19 07:37:40 -0700157 // Follow simple unconditional branches.
buzbee0d829482013-10-11 15:24:55 -0700158 bb = bb_taken;
buzbeecbcfaf32013-08-19 07:37:40 -0700159 } else {
160 // Follow simple fallthrough
buzbee0d829482013-10-11 15:24:55 -0700161 bb = (bb_taken != NULL) ? NULL : bb_fall_through;
buzbeecbcfaf32013-08-19 07:37:40 -0700162 }
buzbee311ca162013-02-28 15:56:43 -0800163 if (bb == NULL || (Predecessors(bb) != 1)) {
164 return NULL;
165 }
166 DCHECK((bb->block_type == kDalvikByteCode) || (bb->block_type == kExitBlock));
167 return bb;
168}
169
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700170static MIR* FindPhi(BasicBlock* bb, int ssa_name) {
buzbee311ca162013-02-28 15:56:43 -0800171 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
172 if (static_cast<int>(mir->dalvikInsn.opcode) == kMirOpPhi) {
173 for (int i = 0; i < mir->ssa_rep->num_uses; i++) {
174 if (mir->ssa_rep->uses[i] == ssa_name) {
175 return mir;
176 }
177 }
178 }
179 }
180 return NULL;
181}
182
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700183static SelectInstructionKind SelectKind(MIR* mir) {
buzbee311ca162013-02-28 15:56:43 -0800184 switch (mir->dalvikInsn.opcode) {
185 case Instruction::MOVE:
186 case Instruction::MOVE_OBJECT:
187 case Instruction::MOVE_16:
188 case Instruction::MOVE_OBJECT_16:
189 case Instruction::MOVE_FROM16:
190 case Instruction::MOVE_OBJECT_FROM16:
191 return kSelectMove;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700192 case Instruction::CONST:
193 case Instruction::CONST_4:
194 case Instruction::CONST_16:
buzbee311ca162013-02-28 15:56:43 -0800195 return kSelectConst;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700196 case Instruction::GOTO:
197 case Instruction::GOTO_16:
198 case Instruction::GOTO_32:
buzbee311ca162013-02-28 15:56:43 -0800199 return kSelectGoto;
Brian Carlstrom02c8cc62013-07-18 15:54:44 -0700200 default:
201 return kSelectNone;
buzbee311ca162013-02-28 15:56:43 -0800202 }
buzbee311ca162013-02-28 15:56:43 -0800203}
204
Vladimir Markoa1a70742014-03-03 10:28:05 +0000205static constexpr ConditionCode kIfCcZConditionCodes[] = {
206 kCondEq, kCondNe, kCondLt, kCondGe, kCondGt, kCondLe
207};
208
209COMPILE_ASSERT(arraysize(kIfCcZConditionCodes) == Instruction::IF_LEZ - Instruction::IF_EQZ + 1,
210 if_ccz_ccodes_size1);
211
212static constexpr bool IsInstructionIfCcZ(Instruction::Code opcode) {
213 return Instruction::IF_EQZ <= opcode && opcode <= Instruction::IF_LEZ;
214}
215
216static constexpr ConditionCode ConditionCodeForIfCcZ(Instruction::Code opcode) {
217 return kIfCcZConditionCodes[opcode - Instruction::IF_EQZ];
218}
219
220COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_EQZ) == kCondEq, check_if_eqz_ccode);
221COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_NEZ) == kCondNe, check_if_nez_ccode);
222COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_LTZ) == kCondLt, check_if_ltz_ccode);
223COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_GEZ) == kCondGe, check_if_gez_ccode);
224COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_GTZ) == kCondGt, check_if_gtz_ccode);
225COMPILE_ASSERT(ConditionCodeForIfCcZ(Instruction::IF_LEZ) == kCondLe, check_if_lez_ccode);
226
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700227int MIRGraph::GetSSAUseCount(int s_reg) {
buzbee862a7602013-04-05 10:58:54 -0700228 return raw_use_counts_.Get(s_reg);
buzbee311ca162013-02-28 15:56:43 -0800229}
230
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800231size_t MIRGraph::GetNumAvailableNonSpecialCompilerTemps() {
232 if (num_non_special_compiler_temps_ >= max_available_non_special_compiler_temps_) {
233 return 0;
234 } else {
235 return max_available_non_special_compiler_temps_ - num_non_special_compiler_temps_;
236 }
237}
238
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000239
240// FIXME - will probably need to revisit all uses of this, as type not defined.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800241static const RegLocation temp_loc = {kLocCompilerTemp,
buzbee091cc402014-03-31 10:14:40 -0700242 0, 1 /*defined*/, 0, 0, 0, 0, 0, 1 /*home*/,
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000243 RegStorage(), INVALID_SREG, INVALID_SREG};
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800244
245CompilerTemp* MIRGraph::GetNewCompilerTemp(CompilerTempType ct_type, bool wide) {
246 // There is a limit to the number of non-special temps so check to make sure it wasn't exceeded.
247 if (ct_type == kCompilerTempVR) {
248 size_t available_temps = GetNumAvailableNonSpecialCompilerTemps();
249 if (available_temps <= 0 || (available_temps <= 1 && wide)) {
250 return 0;
251 }
252 }
253
254 CompilerTemp *compiler_temp = static_cast<CompilerTemp *>(arena_->Alloc(sizeof(CompilerTemp),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000255 kArenaAllocRegAlloc));
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800256
257 // Create the type of temp requested. Special temps need special handling because
258 // they have a specific virtual register assignment.
259 if (ct_type == kCompilerTempSpecialMethodPtr) {
260 DCHECK_EQ(wide, false);
261 compiler_temp->v_reg = static_cast<int>(kVRegMethodPtrBaseReg);
262 compiler_temp->s_reg_low = AddNewSReg(compiler_temp->v_reg);
263
264 // The MIR graph keeps track of the sreg for method pointer specially, so record that now.
265 method_sreg_ = compiler_temp->s_reg_low;
266 } else {
267 DCHECK_EQ(ct_type, kCompilerTempVR);
268
269 // The new non-special compiler temp must receive a unique v_reg with a negative value.
Chao-ying Fu54d36b62014-05-22 17:25:02 -0700270 compiler_temp->v_reg = static_cast<int>(kVRegNonSpecialTempBaseReg) -
271 num_non_special_compiler_temps_;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800272 compiler_temp->s_reg_low = AddNewSReg(compiler_temp->v_reg);
273 num_non_special_compiler_temps_++;
274
275 if (wide) {
Chao-ying Fu54d36b62014-05-22 17:25:02 -0700276 // Create a new CompilerTemp for the high part.
277 CompilerTemp *compiler_temp_high =
278 static_cast<CompilerTemp *>(arena_->Alloc(sizeof(CompilerTemp), kArenaAllocRegAlloc));
279 compiler_temp_high->v_reg = compiler_temp->v_reg;
280 compiler_temp_high->s_reg_low = compiler_temp->s_reg_low;
281 compiler_temps_.Insert(compiler_temp_high);
282
283 // Ensure that the two registers are consecutive. Since the virtual registers used for temps
284 // grow in a negative fashion, we need the smaller to refer to the low part. Thus, we
285 // redefine the v_reg and s_reg_low.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800286 compiler_temp->v_reg--;
287 int ssa_reg_high = compiler_temp->s_reg_low;
288 compiler_temp->s_reg_low = AddNewSReg(compiler_temp->v_reg);
289 int ssa_reg_low = compiler_temp->s_reg_low;
290
291 // If needed initialize the register location for the high part.
292 // The low part is handled later in this method on a common path.
293 if (reg_location_ != nullptr) {
294 reg_location_[ssa_reg_high] = temp_loc;
295 reg_location_[ssa_reg_high].high_word = 1;
296 reg_location_[ssa_reg_high].s_reg_low = ssa_reg_low;
297 reg_location_[ssa_reg_high].wide = true;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800298 }
299
300 num_non_special_compiler_temps_++;
301 }
302 }
303
304 // Have we already allocated the register locations?
305 if (reg_location_ != nullptr) {
306 int ssa_reg_low = compiler_temp->s_reg_low;
307 reg_location_[ssa_reg_low] = temp_loc;
308 reg_location_[ssa_reg_low].s_reg_low = ssa_reg_low;
309 reg_location_[ssa_reg_low].wide = wide;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800310 }
311
312 compiler_temps_.Insert(compiler_temp);
313 return compiler_temp;
314}
buzbee311ca162013-02-28 15:56:43 -0800315
316/* Do some MIR-level extended basic block optimizations */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700317bool MIRGraph::BasicBlockOpt(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800318 if (bb->block_type == kDead) {
319 return true;
320 }
buzbee1da1e2f2013-11-15 13:37:01 -0800321 bool use_lvn = bb->use_lvn;
Vladimir Marko2ac01fc2014-05-22 12:09:08 +0100322 std::unique_ptr<ScopedArenaAllocator> allocator;
Ian Rogers700a4022014-05-19 16:49:03 -0700323 std::unique_ptr<LocalValueNumbering> local_valnum;
buzbee1da1e2f2013-11-15 13:37:01 -0800324 if (use_lvn) {
Vladimir Marko2ac01fc2014-05-22 12:09:08 +0100325 allocator.reset(ScopedArenaAllocator::Create(&cu_->arena_stack));
326 local_valnum.reset(new (allocator.get()) LocalValueNumbering(cu_, allocator.get()));
buzbee1da1e2f2013-11-15 13:37:01 -0800327 }
buzbee311ca162013-02-28 15:56:43 -0800328 while (bb != NULL) {
329 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
330 // TUNING: use the returned value number for CSE.
buzbee1da1e2f2013-11-15 13:37:01 -0800331 if (use_lvn) {
332 local_valnum->GetValueNumber(mir);
333 }
buzbee311ca162013-02-28 15:56:43 -0800334 // Look for interesting opcodes, skip otherwise
335 Instruction::Code opcode = mir->dalvikInsn.opcode;
336 switch (opcode) {
337 case Instruction::CMPL_FLOAT:
338 case Instruction::CMPL_DOUBLE:
339 case Instruction::CMPG_FLOAT:
340 case Instruction::CMPG_DOUBLE:
341 case Instruction::CMP_LONG:
buzbee1fd33462013-03-25 13:40:45 -0700342 if ((cu_->disable_opt & (1 << kBranchFusing)) != 0) {
buzbee311ca162013-02-28 15:56:43 -0800343 // Bitcode doesn't allow this optimization.
344 break;
345 }
346 if (mir->next != NULL) {
347 MIR* mir_next = mir->next;
buzbee311ca162013-02-28 15:56:43 -0800348 // Make sure result of cmp is used by next insn and nowhere else
Jean Christophe Beylerc26efa82014-06-01 11:39:39 -0700349 if (IsInstructionIfCcZ(mir_next->dalvikInsn.opcode) &&
buzbee311ca162013-02-28 15:56:43 -0800350 (mir->ssa_rep->defs[0] == mir_next->ssa_rep->uses[0]) &&
351 (GetSSAUseCount(mir->ssa_rep->defs[0]) == 1)) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000352 mir_next->meta.ccode = ConditionCodeForIfCcZ(mir_next->dalvikInsn.opcode);
Brian Carlstromdf629502013-07-17 22:39:56 -0700353 switch (opcode) {
buzbee311ca162013-02-28 15:56:43 -0800354 case Instruction::CMPL_FLOAT:
355 mir_next->dalvikInsn.opcode =
356 static_cast<Instruction::Code>(kMirOpFusedCmplFloat);
357 break;
358 case Instruction::CMPL_DOUBLE:
359 mir_next->dalvikInsn.opcode =
360 static_cast<Instruction::Code>(kMirOpFusedCmplDouble);
361 break;
362 case Instruction::CMPG_FLOAT:
363 mir_next->dalvikInsn.opcode =
364 static_cast<Instruction::Code>(kMirOpFusedCmpgFloat);
365 break;
366 case Instruction::CMPG_DOUBLE:
367 mir_next->dalvikInsn.opcode =
368 static_cast<Instruction::Code>(kMirOpFusedCmpgDouble);
369 break;
370 case Instruction::CMP_LONG:
371 mir_next->dalvikInsn.opcode =
372 static_cast<Instruction::Code>(kMirOpFusedCmpLong);
373 break;
374 default: LOG(ERROR) << "Unexpected opcode: " << opcode;
375 }
376 mir->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpNop);
Jean Christophe Beylerc26efa82014-06-01 11:39:39 -0700377 // Copy the SSA information that is relevant.
buzbee311ca162013-02-28 15:56:43 -0800378 mir_next->ssa_rep->num_uses = mir->ssa_rep->num_uses;
379 mir_next->ssa_rep->uses = mir->ssa_rep->uses;
380 mir_next->ssa_rep->fp_use = mir->ssa_rep->fp_use;
381 mir_next->ssa_rep->num_defs = 0;
382 mir->ssa_rep->num_uses = 0;
383 mir->ssa_rep->num_defs = 0;
Jean Christophe Beylerc26efa82014-06-01 11:39:39 -0700384 // Copy in the decoded instruction information for potential SSA re-creation.
385 mir_next->dalvikInsn.vA = mir->dalvikInsn.vB;
386 mir_next->dalvikInsn.vB = mir->dalvikInsn.vC;
buzbee311ca162013-02-28 15:56:43 -0800387 }
388 }
389 break;
390 case Instruction::GOTO:
391 case Instruction::GOTO_16:
392 case Instruction::GOTO_32:
393 case Instruction::IF_EQ:
394 case Instruction::IF_NE:
395 case Instruction::IF_LT:
396 case Instruction::IF_GE:
397 case Instruction::IF_GT:
398 case Instruction::IF_LE:
399 case Instruction::IF_EQZ:
400 case Instruction::IF_NEZ:
401 case Instruction::IF_LTZ:
402 case Instruction::IF_GEZ:
403 case Instruction::IF_GTZ:
404 case Instruction::IF_LEZ:
buzbeecbcfaf32013-08-19 07:37:40 -0700405 // If we've got a backwards branch to return, no need to suspend check.
buzbee0d829482013-10-11 15:24:55 -0700406 if ((IsBackedge(bb, bb->taken) && GetBasicBlock(bb->taken)->dominates_return) ||
407 (IsBackedge(bb, bb->fall_through) &&
408 GetBasicBlock(bb->fall_through)->dominates_return)) {
buzbee311ca162013-02-28 15:56:43 -0800409 mir->optimization_flags |= MIR_IGNORE_SUSPEND_CHECK;
410 if (cu_->verbose) {
buzbee0d829482013-10-11 15:24:55 -0700411 LOG(INFO) << "Suppressed suspend check on branch to return at 0x" << std::hex
412 << mir->offset;
buzbee311ca162013-02-28 15:56:43 -0800413 }
414 }
415 break;
416 default:
417 break;
418 }
419 // Is this the select pattern?
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800420 // TODO: flesh out support for Mips. NOTE: llvm's select op doesn't quite work here.
buzbee311ca162013-02-28 15:56:43 -0800421 // TUNING: expand to support IF_xx compare & branches
Nicolas Geoffrayb34f69a2014-03-07 15:28:39 +0000422 if (!cu_->compiler->IsPortable() &&
Serban Constantinescu05e27ff2014-05-28 13:21:45 +0100423 (cu_->instruction_set == kArm64 || cu_->instruction_set == kThumb2 ||
424 cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) &&
Vladimir Markoa1a70742014-03-03 10:28:05 +0000425 IsInstructionIfCcZ(mir->dalvikInsn.opcode)) {
buzbee0d829482013-10-11 15:24:55 -0700426 BasicBlock* ft = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800427 DCHECK(ft != NULL);
buzbee0d829482013-10-11 15:24:55 -0700428 BasicBlock* ft_ft = GetBasicBlock(ft->fall_through);
429 BasicBlock* ft_tk = GetBasicBlock(ft->taken);
buzbee311ca162013-02-28 15:56:43 -0800430
buzbee0d829482013-10-11 15:24:55 -0700431 BasicBlock* tk = GetBasicBlock(bb->taken);
buzbee311ca162013-02-28 15:56:43 -0800432 DCHECK(tk != NULL);
buzbee0d829482013-10-11 15:24:55 -0700433 BasicBlock* tk_ft = GetBasicBlock(tk->fall_through);
434 BasicBlock* tk_tk = GetBasicBlock(tk->taken);
buzbee311ca162013-02-28 15:56:43 -0800435
436 /*
437 * In the select pattern, the taken edge goes to a block that unconditionally
438 * transfers to the rejoin block and the fall_though edge goes to a block that
439 * unconditionally falls through to the rejoin block.
440 */
441 if ((tk_ft == NULL) && (ft_tk == NULL) && (tk_tk == ft_ft) &&
442 (Predecessors(tk) == 1) && (Predecessors(ft) == 1)) {
443 /*
444 * Okay - we have the basic diamond shape. At the very least, we can eliminate the
445 * suspend check on the taken-taken branch back to the join point.
446 */
447 if (SelectKind(tk->last_mir_insn) == kSelectGoto) {
448 tk->last_mir_insn->optimization_flags |= (MIR_IGNORE_SUSPEND_CHECK);
449 }
Serban Constantinescu05e27ff2014-05-28 13:21:45 +0100450
451 // TODO: Add logic for LONG.
buzbee311ca162013-02-28 15:56:43 -0800452 // Are the block bodies something we can handle?
453 if ((ft->first_mir_insn == ft->last_mir_insn) &&
454 (tk->first_mir_insn != tk->last_mir_insn) &&
455 (tk->first_mir_insn->next == tk->last_mir_insn) &&
456 ((SelectKind(ft->first_mir_insn) == kSelectMove) ||
457 (SelectKind(ft->first_mir_insn) == kSelectConst)) &&
458 (SelectKind(ft->first_mir_insn) == SelectKind(tk->first_mir_insn)) &&
459 (SelectKind(tk->last_mir_insn) == kSelectGoto)) {
460 // Almost there. Are the instructions targeting the same vreg?
461 MIR* if_true = tk->first_mir_insn;
462 MIR* if_false = ft->first_mir_insn;
463 // It's possible that the target of the select isn't used - skip those (rare) cases.
464 MIR* phi = FindPhi(tk_tk, if_true->ssa_rep->defs[0]);
465 if ((phi != NULL) && (if_true->dalvikInsn.vA == if_false->dalvikInsn.vA)) {
466 /*
467 * We'll convert the IF_EQZ/IF_NEZ to a SELECT. We need to find the
468 * Phi node in the merge block and delete it (while using the SSA name
469 * of the merge as the target of the SELECT. Delete both taken and
470 * fallthrough blocks, and set fallthrough to merge block.
471 * NOTE: not updating other dataflow info (no longer used at this point).
472 * If this changes, need to update i_dom, etc. here (and in CombineBlocks).
473 */
Vladimir Markoa1a70742014-03-03 10:28:05 +0000474 mir->meta.ccode = ConditionCodeForIfCcZ(mir->dalvikInsn.opcode);
buzbee311ca162013-02-28 15:56:43 -0800475 mir->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpSelect);
476 bool const_form = (SelectKind(if_true) == kSelectConst);
477 if ((SelectKind(if_true) == kSelectMove)) {
478 if (IsConst(if_true->ssa_rep->uses[0]) &&
479 IsConst(if_false->ssa_rep->uses[0])) {
480 const_form = true;
481 if_true->dalvikInsn.vB = ConstantValue(if_true->ssa_rep->uses[0]);
482 if_false->dalvikInsn.vB = ConstantValue(if_false->ssa_rep->uses[0]);
483 }
484 }
485 if (const_form) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800486 /*
487 * TODO: If both constants are the same value, then instead of generating
488 * a select, we should simply generate a const bytecode. This should be
489 * considered after inlining which can lead to CFG of this form.
490 */
buzbee311ca162013-02-28 15:56:43 -0800491 // "true" set val in vB
492 mir->dalvikInsn.vB = if_true->dalvikInsn.vB;
493 // "false" set val in vC
494 mir->dalvikInsn.vC = if_false->dalvikInsn.vB;
495 } else {
496 DCHECK_EQ(SelectKind(if_true), kSelectMove);
497 DCHECK_EQ(SelectKind(if_false), kSelectMove);
buzbee862a7602013-04-05 10:58:54 -0700498 int* src_ssa =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000499 static_cast<int*>(arena_->Alloc(sizeof(int) * 3, kArenaAllocDFInfo));
buzbee311ca162013-02-28 15:56:43 -0800500 src_ssa[0] = mir->ssa_rep->uses[0];
501 src_ssa[1] = if_true->ssa_rep->uses[0];
502 src_ssa[2] = if_false->ssa_rep->uses[0];
503 mir->ssa_rep->uses = src_ssa;
504 mir->ssa_rep->num_uses = 3;
505 }
506 mir->ssa_rep->num_defs = 1;
buzbee862a7602013-04-05 10:58:54 -0700507 mir->ssa_rep->defs =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000508 static_cast<int*>(arena_->Alloc(sizeof(int) * 1, kArenaAllocDFInfo));
buzbee862a7602013-04-05 10:58:54 -0700509 mir->ssa_rep->fp_def =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000510 static_cast<bool*>(arena_->Alloc(sizeof(bool) * 1, kArenaAllocDFInfo));
buzbee311ca162013-02-28 15:56:43 -0800511 mir->ssa_rep->fp_def[0] = if_true->ssa_rep->fp_def[0];
buzbee817e45a2013-05-30 18:59:12 -0700512 // Match type of uses to def.
513 mir->ssa_rep->fp_use =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700514 static_cast<bool*>(arena_->Alloc(sizeof(bool) * mir->ssa_rep->num_uses,
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000515 kArenaAllocDFInfo));
buzbee817e45a2013-05-30 18:59:12 -0700516 for (int i = 0; i < mir->ssa_rep->num_uses; i++) {
517 mir->ssa_rep->fp_use[i] = mir->ssa_rep->fp_def[0];
518 }
buzbee311ca162013-02-28 15:56:43 -0800519 /*
520 * There is usually a Phi node in the join block for our two cases. If the
521 * Phi node only contains our two cases as input, we will use the result
522 * SSA name of the Phi node as our select result and delete the Phi. If
523 * the Phi node has more than two operands, we will arbitrarily use the SSA
524 * name of the "true" path, delete the SSA name of the "false" path from the
525 * Phi node (and fix up the incoming arc list).
526 */
527 if (phi->ssa_rep->num_uses == 2) {
528 mir->ssa_rep->defs[0] = phi->ssa_rep->defs[0];
529 phi->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpNop);
530 } else {
531 int dead_def = if_false->ssa_rep->defs[0];
532 int live_def = if_true->ssa_rep->defs[0];
533 mir->ssa_rep->defs[0] = live_def;
buzbee0d829482013-10-11 15:24:55 -0700534 BasicBlockId* incoming = phi->meta.phi_incoming;
buzbee311ca162013-02-28 15:56:43 -0800535 for (int i = 0; i < phi->ssa_rep->num_uses; i++) {
536 if (phi->ssa_rep->uses[i] == live_def) {
537 incoming[i] = bb->id;
538 }
539 }
540 for (int i = 0; i < phi->ssa_rep->num_uses; i++) {
541 if (phi->ssa_rep->uses[i] == dead_def) {
542 int last_slot = phi->ssa_rep->num_uses - 1;
543 phi->ssa_rep->uses[i] = phi->ssa_rep->uses[last_slot];
544 incoming[i] = incoming[last_slot];
545 }
546 }
547 }
548 phi->ssa_rep->num_uses--;
buzbee0d829482013-10-11 15:24:55 -0700549 bb->taken = NullBasicBlockId;
buzbee311ca162013-02-28 15:56:43 -0800550 tk->block_type = kDead;
551 for (MIR* tmir = ft->first_mir_insn; tmir != NULL; tmir = tmir->next) {
552 tmir->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpNop);
553 }
554 }
555 }
556 }
557 }
558 }
buzbee1da1e2f2013-11-15 13:37:01 -0800559 bb = ((cu_->disable_opt & (1 << kSuppressExceptionEdges)) != 0) ? NextDominatedBlock(bb) : NULL;
buzbee311ca162013-02-28 15:56:43 -0800560 }
Vladimir Marko2ac01fc2014-05-22 12:09:08 +0100561 if (use_lvn && UNLIKELY(!local_valnum->Good())) {
562 LOG(WARNING) << "LVN overflow in " << PrettyMethod(cu_->method_idx, *cu_->dex_file);
563 }
buzbee311ca162013-02-28 15:56:43 -0800564
buzbee311ca162013-02-28 15:56:43 -0800565 return true;
566}
567
buzbee311ca162013-02-28 15:56:43 -0800568/* Collect stats on number of checks removed */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700569void MIRGraph::CountChecks(struct BasicBlock* bb) {
buzbee862a7602013-04-05 10:58:54 -0700570 if (bb->data_flow_info != NULL) {
571 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
572 if (mir->ssa_rep == NULL) {
573 continue;
buzbee311ca162013-02-28 15:56:43 -0800574 }
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700575 uint64_t df_attributes = GetDataFlowAttributes(mir);
buzbee862a7602013-04-05 10:58:54 -0700576 if (df_attributes & DF_HAS_NULL_CHKS) {
577 checkstats_->null_checks++;
578 if (mir->optimization_flags & MIR_IGNORE_NULL_CHECK) {
579 checkstats_->null_checks_eliminated++;
580 }
581 }
582 if (df_attributes & DF_HAS_RANGE_CHKS) {
583 checkstats_->range_checks++;
584 if (mir->optimization_flags & MIR_IGNORE_RANGE_CHECK) {
585 checkstats_->range_checks_eliminated++;
586 }
buzbee311ca162013-02-28 15:56:43 -0800587 }
588 }
589 }
buzbee311ca162013-02-28 15:56:43 -0800590}
591
592/* Try to make common case the fallthrough path */
buzbee0d829482013-10-11 15:24:55 -0700593bool MIRGraph::LayoutBlocks(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800594 // TODO: For now, just looking for direct throws. Consider generalizing for profile feedback
595 if (!bb->explicit_throw) {
596 return false;
597 }
598 BasicBlock* walker = bb;
599 while (true) {
600 // Check termination conditions
601 if ((walker->block_type == kEntryBlock) || (Predecessors(walker) != 1)) {
602 break;
603 }
buzbee0d829482013-10-11 15:24:55 -0700604 BasicBlock* prev = GetBasicBlock(walker->predecessors->Get(0));
buzbee311ca162013-02-28 15:56:43 -0800605 if (prev->conditional_branch) {
buzbee0d829482013-10-11 15:24:55 -0700606 if (GetBasicBlock(prev->fall_through) == walker) {
buzbee311ca162013-02-28 15:56:43 -0800607 // Already done - return
608 break;
609 }
buzbee0d829482013-10-11 15:24:55 -0700610 DCHECK_EQ(walker, GetBasicBlock(prev->taken));
buzbee311ca162013-02-28 15:56:43 -0800611 // Got one. Flip it and exit
612 Instruction::Code opcode = prev->last_mir_insn->dalvikInsn.opcode;
613 switch (opcode) {
614 case Instruction::IF_EQ: opcode = Instruction::IF_NE; break;
615 case Instruction::IF_NE: opcode = Instruction::IF_EQ; break;
616 case Instruction::IF_LT: opcode = Instruction::IF_GE; break;
617 case Instruction::IF_GE: opcode = Instruction::IF_LT; break;
618 case Instruction::IF_GT: opcode = Instruction::IF_LE; break;
619 case Instruction::IF_LE: opcode = Instruction::IF_GT; break;
620 case Instruction::IF_EQZ: opcode = Instruction::IF_NEZ; break;
621 case Instruction::IF_NEZ: opcode = Instruction::IF_EQZ; break;
622 case Instruction::IF_LTZ: opcode = Instruction::IF_GEZ; break;
623 case Instruction::IF_GEZ: opcode = Instruction::IF_LTZ; break;
624 case Instruction::IF_GTZ: opcode = Instruction::IF_LEZ; break;
625 case Instruction::IF_LEZ: opcode = Instruction::IF_GTZ; break;
626 default: LOG(FATAL) << "Unexpected opcode " << opcode;
627 }
628 prev->last_mir_insn->dalvikInsn.opcode = opcode;
buzbee0d829482013-10-11 15:24:55 -0700629 BasicBlockId t_bb = prev->taken;
buzbee311ca162013-02-28 15:56:43 -0800630 prev->taken = prev->fall_through;
631 prev->fall_through = t_bb;
632 break;
633 }
634 walker = prev;
635 }
636 return false;
637}
638
639/* Combine any basic blocks terminated by instructions that we now know can't throw */
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800640void MIRGraph::CombineBlocks(struct BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800641 // Loop here to allow combining a sequence of blocks
642 while (true) {
643 // Check termination conditions
644 if ((bb->first_mir_insn == NULL)
645 || (bb->data_flow_info == NULL)
646 || (bb->block_type == kExceptionHandling)
647 || (bb->block_type == kExitBlock)
648 || (bb->block_type == kDead)
buzbee0d829482013-10-11 15:24:55 -0700649 || (bb->taken == NullBasicBlockId)
650 || (GetBasicBlock(bb->taken)->block_type != kExceptionHandling)
651 || (bb->successor_block_list_type != kNotUsed)
buzbee311ca162013-02-28 15:56:43 -0800652 || (static_cast<int>(bb->last_mir_insn->dalvikInsn.opcode) != kMirOpCheck)) {
653 break;
654 }
655
656 // Test the kMirOpCheck instruction
657 MIR* mir = bb->last_mir_insn;
658 // Grab the attributes from the paired opcode
659 MIR* throw_insn = mir->meta.throw_insn;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700660 uint64_t df_attributes = GetDataFlowAttributes(throw_insn);
buzbee311ca162013-02-28 15:56:43 -0800661 bool can_combine = true;
662 if (df_attributes & DF_HAS_NULL_CHKS) {
663 can_combine &= ((throw_insn->optimization_flags & MIR_IGNORE_NULL_CHECK) != 0);
664 }
665 if (df_attributes & DF_HAS_RANGE_CHKS) {
666 can_combine &= ((throw_insn->optimization_flags & MIR_IGNORE_RANGE_CHECK) != 0);
667 }
668 if (!can_combine) {
669 break;
670 }
671 // OK - got one. Combine
buzbee0d829482013-10-11 15:24:55 -0700672 BasicBlock* bb_next = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800673 DCHECK(!bb_next->catch_entry);
674 DCHECK_EQ(Predecessors(bb_next), 1U);
buzbee311ca162013-02-28 15:56:43 -0800675 // Overwrite the kOpCheck insn with the paired opcode
676 DCHECK_EQ(bb_next->first_mir_insn, throw_insn);
677 *bb->last_mir_insn = *throw_insn;
buzbee311ca162013-02-28 15:56:43 -0800678 // Use the successor info from the next block
buzbee0d829482013-10-11 15:24:55 -0700679 bb->successor_block_list_type = bb_next->successor_block_list_type;
680 bb->successor_blocks = bb_next->successor_blocks;
buzbee311ca162013-02-28 15:56:43 -0800681 // Use the ending block linkage from the next block
682 bb->fall_through = bb_next->fall_through;
buzbee0d829482013-10-11 15:24:55 -0700683 GetBasicBlock(bb->taken)->block_type = kDead; // Kill the unused exception block
buzbee311ca162013-02-28 15:56:43 -0800684 bb->taken = bb_next->taken;
685 // Include the rest of the instructions
686 bb->last_mir_insn = bb_next->last_mir_insn;
687 /*
688 * If lower-half of pair of blocks to combine contained a return, move the flag
689 * to the newly combined block.
690 */
691 bb->terminated_by_return = bb_next->terminated_by_return;
692
693 /*
694 * NOTE: we aren't updating all dataflow info here. Should either make sure this pass
695 * happens after uses of i_dominated, dom_frontier or update the dataflow info here.
696 */
697
698 // Kill bb_next and remap now-dead id to parent
699 bb_next->block_type = kDead;
buzbee1fd33462013-03-25 13:40:45 -0700700 block_id_map_.Overwrite(bb_next->id, bb->id);
buzbee311ca162013-02-28 15:56:43 -0800701
702 // Now, loop back and see if we can keep going
703 }
buzbee311ca162013-02-28 15:56:43 -0800704}
705
Vladimir Markobfea9c22014-01-17 17:49:33 +0000706void MIRGraph::EliminateNullChecksAndInferTypesStart() {
707 if ((cu_->disable_opt & (1 << kNullCheckElimination)) == 0) {
708 if (kIsDebugBuild) {
709 AllNodesIterator iter(this);
710 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
711 CHECK(bb->data_flow_info == nullptr || bb->data_flow_info->ending_check_v == nullptr);
712 }
713 }
714
715 DCHECK(temp_scoped_alloc_.get() == nullptr);
716 temp_scoped_alloc_.reset(ScopedArenaAllocator::Create(&cu_->arena_stack));
717 temp_bit_vector_size_ = GetNumSSARegs();
718 temp_bit_vector_ = new (temp_scoped_alloc_.get()) ArenaBitVector(
719 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapTempSSARegisterV);
720 }
721}
722
buzbee1da1e2f2013-11-15 13:37:01 -0800723/*
724 * Eliminate unnecessary null checks for a basic block. Also, while we're doing
725 * an iterative walk go ahead and perform type and size inference.
726 */
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800727bool MIRGraph::EliminateNullChecksAndInferTypes(BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -0800728 if (bb->data_flow_info == NULL) return false;
buzbee1da1e2f2013-11-15 13:37:01 -0800729 bool infer_changed = false;
730 bool do_nce = ((cu_->disable_opt & (1 << kNullCheckElimination)) == 0);
buzbee311ca162013-02-28 15:56:43 -0800731
Vladimir Markobfea9c22014-01-17 17:49:33 +0000732 ArenaBitVector* ssa_regs_to_check = temp_bit_vector_;
buzbee1da1e2f2013-11-15 13:37:01 -0800733 if (do_nce) {
734 /*
735 * Set initial state. Be conservative with catch
736 * blocks and start with no assumptions about null check
737 * status (except for "this").
738 */
739 if ((bb->block_type == kEntryBlock) | bb->catch_entry) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000740 ssa_regs_to_check->ClearAllBits();
buzbee1da1e2f2013-11-15 13:37:01 -0800741 // Assume all ins are objects.
742 for (uint16_t in_reg = cu_->num_dalvik_registers - cu_->num_ins;
743 in_reg < cu_->num_dalvik_registers; in_reg++) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000744 ssa_regs_to_check->SetBit(in_reg);
buzbee1da1e2f2013-11-15 13:37:01 -0800745 }
746 if ((cu_->access_flags & kAccStatic) == 0) {
747 // If non-static method, mark "this" as non-null
748 int this_reg = cu_->num_dalvik_registers - cu_->num_ins;
Vladimir Markobfea9c22014-01-17 17:49:33 +0000749 ssa_regs_to_check->ClearBit(this_reg);
buzbee1da1e2f2013-11-15 13:37:01 -0800750 }
751 } else if (bb->predecessors->Size() == 1) {
752 BasicBlock* pred_bb = GetBasicBlock(bb->predecessors->Get(0));
Vladimir Markobfea9c22014-01-17 17:49:33 +0000753 // pred_bb must have already been processed at least once.
754 DCHECK(pred_bb->data_flow_info->ending_check_v != nullptr);
755 ssa_regs_to_check->Copy(pred_bb->data_flow_info->ending_check_v);
buzbee1da1e2f2013-11-15 13:37:01 -0800756 if (pred_bb->block_type == kDalvikByteCode) {
757 // Check to see if predecessor had an explicit null-check.
758 MIR* last_insn = pred_bb->last_mir_insn;
Jean Christophe Beylerb5c9b402014-04-30 14:52:00 -0700759 if (last_insn != nullptr) {
760 Instruction::Code last_opcode = last_insn->dalvikInsn.opcode;
761 if (last_opcode == Instruction::IF_EQZ) {
762 if (pred_bb->fall_through == bb->id) {
763 // The fall-through of a block following a IF_EQZ, set the vA of the IF_EQZ to show that
764 // it can't be null.
765 ssa_regs_to_check->ClearBit(last_insn->ssa_rep->uses[0]);
766 }
767 } else if (last_opcode == Instruction::IF_NEZ) {
768 if (pred_bb->taken == bb->id) {
769 // The taken block following a IF_NEZ, set the vA of the IF_NEZ to show that it can't be
770 // null.
771 ssa_regs_to_check->ClearBit(last_insn->ssa_rep->uses[0]);
772 }
buzbee1da1e2f2013-11-15 13:37:01 -0800773 }
Ian Rogers22fd6a02013-06-13 15:06:54 -0700774 }
775 }
buzbee1da1e2f2013-11-15 13:37:01 -0800776 } else {
777 // Starting state is union of all incoming arcs
778 GrowableArray<BasicBlockId>::Iterator iter(bb->predecessors);
779 BasicBlock* pred_bb = GetBasicBlock(iter.Next());
Vladimir Markobfea9c22014-01-17 17:49:33 +0000780 CHECK(pred_bb != NULL);
781 while (pred_bb->data_flow_info->ending_check_v == nullptr) {
782 pred_bb = GetBasicBlock(iter.Next());
783 // At least one predecessor must have been processed before this bb.
784 DCHECK(pred_bb != nullptr);
785 DCHECK(pred_bb->data_flow_info != nullptr);
786 }
787 ssa_regs_to_check->Copy(pred_bb->data_flow_info->ending_check_v);
buzbee1da1e2f2013-11-15 13:37:01 -0800788 while (true) {
789 pred_bb = GetBasicBlock(iter.Next());
790 if (!pred_bb) break;
Vladimir Markobfea9c22014-01-17 17:49:33 +0000791 DCHECK(pred_bb->data_flow_info != nullptr);
792 if (pred_bb->data_flow_info->ending_check_v == nullptr) {
buzbee1da1e2f2013-11-15 13:37:01 -0800793 continue;
794 }
Vladimir Markobfea9c22014-01-17 17:49:33 +0000795 ssa_regs_to_check->Union(pred_bb->data_flow_info->ending_check_v);
buzbee311ca162013-02-28 15:56:43 -0800796 }
buzbee311ca162013-02-28 15:56:43 -0800797 }
Vladimir Markobfea9c22014-01-17 17:49:33 +0000798 // At this point, ssa_regs_to_check shows which sregs have an object definition with
buzbee1da1e2f2013-11-15 13:37:01 -0800799 // no intervening uses.
buzbee311ca162013-02-28 15:56:43 -0800800 }
801
802 // Walk through the instruction in the block, updating as necessary
803 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
804 if (mir->ssa_rep == NULL) {
805 continue;
806 }
buzbee1da1e2f2013-11-15 13:37:01 -0800807
808 // Propagate type info.
809 infer_changed = InferTypeAndSize(bb, mir, infer_changed);
810 if (!do_nce) {
811 continue;
812 }
813
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700814 uint64_t df_attributes = GetDataFlowAttributes(mir);
buzbee311ca162013-02-28 15:56:43 -0800815
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000816 // Might need a null check?
817 if (df_attributes & DF_HAS_NULL_CHKS) {
818 int src_idx;
819 if (df_attributes & DF_NULL_CHK_1) {
820 src_idx = 1;
821 } else if (df_attributes & DF_NULL_CHK_2) {
822 src_idx = 2;
823 } else {
824 src_idx = 0;
825 }
826 int src_sreg = mir->ssa_rep->uses[src_idx];
Vladimir Markobfea9c22014-01-17 17:49:33 +0000827 if (!ssa_regs_to_check->IsBitSet(src_sreg)) {
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000828 // Eliminate the null check.
829 mir->optimization_flags |= MIR_IGNORE_NULL_CHECK;
830 } else {
831 // Do the null check.
832 mir->optimization_flags &= ~MIR_IGNORE_NULL_CHECK;
833 // Mark s_reg as null-checked
Vladimir Markobfea9c22014-01-17 17:49:33 +0000834 ssa_regs_to_check->ClearBit(src_sreg);
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000835 }
836 }
837
838 if ((df_attributes & DF_A_WIDE) ||
839 (df_attributes & (DF_REF_A | DF_SETS_CONST | DF_NULL_TRANSFER)) == 0) {
840 continue;
841 }
842
843 /*
844 * First, mark all object definitions as requiring null check.
845 * Note: we can't tell if a CONST definition might be used as an object, so treat
846 * them all as object definitions.
847 */
848 if (((df_attributes & (DF_DA | DF_REF_A)) == (DF_DA | DF_REF_A)) ||
849 (df_attributes & DF_SETS_CONST)) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000850 ssa_regs_to_check->SetBit(mir->ssa_rep->defs[0]);
buzbee4db179d2013-10-23 12:16:39 -0700851 }
852
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000853 // Now, remove mark from all object definitions we know are non-null.
854 if (df_attributes & DF_NON_NULL_DST) {
855 // Mark target of NEW* as non-null
Vladimir Markobfea9c22014-01-17 17:49:33 +0000856 ssa_regs_to_check->ClearBit(mir->ssa_rep->defs[0]);
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000857 }
858
buzbee311ca162013-02-28 15:56:43 -0800859 // Mark non-null returns from invoke-style NEW*
860 if (df_attributes & DF_NON_NULL_RET) {
861 MIR* next_mir = mir->next;
862 // Next should be an MOVE_RESULT_OBJECT
863 if (next_mir &&
864 next_mir->dalvikInsn.opcode == Instruction::MOVE_RESULT_OBJECT) {
865 // Mark as null checked
Vladimir Markobfea9c22014-01-17 17:49:33 +0000866 ssa_regs_to_check->ClearBit(next_mir->ssa_rep->defs[0]);
buzbee311ca162013-02-28 15:56:43 -0800867 } else {
868 if (next_mir) {
869 LOG(WARNING) << "Unexpected opcode following new: " << next_mir->dalvikInsn.opcode;
buzbee0d829482013-10-11 15:24:55 -0700870 } else if (bb->fall_through != NullBasicBlockId) {
buzbee311ca162013-02-28 15:56:43 -0800871 // Look in next basic block
buzbee0d829482013-10-11 15:24:55 -0700872 struct BasicBlock* next_bb = GetBasicBlock(bb->fall_through);
buzbee311ca162013-02-28 15:56:43 -0800873 for (MIR* tmir = next_bb->first_mir_insn; tmir != NULL;
874 tmir =tmir->next) {
buzbee35ba7f32014-05-31 08:59:01 -0700875 if (IsPseudoMirOp(tmir->dalvikInsn.opcode)) {
buzbee311ca162013-02-28 15:56:43 -0800876 continue;
877 }
878 // First non-pseudo should be MOVE_RESULT_OBJECT
879 if (tmir->dalvikInsn.opcode == Instruction::MOVE_RESULT_OBJECT) {
880 // Mark as null checked
Vladimir Markobfea9c22014-01-17 17:49:33 +0000881 ssa_regs_to_check->ClearBit(tmir->ssa_rep->defs[0]);
buzbee311ca162013-02-28 15:56:43 -0800882 } else {
883 LOG(WARNING) << "Unexpected op after new: " << tmir->dalvikInsn.opcode;
884 }
885 break;
886 }
887 }
888 }
889 }
890
891 /*
892 * Propagate nullcheck state on register copies (including
893 * Phi pseudo copies. For the latter, nullcheck state is
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000894 * the "or" of all the Phi's operands.
buzbee311ca162013-02-28 15:56:43 -0800895 */
896 if (df_attributes & (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)) {
897 int tgt_sreg = mir->ssa_rep->defs[0];
898 int operands = (df_attributes & DF_NULL_TRANSFER_0) ? 1 :
899 mir->ssa_rep->num_uses;
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000900 bool needs_null_check = false;
buzbee311ca162013-02-28 15:56:43 -0800901 for (int i = 0; i < operands; i++) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000902 needs_null_check |= ssa_regs_to_check->IsBitSet(mir->ssa_rep->uses[i]);
buzbee311ca162013-02-28 15:56:43 -0800903 }
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000904 if (needs_null_check) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000905 ssa_regs_to_check->SetBit(tgt_sreg);
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000906 } else {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000907 ssa_regs_to_check->ClearBit(tgt_sreg);
buzbee311ca162013-02-28 15:56:43 -0800908 }
909 }
buzbee311ca162013-02-28 15:56:43 -0800910 }
911
912 // Did anything change?
Vladimir Markobfea9c22014-01-17 17:49:33 +0000913 bool nce_changed = false;
914 if (do_nce) {
915 if (bb->data_flow_info->ending_check_v == nullptr) {
916 DCHECK(temp_scoped_alloc_.get() != nullptr);
917 bb->data_flow_info->ending_check_v = new (temp_scoped_alloc_.get()) ArenaBitVector(
918 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapNullCheck);
919 nce_changed = ssa_regs_to_check->GetHighestBitSet() != -1;
920 bb->data_flow_info->ending_check_v->Copy(ssa_regs_to_check);
Jean Christophe Beylerb5c9b402014-04-30 14:52:00 -0700921 } else if (!ssa_regs_to_check->SameBitsSet(bb->data_flow_info->ending_check_v)) {
Vladimir Markobfea9c22014-01-17 17:49:33 +0000922 nce_changed = true;
923 bb->data_flow_info->ending_check_v->Copy(ssa_regs_to_check);
924 }
buzbee311ca162013-02-28 15:56:43 -0800925 }
buzbee1da1e2f2013-11-15 13:37:01 -0800926 return infer_changed | nce_changed;
buzbee311ca162013-02-28 15:56:43 -0800927}
928
Vladimir Markobfea9c22014-01-17 17:49:33 +0000929void MIRGraph::EliminateNullChecksAndInferTypesEnd() {
930 if ((cu_->disable_opt & (1 << kNullCheckElimination)) == 0) {
931 // Clean up temporaries.
932 temp_bit_vector_size_ = 0u;
933 temp_bit_vector_ = nullptr;
934 AllNodesIterator iter(this);
935 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
936 if (bb->data_flow_info != nullptr) {
937 bb->data_flow_info->ending_check_v = nullptr;
938 }
939 }
940 DCHECK(temp_scoped_alloc_.get() != nullptr);
941 temp_scoped_alloc_.reset();
942 }
943}
944
945bool MIRGraph::EliminateClassInitChecksGate() {
946 if ((cu_->disable_opt & (1 << kClassInitCheckElimination)) != 0 ||
947 !cu_->mir_graph->HasStaticFieldAccess()) {
948 return false;
949 }
950
951 if (kIsDebugBuild) {
952 AllNodesIterator iter(this);
953 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
954 CHECK(bb->data_flow_info == nullptr || bb->data_flow_info->ending_check_v == nullptr);
955 }
956 }
957
958 DCHECK(temp_scoped_alloc_.get() == nullptr);
959 temp_scoped_alloc_.reset(ScopedArenaAllocator::Create(&cu_->arena_stack));
960
961 // Each insn we use here has at least 2 code units, offset/2 will be a unique index.
962 const size_t end = (cu_->code_item->insns_size_in_code_units_ + 1u) / 2u;
963 temp_insn_data_ = static_cast<uint16_t*>(
964 temp_scoped_alloc_->Alloc(end * sizeof(*temp_insn_data_), kArenaAllocGrowableArray));
965
966 uint32_t unique_class_count = 0u;
967 {
968 // Get unique_class_count and store indexes in temp_insn_data_ using a map on a nested
969 // ScopedArenaAllocator.
970
971 // Embed the map value in the entry to save space.
972 struct MapEntry {
973 // Map key: the class identified by the declaring dex file and type index.
974 const DexFile* declaring_dex_file;
975 uint16_t declaring_class_idx;
976 // Map value: index into bit vectors of classes requiring initialization checks.
977 uint16_t index;
978 };
979 struct MapEntryComparator {
980 bool operator()(const MapEntry& lhs, const MapEntry& rhs) const {
981 if (lhs.declaring_class_idx != rhs.declaring_class_idx) {
982 return lhs.declaring_class_idx < rhs.declaring_class_idx;
983 }
984 return lhs.declaring_dex_file < rhs.declaring_dex_file;
985 }
986 };
987
Vladimir Markobfea9c22014-01-17 17:49:33 +0000988 ScopedArenaAllocator allocator(&cu_->arena_stack);
Vladimir Marko69f08ba2014-04-11 12:28:11 +0100989 ScopedArenaSet<MapEntry, MapEntryComparator> class_to_index_map(MapEntryComparator(),
990 allocator.Adapter());
Vladimir Markobfea9c22014-01-17 17:49:33 +0000991
992 // First, find all SGET/SPUTs that may need class initialization checks, record INVOKE_STATICs.
993 AllNodesIterator iter(this);
994 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
995 for (MIR* mir = bb->first_mir_insn; mir != nullptr; mir = mir->next) {
996 DCHECK(bb->data_flow_info != nullptr);
997 if (mir->dalvikInsn.opcode >= Instruction::SGET &&
998 mir->dalvikInsn.opcode <= Instruction::SPUT_SHORT) {
999 const MirSFieldLoweringInfo& field_info = GetSFieldLoweringInfo(mir);
1000 uint16_t index = 0xffffu;
1001 if (field_info.IsResolved() && !field_info.IsInitialized()) {
1002 DCHECK_LT(class_to_index_map.size(), 0xffffu);
1003 MapEntry entry = {
1004 field_info.DeclaringDexFile(),
1005 field_info.DeclaringClassIndex(),
1006 static_cast<uint16_t>(class_to_index_map.size())
1007 };
1008 index = class_to_index_map.insert(entry).first->index;
1009 }
1010 // Using offset/2 for index into temp_insn_data_.
1011 temp_insn_data_[mir->offset / 2u] = index;
1012 }
1013 }
1014 }
1015 unique_class_count = static_cast<uint32_t>(class_to_index_map.size());
1016 }
1017
1018 if (unique_class_count == 0u) {
1019 // All SGET/SPUTs refer to initialized classes. Nothing to do.
1020 temp_insn_data_ = nullptr;
1021 temp_scoped_alloc_.reset();
1022 return false;
1023 }
1024
1025 temp_bit_vector_size_ = unique_class_count;
1026 temp_bit_vector_ = new (temp_scoped_alloc_.get()) ArenaBitVector(
1027 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapClInitCheck);
1028 DCHECK_GT(temp_bit_vector_size_, 0u);
1029 return true;
1030}
1031
1032/*
1033 * Eliminate unnecessary class initialization checks for a basic block.
1034 */
1035bool MIRGraph::EliminateClassInitChecks(BasicBlock* bb) {
1036 DCHECK_EQ((cu_->disable_opt & (1 << kClassInitCheckElimination)), 0u);
1037 if (bb->data_flow_info == NULL) {
1038 return false;
1039 }
1040
1041 /*
1042 * Set initial state. Be conservative with catch
1043 * blocks and start with no assumptions about class init check status.
1044 */
1045 ArenaBitVector* classes_to_check = temp_bit_vector_;
1046 DCHECK(classes_to_check != nullptr);
1047 if ((bb->block_type == kEntryBlock) | bb->catch_entry) {
1048 classes_to_check->SetInitialBits(temp_bit_vector_size_);
1049 } else if (bb->predecessors->Size() == 1) {
1050 BasicBlock* pred_bb = GetBasicBlock(bb->predecessors->Get(0));
1051 // pred_bb must have already been processed at least once.
1052 DCHECK(pred_bb != nullptr);
1053 DCHECK(pred_bb->data_flow_info != nullptr);
1054 DCHECK(pred_bb->data_flow_info->ending_check_v != nullptr);
1055 classes_to_check->Copy(pred_bb->data_flow_info->ending_check_v);
1056 } else {
1057 // Starting state is union of all incoming arcs
1058 GrowableArray<BasicBlockId>::Iterator iter(bb->predecessors);
1059 BasicBlock* pred_bb = GetBasicBlock(iter.Next());
1060 DCHECK(pred_bb != NULL);
1061 DCHECK(pred_bb->data_flow_info != NULL);
1062 while (pred_bb->data_flow_info->ending_check_v == nullptr) {
1063 pred_bb = GetBasicBlock(iter.Next());
1064 // At least one predecessor must have been processed before this bb.
1065 DCHECK(pred_bb != nullptr);
1066 DCHECK(pred_bb->data_flow_info != nullptr);
1067 }
1068 classes_to_check->Copy(pred_bb->data_flow_info->ending_check_v);
1069 while (true) {
1070 pred_bb = GetBasicBlock(iter.Next());
1071 if (!pred_bb) break;
1072 DCHECK(pred_bb->data_flow_info != nullptr);
1073 if (pred_bb->data_flow_info->ending_check_v == nullptr) {
1074 continue;
1075 }
1076 classes_to_check->Union(pred_bb->data_flow_info->ending_check_v);
1077 }
1078 }
1079 // At this point, classes_to_check shows which classes need clinit checks.
1080
1081 // Walk through the instruction in the block, updating as necessary
1082 for (MIR* mir = bb->first_mir_insn; mir != nullptr; mir = mir->next) {
1083 if (mir->dalvikInsn.opcode >= Instruction::SGET &&
1084 mir->dalvikInsn.opcode <= Instruction::SPUT_SHORT) {
1085 uint16_t index = temp_insn_data_[mir->offset / 2u];
1086 if (index != 0xffffu) {
1087 if (mir->dalvikInsn.opcode >= Instruction::SGET &&
1088 mir->dalvikInsn.opcode <= Instruction::SPUT_SHORT) {
1089 if (!classes_to_check->IsBitSet(index)) {
1090 // Eliminate the class init check.
1091 mir->optimization_flags |= MIR_IGNORE_CLINIT_CHECK;
1092 } else {
1093 // Do the class init check.
1094 mir->optimization_flags &= ~MIR_IGNORE_CLINIT_CHECK;
1095 }
1096 }
1097 // Mark the class as initialized.
1098 classes_to_check->ClearBit(index);
1099 }
1100 }
1101 }
1102
1103 // Did anything change?
1104 bool changed = false;
1105 if (bb->data_flow_info->ending_check_v == nullptr) {
1106 DCHECK(temp_scoped_alloc_.get() != nullptr);
1107 DCHECK(bb->data_flow_info != nullptr);
1108 bb->data_flow_info->ending_check_v = new (temp_scoped_alloc_.get()) ArenaBitVector(
1109 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapClInitCheck);
1110 changed = classes_to_check->GetHighestBitSet() != -1;
1111 bb->data_flow_info->ending_check_v->Copy(classes_to_check);
1112 } else if (!classes_to_check->Equal(bb->data_flow_info->ending_check_v)) {
1113 changed = true;
1114 bb->data_flow_info->ending_check_v->Copy(classes_to_check);
1115 }
1116 return changed;
1117}
1118
1119void MIRGraph::EliminateClassInitChecksEnd() {
1120 // Clean up temporaries.
1121 temp_bit_vector_size_ = 0u;
1122 temp_bit_vector_ = nullptr;
1123 AllNodesIterator iter(this);
1124 for (BasicBlock* bb = iter.Next(); bb != nullptr; bb = iter.Next()) {
1125 if (bb->data_flow_info != nullptr) {
1126 bb->data_flow_info->ending_check_v = nullptr;
1127 }
1128 }
1129
1130 DCHECK(temp_insn_data_ != nullptr);
1131 temp_insn_data_ = nullptr;
1132 DCHECK(temp_scoped_alloc_.get() != nullptr);
1133 temp_scoped_alloc_.reset();
1134}
1135
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001136void MIRGraph::ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput) {
1137 uint32_t method_index = invoke->meta.method_lowering_info;
1138 if (temp_bit_vector_->IsBitSet(method_index)) {
1139 iget_or_iput->meta.ifield_lowering_info = temp_insn_data_[method_index];
1140 DCHECK_EQ(field_idx, GetIFieldLoweringInfo(iget_or_iput).FieldIndex());
1141 return;
1142 }
1143
1144 const MirMethodLoweringInfo& method_info = GetMethodLoweringInfo(invoke);
1145 MethodReference target = method_info.GetTargetMethod();
1146 DexCompilationUnit inlined_unit(
1147 cu_, cu_->class_loader, cu_->class_linker, *target.dex_file,
1148 nullptr /* code_item not used */, 0u /* class_def_idx not used */, target.dex_method_index,
1149 0u /* access_flags not used */, nullptr /* verified_method not used */);
1150 MirIFieldLoweringInfo inlined_field_info(field_idx);
1151 MirIFieldLoweringInfo::Resolve(cu_->compiler_driver, &inlined_unit, &inlined_field_info, 1u);
1152 DCHECK(inlined_field_info.IsResolved());
1153
1154 uint32_t field_info_index = ifield_lowering_infos_.Size();
1155 ifield_lowering_infos_.Insert(inlined_field_info);
1156 temp_bit_vector_->SetBit(method_index);
1157 temp_insn_data_[method_index] = field_info_index;
1158 iget_or_iput->meta.ifield_lowering_info = field_info_index;
1159}
1160
1161bool MIRGraph::InlineCallsGate() {
1162 if ((cu_->disable_opt & (1 << kSuppressMethodInlining)) != 0 ||
1163 method_lowering_infos_.Size() == 0u) {
1164 return false;
1165 }
1166 if (cu_->compiler_driver->GetMethodInlinerMap() == nullptr) {
1167 // This isn't the Quick compiler.
1168 return false;
1169 }
1170 return true;
1171}
1172
1173void MIRGraph::InlineCallsStart() {
1174 // Prepare for inlining getters/setters. Since we're inlining at most 1 IGET/IPUT from
1175 // each INVOKE, we can index the data by the MIR::meta::method_lowering_info index.
1176
1177 DCHECK(temp_scoped_alloc_.get() == nullptr);
1178 temp_scoped_alloc_.reset(ScopedArenaAllocator::Create(&cu_->arena_stack));
1179 temp_bit_vector_size_ = method_lowering_infos_.Size();
1180 temp_bit_vector_ = new (temp_scoped_alloc_.get()) ArenaBitVector(
1181 temp_scoped_alloc_.get(), temp_bit_vector_size_, false, kBitMapMisc);
1182 temp_bit_vector_->ClearAllBits();
1183 temp_insn_data_ = static_cast<uint16_t*>(temp_scoped_alloc_->Alloc(
1184 temp_bit_vector_size_ * sizeof(*temp_insn_data_), kArenaAllocGrowableArray));
1185}
1186
1187void MIRGraph::InlineCalls(BasicBlock* bb) {
1188 if (bb->block_type != kDalvikByteCode) {
1189 return;
1190 }
1191 for (MIR* mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
buzbee35ba7f32014-05-31 08:59:01 -07001192 if (IsPseudoMirOp(mir->dalvikInsn.opcode)) {
1193 continue;
1194 }
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001195 if (!(Instruction::FlagsOf(mir->dalvikInsn.opcode) & Instruction::kInvoke)) {
1196 continue;
1197 }
1198 const MirMethodLoweringInfo& method_info = GetMethodLoweringInfo(mir);
1199 if (!method_info.FastPath()) {
1200 continue;
1201 }
1202 InvokeType sharp_type = method_info.GetSharpType();
1203 if ((sharp_type != kDirect) &&
1204 (sharp_type != kStatic || method_info.NeedsClassInitialization())) {
1205 continue;
1206 }
1207 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
1208 MethodReference target = method_info.GetTargetMethod();
1209 if (cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(target.dex_file)
1210 ->GenInline(this, bb, mir, target.dex_method_index)) {
1211 if (cu_->verbose) {
1212 LOG(INFO) << "In \"" << PrettyMethod(cu_->method_idx, *cu_->dex_file)
1213 << "\" @0x" << std::hex << mir->offset
1214 << " inlined " << method_info.GetInvokeType() << " (" << sharp_type << ") call to \""
1215 << PrettyMethod(target.dex_method_index, *target.dex_file) << "\"";
1216 }
1217 }
1218 }
1219}
1220
1221void MIRGraph::InlineCallsEnd() {
1222 DCHECK(temp_insn_data_ != nullptr);
1223 temp_insn_data_ = nullptr;
1224 DCHECK(temp_bit_vector_ != nullptr);
1225 temp_bit_vector_ = nullptr;
1226 DCHECK(temp_scoped_alloc_.get() != nullptr);
1227 temp_scoped_alloc_.reset();
1228}
1229
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001230void MIRGraph::DumpCheckStats() {
buzbee311ca162013-02-28 15:56:43 -08001231 Checkstats* stats =
Vladimir Marko83cc7ae2014-02-12 18:02:05 +00001232 static_cast<Checkstats*>(arena_->Alloc(sizeof(Checkstats), kArenaAllocDFInfo));
buzbee1fd33462013-03-25 13:40:45 -07001233 checkstats_ = stats;
buzbee56c71782013-09-05 17:13:19 -07001234 AllNodesIterator iter(this);
buzbee311ca162013-02-28 15:56:43 -08001235 for (BasicBlock* bb = iter.Next(); bb != NULL; bb = iter.Next()) {
1236 CountChecks(bb);
1237 }
1238 if (stats->null_checks > 0) {
1239 float eliminated = static_cast<float>(stats->null_checks_eliminated);
1240 float checks = static_cast<float>(stats->null_checks);
1241 LOG(INFO) << "Null Checks: " << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
1242 << stats->null_checks_eliminated << " of " << stats->null_checks << " -> "
1243 << (eliminated/checks) * 100.0 << "%";
1244 }
1245 if (stats->range_checks > 0) {
1246 float eliminated = static_cast<float>(stats->range_checks_eliminated);
1247 float checks = static_cast<float>(stats->range_checks);
1248 LOG(INFO) << "Range Checks: " << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " "
1249 << stats->range_checks_eliminated << " of " << stats->range_checks << " -> "
1250 << (eliminated/checks) * 100.0 << "%";
1251 }
1252}
1253
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001254bool MIRGraph::BuildExtendedBBList(struct BasicBlock* bb) {
buzbee311ca162013-02-28 15:56:43 -08001255 if (bb->visited) return false;
1256 if (!((bb->block_type == kEntryBlock) || (bb->block_type == kDalvikByteCode)
1257 || (bb->block_type == kExitBlock))) {
1258 // Ignore special blocks
1259 bb->visited = true;
1260 return false;
1261 }
1262 // Must be head of extended basic block.
1263 BasicBlock* start_bb = bb;
buzbee0d829482013-10-11 15:24:55 -07001264 extended_basic_blocks_.push_back(bb->id);
buzbee311ca162013-02-28 15:56:43 -08001265 bool terminated_by_return = false;
buzbee1da1e2f2013-11-15 13:37:01 -08001266 bool do_local_value_numbering = false;
buzbee311ca162013-02-28 15:56:43 -08001267 // Visit blocks strictly dominated by this head.
1268 while (bb != NULL) {
1269 bb->visited = true;
1270 terminated_by_return |= bb->terminated_by_return;
buzbee1da1e2f2013-11-15 13:37:01 -08001271 do_local_value_numbering |= bb->use_lvn;
buzbee311ca162013-02-28 15:56:43 -08001272 bb = NextDominatedBlock(bb);
1273 }
buzbee1da1e2f2013-11-15 13:37:01 -08001274 if (terminated_by_return || do_local_value_numbering) {
1275 // Do lvn for all blocks in this extended set.
buzbee311ca162013-02-28 15:56:43 -08001276 bb = start_bb;
1277 while (bb != NULL) {
buzbee1da1e2f2013-11-15 13:37:01 -08001278 bb->use_lvn = do_local_value_numbering;
1279 bb->dominates_return = terminated_by_return;
buzbee311ca162013-02-28 15:56:43 -08001280 bb = NextDominatedBlock(bb);
1281 }
1282 }
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001283 return false; // Not iterative - return value will be ignored
buzbee311ca162013-02-28 15:56:43 -08001284}
1285
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001286void MIRGraph::BasicBlockOptimization() {
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001287 if ((cu_->disable_opt & (1 << kSuppressExceptionEdges)) != 0) {
1288 ClearAllVisitedFlags();
1289 PreOrderDfsIterator iter2(this);
1290 for (BasicBlock* bb = iter2.Next(); bb != NULL; bb = iter2.Next()) {
1291 BuildExtendedBBList(bb);
buzbee311ca162013-02-28 15:56:43 -08001292 }
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001293 // Perform extended basic block optimizations.
1294 for (unsigned int i = 0; i < extended_basic_blocks_.size(); i++) {
1295 BasicBlockOpt(GetBasicBlock(extended_basic_blocks_[i]));
1296 }
1297 } else {
1298 PreOrderDfsIterator iter(this);
1299 for (BasicBlock* bb = iter.Next(); bb != NULL; bb = iter.Next()) {
1300 BasicBlockOpt(bb);
1301 }
buzbee311ca162013-02-28 15:56:43 -08001302 }
1303}
1304
1305} // namespace art