blob: 2964dbaabc01cc14bd313eb4e2aad82e31324489 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers166db042013-07-26 12:05:57 -070017#ifndef ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_
18#define ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070019
Ian Rogers0d666d82011-08-14 16:03:46 -070020#include <vector>
Vladimir Marko93205e32016-04-13 11:59:46 +010021
22#include "base/arena_containers.h"
David Brazdild9c90372016-09-14 16:53:55 +010023#include "base/array_ref.h"
Vladimir Marko80afd022015-05-19 18:08:00 +010024#include "base/bit_utils.h"
Andreas Gampe3b165bc2016-08-01 22:07:04 -070025#include "base/enums.h"
Elliott Hughes76160052012-12-12 16:31:20 -080026#include "base/macros.h"
Elliott Hughes0f3c5532012-03-30 14:51:51 -070027#include "constants_x86.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070028#include "globals.h"
Ian Rogers2c8f6532011-09-02 17:16:34 -070029#include "managed_register_x86.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070030#include "offsets.h"
Ian Rogers166db042013-07-26 12:05:57 -070031#include "utils/assembler.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070032
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070033namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070034namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogerscf7f1912014-10-22 22:06:39 -070036class Immediate : public ValueObject {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -080038 explicit Immediate(int32_t value_in) : value_(value_in) {}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070039
40 int32_t value() const { return value_; }
41
Andreas Gampeab1eb0d2015-02-13 19:23:55 -080042 bool is_int8() const { return IsInt<8>(value_); }
43 bool is_uint8() const { return IsUint<8>(value_); }
44 bool is_int16() const { return IsInt<16>(value_); }
45 bool is_uint16() const { return IsUint<16>(value_); }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070046
47 private:
48 const int32_t value_;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070049};
50
51
Ian Rogerscf7f1912014-10-22 22:06:39 -070052class Operand : public ValueObject {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070053 public:
54 uint8_t mod() const {
55 return (encoding_at(0) >> 6) & 3;
56 }
57
58 Register rm() const {
59 return static_cast<Register>(encoding_at(0) & 7);
60 }
61
62 ScaleFactor scale() const {
63 return static_cast<ScaleFactor>((encoding_at(1) >> 6) & 3);
64 }
65
66 Register index() const {
67 return static_cast<Register>((encoding_at(1) >> 3) & 7);
68 }
69
70 Register base() const {
71 return static_cast<Register>(encoding_at(1) & 7);
72 }
73
74 int8_t disp8() const {
75 CHECK_GE(length_, 2);
76 return static_cast<int8_t>(encoding_[length_ - 1]);
77 }
78
79 int32_t disp32() const {
80 CHECK_GE(length_, 5);
81 int32_t value;
82 memcpy(&value, &encoding_[length_ - 4], sizeof(value));
83 return value;
84 }
85
86 bool IsRegister(Register reg) const {
87 return ((encoding_[0] & 0xF8) == 0xC0) // Addressing mode is register only.
88 && ((encoding_[0] & 0x07) == reg); // Register codes match.
89 }
90
91 protected:
92 // Operand can be sub classed (e.g: Address).
Mark Mendell0616ae02015-04-17 12:49:27 -040093 Operand() : length_(0), fixup_(nullptr) { }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094
Andreas Gampe277ccbd2014-11-03 21:36:10 -080095 void SetModRM(int mod_in, Register rm_in) {
96 CHECK_EQ(mod_in & ~3, 0);
97 encoding_[0] = (mod_in << 6) | rm_in;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070098 length_ = 1;
99 }
100
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800101 void SetSIB(ScaleFactor scale_in, Register index_in, Register base_in) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700102 CHECK_EQ(length_, 1);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800103 CHECK_EQ(scale_in & ~3, 0);
104 encoding_[1] = (scale_in << 6) | (index_in << 3) | base_in;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700105 length_ = 2;
106 }
107
108 void SetDisp8(int8_t disp) {
109 CHECK(length_ == 1 || length_ == 2);
110 encoding_[length_++] = static_cast<uint8_t>(disp);
111 }
112
113 void SetDisp32(int32_t disp) {
114 CHECK(length_ == 1 || length_ == 2);
115 int disp_size = sizeof(disp);
116 memmove(&encoding_[length_], &disp, disp_size);
117 length_ += disp_size;
118 }
119
Mark Mendell0616ae02015-04-17 12:49:27 -0400120 AssemblerFixup* GetFixup() const {
121 return fixup_;
122 }
123
124 void SetFixup(AssemblerFixup* fixup) {
125 fixup_ = fixup;
126 }
127
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 private:
Ian Rogers13735952014-10-08 12:43:28 -0700129 uint8_t length_;
130 uint8_t encoding_[6];
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700131
Mark Mendell0616ae02015-04-17 12:49:27 -0400132 // A fixup can be associated with the operand, in order to be applied after the
133 // code has been generated. This is used for constant area fixups.
134 AssemblerFixup* fixup_;
135
136 explicit Operand(Register reg) : fixup_(nullptr) { SetModRM(3, reg); }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700137
138 // Get the operand encoding byte at the given index.
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800139 uint8_t encoding_at(int index_in) const {
140 CHECK_GE(index_in, 0);
141 CHECK_LT(index_in, length_);
142 return encoding_[index_in];
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700143 }
144
Ian Rogers2c8f6532011-09-02 17:16:34 -0700145 friend class X86Assembler;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700146};
147
148
149class Address : public Operand {
150 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800151 Address(Register base_in, int32_t disp) {
152 Init(base_in, disp);
Ian Rogersb033c752011-07-20 12:22:35 -0700153 }
154
Mark Mendell0616ae02015-04-17 12:49:27 -0400155 Address(Register base_in, int32_t disp, AssemblerFixup *fixup) {
156 Init(base_in, disp);
157 SetFixup(fixup);
158 }
159
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800160 Address(Register base_in, Offset disp) {
161 Init(base_in, disp.Int32Value());
Ian Rogersa04d3972011-08-17 11:33:44 -0700162 }
163
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800164 Address(Register base_in, FrameOffset disp) {
165 CHECK_EQ(base_in, ESP);
Ian Rogersb033c752011-07-20 12:22:35 -0700166 Init(ESP, disp.Int32Value());
167 }
168
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800169 Address(Register base_in, MemberOffset disp) {
170 Init(base_in, disp.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700171 }
172
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800173 Address(Register index_in, ScaleFactor scale_in, int32_t disp) {
174 CHECK_NE(index_in, ESP); // Illegal addressing mode.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700175 SetModRM(0, ESP);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800176 SetSIB(scale_in, index_in, EBP);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700177 SetDisp32(disp);
178 }
179
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800180 Address(Register base_in, Register index_in, ScaleFactor scale_in, int32_t disp) {
Mark Mendell805b3b52015-09-18 14:10:29 -0400181 Init(base_in, index_in, scale_in, disp);
182 }
183
184 Address(Register base_in,
185 Register index_in,
186 ScaleFactor scale_in,
187 int32_t disp, AssemblerFixup *fixup) {
188 Init(base_in, index_in, scale_in, disp);
189 SetFixup(fixup);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700190 }
191
Ian Rogers13735952014-10-08 12:43:28 -0700192 static Address Absolute(uintptr_t addr) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 Address result;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700194 result.SetModRM(0, EBP);
195 result.SetDisp32(addr);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700196 return result;
197 }
198
Andreas Gampe542451c2016-07-26 09:02:02 -0700199 static Address Absolute(ThreadOffset32 addr) {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700200 return Absolute(addr.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700201 }
202
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700203 private:
204 Address() {}
Mark Mendell805b3b52015-09-18 14:10:29 -0400205
206 void Init(Register base_in, int32_t disp) {
207 if (disp == 0 && base_in != EBP) {
208 SetModRM(0, base_in);
209 if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in);
210 } else if (disp >= -128 && disp <= 127) {
211 SetModRM(1, base_in);
212 if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in);
213 SetDisp8(disp);
214 } else {
215 SetModRM(2, base_in);
216 if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in);
217 SetDisp32(disp);
218 }
219 }
220
221 void Init(Register base_in, Register index_in, ScaleFactor scale_in, int32_t disp) {
222 CHECK_NE(index_in, ESP); // Illegal addressing mode.
223 if (disp == 0 && base_in != EBP) {
224 SetModRM(0, ESP);
225 SetSIB(scale_in, index_in, base_in);
226 } else if (disp >= -128 && disp <= 127) {
227 SetModRM(1, ESP);
228 SetSIB(scale_in, index_in, base_in);
229 SetDisp8(disp);
230 } else {
231 SetModRM(2, ESP);
232 SetSIB(scale_in, index_in, base_in);
233 SetDisp32(disp);
234 }
235 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700236};
237
Aart Bikcaa31e72017-09-14 17:08:50 -0700238std::ostream& operator<<(std::ostream& os, const Address& addr);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700239
Mark Mendell73f455e2015-08-21 09:30:05 -0400240// This is equivalent to the Label class, used in a slightly different context. We
241// inherit the functionality of the Label class, but prevent unintended
242// derived-to-base conversions by making the base class private.
243class NearLabel : private Label {
244 public:
245 NearLabel() : Label() {}
246
247 // Expose the Label routines that we need.
248 using Label::Position;
249 using Label::LinkPosition;
250 using Label::IsBound;
251 using Label::IsUnused;
252 using Label::IsLinked;
253
254 private:
255 using Label::BindTo;
256 using Label::LinkTo;
257
258 friend class x86::X86Assembler;
259
260 DISALLOW_COPY_AND_ASSIGN(NearLabel);
261};
262
Mark Mendell0616ae02015-04-17 12:49:27 -0400263/**
264 * Class to handle constant area values.
265 */
266class ConstantArea {
267 public:
Vladimir Marko93205e32016-04-13 11:59:46 +0100268 explicit ConstantArea(ArenaAllocator* arena) : buffer_(arena->Adapter(kArenaAllocAssembler)) {}
Mark Mendell0616ae02015-04-17 12:49:27 -0400269
270 // Add a double to the constant area, returning the offset into
271 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400272 size_t AddDouble(double v);
Mark Mendell0616ae02015-04-17 12:49:27 -0400273
274 // Add a float to the constant area, returning the offset into
275 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400276 size_t AddFloat(float v);
Mark Mendell0616ae02015-04-17 12:49:27 -0400277
278 // Add an int32_t to the constant area, returning the offset into
279 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400280 size_t AddInt32(int32_t v);
281
282 // Add an int32_t to the end of the constant area, returning the offset into
283 // the constant area where the literal resides.
284 size_t AppendInt32(int32_t v);
Mark Mendell0616ae02015-04-17 12:49:27 -0400285
286 // Add an int64_t to the constant area, returning the offset into
287 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400288 size_t AddInt64(int64_t v);
Mark Mendell0616ae02015-04-17 12:49:27 -0400289
290 bool IsEmpty() const {
291 return buffer_.size() == 0;
292 }
293
Mark Mendell805b3b52015-09-18 14:10:29 -0400294 size_t GetSize() const {
295 return buffer_.size() * elem_size_;
296 }
297
Vladimir Marko93205e32016-04-13 11:59:46 +0100298 ArrayRef<const int32_t> GetBuffer() const {
299 return ArrayRef<const int32_t>(buffer_);
Mark Mendell0616ae02015-04-17 12:49:27 -0400300 }
301
Mark Mendell0616ae02015-04-17 12:49:27 -0400302 private:
Mark Mendell805b3b52015-09-18 14:10:29 -0400303 static constexpr size_t elem_size_ = sizeof(int32_t);
Vladimir Marko93205e32016-04-13 11:59:46 +0100304 ArenaVector<int32_t> buffer_;
Mark Mendell0616ae02015-04-17 12:49:27 -0400305};
Mark Mendell73f455e2015-08-21 09:30:05 -0400306
Andreas Gampe9954e3b2016-08-05 20:34:39 -0700307class X86Assembler FINAL : public Assembler {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700308 public:
Vladimir Marko93205e32016-04-13 11:59:46 +0100309 explicit X86Assembler(ArenaAllocator* arena) : Assembler(arena), constant_area_(arena) {}
Ian Rogers2c8f6532011-09-02 17:16:34 -0700310 virtual ~X86Assembler() {}
buzbeec143c552011-08-20 17:38:58 -0700311
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700312 /*
313 * Emit Machine Instructions.
314 */
315 void call(Register reg);
316 void call(const Address& address);
317 void call(Label* label);
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +0000318 void call(const ExternalLabel& label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700319
320 void pushl(Register reg);
321 void pushl(const Address& address);
322 void pushl(const Immediate& imm);
323
324 void popl(Register reg);
325 void popl(const Address& address);
326
327 void movl(Register dst, const Immediate& src);
328 void movl(Register dst, Register src);
329
330 void movl(Register dst, const Address& src);
331 void movl(const Address& dst, Register src);
332 void movl(const Address& dst, const Immediate& imm);
Ian Rogersbdb03912011-09-14 00:55:44 -0700333 void movl(const Address& dst, Label* lbl);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700334
Mark Mendell7a08fb52015-07-15 14:09:35 -0400335 void movntl(const Address& dst, Register src);
336
Mark Mendell09ed1a32015-03-25 08:30:06 -0400337 void bswapl(Register dst);
Aart Bikc39dac12016-01-21 08:59:48 -0800338
Mark Mendellbcee0922015-09-15 21:45:01 -0400339 void bsfl(Register dst, Register src);
340 void bsfl(Register dst, const Address& src);
Mark Mendell8ae3ffb2015-08-12 21:16:41 -0400341 void bsrl(Register dst, Register src);
342 void bsrl(Register dst, const Address& src);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400343
Aart Bikc39dac12016-01-21 08:59:48 -0800344 void popcntl(Register dst, Register src);
345 void popcntl(Register dst, const Address& src);
346
Mark Mendellbcee0922015-09-15 21:45:01 -0400347 void rorl(Register reg, const Immediate& imm);
348 void rorl(Register operand, Register shifter);
349 void roll(Register reg, const Immediate& imm);
350 void roll(Register operand, Register shifter);
351
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700352 void movzxb(Register dst, ByteRegister src);
353 void movzxb(Register dst, const Address& src);
354 void movsxb(Register dst, ByteRegister src);
355 void movsxb(Register dst, const Address& src);
356 void movb(Register dst, const Address& src);
357 void movb(const Address& dst, ByteRegister src);
358 void movb(const Address& dst, const Immediate& imm);
359
360 void movzxw(Register dst, Register src);
361 void movzxw(Register dst, const Address& src);
362 void movsxw(Register dst, Register src);
363 void movsxw(Register dst, const Address& src);
364 void movw(Register dst, const Address& src);
365 void movw(const Address& dst, Register src);
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100366 void movw(const Address& dst, const Immediate& imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700367
368 void leal(Register dst, const Address& src);
369
Ian Rogersb033c752011-07-20 12:22:35 -0700370 void cmovl(Condition condition, Register dst, Register src);
Mark Mendellabdac472016-02-12 13:49:03 -0500371 void cmovl(Condition condition, Register dst, const Address& src);
Ian Rogersb033c752011-07-20 12:22:35 -0700372
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000373 void setb(Condition condition, Register dst);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700374
Aart Bikc7782262017-01-13 16:20:08 -0800375 void movaps(XmmRegister dst, XmmRegister src); // move
376 void movaps(XmmRegister dst, const Address& src); // load aligned
377 void movups(XmmRegister dst, const Address& src); // load unaligned
378 void movaps(const Address& dst, XmmRegister src); // store aligned
379 void movups(const Address& dst, XmmRegister src); // store unaligned
380
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700381 void movss(XmmRegister dst, const Address& src);
382 void movss(const Address& dst, XmmRegister src);
383 void movss(XmmRegister dst, XmmRegister src);
384
385 void movd(XmmRegister dst, Register src);
386 void movd(Register dst, XmmRegister src);
387
388 void addss(XmmRegister dst, XmmRegister src);
389 void addss(XmmRegister dst, const Address& src);
390 void subss(XmmRegister dst, XmmRegister src);
391 void subss(XmmRegister dst, const Address& src);
392 void mulss(XmmRegister dst, XmmRegister src);
393 void mulss(XmmRegister dst, const Address& src);
394 void divss(XmmRegister dst, XmmRegister src);
395 void divss(XmmRegister dst, const Address& src);
396
Aart Bikc7782262017-01-13 16:20:08 -0800397 void addps(XmmRegister dst, XmmRegister src); // no addr variant (for now)
398 void subps(XmmRegister dst, XmmRegister src);
399 void mulps(XmmRegister dst, XmmRegister src);
400 void divps(XmmRegister dst, XmmRegister src);
401
402 void movapd(XmmRegister dst, XmmRegister src); // move
403 void movapd(XmmRegister dst, const Address& src); // load aligned
404 void movupd(XmmRegister dst, const Address& src); // load unaligned
405 void movapd(const Address& dst, XmmRegister src); // store aligned
406 void movupd(const Address& dst, XmmRegister src); // store unaligned
407
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700408 void movsd(XmmRegister dst, const Address& src);
409 void movsd(const Address& dst, XmmRegister src);
410 void movsd(XmmRegister dst, XmmRegister src);
411
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000412 void movhpd(XmmRegister dst, const Address& src);
413 void movhpd(const Address& dst, XmmRegister src);
414
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700415 void addsd(XmmRegister dst, XmmRegister src);
416 void addsd(XmmRegister dst, const Address& src);
417 void subsd(XmmRegister dst, XmmRegister src);
418 void subsd(XmmRegister dst, const Address& src);
419 void mulsd(XmmRegister dst, XmmRegister src);
420 void mulsd(XmmRegister dst, const Address& src);
421 void divsd(XmmRegister dst, XmmRegister src);
422 void divsd(XmmRegister dst, const Address& src);
423
Aart Bikc7782262017-01-13 16:20:08 -0800424 void addpd(XmmRegister dst, XmmRegister src); // no addr variant (for now)
425 void subpd(XmmRegister dst, XmmRegister src);
426 void mulpd(XmmRegister dst, XmmRegister src);
427 void divpd(XmmRegister dst, XmmRegister src);
428
Aart Bik68555e92017-02-13 14:28:45 -0800429 void movdqa(XmmRegister dst, XmmRegister src); // move
430 void movdqa(XmmRegister dst, const Address& src); // load aligned
431 void movdqu(XmmRegister dst, const Address& src); // load unaligned
432 void movdqa(const Address& dst, XmmRegister src); // store aligned
433 void movdqu(const Address& dst, XmmRegister src); // store unaligned
434
Aart Bike69d7a92017-02-17 11:48:23 -0800435 void paddb(XmmRegister dst, XmmRegister src); // no addr variant (for now)
436 void psubb(XmmRegister dst, XmmRegister src);
437
438 void paddw(XmmRegister dst, XmmRegister src);
439 void psubw(XmmRegister dst, XmmRegister src);
440 void pmullw(XmmRegister dst, XmmRegister src);
441
442 void paddd(XmmRegister dst, XmmRegister src);
Aart Bik68555e92017-02-13 14:28:45 -0800443 void psubd(XmmRegister dst, XmmRegister src);
444 void pmulld(XmmRegister dst, XmmRegister src);
445
Aart Bike69d7a92017-02-17 11:48:23 -0800446 void paddq(XmmRegister dst, XmmRegister src);
447 void psubq(XmmRegister dst, XmmRegister src);
448
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700449 void cvtsi2ss(XmmRegister dst, Register src);
450 void cvtsi2sd(XmmRegister dst, Register src);
451
452 void cvtss2si(Register dst, XmmRegister src);
453 void cvtss2sd(XmmRegister dst, XmmRegister src);
454
455 void cvtsd2si(Register dst, XmmRegister src);
456 void cvtsd2ss(XmmRegister dst, XmmRegister src);
457
458 void cvttss2si(Register dst, XmmRegister src);
459 void cvttsd2si(Register dst, XmmRegister src);
460
Aart Bik3ae3b592017-02-24 14:09:15 -0800461 void cvtdq2ps(XmmRegister dst, XmmRegister src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700462 void cvtdq2pd(XmmRegister dst, XmmRegister src);
463
464 void comiss(XmmRegister a, XmmRegister b);
Aart Bik18ba1212016-08-01 14:11:20 -0700465 void comiss(XmmRegister a, const Address& b);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700466 void comisd(XmmRegister a, XmmRegister b);
Aart Bik18ba1212016-08-01 14:11:20 -0700467 void comisd(XmmRegister a, const Address& b);
Calin Juravleddb7df22014-11-25 20:56:51 +0000468 void ucomiss(XmmRegister a, XmmRegister b);
Mark Mendell9f51f262015-10-30 09:21:37 -0400469 void ucomiss(XmmRegister a, const Address& b);
Calin Juravleddb7df22014-11-25 20:56:51 +0000470 void ucomisd(XmmRegister a, XmmRegister b);
Mark Mendell9f51f262015-10-30 09:21:37 -0400471 void ucomisd(XmmRegister a, const Address& b);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700472
Mark Mendellfb8d2792015-03-31 22:16:59 -0400473 void roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm);
474 void roundss(XmmRegister dst, XmmRegister src, const Immediate& imm);
475
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700476 void sqrtsd(XmmRegister dst, XmmRegister src);
477 void sqrtss(XmmRegister dst, XmmRegister src);
478
479 void xorpd(XmmRegister dst, const Address& src);
480 void xorpd(XmmRegister dst, XmmRegister src);
481 void xorps(XmmRegister dst, const Address& src);
482 void xorps(XmmRegister dst, XmmRegister src);
Aart Bik68555e92017-02-13 14:28:45 -0800483 void pxor(XmmRegister dst, XmmRegister src); // no addr variant (for now)
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700484
Mark Mendell09ed1a32015-03-25 08:30:06 -0400485 void andpd(XmmRegister dst, XmmRegister src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700486 void andpd(XmmRegister dst, const Address& src);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400487 void andps(XmmRegister dst, XmmRegister src);
488 void andps(XmmRegister dst, const Address& src);
Aart Bik68555e92017-02-13 14:28:45 -0800489 void pand(XmmRegister dst, XmmRegister src); // no addr variant (for now)
Mark Mendell09ed1a32015-03-25 08:30:06 -0400490
Aart Bik21c580b2017-03-13 11:52:07 -0700491 void andnpd(XmmRegister dst, XmmRegister src); // no addr variant (for now)
492 void andnps(XmmRegister dst, XmmRegister src);
493 void pandn(XmmRegister dst, XmmRegister src);
494
Aart Bik68555e92017-02-13 14:28:45 -0800495 void orpd(XmmRegister dst, XmmRegister src); // no addr variant (for now)
Mark Mendell09ed1a32015-03-25 08:30:06 -0400496 void orps(XmmRegister dst, XmmRegister src);
Aart Bik68555e92017-02-13 14:28:45 -0800497 void por(XmmRegister dst, XmmRegister src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700498
Aart Bik67d3fd72017-03-31 15:11:53 -0700499 void pavgb(XmmRegister dst, XmmRegister src); // no addr variant (for now)
500 void pavgw(XmmRegister dst, XmmRegister src);
Aart Bik6005a872017-07-24 13:33:39 -0700501 void psadbw(XmmRegister dst, XmmRegister src);
502 void pmaddwd(XmmRegister dst, XmmRegister src);
503 void phaddw(XmmRegister dst, XmmRegister src);
504 void phaddd(XmmRegister dst, XmmRegister src);
505 void haddps(XmmRegister dst, XmmRegister src);
506 void haddpd(XmmRegister dst, XmmRegister src);
507 void phsubw(XmmRegister dst, XmmRegister src);
508 void phsubd(XmmRegister dst, XmmRegister src);
509 void hsubps(XmmRegister dst, XmmRegister src);
510 void hsubpd(XmmRegister dst, XmmRegister src);
Aart Bik67d3fd72017-03-31 15:11:53 -0700511
Aart Bikc8e93c72017-05-10 10:49:22 -0700512 void pminsb(XmmRegister dst, XmmRegister src); // no addr variant (for now)
513 void pmaxsb(XmmRegister dst, XmmRegister src);
514 void pminsw(XmmRegister dst, XmmRegister src);
515 void pmaxsw(XmmRegister dst, XmmRegister src);
516 void pminsd(XmmRegister dst, XmmRegister src);
517 void pmaxsd(XmmRegister dst, XmmRegister src);
518
519 void pminub(XmmRegister dst, XmmRegister src); // no addr variant (for now)
520 void pmaxub(XmmRegister dst, XmmRegister src);
521 void pminuw(XmmRegister dst, XmmRegister src);
522 void pmaxuw(XmmRegister dst, XmmRegister src);
523 void pminud(XmmRegister dst, XmmRegister src);
524 void pmaxud(XmmRegister dst, XmmRegister src);
525
526 void minps(XmmRegister dst, XmmRegister src); // no addr variant (for now)
527 void maxps(XmmRegister dst, XmmRegister src);
528 void minpd(XmmRegister dst, XmmRegister src);
529 void maxpd(XmmRegister dst, XmmRegister src);
530
Aart Bik4b455332017-03-15 11:19:35 -0700531 void pcmpeqb(XmmRegister dst, XmmRegister src);
532 void pcmpeqw(XmmRegister dst, XmmRegister src);
533 void pcmpeqd(XmmRegister dst, XmmRegister src);
534 void pcmpeqq(XmmRegister dst, XmmRegister src);
535
Aart Bik8939c642017-04-03 14:09:01 -0700536 void pcmpgtb(XmmRegister dst, XmmRegister src);
537 void pcmpgtw(XmmRegister dst, XmmRegister src);
538 void pcmpgtd(XmmRegister dst, XmmRegister src);
539 void pcmpgtq(XmmRegister dst, XmmRegister src); // SSE4.2
540
Aart Bik12e06ed2017-01-31 16:11:24 -0800541 void shufpd(XmmRegister dst, XmmRegister src, const Immediate& imm);
542 void shufps(XmmRegister dst, XmmRegister src, const Immediate& imm);
Aart Bik68555e92017-02-13 14:28:45 -0800543 void pshufd(XmmRegister dst, XmmRegister src, const Immediate& imm);
Aart Bik12e06ed2017-01-31 16:11:24 -0800544
Aart Bike69d7a92017-02-17 11:48:23 -0800545 void punpcklbw(XmmRegister dst, XmmRegister src);
546 void punpcklwd(XmmRegister dst, XmmRegister src);
547 void punpckldq(XmmRegister dst, XmmRegister src);
548 void punpcklqdq(XmmRegister dst, XmmRegister src);
549
Aart Bik3332db82017-08-11 15:10:30 -0700550 void punpckhbw(XmmRegister dst, XmmRegister src);
551 void punpckhwd(XmmRegister dst, XmmRegister src);
552 void punpckhdq(XmmRegister dst, XmmRegister src);
553 void punpckhqdq(XmmRegister dst, XmmRegister src);
554
Aart Bike69d7a92017-02-17 11:48:23 -0800555 void psllw(XmmRegister reg, const Immediate& shift_count);
556 void pslld(XmmRegister reg, const Immediate& shift_count);
557 void psllq(XmmRegister reg, const Immediate& shift_count);
558
559 void psraw(XmmRegister reg, const Immediate& shift_count);
560 void psrad(XmmRegister reg, const Immediate& shift_count);
561 // no psraq
562
563 void psrlw(XmmRegister reg, const Immediate& shift_count);
564 void psrld(XmmRegister reg, const Immediate& shift_count);
565 void psrlq(XmmRegister reg, const Immediate& shift_count);
566 void psrldq(XmmRegister reg, const Immediate& shift_count);
567
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700568 void flds(const Address& src);
569 void fstps(const Address& dst);
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500570 void fsts(const Address& dst);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700571
572 void fldl(const Address& src);
573 void fstpl(const Address& dst);
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500574 void fstl(const Address& dst);
575
576 void fstsw();
577
578 void fucompp();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700579
580 void fnstcw(const Address& dst);
581 void fldcw(const Address& src);
582
583 void fistpl(const Address& dst);
584 void fistps(const Address& dst);
585 void fildl(const Address& src);
Roland Levillain0a186012015-04-13 17:00:20 +0100586 void filds(const Address& src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700587
588 void fincstp();
589 void ffree(const Immediate& index);
590
591 void fsin();
592 void fcos();
593 void fptan();
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500594 void fprem();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700595
596 void xchgl(Register dst, Register src);
Ian Rogers7caad772012-03-30 01:07:54 -0700597 void xchgl(Register reg, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700598
Serguei Katkov3b625932016-05-06 10:24:17 +0600599 void cmpb(const Address& address, const Immediate& imm);
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100600 void cmpw(const Address& address, const Immediate& imm);
601
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700602 void cmpl(Register reg, const Immediate& imm);
603 void cmpl(Register reg0, Register reg1);
604 void cmpl(Register reg, const Address& address);
605
606 void cmpl(const Address& address, Register reg);
607 void cmpl(const Address& address, const Immediate& imm);
608
609 void testl(Register reg1, Register reg2);
610 void testl(Register reg, const Immediate& imm);
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100611 void testl(Register reg1, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700612
Vladimir Marko953437b2016-08-24 08:30:46 +0000613 void testb(const Address& dst, const Immediate& imm);
614 void testl(const Address& dst, const Immediate& imm);
615
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700616 void andl(Register dst, const Immediate& imm);
617 void andl(Register dst, Register src);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000618 void andl(Register dst, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700619
620 void orl(Register dst, const Immediate& imm);
621 void orl(Register dst, Register src);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000622 void orl(Register dst, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700623
624 void xorl(Register dst, Register src);
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100625 void xorl(Register dst, const Immediate& imm);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000626 void xorl(Register dst, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700627
628 void addl(Register dst, Register src);
629 void addl(Register reg, const Immediate& imm);
630 void addl(Register reg, const Address& address);
631
632 void addl(const Address& address, Register reg);
633 void addl(const Address& address, const Immediate& imm);
634
635 void adcl(Register dst, Register src);
636 void adcl(Register reg, const Immediate& imm);
637 void adcl(Register dst, const Address& address);
638
639 void subl(Register dst, Register src);
640 void subl(Register reg, const Immediate& imm);
641 void subl(Register reg, const Address& address);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400642 void subl(const Address& address, Register src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700643
644 void cdq();
645
646 void idivl(Register reg);
647
648 void imull(Register dst, Register src);
649 void imull(Register reg, const Immediate& imm);
Mark Mendell4a2aa4a2015-07-27 16:13:10 -0400650 void imull(Register dst, Register src, const Immediate& imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700651 void imull(Register reg, const Address& address);
652
653 void imull(Register reg);
654 void imull(const Address& address);
655
656 void mull(Register reg);
657 void mull(const Address& address);
658
659 void sbbl(Register dst, Register src);
660 void sbbl(Register reg, const Immediate& imm);
661 void sbbl(Register reg, const Address& address);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400662 void sbbl(const Address& address, Register src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700663
664 void incl(Register reg);
665 void incl(const Address& address);
666
667 void decl(Register reg);
668 void decl(const Address& address);
669
670 void shll(Register reg, const Immediate& imm);
671 void shll(Register operand, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000672 void shll(const Address& address, const Immediate& imm);
673 void shll(const Address& address, Register shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700674 void shrl(Register reg, const Immediate& imm);
675 void shrl(Register operand, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000676 void shrl(const Address& address, const Immediate& imm);
677 void shrl(const Address& address, Register shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700678 void sarl(Register reg, const Immediate& imm);
679 void sarl(Register operand, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000680 void sarl(const Address& address, const Immediate& imm);
681 void sarl(const Address& address, Register shifter);
Calin Juravle9aec02f2014-11-18 23:06:35 +0000682 void shld(Register dst, Register src, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000683 void shld(Register dst, Register src, const Immediate& imm);
Calin Juravle9aec02f2014-11-18 23:06:35 +0000684 void shrd(Register dst, Register src, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000685 void shrd(Register dst, Register src, const Immediate& imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700686
687 void negl(Register reg);
688 void notl(Register reg);
689
690 void enter(const Immediate& imm);
691 void leave();
692
693 void ret();
694 void ret(const Immediate& imm);
695
696 void nop();
697 void int3();
698 void hlt();
699
700 void j(Condition condition, Label* label);
Mark Mendell73f455e2015-08-21 09:30:05 -0400701 void j(Condition condition, NearLabel* label);
702 void jecxz(NearLabel* label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700703
704 void jmp(Register reg);
Ian Rogers7caad772012-03-30 01:07:54 -0700705 void jmp(const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700706 void jmp(Label* label);
Mark Mendell73f455e2015-08-21 09:30:05 -0400707 void jmp(NearLabel* label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700708
jessicahandojob03d6402016-09-07 12:16:53 -0700709 void repne_scasb();
Andreas Gampe21030dd2015-05-07 14:46:15 -0700710 void repne_scasw();
jessicahandojob03d6402016-09-07 12:16:53 -0700711 void repe_cmpsb();
agicsaki71311f82015-07-27 11:34:13 -0700712 void repe_cmpsw();
agicsaki970abfb2015-07-31 10:31:14 -0700713 void repe_cmpsl();
jessicahandojob03d6402016-09-07 12:16:53 -0700714 void rep_movsb();
Mark Mendellb9c4bbe2015-07-01 14:26:52 -0400715 void rep_movsw();
Andreas Gampe21030dd2015-05-07 14:46:15 -0700716
Ian Rogers2c8f6532011-09-02 17:16:34 -0700717 X86Assembler* lock();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700718 void cmpxchgl(const Address& address, Register reg);
Mark Mendell58d25fd2015-04-03 14:52:31 -0400719 void cmpxchg8b(const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700720
Elliott Hughes79ab9e32012-03-12 15:41:35 -0700721 void mfence();
722
Ian Rogers2c8f6532011-09-02 17:16:34 -0700723 X86Assembler* fs();
Ian Rogersbefbd572014-03-06 01:13:39 -0800724 X86Assembler* gs();
Ian Rogersb033c752011-07-20 12:22:35 -0700725
726 //
727 // Macros for High-level operations.
728 //
729
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700730 void AddImmediate(Register reg, const Immediate& imm);
731
Roland Levillain647b9ed2014-11-27 12:06:00 +0000732 void LoadLongConstant(XmmRegister dst, int64_t value);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700733 void LoadDoubleConstant(XmmRegister dst, double value);
734
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700735 void LockCmpxchgl(const Address& address, Register reg) {
Ian Rogers0d666d82011-08-14 16:03:46 -0700736 lock()->cmpxchgl(address, reg);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700737 }
738
Mark Mendell58d25fd2015-04-03 14:52:31 -0400739 void LockCmpxchg8b(const Address& address) {
740 lock()->cmpxchg8b(address);
741 }
742
Ian Rogersb033c752011-07-20 12:22:35 -0700743 //
744 // Misc. functionality
745 //
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700746 int PreferredLoopAlignment() { return 16; }
747 void Align(int alignment, int offset);
Andreas Gampe85b62f22015-09-09 13:15:38 -0700748 void Bind(Label* label) OVERRIDE;
749 void Jump(Label* label) OVERRIDE {
750 jmp(label);
751 }
Mark Mendell73f455e2015-08-21 09:30:05 -0400752 void Bind(NearLabel* label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700753
Ian Rogers2c8f6532011-09-02 17:16:34 -0700754 //
Roland Levillain4d027112015-07-01 15:41:14 +0100755 // Heap poisoning.
756 //
757
758 // Poison a heap reference contained in `reg`.
759 void PoisonHeapReference(Register reg) { negl(reg); }
760 // Unpoison a heap reference contained in `reg`.
761 void UnpoisonHeapReference(Register reg) { negl(reg); }
Roland Levillain0b671c02016-08-19 12:02:34 +0100762 // Poison a heap reference contained in `reg` if heap poisoning is enabled.
763 void MaybePoisonHeapReference(Register reg) {
764 if (kPoisonHeapReferences) {
765 PoisonHeapReference(reg);
766 }
767 }
Roland Levillain4d027112015-07-01 15:41:14 +0100768 // Unpoison a heap reference contained in `reg` if heap poisoning is enabled.
769 void MaybeUnpoisonHeapReference(Register reg) {
770 if (kPoisonHeapReferences) {
771 UnpoisonHeapReference(reg);
772 }
773 }
774
Mark Mendell0616ae02015-04-17 12:49:27 -0400775 // Add a double to the constant area, returning the offset into
776 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400777 size_t AddDouble(double v) { return constant_area_.AddDouble(v); }
Mark Mendell0616ae02015-04-17 12:49:27 -0400778
779 // Add a float to the constant area, returning the offset into
780 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400781 size_t AddFloat(float v) { return constant_area_.AddFloat(v); }
Mark Mendell0616ae02015-04-17 12:49:27 -0400782
783 // Add an int32_t to the constant area, returning the offset into
784 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400785 size_t AddInt32(int32_t v) {
786 return constant_area_.AddInt32(v);
787 }
788
789 // Add an int32_t to the end of the constant area, returning the offset into
790 // the constant area where the literal resides.
791 size_t AppendInt32(int32_t v) {
792 return constant_area_.AppendInt32(v);
793 }
Mark Mendell0616ae02015-04-17 12:49:27 -0400794
795 // Add an int64_t to the constant area, returning the offset into
796 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400797 size_t AddInt64(int64_t v) { return constant_area_.AddInt64(v); }
Mark Mendell0616ae02015-04-17 12:49:27 -0400798
799 // Add the contents of the constant area to the assembler buffer.
800 void AddConstantArea();
801
802 // Is the constant area empty? Return true if there are no literals in the constant area.
803 bool IsConstantAreaEmpty() const { return constant_area_.IsEmpty(); }
Mark Mendell805b3b52015-09-18 14:10:29 -0400804
805 // Return the current size of the constant area.
806 size_t ConstantAreaSize() const { return constant_area_.GetSize(); }
Mark Mendell0616ae02015-04-17 12:49:27 -0400807
Ian Rogers2c8f6532011-09-02 17:16:34 -0700808 private:
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700809 inline void EmitUint8(uint8_t value);
810 inline void EmitInt32(int32_t value);
811 inline void EmitRegisterOperand(int rm, int reg);
812 inline void EmitXmmRegisterOperand(int rm, XmmRegister reg);
813 inline void EmitFixup(AssemblerFixup* fixup);
814 inline void EmitOperandSizeOverride();
815
816 void EmitOperand(int rm, const Operand& operand);
817 void EmitImmediate(const Immediate& imm);
818 void EmitComplex(int rm, const Operand& operand, const Immediate& immediate);
819 void EmitLabel(Label* label, int instruction_size);
820 void EmitLabelLink(Label* label);
Mark Mendell73f455e2015-08-21 09:30:05 -0400821 void EmitLabelLink(NearLabel* label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700822
Mark P Mendell73945692015-04-29 14:56:17 +0000823 void EmitGenericShift(int rm, const Operand& operand, const Immediate& imm);
824 void EmitGenericShift(int rm, const Operand& operand, Register shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700825
Mark Mendell0616ae02015-04-17 12:49:27 -0400826 ConstantArea constant_area_;
827
Ian Rogers2c8f6532011-09-02 17:16:34 -0700828 DISALLOW_COPY_AND_ASSIGN(X86Assembler);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700829};
830
Ian Rogers2c8f6532011-09-02 17:16:34 -0700831inline void X86Assembler::EmitUint8(uint8_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700832 buffer_.Emit<uint8_t>(value);
833}
834
Ian Rogers2c8f6532011-09-02 17:16:34 -0700835inline void X86Assembler::EmitInt32(int32_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700836 buffer_.Emit<int32_t>(value);
837}
838
Ian Rogers2c8f6532011-09-02 17:16:34 -0700839inline void X86Assembler::EmitRegisterOperand(int rm, int reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700840 CHECK_GE(rm, 0);
841 CHECK_LT(rm, 8);
842 buffer_.Emit<uint8_t>(0xC0 + (rm << 3) + reg);
843}
844
Ian Rogers2c8f6532011-09-02 17:16:34 -0700845inline void X86Assembler::EmitXmmRegisterOperand(int rm, XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700846 EmitRegisterOperand(rm, static_cast<Register>(reg));
847}
848
Ian Rogers2c8f6532011-09-02 17:16:34 -0700849inline void X86Assembler::EmitFixup(AssemblerFixup* fixup) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700850 buffer_.EmitFixup(fixup);
851}
852
Ian Rogers2c8f6532011-09-02 17:16:34 -0700853inline void X86Assembler::EmitOperandSizeOverride() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700854 EmitUint8(0x66);
855}
856
Ian Rogers2c8f6532011-09-02 17:16:34 -0700857} // namespace x86
Carl Shapiro6b6b5f02011-06-21 15:05:09 -0700858} // namespace art
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700859
Ian Rogers166db042013-07-26 12:05:57 -0700860#endif // ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_