Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_x86.h" |
| 18 | |
Elliott Hughes | 1aa246d | 2012-12-13 09:29:36 -0800 | [diff] [blame] | 19 | #include "base/casts.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 20 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "memory_region.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 23 | #include "utils/dwarf_cfi.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 24 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 25 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 26 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 27 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 28 | std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) { |
| 29 | return os << "XMM" << static_cast<int>(reg); |
| 30 | } |
| 31 | |
| 32 | std::ostream& operator<<(std::ostream& os, const X87Register& reg) { |
| 33 | return os << "ST" << static_cast<int>(reg); |
| 34 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 35 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 36 | void X86Assembler::call(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 37 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 38 | EmitUint8(0xFF); |
| 39 | EmitRegisterOperand(2, reg); |
| 40 | } |
| 41 | |
| 42 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 43 | void X86Assembler::call(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 44 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 45 | EmitUint8(0xFF); |
| 46 | EmitOperand(2, address); |
| 47 | } |
| 48 | |
| 49 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 50 | void X86Assembler::call(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 51 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 52 | EmitUint8(0xE8); |
| 53 | static const int kSize = 5; |
| 54 | EmitLabel(label, kSize); |
| 55 | } |
| 56 | |
| 57 | |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 58 | void X86Assembler::call(const ExternalLabel& label) { |
| 59 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 60 | intptr_t call_start = buffer_.GetPosition(); |
| 61 | EmitUint8(0xE8); |
| 62 | EmitInt32(label.address()); |
| 63 | static const intptr_t kCallExternalLabelSize = 5; |
| 64 | DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize); |
| 65 | } |
| 66 | |
| 67 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 68 | void X86Assembler::pushl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 69 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 70 | EmitUint8(0x50 + reg); |
| 71 | } |
| 72 | |
| 73 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 74 | void X86Assembler::pushl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 75 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 76 | EmitUint8(0xFF); |
| 77 | EmitOperand(6, address); |
| 78 | } |
| 79 | |
| 80 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 81 | void X86Assembler::pushl(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 82 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 83 | if (imm.is_int8()) { |
| 84 | EmitUint8(0x6A); |
| 85 | EmitUint8(imm.value() & 0xFF); |
| 86 | } else { |
| 87 | EmitUint8(0x68); |
| 88 | EmitImmediate(imm); |
| 89 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 93 | void X86Assembler::popl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 94 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 95 | EmitUint8(0x58 + reg); |
| 96 | } |
| 97 | |
| 98 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 99 | void X86Assembler::popl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 100 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 101 | EmitUint8(0x8F); |
| 102 | EmitOperand(0, address); |
| 103 | } |
| 104 | |
| 105 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 106 | void X86Assembler::movl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 107 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 108 | EmitUint8(0xB8 + dst); |
| 109 | EmitImmediate(imm); |
| 110 | } |
| 111 | |
| 112 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 113 | void X86Assembler::movl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 114 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 115 | EmitUint8(0x89); |
| 116 | EmitRegisterOperand(src, dst); |
| 117 | } |
| 118 | |
| 119 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 120 | void X86Assembler::movl(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 121 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 122 | EmitUint8(0x8B); |
| 123 | EmitOperand(dst, src); |
| 124 | } |
| 125 | |
| 126 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 127 | void X86Assembler::movl(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 128 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 129 | EmitUint8(0x89); |
| 130 | EmitOperand(src, dst); |
| 131 | } |
| 132 | |
| 133 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 134 | void X86Assembler::movl(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 135 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 136 | EmitUint8(0xC7); |
| 137 | EmitOperand(0, dst); |
| 138 | EmitImmediate(imm); |
| 139 | } |
| 140 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 141 | void X86Assembler::movl(const Address& dst, Label* lbl) { |
| 142 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 143 | EmitUint8(0xC7); |
| 144 | EmitOperand(0, dst); |
| 145 | EmitLabel(lbl, dst.length_ + 5); |
| 146 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 147 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 148 | void X86Assembler::movzxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 149 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 150 | EmitUint8(0x0F); |
| 151 | EmitUint8(0xB6); |
| 152 | EmitRegisterOperand(dst, src); |
| 153 | } |
| 154 | |
| 155 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 156 | void X86Assembler::movzxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 157 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 158 | EmitUint8(0x0F); |
| 159 | EmitUint8(0xB6); |
| 160 | EmitOperand(dst, src); |
| 161 | } |
| 162 | |
| 163 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 164 | void X86Assembler::movsxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 165 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 166 | EmitUint8(0x0F); |
| 167 | EmitUint8(0xBE); |
| 168 | EmitRegisterOperand(dst, src); |
| 169 | } |
| 170 | |
| 171 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 172 | void X86Assembler::movsxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 173 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 174 | EmitUint8(0x0F); |
| 175 | EmitUint8(0xBE); |
| 176 | EmitOperand(dst, src); |
| 177 | } |
| 178 | |
| 179 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 180 | void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 181 | LOG(FATAL) << "Use movzxb or movsxb instead."; |
| 182 | } |
| 183 | |
| 184 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 185 | void X86Assembler::movb(const Address& dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 186 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 187 | EmitUint8(0x88); |
| 188 | EmitOperand(src, dst); |
| 189 | } |
| 190 | |
| 191 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 192 | void X86Assembler::movb(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 193 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 194 | EmitUint8(0xC6); |
| 195 | EmitOperand(EAX, dst); |
| 196 | CHECK(imm.is_int8()); |
| 197 | EmitUint8(imm.value() & 0xFF); |
| 198 | } |
| 199 | |
| 200 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 201 | void X86Assembler::movzxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 202 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 203 | EmitUint8(0x0F); |
| 204 | EmitUint8(0xB7); |
| 205 | EmitRegisterOperand(dst, src); |
| 206 | } |
| 207 | |
| 208 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 209 | void X86Assembler::movzxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 210 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 211 | EmitUint8(0x0F); |
| 212 | EmitUint8(0xB7); |
| 213 | EmitOperand(dst, src); |
| 214 | } |
| 215 | |
| 216 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 217 | void X86Assembler::movsxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 218 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 219 | EmitUint8(0x0F); |
| 220 | EmitUint8(0xBF); |
| 221 | EmitRegisterOperand(dst, src); |
| 222 | } |
| 223 | |
| 224 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 225 | void X86Assembler::movsxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 226 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 227 | EmitUint8(0x0F); |
| 228 | EmitUint8(0xBF); |
| 229 | EmitOperand(dst, src); |
| 230 | } |
| 231 | |
| 232 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 233 | void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 234 | LOG(FATAL) << "Use movzxw or movsxw instead."; |
| 235 | } |
| 236 | |
| 237 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 238 | void X86Assembler::movw(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 239 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 240 | EmitOperandSizeOverride(); |
| 241 | EmitUint8(0x89); |
| 242 | EmitOperand(src, dst); |
| 243 | } |
| 244 | |
| 245 | |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 246 | void X86Assembler::movw(const Address& dst, const Immediate& imm) { |
| 247 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 248 | EmitOperandSizeOverride(); |
| 249 | EmitUint8(0xC7); |
| 250 | EmitOperand(0, dst); |
Nicolas Geoffray | b6e7206 | 2014-10-07 14:54:48 +0100 | [diff] [blame] | 251 | CHECK(imm.is_uint16() || imm.is_int16()); |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 252 | EmitUint8(imm.value() & 0xFF); |
| 253 | EmitUint8(imm.value() >> 8); |
| 254 | } |
| 255 | |
| 256 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 257 | void X86Assembler::leal(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 258 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 259 | EmitUint8(0x8D); |
| 260 | EmitOperand(dst, src); |
| 261 | } |
| 262 | |
| 263 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 264 | void X86Assembler::cmovl(Condition condition, Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 265 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 266 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 267 | EmitUint8(0x40 + condition); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 268 | EmitRegisterOperand(dst, src); |
| 269 | } |
| 270 | |
| 271 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 272 | void X86Assembler::setb(Condition condition, Register dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 273 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 274 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 275 | EmitUint8(0x90 + condition); |
| 276 | EmitOperand(0, Operand(dst)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | |
Nicolas Geoffray | 7fb49da | 2014-10-06 09:12:41 +0100 | [diff] [blame] | 280 | void X86Assembler::movaps(XmmRegister dst, XmmRegister src) { |
| 281 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 282 | EmitUint8(0x0F); |
| 283 | EmitUint8(0x28); |
| 284 | EmitXmmRegisterOperand(dst, src); |
| 285 | } |
| 286 | |
| 287 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 288 | void X86Assembler::movss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 289 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 290 | EmitUint8(0xF3); |
| 291 | EmitUint8(0x0F); |
| 292 | EmitUint8(0x10); |
| 293 | EmitOperand(dst, src); |
| 294 | } |
| 295 | |
| 296 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 297 | void X86Assembler::movss(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 298 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 299 | EmitUint8(0xF3); |
| 300 | EmitUint8(0x0F); |
| 301 | EmitUint8(0x11); |
| 302 | EmitOperand(src, dst); |
| 303 | } |
| 304 | |
| 305 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 306 | void X86Assembler::movss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 307 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 308 | EmitUint8(0xF3); |
| 309 | EmitUint8(0x0F); |
| 310 | EmitUint8(0x11); |
| 311 | EmitXmmRegisterOperand(src, dst); |
| 312 | } |
| 313 | |
| 314 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 315 | void X86Assembler::movd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 316 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 317 | EmitUint8(0x66); |
| 318 | EmitUint8(0x0F); |
| 319 | EmitUint8(0x6E); |
| 320 | EmitOperand(dst, Operand(src)); |
| 321 | } |
| 322 | |
| 323 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 324 | void X86Assembler::movd(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 325 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 326 | EmitUint8(0x66); |
| 327 | EmitUint8(0x0F); |
| 328 | EmitUint8(0x7E); |
| 329 | EmitOperand(src, Operand(dst)); |
| 330 | } |
| 331 | |
| 332 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 333 | void X86Assembler::addss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 334 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 335 | EmitUint8(0xF3); |
| 336 | EmitUint8(0x0F); |
| 337 | EmitUint8(0x58); |
| 338 | EmitXmmRegisterOperand(dst, src); |
| 339 | } |
| 340 | |
| 341 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 342 | void X86Assembler::addss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 343 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 344 | EmitUint8(0xF3); |
| 345 | EmitUint8(0x0F); |
| 346 | EmitUint8(0x58); |
| 347 | EmitOperand(dst, src); |
| 348 | } |
| 349 | |
| 350 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 351 | void X86Assembler::subss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 352 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 353 | EmitUint8(0xF3); |
| 354 | EmitUint8(0x0F); |
| 355 | EmitUint8(0x5C); |
| 356 | EmitXmmRegisterOperand(dst, src); |
| 357 | } |
| 358 | |
| 359 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 360 | void X86Assembler::subss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 361 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 362 | EmitUint8(0xF3); |
| 363 | EmitUint8(0x0F); |
| 364 | EmitUint8(0x5C); |
| 365 | EmitOperand(dst, src); |
| 366 | } |
| 367 | |
| 368 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 369 | void X86Assembler::mulss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 370 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 371 | EmitUint8(0xF3); |
| 372 | EmitUint8(0x0F); |
| 373 | EmitUint8(0x59); |
| 374 | EmitXmmRegisterOperand(dst, src); |
| 375 | } |
| 376 | |
| 377 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 378 | void X86Assembler::mulss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 379 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 380 | EmitUint8(0xF3); |
| 381 | EmitUint8(0x0F); |
| 382 | EmitUint8(0x59); |
| 383 | EmitOperand(dst, src); |
| 384 | } |
| 385 | |
| 386 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 387 | void X86Assembler::divss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 388 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 389 | EmitUint8(0xF3); |
| 390 | EmitUint8(0x0F); |
| 391 | EmitUint8(0x5E); |
| 392 | EmitXmmRegisterOperand(dst, src); |
| 393 | } |
| 394 | |
| 395 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 396 | void X86Assembler::divss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 397 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 398 | EmitUint8(0xF3); |
| 399 | EmitUint8(0x0F); |
| 400 | EmitUint8(0x5E); |
| 401 | EmitOperand(dst, src); |
| 402 | } |
| 403 | |
| 404 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 405 | void X86Assembler::flds(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 406 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 407 | EmitUint8(0xD9); |
| 408 | EmitOperand(0, src); |
| 409 | } |
| 410 | |
| 411 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 412 | void X86Assembler::fstps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 413 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 414 | EmitUint8(0xD9); |
| 415 | EmitOperand(3, dst); |
| 416 | } |
| 417 | |
| 418 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 419 | void X86Assembler::movsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 420 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 421 | EmitUint8(0xF2); |
| 422 | EmitUint8(0x0F); |
| 423 | EmitUint8(0x10); |
| 424 | EmitOperand(dst, src); |
| 425 | } |
| 426 | |
| 427 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 428 | void X86Assembler::movsd(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 429 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 430 | EmitUint8(0xF2); |
| 431 | EmitUint8(0x0F); |
| 432 | EmitUint8(0x11); |
| 433 | EmitOperand(src, dst); |
| 434 | } |
| 435 | |
| 436 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 437 | void X86Assembler::movsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 438 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 439 | EmitUint8(0xF2); |
| 440 | EmitUint8(0x0F); |
| 441 | EmitUint8(0x11); |
| 442 | EmitXmmRegisterOperand(src, dst); |
| 443 | } |
| 444 | |
| 445 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 446 | void X86Assembler::addsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 447 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 448 | EmitUint8(0xF2); |
| 449 | EmitUint8(0x0F); |
| 450 | EmitUint8(0x58); |
| 451 | EmitXmmRegisterOperand(dst, src); |
| 452 | } |
| 453 | |
| 454 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 455 | void X86Assembler::addsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 456 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 457 | EmitUint8(0xF2); |
| 458 | EmitUint8(0x0F); |
| 459 | EmitUint8(0x58); |
| 460 | EmitOperand(dst, src); |
| 461 | } |
| 462 | |
| 463 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 464 | void X86Assembler::subsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 465 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 466 | EmitUint8(0xF2); |
| 467 | EmitUint8(0x0F); |
| 468 | EmitUint8(0x5C); |
| 469 | EmitXmmRegisterOperand(dst, src); |
| 470 | } |
| 471 | |
| 472 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 473 | void X86Assembler::subsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 474 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 475 | EmitUint8(0xF2); |
| 476 | EmitUint8(0x0F); |
| 477 | EmitUint8(0x5C); |
| 478 | EmitOperand(dst, src); |
| 479 | } |
| 480 | |
| 481 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 482 | void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 483 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 484 | EmitUint8(0xF2); |
| 485 | EmitUint8(0x0F); |
| 486 | EmitUint8(0x59); |
| 487 | EmitXmmRegisterOperand(dst, src); |
| 488 | } |
| 489 | |
| 490 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 491 | void X86Assembler::mulsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 492 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 493 | EmitUint8(0xF2); |
| 494 | EmitUint8(0x0F); |
| 495 | EmitUint8(0x59); |
| 496 | EmitOperand(dst, src); |
| 497 | } |
| 498 | |
| 499 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 500 | void X86Assembler::divsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 501 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 502 | EmitUint8(0xF2); |
| 503 | EmitUint8(0x0F); |
| 504 | EmitUint8(0x5E); |
| 505 | EmitXmmRegisterOperand(dst, src); |
| 506 | } |
| 507 | |
| 508 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 509 | void X86Assembler::divsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 510 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 511 | EmitUint8(0xF2); |
| 512 | EmitUint8(0x0F); |
| 513 | EmitUint8(0x5E); |
| 514 | EmitOperand(dst, src); |
| 515 | } |
| 516 | |
| 517 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 518 | void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 519 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 520 | EmitUint8(0xF3); |
| 521 | EmitUint8(0x0F); |
| 522 | EmitUint8(0x2A); |
| 523 | EmitOperand(dst, Operand(src)); |
| 524 | } |
| 525 | |
| 526 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 527 | void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 528 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 529 | EmitUint8(0xF2); |
| 530 | EmitUint8(0x0F); |
| 531 | EmitUint8(0x2A); |
| 532 | EmitOperand(dst, Operand(src)); |
| 533 | } |
| 534 | |
| 535 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 536 | void X86Assembler::cvtss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 537 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 538 | EmitUint8(0xF3); |
| 539 | EmitUint8(0x0F); |
| 540 | EmitUint8(0x2D); |
| 541 | EmitXmmRegisterOperand(dst, src); |
| 542 | } |
| 543 | |
| 544 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 545 | void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 546 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 547 | EmitUint8(0xF3); |
| 548 | EmitUint8(0x0F); |
| 549 | EmitUint8(0x5A); |
| 550 | EmitXmmRegisterOperand(dst, src); |
| 551 | } |
| 552 | |
| 553 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 554 | void X86Assembler::cvtsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 555 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 556 | EmitUint8(0xF2); |
| 557 | EmitUint8(0x0F); |
| 558 | EmitUint8(0x2D); |
| 559 | EmitXmmRegisterOperand(dst, src); |
| 560 | } |
| 561 | |
| 562 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 563 | void X86Assembler::cvttss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 564 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 565 | EmitUint8(0xF3); |
| 566 | EmitUint8(0x0F); |
| 567 | EmitUint8(0x2C); |
| 568 | EmitXmmRegisterOperand(dst, src); |
| 569 | } |
| 570 | |
| 571 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 572 | void X86Assembler::cvttsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 573 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 574 | EmitUint8(0xF2); |
| 575 | EmitUint8(0x0F); |
| 576 | EmitUint8(0x2C); |
| 577 | EmitXmmRegisterOperand(dst, src); |
| 578 | } |
| 579 | |
| 580 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 581 | void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 582 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 583 | EmitUint8(0xF2); |
| 584 | EmitUint8(0x0F); |
| 585 | EmitUint8(0x5A); |
| 586 | EmitXmmRegisterOperand(dst, src); |
| 587 | } |
| 588 | |
| 589 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 590 | void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 591 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 592 | EmitUint8(0xF3); |
| 593 | EmitUint8(0x0F); |
| 594 | EmitUint8(0xE6); |
| 595 | EmitXmmRegisterOperand(dst, src); |
| 596 | } |
| 597 | |
| 598 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 599 | void X86Assembler::comiss(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 600 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 601 | EmitUint8(0x0F); |
| 602 | EmitUint8(0x2F); |
| 603 | EmitXmmRegisterOperand(a, b); |
| 604 | } |
| 605 | |
| 606 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 607 | void X86Assembler::comisd(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 608 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 609 | EmitUint8(0x66); |
| 610 | EmitUint8(0x0F); |
| 611 | EmitUint8(0x2F); |
| 612 | EmitXmmRegisterOperand(a, b); |
| 613 | } |
| 614 | |
| 615 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 616 | void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 617 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 618 | EmitUint8(0xF2); |
| 619 | EmitUint8(0x0F); |
| 620 | EmitUint8(0x51); |
| 621 | EmitXmmRegisterOperand(dst, src); |
| 622 | } |
| 623 | |
| 624 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 625 | void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 626 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 627 | EmitUint8(0xF3); |
| 628 | EmitUint8(0x0F); |
| 629 | EmitUint8(0x51); |
| 630 | EmitXmmRegisterOperand(dst, src); |
| 631 | } |
| 632 | |
| 633 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 634 | void X86Assembler::xorpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 635 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 636 | EmitUint8(0x66); |
| 637 | EmitUint8(0x0F); |
| 638 | EmitUint8(0x57); |
| 639 | EmitOperand(dst, src); |
| 640 | } |
| 641 | |
| 642 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 643 | void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 644 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 645 | EmitUint8(0x66); |
| 646 | EmitUint8(0x0F); |
| 647 | EmitUint8(0x57); |
| 648 | EmitXmmRegisterOperand(dst, src); |
| 649 | } |
| 650 | |
| 651 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 652 | void X86Assembler::xorps(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 653 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 654 | EmitUint8(0x0F); |
| 655 | EmitUint8(0x57); |
| 656 | EmitOperand(dst, src); |
| 657 | } |
| 658 | |
| 659 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 660 | void X86Assembler::xorps(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 661 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 662 | EmitUint8(0x0F); |
| 663 | EmitUint8(0x57); |
| 664 | EmitXmmRegisterOperand(dst, src); |
| 665 | } |
| 666 | |
| 667 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 668 | void X86Assembler::andpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 669 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 670 | EmitUint8(0x66); |
| 671 | EmitUint8(0x0F); |
| 672 | EmitUint8(0x54); |
| 673 | EmitOperand(dst, src); |
| 674 | } |
| 675 | |
| 676 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 677 | void X86Assembler::fldl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 678 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 679 | EmitUint8(0xDD); |
| 680 | EmitOperand(0, src); |
| 681 | } |
| 682 | |
| 683 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 684 | void X86Assembler::fstpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 685 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 686 | EmitUint8(0xDD); |
| 687 | EmitOperand(3, dst); |
| 688 | } |
| 689 | |
| 690 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 691 | void X86Assembler::fnstcw(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 692 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 693 | EmitUint8(0xD9); |
| 694 | EmitOperand(7, dst); |
| 695 | } |
| 696 | |
| 697 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 698 | void X86Assembler::fldcw(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 699 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 700 | EmitUint8(0xD9); |
| 701 | EmitOperand(5, src); |
| 702 | } |
| 703 | |
| 704 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 705 | void X86Assembler::fistpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 706 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 707 | EmitUint8(0xDF); |
| 708 | EmitOperand(7, dst); |
| 709 | } |
| 710 | |
| 711 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 712 | void X86Assembler::fistps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 713 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 714 | EmitUint8(0xDB); |
| 715 | EmitOperand(3, dst); |
| 716 | } |
| 717 | |
| 718 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 719 | void X86Assembler::fildl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 720 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 721 | EmitUint8(0xDF); |
| 722 | EmitOperand(5, src); |
| 723 | } |
| 724 | |
| 725 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 726 | void X86Assembler::fincstp() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 727 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 728 | EmitUint8(0xD9); |
| 729 | EmitUint8(0xF7); |
| 730 | } |
| 731 | |
| 732 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 733 | void X86Assembler::ffree(const Immediate& index) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 734 | CHECK_LT(index.value(), 7); |
| 735 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 736 | EmitUint8(0xDD); |
| 737 | EmitUint8(0xC0 + index.value()); |
| 738 | } |
| 739 | |
| 740 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 741 | void X86Assembler::fsin() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 742 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 743 | EmitUint8(0xD9); |
| 744 | EmitUint8(0xFE); |
| 745 | } |
| 746 | |
| 747 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 748 | void X86Assembler::fcos() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 749 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 750 | EmitUint8(0xD9); |
| 751 | EmitUint8(0xFF); |
| 752 | } |
| 753 | |
| 754 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 755 | void X86Assembler::fptan() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 756 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 757 | EmitUint8(0xD9); |
| 758 | EmitUint8(0xF2); |
| 759 | } |
| 760 | |
| 761 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 762 | void X86Assembler::xchgl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 763 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 764 | EmitUint8(0x87); |
| 765 | EmitRegisterOperand(dst, src); |
| 766 | } |
| 767 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 768 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 769 | void X86Assembler::xchgl(Register reg, const Address& address) { |
| 770 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 771 | EmitUint8(0x87); |
| 772 | EmitOperand(reg, address); |
| 773 | } |
| 774 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 775 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 776 | void X86Assembler::cmpw(const Address& address, const Immediate& imm) { |
| 777 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 778 | EmitUint8(0x66); |
| 779 | EmitComplex(7, address, imm); |
| 780 | } |
| 781 | |
| 782 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 783 | void X86Assembler::cmpl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 784 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 785 | EmitComplex(7, Operand(reg), imm); |
| 786 | } |
| 787 | |
| 788 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 789 | void X86Assembler::cmpl(Register reg0, Register reg1) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 790 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 791 | EmitUint8(0x3B); |
| 792 | EmitOperand(reg0, Operand(reg1)); |
| 793 | } |
| 794 | |
| 795 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 796 | void X86Assembler::cmpl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 797 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 798 | EmitUint8(0x3B); |
| 799 | EmitOperand(reg, address); |
| 800 | } |
| 801 | |
| 802 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 803 | void X86Assembler::addl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 804 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 805 | EmitUint8(0x03); |
| 806 | EmitRegisterOperand(dst, src); |
| 807 | } |
| 808 | |
| 809 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 810 | void X86Assembler::addl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 811 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 812 | EmitUint8(0x03); |
| 813 | EmitOperand(reg, address); |
| 814 | } |
| 815 | |
| 816 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 817 | void X86Assembler::cmpl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 818 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 819 | EmitUint8(0x39); |
| 820 | EmitOperand(reg, address); |
| 821 | } |
| 822 | |
| 823 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 824 | void X86Assembler::cmpl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 825 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 826 | EmitComplex(7, address, imm); |
| 827 | } |
| 828 | |
| 829 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 830 | void X86Assembler::testl(Register reg1, Register reg2) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 831 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 832 | EmitUint8(0x85); |
| 833 | EmitRegisterOperand(reg1, reg2); |
| 834 | } |
| 835 | |
| 836 | |
Nicolas Geoffray | f12feb8 | 2014-07-17 18:32:41 +0100 | [diff] [blame] | 837 | void X86Assembler::testl(Register reg, const Address& address) { |
| 838 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 839 | EmitUint8(0x85); |
| 840 | EmitOperand(reg, address); |
| 841 | } |
| 842 | |
| 843 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 844 | void X86Assembler::testl(Register reg, const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 845 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 846 | // For registers that have a byte variant (EAX, EBX, ECX, and EDX) |
| 847 | // we only test the byte register to keep the encoding short. |
| 848 | if (immediate.is_uint8() && reg < 4) { |
| 849 | // Use zero-extended 8-bit immediate. |
| 850 | if (reg == EAX) { |
| 851 | EmitUint8(0xA8); |
| 852 | } else { |
| 853 | EmitUint8(0xF6); |
| 854 | EmitUint8(0xC0 + reg); |
| 855 | } |
| 856 | EmitUint8(immediate.value() & 0xFF); |
| 857 | } else if (reg == EAX) { |
| 858 | // Use short form if the destination is EAX. |
| 859 | EmitUint8(0xA9); |
| 860 | EmitImmediate(immediate); |
| 861 | } else { |
| 862 | EmitUint8(0xF7); |
| 863 | EmitOperand(0, Operand(reg)); |
| 864 | EmitImmediate(immediate); |
| 865 | } |
| 866 | } |
| 867 | |
| 868 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 869 | void X86Assembler::andl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 870 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 871 | EmitUint8(0x23); |
| 872 | EmitOperand(dst, Operand(src)); |
| 873 | } |
| 874 | |
| 875 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 876 | void X86Assembler::andl(Register reg, const Address& address) { |
| 877 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 878 | EmitUint8(0x23); |
| 879 | EmitOperand(reg, address); |
| 880 | } |
| 881 | |
| 882 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 883 | void X86Assembler::andl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 884 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 885 | EmitComplex(4, Operand(dst), imm); |
| 886 | } |
| 887 | |
| 888 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 889 | void X86Assembler::orl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 890 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 891 | EmitUint8(0x0B); |
| 892 | EmitOperand(dst, Operand(src)); |
| 893 | } |
| 894 | |
| 895 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 896 | void X86Assembler::orl(Register reg, const Address& address) { |
| 897 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 898 | EmitUint8(0x0B); |
| 899 | EmitOperand(reg, address); |
| 900 | } |
| 901 | |
| 902 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 903 | void X86Assembler::orl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 904 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 905 | EmitComplex(1, Operand(dst), imm); |
| 906 | } |
| 907 | |
| 908 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 909 | void X86Assembler::xorl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 910 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 911 | EmitUint8(0x33); |
| 912 | EmitOperand(dst, Operand(src)); |
| 913 | } |
| 914 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 915 | |
| 916 | void X86Assembler::xorl(Register reg, const Address& address) { |
| 917 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 918 | EmitUint8(0x33); |
| 919 | EmitOperand(reg, address); |
| 920 | } |
| 921 | |
| 922 | |
Nicolas Geoffray | b55f835 | 2014-04-07 15:26:35 +0100 | [diff] [blame] | 923 | void X86Assembler::xorl(Register dst, const Immediate& imm) { |
| 924 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 925 | EmitComplex(6, Operand(dst), imm); |
| 926 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 927 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 928 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 929 | void X86Assembler::addl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 930 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 931 | EmitComplex(0, Operand(reg), imm); |
| 932 | } |
| 933 | |
| 934 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 935 | void X86Assembler::addl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 936 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 937 | EmitUint8(0x01); |
| 938 | EmitOperand(reg, address); |
| 939 | } |
| 940 | |
| 941 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 942 | void X86Assembler::addl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 943 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 944 | EmitComplex(0, address, imm); |
| 945 | } |
| 946 | |
| 947 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 948 | void X86Assembler::adcl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 949 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 950 | EmitComplex(2, Operand(reg), imm); |
| 951 | } |
| 952 | |
| 953 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 954 | void X86Assembler::adcl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 955 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 956 | EmitUint8(0x13); |
| 957 | EmitOperand(dst, Operand(src)); |
| 958 | } |
| 959 | |
| 960 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 961 | void X86Assembler::adcl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 962 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 963 | EmitUint8(0x13); |
| 964 | EmitOperand(dst, address); |
| 965 | } |
| 966 | |
| 967 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 968 | void X86Assembler::subl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 969 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 970 | EmitUint8(0x2B); |
| 971 | EmitOperand(dst, Operand(src)); |
| 972 | } |
| 973 | |
| 974 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 975 | void X86Assembler::subl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 976 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 977 | EmitComplex(5, Operand(reg), imm); |
| 978 | } |
| 979 | |
| 980 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 981 | void X86Assembler::subl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 982 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 983 | EmitUint8(0x2B); |
| 984 | EmitOperand(reg, address); |
| 985 | } |
| 986 | |
| 987 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 988 | void X86Assembler::cdq() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 989 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 990 | EmitUint8(0x99); |
| 991 | } |
| 992 | |
| 993 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 994 | void X86Assembler::idivl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 995 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 996 | EmitUint8(0xF7); |
| 997 | EmitUint8(0xF8 | reg); |
| 998 | } |
| 999 | |
| 1000 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1001 | void X86Assembler::imull(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1002 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1003 | EmitUint8(0x0F); |
| 1004 | EmitUint8(0xAF); |
| 1005 | EmitOperand(dst, Operand(src)); |
| 1006 | } |
| 1007 | |
| 1008 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1009 | void X86Assembler::imull(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1010 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1011 | EmitUint8(0x69); |
| 1012 | EmitOperand(reg, Operand(reg)); |
| 1013 | EmitImmediate(imm); |
| 1014 | } |
| 1015 | |
| 1016 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1017 | void X86Assembler::imull(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1018 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1019 | EmitUint8(0x0F); |
| 1020 | EmitUint8(0xAF); |
| 1021 | EmitOperand(reg, address); |
| 1022 | } |
| 1023 | |
| 1024 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1025 | void X86Assembler::imull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1026 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1027 | EmitUint8(0xF7); |
| 1028 | EmitOperand(5, Operand(reg)); |
| 1029 | } |
| 1030 | |
| 1031 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1032 | void X86Assembler::imull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1033 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1034 | EmitUint8(0xF7); |
| 1035 | EmitOperand(5, address); |
| 1036 | } |
| 1037 | |
| 1038 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1039 | void X86Assembler::mull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1040 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1041 | EmitUint8(0xF7); |
| 1042 | EmitOperand(4, Operand(reg)); |
| 1043 | } |
| 1044 | |
| 1045 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1046 | void X86Assembler::mull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1047 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1048 | EmitUint8(0xF7); |
| 1049 | EmitOperand(4, address); |
| 1050 | } |
| 1051 | |
| 1052 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1053 | void X86Assembler::sbbl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1054 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1055 | EmitUint8(0x1B); |
| 1056 | EmitOperand(dst, Operand(src)); |
| 1057 | } |
| 1058 | |
| 1059 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1060 | void X86Assembler::sbbl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1061 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1062 | EmitComplex(3, Operand(reg), imm); |
| 1063 | } |
| 1064 | |
| 1065 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1066 | void X86Assembler::sbbl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1067 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1068 | EmitUint8(0x1B); |
| 1069 | EmitOperand(dst, address); |
| 1070 | } |
| 1071 | |
| 1072 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1073 | void X86Assembler::incl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1074 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1075 | EmitUint8(0x40 + reg); |
| 1076 | } |
| 1077 | |
| 1078 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1079 | void X86Assembler::incl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1080 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1081 | EmitUint8(0xFF); |
| 1082 | EmitOperand(0, address); |
| 1083 | } |
| 1084 | |
| 1085 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1086 | void X86Assembler::decl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1087 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1088 | EmitUint8(0x48 + reg); |
| 1089 | } |
| 1090 | |
| 1091 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1092 | void X86Assembler::decl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1093 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1094 | EmitUint8(0xFF); |
| 1095 | EmitOperand(1, address); |
| 1096 | } |
| 1097 | |
| 1098 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1099 | void X86Assembler::shll(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1100 | EmitGenericShift(4, reg, imm); |
| 1101 | } |
| 1102 | |
| 1103 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1104 | void X86Assembler::shll(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1105 | EmitGenericShift(4, operand, shifter); |
| 1106 | } |
| 1107 | |
| 1108 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1109 | void X86Assembler::shrl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1110 | EmitGenericShift(5, reg, imm); |
| 1111 | } |
| 1112 | |
| 1113 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1114 | void X86Assembler::shrl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1115 | EmitGenericShift(5, operand, shifter); |
| 1116 | } |
| 1117 | |
| 1118 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1119 | void X86Assembler::sarl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1120 | EmitGenericShift(7, reg, imm); |
| 1121 | } |
| 1122 | |
| 1123 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1124 | void X86Assembler::sarl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1125 | EmitGenericShift(7, operand, shifter); |
| 1126 | } |
| 1127 | |
| 1128 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1129 | void X86Assembler::shld(Register dst, Register src, Register shifter) { |
| 1130 | DCHECK_EQ(ECX, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1131 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1132 | EmitUint8(0x0F); |
| 1133 | EmitUint8(0xA5); |
| 1134 | EmitRegisterOperand(src, dst); |
| 1135 | } |
| 1136 | |
| 1137 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1138 | void X86Assembler::shrd(Register dst, Register src, Register shifter) { |
| 1139 | DCHECK_EQ(ECX, shifter); |
| 1140 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1141 | EmitUint8(0x0F); |
| 1142 | EmitUint8(0xAD); |
| 1143 | EmitRegisterOperand(src, dst); |
| 1144 | } |
| 1145 | |
| 1146 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1147 | void X86Assembler::negl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1148 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1149 | EmitUint8(0xF7); |
| 1150 | EmitOperand(3, Operand(reg)); |
| 1151 | } |
| 1152 | |
| 1153 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1154 | void X86Assembler::notl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1155 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1156 | EmitUint8(0xF7); |
| 1157 | EmitUint8(0xD0 | reg); |
| 1158 | } |
| 1159 | |
| 1160 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1161 | void X86Assembler::enter(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1162 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1163 | EmitUint8(0xC8); |
| 1164 | CHECK(imm.is_uint16()); |
| 1165 | EmitUint8(imm.value() & 0xFF); |
| 1166 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1167 | EmitUint8(0x00); |
| 1168 | } |
| 1169 | |
| 1170 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1171 | void X86Assembler::leave() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1172 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1173 | EmitUint8(0xC9); |
| 1174 | } |
| 1175 | |
| 1176 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1177 | void X86Assembler::ret() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1178 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1179 | EmitUint8(0xC3); |
| 1180 | } |
| 1181 | |
| 1182 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1183 | void X86Assembler::ret(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1184 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1185 | EmitUint8(0xC2); |
| 1186 | CHECK(imm.is_uint16()); |
| 1187 | EmitUint8(imm.value() & 0xFF); |
| 1188 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1189 | } |
| 1190 | |
| 1191 | |
| 1192 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1193 | void X86Assembler::nop() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1194 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1195 | EmitUint8(0x90); |
| 1196 | } |
| 1197 | |
| 1198 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1199 | void X86Assembler::int3() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1200 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1201 | EmitUint8(0xCC); |
| 1202 | } |
| 1203 | |
| 1204 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1205 | void X86Assembler::hlt() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1206 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1207 | EmitUint8(0xF4); |
| 1208 | } |
| 1209 | |
| 1210 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1211 | void X86Assembler::j(Condition condition, Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1212 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1213 | if (label->IsBound()) { |
| 1214 | static const int kShortSize = 2; |
| 1215 | static const int kLongSize = 6; |
| 1216 | int offset = label->Position() - buffer_.Size(); |
| 1217 | CHECK_LE(offset, 0); |
| 1218 | if (IsInt(8, offset - kShortSize)) { |
| 1219 | EmitUint8(0x70 + condition); |
| 1220 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1221 | } else { |
| 1222 | EmitUint8(0x0F); |
| 1223 | EmitUint8(0x80 + condition); |
| 1224 | EmitInt32(offset - kLongSize); |
| 1225 | } |
| 1226 | } else { |
| 1227 | EmitUint8(0x0F); |
| 1228 | EmitUint8(0x80 + condition); |
| 1229 | EmitLabelLink(label); |
| 1230 | } |
| 1231 | } |
| 1232 | |
| 1233 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1234 | void X86Assembler::jmp(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1235 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1236 | EmitUint8(0xFF); |
| 1237 | EmitRegisterOperand(4, reg); |
| 1238 | } |
| 1239 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 1240 | void X86Assembler::jmp(const Address& address) { |
| 1241 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1242 | EmitUint8(0xFF); |
| 1243 | EmitOperand(4, address); |
| 1244 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1245 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1246 | void X86Assembler::jmp(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1247 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1248 | if (label->IsBound()) { |
| 1249 | static const int kShortSize = 2; |
| 1250 | static const int kLongSize = 5; |
| 1251 | int offset = label->Position() - buffer_.Size(); |
| 1252 | CHECK_LE(offset, 0); |
| 1253 | if (IsInt(8, offset - kShortSize)) { |
| 1254 | EmitUint8(0xEB); |
| 1255 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1256 | } else { |
| 1257 | EmitUint8(0xE9); |
| 1258 | EmitInt32(offset - kLongSize); |
| 1259 | } |
| 1260 | } else { |
| 1261 | EmitUint8(0xE9); |
| 1262 | EmitLabelLink(label); |
| 1263 | } |
| 1264 | } |
| 1265 | |
| 1266 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1267 | X86Assembler* X86Assembler::lock() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1268 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1269 | EmitUint8(0xF0); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1270 | return this; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1271 | } |
| 1272 | |
| 1273 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1274 | void X86Assembler::cmpxchgl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1275 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1276 | EmitUint8(0x0F); |
| 1277 | EmitUint8(0xB1); |
| 1278 | EmitOperand(reg, address); |
| 1279 | } |
| 1280 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1281 | void X86Assembler::mfence() { |
| 1282 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1283 | EmitUint8(0x0F); |
| 1284 | EmitUint8(0xAE); |
| 1285 | EmitUint8(0xF0); |
| 1286 | } |
| 1287 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1288 | X86Assembler* X86Assembler::fs() { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1289 | // TODO: fs is a prefix and not an instruction |
| 1290 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1291 | EmitUint8(0x64); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1292 | return this; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1293 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1294 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 1295 | X86Assembler* X86Assembler::gs() { |
| 1296 | // TODO: fs is a prefix and not an instruction |
| 1297 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1298 | EmitUint8(0x65); |
| 1299 | return this; |
| 1300 | } |
| 1301 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1302 | void X86Assembler::AddImmediate(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1303 | int value = imm.value(); |
| 1304 | if (value > 0) { |
| 1305 | if (value == 1) { |
| 1306 | incl(reg); |
| 1307 | } else if (value != 0) { |
| 1308 | addl(reg, imm); |
| 1309 | } |
| 1310 | } else if (value < 0) { |
| 1311 | value = -value; |
| 1312 | if (value == 1) { |
| 1313 | decl(reg); |
| 1314 | } else if (value != 0) { |
| 1315 | subl(reg, Immediate(value)); |
| 1316 | } |
| 1317 | } |
| 1318 | } |
| 1319 | |
| 1320 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1321 | void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1322 | // TODO: Need to have a code constants table. |
| 1323 | int64_t constant = bit_cast<int64_t, double>(value); |
| 1324 | pushl(Immediate(High32Bits(constant))); |
| 1325 | pushl(Immediate(Low32Bits(constant))); |
| 1326 | movsd(dst, Address(ESP, 0)); |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 1327 | addl(ESP, Immediate(2 * sizeof(intptr_t))); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1328 | } |
| 1329 | |
| 1330 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1331 | void X86Assembler::FloatNegate(XmmRegister f) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1332 | static const struct { |
| 1333 | uint32_t a; |
| 1334 | uint32_t b; |
| 1335 | uint32_t c; |
| 1336 | uint32_t d; |
| 1337 | } float_negate_constant __attribute__((aligned(16))) = |
| 1338 | { 0x80000000, 0x00000000, 0x80000000, 0x00000000 }; |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 1339 | xorps(f, Address::Absolute(reinterpret_cast<uintptr_t>(&float_negate_constant))); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1340 | } |
| 1341 | |
| 1342 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1343 | void X86Assembler::DoubleNegate(XmmRegister d) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1344 | static const struct { |
| 1345 | uint64_t a; |
| 1346 | uint64_t b; |
| 1347 | } double_negate_constant __attribute__((aligned(16))) = |
| 1348 | {0x8000000000000000LL, 0x8000000000000000LL}; |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 1349 | xorpd(d, Address::Absolute(reinterpret_cast<uintptr_t>(&double_negate_constant))); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1350 | } |
| 1351 | |
| 1352 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1353 | void X86Assembler::DoubleAbs(XmmRegister reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1354 | static const struct { |
| 1355 | uint64_t a; |
| 1356 | uint64_t b; |
| 1357 | } double_abs_constant __attribute__((aligned(16))) = |
| 1358 | {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL}; |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 1359 | andpd(reg, Address::Absolute(reinterpret_cast<uintptr_t>(&double_abs_constant))); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1360 | } |
| 1361 | |
| 1362 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1363 | void X86Assembler::Align(int alignment, int offset) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1364 | CHECK(IsPowerOfTwo(alignment)); |
| 1365 | // Emit nop instruction until the real position is aligned. |
| 1366 | while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) { |
| 1367 | nop(); |
| 1368 | } |
| 1369 | } |
| 1370 | |
| 1371 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1372 | void X86Assembler::Bind(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1373 | int bound = buffer_.Size(); |
| 1374 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1375 | while (label->IsLinked()) { |
| 1376 | int position = label->LinkPosition(); |
| 1377 | int next = buffer_.Load<int32_t>(position); |
| 1378 | buffer_.Store<int32_t>(position, bound - (position + 4)); |
| 1379 | label->position_ = next; |
| 1380 | } |
| 1381 | label->BindTo(bound); |
| 1382 | } |
| 1383 | |
| 1384 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1385 | void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) { |
| 1386 | CHECK_GE(reg_or_opcode, 0); |
| 1387 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1388 | const int length = operand.length_; |
| 1389 | CHECK_GT(length, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1390 | // Emit the ModRM byte updated with the given reg value. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1391 | CHECK_EQ(operand.encoding_[0] & 0x38, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1392 | EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1393 | // Emit the rest of the encoded operand. |
| 1394 | for (int i = 1; i < length; i++) { |
| 1395 | EmitUint8(operand.encoding_[i]); |
| 1396 | } |
| 1397 | } |
| 1398 | |
| 1399 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1400 | void X86Assembler::EmitImmediate(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1401 | EmitInt32(imm.value()); |
| 1402 | } |
| 1403 | |
| 1404 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1405 | void X86Assembler::EmitComplex(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1406 | const Operand& operand, |
| 1407 | const Immediate& immediate) { |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1408 | CHECK_GE(reg_or_opcode, 0); |
| 1409 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1410 | if (immediate.is_int8()) { |
| 1411 | // Use sign-extended 8-bit immediate. |
| 1412 | EmitUint8(0x83); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1413 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1414 | EmitUint8(immediate.value() & 0xFF); |
| 1415 | } else if (operand.IsRegister(EAX)) { |
| 1416 | // Use short form if the destination is eax. |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1417 | EmitUint8(0x05 + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1418 | EmitImmediate(immediate); |
| 1419 | } else { |
| 1420 | EmitUint8(0x81); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1421 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1422 | EmitImmediate(immediate); |
| 1423 | } |
| 1424 | } |
| 1425 | |
| 1426 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1427 | void X86Assembler::EmitLabel(Label* label, int instruction_size) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1428 | if (label->IsBound()) { |
| 1429 | int offset = label->Position() - buffer_.Size(); |
| 1430 | CHECK_LE(offset, 0); |
| 1431 | EmitInt32(offset - instruction_size); |
| 1432 | } else { |
| 1433 | EmitLabelLink(label); |
| 1434 | } |
| 1435 | } |
| 1436 | |
| 1437 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1438 | void X86Assembler::EmitLabelLink(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1439 | CHECK(!label->IsBound()); |
| 1440 | int position = buffer_.Size(); |
| 1441 | EmitInt32(label->position_); |
| 1442 | label->LinkTo(position); |
| 1443 | } |
| 1444 | |
| 1445 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1446 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1447 | Register reg, |
| 1448 | const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1449 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1450 | CHECK(imm.is_int8()); |
| 1451 | if (imm.value() == 1) { |
| 1452 | EmitUint8(0xD1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1453 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1454 | } else { |
| 1455 | EmitUint8(0xC1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1456 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1457 | EmitUint8(imm.value() & 0xFF); |
| 1458 | } |
| 1459 | } |
| 1460 | |
| 1461 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1462 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1463 | Register operand, |
| 1464 | Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1465 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1466 | CHECK_EQ(shifter, ECX); |
| 1467 | EmitUint8(0xD3); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1468 | EmitOperand(reg_or_opcode, Operand(operand)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1469 | } |
| 1470 | |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1471 | void X86Assembler::InitializeFrameDescriptionEntry() { |
Yevgeny Rouban | e3ea838 | 2014-08-08 16:29:38 +0700 | [diff] [blame] | 1472 | WriteFDEHeader(&cfi_info_, false /* is_64bit */); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1473 | } |
| 1474 | |
| 1475 | void X86Assembler::FinalizeFrameDescriptionEntry() { |
Yevgeny Rouban | e3ea838 | 2014-08-08 16:29:38 +0700 | [diff] [blame] | 1476 | WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1477 | PadCFI(&cfi_info_); |
Yevgeny Rouban | e3ea838 | 2014-08-08 16:29:38 +0700 | [diff] [blame] | 1478 | WriteCFILength(&cfi_info_, false /* is_64bit */); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1479 | } |
| 1480 | |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 1481 | constexpr size_t kFramePointerSize = 4; |
| 1482 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1483 | void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1484 | const std::vector<ManagedRegister>& spill_regs, |
Dmitry Petrochenko | fca8220 | 2014-03-21 11:21:37 +0700 | [diff] [blame] | 1485 | const ManagedRegisterEntrySpills& entry_spills) { |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1486 | cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack |
| 1487 | cfi_pc_ = buffer_.Size(); // Nothing emitted yet |
| 1488 | DCHECK_EQ(cfi_pc_, 0U); |
| 1489 | |
| 1490 | uint32_t reg_offset = 1; |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1491 | CHECK_ALIGNED(frame_size, kStackAlignment); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1492 | for (int i = spill_regs.size() - 1; i >= 0; --i) { |
| 1493 | pushl(spill_regs.at(i).AsX86().AsCpuRegister()); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1494 | |
| 1495 | // DW_CFA_advance_loc |
| 1496 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1497 | cfi_pc_ = buffer_.Size(); |
| 1498 | // DW_CFA_def_cfa_offset |
| 1499 | cfi_cfa_offset_ += kFramePointerSize; |
| 1500 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
| 1501 | // DW_CFA_offset reg offset |
| 1502 | reg_offset++; |
| 1503 | DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1504 | } |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1505 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1506 | // return address then method on stack |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1507 | int32_t adjust = frame_size - (spill_regs.size() * kFramePointerSize) - |
| 1508 | sizeof(StackReference<mirror::ArtMethod>) /*method*/ - |
| 1509 | kFramePointerSize /*return address*/; |
| 1510 | addl(ESP, Immediate(-adjust)); |
| 1511 | // DW_CFA_advance_loc |
| 1512 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1513 | cfi_pc_ = buffer_.Size(); |
| 1514 | // DW_CFA_def_cfa_offset |
| 1515 | cfi_cfa_offset_ += adjust; |
| 1516 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
| 1517 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1518 | pushl(method_reg.AsX86().AsCpuRegister()); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1519 | // DW_CFA_advance_loc |
| 1520 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1521 | cfi_pc_ = buffer_.Size(); |
| 1522 | // DW_CFA_def_cfa_offset |
| 1523 | cfi_cfa_offset_ += kFramePointerSize; |
| 1524 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
| 1525 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1526 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
Andreas Gampe | cf4035a | 2014-05-28 22:43:01 -0700 | [diff] [blame] | 1527 | movl(Address(ESP, frame_size + sizeof(StackReference<mirror::ArtMethod>) + |
| 1528 | (i * kFramePointerSize)), |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1529 | entry_spills.at(i).AsX86().AsCpuRegister()); |
| 1530 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1531 | } |
| 1532 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1533 | void X86Assembler::RemoveFrame(size_t frame_size, |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1534 | const std::vector<ManagedRegister>& spill_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1535 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Andreas Gampe | cf4035a | 2014-05-28 22:43:01 -0700 | [diff] [blame] | 1536 | addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) - |
| 1537 | sizeof(StackReference<mirror::ArtMethod>))); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1538 | for (size_t i = 0; i < spill_regs.size(); ++i) { |
| 1539 | popl(spill_regs.at(i).AsX86().AsCpuRegister()); |
| 1540 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1541 | ret(); |
| 1542 | } |
| 1543 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1544 | void X86Assembler::IncreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1545 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1546 | addl(ESP, Immediate(-adjust)); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1547 | // DW_CFA_advance_loc |
| 1548 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1549 | cfi_pc_ = buffer_.Size(); |
| 1550 | // DW_CFA_def_cfa_offset |
| 1551 | cfi_cfa_offset_ += adjust; |
| 1552 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1553 | } |
| 1554 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1555 | void X86Assembler::DecreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1556 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1557 | addl(ESP, Immediate(adjust)); |
| 1558 | } |
| 1559 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1560 | void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) { |
| 1561 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1562 | if (src.IsNoRegister()) { |
| 1563 | CHECK_EQ(0u, size); |
| 1564 | } else if (src.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1565 | CHECK_EQ(4u, size); |
| 1566 | movl(Address(ESP, offs), src.AsCpuRegister()); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1567 | } else if (src.IsRegisterPair()) { |
| 1568 | CHECK_EQ(8u, size); |
| 1569 | movl(Address(ESP, offs), src.AsRegisterPairLow()); |
| 1570 | movl(Address(ESP, FrameOffset(offs.Int32Value()+4)), |
| 1571 | src.AsRegisterPairHigh()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1572 | } else if (src.IsX87Register()) { |
| 1573 | if (size == 4) { |
| 1574 | fstps(Address(ESP, offs)); |
| 1575 | } else { |
| 1576 | fstpl(Address(ESP, offs)); |
| 1577 | } |
| 1578 | } else { |
| 1579 | CHECK(src.IsXmmRegister()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1580 | if (size == 4) { |
| 1581 | movss(Address(ESP, offs), src.AsXmmRegister()); |
| 1582 | } else { |
| 1583 | movsd(Address(ESP, offs), src.AsXmmRegister()); |
| 1584 | } |
| 1585 | } |
| 1586 | } |
| 1587 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1588 | void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 1589 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1590 | CHECK(src.IsCpuRegister()); |
| 1591 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1592 | } |
| 1593 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1594 | void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 1595 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1596 | CHECK(src.IsCpuRegister()); |
| 1597 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1598 | } |
| 1599 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1600 | void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 1601 | ManagedRegister) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1602 | movl(Address(ESP, dest), Immediate(imm)); |
| 1603 | } |
| 1604 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1605 | void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1606 | ManagedRegister) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1607 | fs()->movl(Address::Absolute(dest), Immediate(imm)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1608 | } |
| 1609 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1610 | void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1611 | FrameOffset fr_offs, |
| 1612 | ManagedRegister mscratch) { |
| 1613 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1614 | CHECK(scratch.IsCpuRegister()); |
| 1615 | leal(scratch.AsCpuRegister(), Address(ESP, fr_offs)); |
| 1616 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1617 | } |
| 1618 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1619 | void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1620 | fs()->movl(Address::Absolute(thr_offs), ESP); |
| 1621 | } |
| 1622 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1623 | void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/, |
| 1624 | FrameOffset /*in_off*/, ManagedRegister /*scratch*/) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1625 | UNIMPLEMENTED(FATAL); // this case only currently exists for ARM |
| 1626 | } |
| 1627 | |
| 1628 | void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 1629 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1630 | if (dest.IsNoRegister()) { |
| 1631 | CHECK_EQ(0u, size); |
| 1632 | } else if (dest.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1633 | CHECK_EQ(4u, size); |
| 1634 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1635 | } else if (dest.IsRegisterPair()) { |
| 1636 | CHECK_EQ(8u, size); |
| 1637 | movl(dest.AsRegisterPairLow(), Address(ESP, src)); |
| 1638 | movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1639 | } else if (dest.IsX87Register()) { |
| 1640 | if (size == 4) { |
| 1641 | flds(Address(ESP, src)); |
| 1642 | } else { |
| 1643 | fldl(Address(ESP, src)); |
| 1644 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1645 | } else { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1646 | CHECK(dest.IsXmmRegister()); |
| 1647 | if (size == 4) { |
| 1648 | movss(dest.AsXmmRegister(), Address(ESP, src)); |
| 1649 | } else { |
| 1650 | movsd(dest.AsXmmRegister(), Address(ESP, src)); |
| 1651 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1652 | } |
| 1653 | } |
| 1654 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1655 | void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) { |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1656 | X86ManagedRegister dest = mdest.AsX86(); |
| 1657 | if (dest.IsNoRegister()) { |
| 1658 | CHECK_EQ(0u, size); |
| 1659 | } else if (dest.IsCpuRegister()) { |
| 1660 | CHECK_EQ(4u, size); |
| 1661 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(src)); |
| 1662 | } else if (dest.IsRegisterPair()) { |
| 1663 | CHECK_EQ(8u, size); |
| 1664 | fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src)); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1665 | fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4))); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1666 | } else if (dest.IsX87Register()) { |
| 1667 | if (size == 4) { |
| 1668 | fs()->flds(Address::Absolute(src)); |
| 1669 | } else { |
| 1670 | fs()->fldl(Address::Absolute(src)); |
| 1671 | } |
| 1672 | } else { |
| 1673 | CHECK(dest.IsXmmRegister()); |
| 1674 | if (size == 4) { |
| 1675 | fs()->movss(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1676 | } else { |
| 1677 | fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1678 | } |
| 1679 | } |
| 1680 | } |
| 1681 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1682 | void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
| 1683 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1684 | CHECK(dest.IsCpuRegister()); |
| 1685 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
| 1686 | } |
| 1687 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1688 | void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, |
| 1689 | MemberOffset offs) { |
| 1690 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1691 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1692 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Hiroshi Yamauchi | e63a745 | 2014-02-27 14:44:36 -0800 | [diff] [blame] | 1693 | if (kPoisonHeapReferences) { |
| 1694 | negl(dest.AsCpuRegister()); |
| 1695 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1696 | } |
| 1697 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1698 | void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
| 1699 | Offset offs) { |
| 1700 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1701 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1702 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1703 | } |
| 1704 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1705 | void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest, |
| 1706 | ThreadOffset<4> offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1707 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1708 | CHECK(dest.IsCpuRegister()); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1709 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1710 | } |
| 1711 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 1712 | void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) { |
| 1713 | X86ManagedRegister reg = mreg.AsX86(); |
| 1714 | CHECK(size == 1 || size == 2) << size; |
| 1715 | CHECK(reg.IsCpuRegister()) << reg; |
| 1716 | if (size == 1) { |
| 1717 | movsxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1718 | } else { |
| 1719 | movsxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1720 | } |
| 1721 | } |
| 1722 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 1723 | void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) { |
| 1724 | X86ManagedRegister reg = mreg.AsX86(); |
| 1725 | CHECK(size == 1 || size == 2) << size; |
| 1726 | CHECK(reg.IsCpuRegister()) << reg; |
| 1727 | if (size == 1) { |
| 1728 | movzxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1729 | } else { |
| 1730 | movzxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1731 | } |
| 1732 | } |
| 1733 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1734 | void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1735 | X86ManagedRegister dest = mdest.AsX86(); |
| 1736 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1737 | if (!dest.Equals(src)) { |
| 1738 | if (dest.IsCpuRegister() && src.IsCpuRegister()) { |
| 1739 | movl(dest.AsCpuRegister(), src.AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1740 | } else if (src.IsX87Register() && dest.IsXmmRegister()) { |
| 1741 | // Pass via stack and pop X87 register |
| 1742 | subl(ESP, Immediate(16)); |
| 1743 | if (size == 4) { |
| 1744 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1745 | fstps(Address(ESP, 0)); |
| 1746 | movss(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1747 | } else { |
| 1748 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1749 | fstpl(Address(ESP, 0)); |
| 1750 | movsd(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1751 | } |
| 1752 | addl(ESP, Immediate(16)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1753 | } else { |
| 1754 | // TODO: x87, SSE |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1755 | UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1756 | } |
| 1757 | } |
| 1758 | } |
| 1759 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1760 | void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 1761 | ManagedRegister mscratch) { |
| 1762 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1763 | CHECK(scratch.IsCpuRegister()); |
| 1764 | movl(scratch.AsCpuRegister(), Address(ESP, src)); |
| 1765 | movl(Address(ESP, dest), scratch.AsCpuRegister()); |
| 1766 | } |
| 1767 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1768 | void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs, |
| 1769 | ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1770 | ManagedRegister mscratch) { |
| 1771 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1772 | CHECK(scratch.IsCpuRegister()); |
| 1773 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs)); |
| 1774 | Store(fr_offs, scratch, 4); |
| 1775 | } |
| 1776 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1777 | void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1778 | FrameOffset fr_offs, |
| 1779 | ManagedRegister mscratch) { |
| 1780 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1781 | CHECK(scratch.IsCpuRegister()); |
| 1782 | Load(scratch, fr_offs, 4); |
| 1783 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1784 | } |
| 1785 | |
| 1786 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 1787 | ManagedRegister mscratch, |
| 1788 | size_t size) { |
| 1789 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1790 | if (scratch.IsCpuRegister() && size == 8) { |
| 1791 | Load(scratch, src, 4); |
| 1792 | Store(dest, scratch, 4); |
| 1793 | Load(scratch, FrameOffset(src.Int32Value() + 4), 4); |
| 1794 | Store(FrameOffset(dest.Int32Value() + 4), scratch, 4); |
| 1795 | } else { |
| 1796 | Load(scratch, src, size); |
| 1797 | Store(dest, scratch, size); |
| 1798 | } |
| 1799 | } |
| 1800 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1801 | void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/, |
| 1802 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1803 | UNIMPLEMENTED(FATAL); |
| 1804 | } |
| 1805 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1806 | void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 1807 | ManagedRegister scratch, size_t size) { |
| 1808 | CHECK(scratch.IsNoRegister()); |
| 1809 | CHECK_EQ(size, 4u); |
| 1810 | pushl(Address(ESP, src)); |
| 1811 | popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset)); |
| 1812 | } |
| 1813 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1814 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, |
| 1815 | ManagedRegister mscratch, size_t size) { |
| 1816 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1817 | CHECK_EQ(size, 4u); |
| 1818 | movl(scratch, Address(ESP, src_base)); |
| 1819 | movl(scratch, Address(scratch, src_offset)); |
| 1820 | movl(Address(ESP, dest), scratch); |
| 1821 | } |
| 1822 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1823 | void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 1824 | ManagedRegister src, Offset src_offset, |
| 1825 | ManagedRegister scratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1826 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1827 | CHECK(scratch.IsNoRegister()); |
| 1828 | pushl(Address(src.AsX86().AsCpuRegister(), src_offset)); |
| 1829 | popl(Address(dest.AsX86().AsCpuRegister(), dest_offset)); |
| 1830 | } |
| 1831 | |
| 1832 | void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 1833 | ManagedRegister mscratch, size_t size) { |
| 1834 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1835 | CHECK_EQ(size, 4u); |
| 1836 | CHECK_EQ(dest.Int32Value(), src.Int32Value()); |
| 1837 | movl(scratch, Address(ESP, src)); |
| 1838 | pushl(Address(scratch, src_offset)); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1839 | popl(Address(scratch, dest_offset)); |
| 1840 | } |
| 1841 | |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1842 | void X86Assembler::MemoryBarrier(ManagedRegister) { |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1843 | mfence(); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1844 | } |
| 1845 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1846 | void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg, |
| 1847 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1848 | ManagedRegister min_reg, bool null_allowed) { |
| 1849 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1850 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1851 | CHECK(in_reg.IsCpuRegister()); |
| 1852 | CHECK(out_reg.IsCpuRegister()); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1853 | VerifyObject(in_reg, null_allowed); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1854 | if (null_allowed) { |
| 1855 | Label null_arg; |
| 1856 | if (!out_reg.Equals(in_reg)) { |
| 1857 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1858 | } |
| 1859 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1860 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1861 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1862 | Bind(&null_arg); |
| 1863 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1864 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1865 | } |
| 1866 | } |
| 1867 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1868 | void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off, |
| 1869 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1870 | ManagedRegister mscratch, |
| 1871 | bool null_allowed) { |
| 1872 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1873 | CHECK(scratch.IsCpuRegister()); |
| 1874 | if (null_allowed) { |
| 1875 | Label null_arg; |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1876 | movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1877 | testl(scratch.AsCpuRegister(), scratch.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1878 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1879 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1880 | Bind(&null_arg); |
| 1881 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1882 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1883 | } |
| 1884 | Store(out_off, scratch, 4); |
| 1885 | } |
| 1886 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1887 | // Given a handle scope entry, load the associated reference. |
| 1888 | void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1889 | ManagedRegister min_reg) { |
| 1890 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1891 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1892 | CHECK(out_reg.IsCpuRegister()); |
| 1893 | CHECK(in_reg.IsCpuRegister()); |
| 1894 | Label null_arg; |
| 1895 | if (!out_reg.Equals(in_reg)) { |
| 1896 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1897 | } |
| 1898 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1899 | j(kZero, &null_arg); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1900 | movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0)); |
| 1901 | Bind(&null_arg); |
| 1902 | } |
| 1903 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1904 | void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1905 | // TODO: not validating references |
| 1906 | } |
| 1907 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1908 | void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1909 | // TODO: not validating references |
| 1910 | } |
| 1911 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1912 | void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) { |
| 1913 | X86ManagedRegister base = mbase.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1914 | CHECK(base.IsCpuRegister()); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1915 | call(Address(base.AsCpuRegister(), offset.Int32Value())); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1916 | // TODO: place reference map on call |
| 1917 | } |
| 1918 | |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1919 | void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 1920 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1921 | movl(scratch, Address(ESP, base)); |
| 1922 | call(Address(scratch, offset)); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 1923 | } |
| 1924 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1925 | void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1926 | fs()->call(Address::Absolute(offset)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1927 | } |
| 1928 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1929 | void X86Assembler::GetCurrentThread(ManagedRegister tr) { |
| 1930 | fs()->movl(tr.AsX86().AsCpuRegister(), |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1931 | Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1932 | } |
| 1933 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1934 | void X86Assembler::GetCurrentThread(FrameOffset offset, |
| 1935 | ManagedRegister mscratch) { |
| 1936 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1937 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1938 | movl(Address(ESP, offset), scratch.AsCpuRegister()); |
| 1939 | } |
| 1940 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 1941 | void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) { |
| 1942 | X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1943 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1944 | fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1945 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1946 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1947 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1948 | void X86ExceptionSlowPath::Emit(Assembler *sasm) { |
| 1949 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1950 | #define __ sp_asm-> |
| 1951 | __ Bind(&entry_); |
Elliott Hughes | 20cde90 | 2011-10-04 17:37:27 -0700 | [diff] [blame] | 1952 | // Note: the return value is dead |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 1953 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 1954 | __ DecreaseFrameSize(stack_adjust_); |
| 1955 | } |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1956 | // Pass exception as argument in EAX |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1957 | __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>())); |
| 1958 | __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException))); |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1959 | // this call should never return |
| 1960 | __ int3(); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1961 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1962 | } |
| 1963 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1964 | } // namespace x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1965 | } // namespace art |