blob: 1fa6e8233b45c2ea399ff3db02762dfcfc5e6d49 [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
20#include "code_generator.h"
Serban Constantinescu02d81cc2015-01-05 16:08:49 +000021#include "dex/compiler_enums.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000022#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010023#include "nodes.h"
24#include "parallel_move_resolver.h"
25#include "utils/arm64/assembler_arm64.h"
Serban Constantinescu82e52ce2015-03-26 16:50:57 +000026#include "vixl/a64/disasm-a64.h"
27#include "vixl/a64/macro-assembler-a64.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010028#include "arch/arm64/quick_method_frame_info_arm64.h"
29
30namespace art {
31namespace arm64 {
32
33class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080034
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000035// Use a local definition to prevent copying mistakes.
36static constexpr size_t kArm64WordSize = kArm64PointerSize;
37
Alexandre Rames5319def2014-10-23 10:03:10 +010038static const vixl::Register kParameterCoreRegisters[] = {
39 vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7
40};
41static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
42static const vixl::FPRegister kParameterFPRegisters[] = {
43 vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7
44};
45static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
46
Serban Constantinescu9bd88b02015-04-22 16:24:46 +010047const vixl::Register tr = vixl::x19; // Thread Register
Mathieu Chartiere401d142015-04-22 13:56:20 -070048static const vixl::Register kArtMethodRegister = vixl::x0; // Method register on invoke.
Alexandre Rames5319def2014-10-23 10:03:10 +010049
50const vixl::CPURegList vixl_reserved_core_registers(vixl::ip0, vixl::ip1);
Alexandre Ramesa89086e2014-11-07 17:13:25 +000051const vixl::CPURegList vixl_reserved_fp_registers(vixl::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010052
Zheng Xu69a50302015-04-14 20:04:41 +080053const vixl::CPURegList runtime_reserved_core_registers(tr, vixl::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000054
Serban Constantinescu9bd88b02015-04-22 16:24:46 +010055// Callee-saved registers AAPCS64 (without x19 - Thread Register)
Serban Constantinescu3d087de2015-01-28 11:57:05 +000056const vixl::CPURegList callee_saved_core_registers(vixl::CPURegister::kRegister,
57 vixl::kXRegSize,
Serban Constantinescu9bd88b02015-04-22 16:24:46 +010058 vixl::x20.code(),
Serban Constantinescu3d087de2015-01-28 11:57:05 +000059 vixl::x30.code());
60const vixl::CPURegList callee_saved_fp_registers(vixl::CPURegister::kFPRegister,
61 vixl::kDRegSize,
62 vixl::d8.code(),
63 vixl::d15.code());
Alexandre Ramesa89086e2014-11-07 17:13:25 +000064Location ARM64ReturnLocation(Primitive::Type return_type);
65
Andreas Gampe878d58c2015-01-15 23:24:00 -080066class SlowPathCodeARM64 : public SlowPathCode {
67 public:
68 SlowPathCodeARM64() : entry_label_(), exit_label_() {}
69
70 vixl::Label* GetEntryLabel() { return &entry_label_; }
71 vixl::Label* GetExitLabel() { return &exit_label_; }
72
Zheng Xuda403092015-04-24 17:35:39 +080073 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
74 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
75
Andreas Gampe878d58c2015-01-15 23:24:00 -080076 private:
77 vixl::Label entry_label_;
78 vixl::Label exit_label_;
79
80 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
81};
82
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +000083static const vixl::Register kRuntimeParameterCoreRegisters[] =
84 { vixl::x0, vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7 };
85static constexpr size_t kRuntimeParameterCoreRegistersLength =
86 arraysize(kRuntimeParameterCoreRegisters);
87static const vixl::FPRegister kRuntimeParameterFpuRegisters[] =
88 { vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7 };
89static constexpr size_t kRuntimeParameterFpuRegistersLength =
90 arraysize(kRuntimeParameterCoreRegisters);
91
92class InvokeRuntimeCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
93 public:
94 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
95
96 InvokeRuntimeCallingConvention()
97 : CallingConvention(kRuntimeParameterCoreRegisters,
98 kRuntimeParameterCoreRegistersLength,
99 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700100 kRuntimeParameterFpuRegistersLength,
101 kArm64PointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000102
103 Location GetReturnLocation(Primitive::Type return_type);
104
105 private:
106 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
107};
108
Alexandre Rames5319def2014-10-23 10:03:10 +0100109class InvokeDexCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
110 public:
111 InvokeDexCallingConvention()
112 : CallingConvention(kParameterCoreRegisters,
113 kParameterCoreRegistersLength,
114 kParameterFPRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700115 kParameterFPRegistersLength,
116 kArm64PointerSize) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100117
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100118 Location GetReturnLocation(Primitive::Type return_type) const {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000119 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100120 }
121
122
123 private:
124 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
125};
126
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100127class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100128 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100129 InvokeDexCallingConventionVisitorARM64() {}
130 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100131
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100132 Location GetNextLocation(Primitive::Type type) OVERRIDE;
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100133 Location GetReturnLocation(Primitive::Type return_type) const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100134 return calling_convention.GetReturnLocation(return_type);
135 }
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100136 Location GetMethodLocation() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100137
138 private:
139 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100140
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100141 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100142};
143
144class InstructionCodeGeneratorARM64 : public HGraphVisitor {
145 public:
146 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
147
148#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000149 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100150
151 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
152 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
153
Alexandre Rames5319def2014-10-23 10:03:10 +0100154#undef DECLARE_VISIT_INSTRUCTION
155
Alexandre Ramesef20f712015-06-09 10:29:30 +0100156 void VisitInstruction(HInstruction* instruction) OVERRIDE {
157 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
158 << " (id " << instruction->GetId() << ")";
159 }
160
Alexandre Rames5319def2014-10-23 10:03:10 +0100161 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000162 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100163
164 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000165 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path, vixl::Register class_reg);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000166 void GenerateMemoryBarrier(MemBarrierKind kind);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000167 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000168 void HandleBinaryOp(HBinaryOperation* instr);
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100169 void HandleFieldSet(HInstruction* instruction,
170 const FieldInfo& field_info,
171 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100172 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000173 void HandleShift(HBinaryOperation* instr);
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000174 void GenerateImplicitNullCheck(HNullCheck* instruction);
175 void GenerateExplicitNullCheck(HNullCheck* instruction);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700176 void GenerateTestAndBranch(HInstruction* instruction,
177 vixl::Label* true_target,
178 vixl::Label* false_target,
179 vixl::Label* always_true_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800180 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
181 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
182 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
183 void GenerateDivRemIntegral(HBinaryOperation* instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000184 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexandre Rames5319def2014-10-23 10:03:10 +0100185
186 Arm64Assembler* const assembler_;
187 CodeGeneratorARM64* const codegen_;
188
189 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
190};
191
192class LocationsBuilderARM64 : public HGraphVisitor {
193 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100194 LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
Alexandre Rames5319def2014-10-23 10:03:10 +0100195 : HGraphVisitor(graph), codegen_(codegen) {}
196
197#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000198 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100199
200 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
201 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
202
Alexandre Rames5319def2014-10-23 10:03:10 +0100203#undef DECLARE_VISIT_INSTRUCTION
204
Alexandre Ramesef20f712015-06-09 10:29:30 +0100205 void VisitInstruction(HInstruction* instruction) OVERRIDE {
206 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
207 << " (id " << instruction->GetId() << ")";
208 }
209
Alexandre Rames5319def2014-10-23 10:03:10 +0100210 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000211 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100212 void HandleFieldSet(HInstruction* instruction);
213 void HandleFieldGet(HInstruction* instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +0100214 void HandleInvoke(HInvoke* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100215 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100216
217 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100218 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100219
220 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
221};
222
Zheng Xuad4450e2015-04-17 18:48:56 +0800223class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000224 public:
225 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800226 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000227
Zheng Xuad4450e2015-04-17 18:48:56 +0800228 protected:
229 void PrepareForEmitNativeCode() OVERRIDE;
230 void FinishEmitNativeCode() OVERRIDE;
231 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
232 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000233 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000234
235 private:
236 Arm64Assembler* GetAssembler() const;
237 vixl::MacroAssembler* GetVIXLAssembler() const {
238 return GetAssembler()->vixl_masm_;
239 }
240
241 CodeGeneratorARM64* const codegen_;
Zheng Xuad4450e2015-04-17 18:48:56 +0800242 vixl::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000243
244 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
245};
246
Alexandre Rames5319def2014-10-23 10:03:10 +0100247class CodeGeneratorARM64 : public CodeGenerator {
248 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000249 CodeGeneratorARM64(HGraph* graph,
250 const Arm64InstructionSetFeatures& isa_features,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100251 const CompilerOptions& compiler_options,
252 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000253 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100254
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000255 void GenerateFrameEntry() OVERRIDE;
256 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100257
Zheng Xuda403092015-04-24 17:35:39 +0800258 vixl::CPURegList GetFramePreservedCoreRegisters() const;
259 vixl::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100260
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000261 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100262
263 vixl::Label* GetLabelOf(HBasicBlock* block) const {
Nicolas Geoffraydc23d832015-02-16 11:15:43 +0000264 return CommonGetLabelOf<vixl::Label>(block_labels_, block);
Alexandre Rames5319def2014-10-23 10:03:10 +0100265 }
266
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000267 void Move(HInstruction* instruction, Location location, HInstruction* move_for) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100268
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000269 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100270 return kArm64WordSize;
271 }
272
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500273 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
274 // Allocated in D registers, which are word sized.
275 return kArm64WordSize;
276 }
277
Alexandre Rames67555f72014-11-18 10:55:16 +0000278 uintptr_t GetAddressOf(HBasicBlock* block) const OVERRIDE {
279 vixl::Label* block_entry_label = GetLabelOf(block);
280 DCHECK(block_entry_label->IsBound());
281 return block_entry_label->location();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000282 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100283
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000284 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
285 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
286 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rameseb7b7392015-06-19 14:47:01 +0100287 const Arm64Assembler& GetAssembler() const OVERRIDE { return assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000288 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100289
290 // Emit a write barrier.
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100291 void MarkGCCard(vixl::Register object, vixl::Register value, bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100292
293 // Register allocation.
294
Nicolas Geoffray98893962015-01-21 12:32:32 +0000295 void SetupBlockedRegisters(bool is_baseline) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100296 // AllocateFreeRegister() is only used when allocating registers locally
297 // during CompileBaseline().
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000298 Location AllocateFreeRegister(Primitive::Type type) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100299
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000300 Location GetStackLocation(HLoadLocal* load) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100301
Zheng Xuda403092015-04-24 17:35:39 +0800302 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
303 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
304 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
305 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100306
307 // The number of registers that can be allocated. The register allocator may
308 // decide to reserve and not use a few of them.
309 // We do not consider registers sp, xzr, wzr. They are either not allocatable
310 // (xzr, wzr), or make for poor allocatable registers (sp alignment
311 // requirements, etc.). This also facilitates our task as all other registers
312 // can easily be mapped via to or from their type and index or code.
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000313 static const int kNumberOfAllocatableRegisters = vixl::kNumberOfRegisters - 1;
314 static const int kNumberOfAllocatableFPRegisters = vixl::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100315 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
316
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000317 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
318 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100319
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000320 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100321 return InstructionSet::kArm64;
322 }
323
Serban Constantinescu579885a2015-02-22 20:51:33 +0000324 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
325 return isa_features_;
326 }
327
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000328 void Initialize() OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100329 HGraph* graph = GetGraph();
330 int length = graph->GetBlocks().Size();
331 block_labels_ = graph->GetArena()->AllocArray<vixl::Label>(length);
332 for (int i = 0; i < length; ++i) {
333 new(block_labels_ + i) vixl::Label();
334 }
335 }
336
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000337 void Finalize(CodeAllocator* allocator) OVERRIDE;
338
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000339 // Code generation helpers.
Alexandre Rames67555f72014-11-18 10:55:16 +0000340 void MoveConstant(vixl::CPURegister destination, HConstant* constant);
Alexandre Rames3e69f162014-12-10 10:36:50 +0000341 // The type is optional. When specified it must be coherent with the
342 // locations, and is used for optimisation and debugging.
343 void MoveLocation(Location destination, Location source,
344 Primitive::Type type = Primitive::kPrimVoid);
Alexandre Rames67555f72014-11-18 10:55:16 +0000345 void Load(Primitive::Type type, vixl::CPURegister dst, const vixl::MemOperand& src);
346 void Store(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
Calin Juravle77520bc2015-01-12 18:45:46 +0000347 void LoadAcquire(HInstruction* instruction, vixl::CPURegister dst, const vixl::MemOperand& src);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000348 void StoreRelease(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
Alexandre Rames67555f72014-11-18 10:55:16 +0000349
350 // Generate code to invoke a runtime entry point.
Nicolas Geoffrayeeefa122015-03-13 18:52:59 +0000351 void InvokeRuntime(int32_t offset,
352 HInstruction* instruction,
353 uint32_t dex_pc,
354 SlowPathCode* slow_path);
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000355
Alexandre Rames3e69f162014-12-10 10:36:50 +0000356 ParallelMoveResolverARM64* GetMoveResolver() { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000357
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000358 bool NeedsTwoRegisters(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
359 return false;
360 }
361
Nicolas Geoffray38207af2015-06-01 15:46:22 +0100362 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp);
Andreas Gampe878d58c2015-01-15 23:24:00 -0800363
Vladimir Marko58155012015-08-19 12:49:41 +0000364 void EmitLinkerPatches(ArenaVector<LinkerPatch>* linker_patches) OVERRIDE;
365
Alexandre Rames5319def2014-10-23 10:03:10 +0100366 private:
Vladimir Marko58155012015-08-19 12:49:41 +0000367 using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::Literal<uint64_t>*>;
368 using MethodToLiteralMap = ArenaSafeMap<MethodReference,
369 vixl::Literal<uint64_t>*,
370 MethodReferenceComparator>;
371
372 vixl::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value);
373 vixl::Literal<uint64_t>* DeduplicateMethodLiteral(MethodReference target_method,
374 MethodToLiteralMap* map);
375 vixl::Literal<uint64_t>* DeduplicateMethodAddressLiteral(MethodReference target_method);
376 vixl::Literal<uint64_t>* DeduplicateMethodCodeLiteral(MethodReference target_method);
377
378 struct PcRelativeDexCacheAccessInfo {
379 PcRelativeDexCacheAccessInfo(const DexFile& dex_file, uint32_t element_off)
380 : target_dex_file(dex_file), element_offset(element_off), label(), pc_insn_label() { }
381
382 const DexFile& target_dex_file;
383 uint32_t element_offset;
384 // NOTE: Labels are bound to the end of the patched instruction because
385 // we don't know if there will be a veneer or how big it will be.
386 vixl::Label label;
387 vixl::Label* pc_insn_label;
388 };
389
Alexandre Rames5319def2014-10-23 10:03:10 +0100390 // Labels for each block that will be compiled.
391 vixl::Label* block_labels_;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000392 vixl::Label frame_entry_label_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100393
394 LocationsBuilderARM64 location_builder_;
395 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000396 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100397 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000398 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100399
Vladimir Marko58155012015-08-19 12:49:41 +0000400 // Deduplication map for 64-bit literals, used for non-patchable method address and method code.
401 Uint64ToLiteralMap uint64_literals_;
402 // Method patch info, map MethodReference to a literal for method address and method code.
403 MethodToLiteralMap method_patches_;
404 MethodToLiteralMap call_patches_;
405 // Relative call patch info.
406 // Using ArenaDeque<> which retains element addresses on push/emplace_back().
407 ArenaDeque<MethodPatchInfo<vixl::Label>> relative_call_patches_;
408 // PC-relative DexCache access info.
409 ArenaDeque<PcRelativeDexCacheAccessInfo> pc_rel_dex_cache_patches_;
410
Alexandre Rames5319def2014-10-23 10:03:10 +0100411 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
412};
413
Alexandre Rames3e69f162014-12-10 10:36:50 +0000414inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
415 return codegen_->GetAssembler();
416}
417
Alexandre Rames5319def2014-10-23 10:03:10 +0100418} // namespace arm64
419} // namespace art
420
421#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_