blob: b83222345a1f46557a7443946abddf206adc240d [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070024#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000025#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "dex/backend.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010027#include "dex/quick/resource_mask.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "driver/compiler_driver.h"
Andreas Gampe7cd26f32014-06-18 17:01:15 -070029#include "instruction_set.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080030#include "leb128.h"
Andreas Gampe98430592014-07-27 19:44:50 -070031#include "entrypoints/quick/quick_entrypoints_enum.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070032#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010033#include "utils/array_ref.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000034#include "utils/arena_allocator.h"
35#include "utils/growable_array.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010036#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070037
38namespace art {
39
buzbee0d829482013-10-11 15:24:55 -070040/*
41 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
42 * add type safety (see runtime/offsets.h).
43 */
44typedef uint32_t DexOffset; // Dex offset in code units.
45typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
46typedef uint32_t CodeOffset; // Native code offset in bytes.
47
Brian Carlstrom7940e442013-07-12 13:46:57 -070048// Set to 1 to measure cost of suspend check.
49#define NO_SUSPEND 0
50
51#define IS_BINARY_OP (1ULL << kIsBinaryOp)
52#define IS_BRANCH (1ULL << kIsBranch)
53#define IS_IT (1ULL << kIsIT)
54#define IS_LOAD (1ULL << kMemLoad)
55#define IS_QUAD_OP (1ULL << kIsQuadOp)
56#define IS_QUIN_OP (1ULL << kIsQuinOp)
57#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
58#define IS_STORE (1ULL << kMemStore)
59#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
60#define IS_UNARY_OP (1ULL << kIsUnaryOp)
61#define NEEDS_FIXUP (1ULL << kPCRelFixup)
62#define NO_OPERAND (1ULL << kNoOperand)
63#define REG_DEF0 (1ULL << kRegDef0)
64#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080065#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070066#define REG_DEFA (1ULL << kRegDefA)
67#define REG_DEFD (1ULL << kRegDefD)
68#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
69#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
70#define REG_DEF_LIST0 (1ULL << kRegDefList0)
71#define REG_DEF_LIST1 (1ULL << kRegDefList1)
72#define REG_DEF_LR (1ULL << kRegDefLR)
73#define REG_DEF_SP (1ULL << kRegDefSP)
74#define REG_USE0 (1ULL << kRegUse0)
75#define REG_USE1 (1ULL << kRegUse1)
76#define REG_USE2 (1ULL << kRegUse2)
77#define REG_USE3 (1ULL << kRegUse3)
78#define REG_USE4 (1ULL << kRegUse4)
79#define REG_USEA (1ULL << kRegUseA)
80#define REG_USEC (1ULL << kRegUseC)
81#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000082#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070083#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
84#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
85#define REG_USE_LIST0 (1ULL << kRegUseList0)
86#define REG_USE_LIST1 (1ULL << kRegUseList1)
87#define REG_USE_LR (1ULL << kRegUseLR)
88#define REG_USE_PC (1ULL << kRegUsePC)
89#define REG_USE_SP (1ULL << kRegUseSP)
90#define SETS_CCODES (1ULL << kSetsCCodes)
91#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070092#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070093#define REG_USE_LO (1ULL << kUseLo)
94#define REG_USE_HI (1ULL << kUseHi)
95#define REG_DEF_LO (1ULL << kDefLo)
96#define REG_DEF_HI (1ULL << kDefHi)
Brian Carlstrom7940e442013-07-12 13:46:57 -070097
98// Common combo register usage patterns.
99#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100100#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
102#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
103#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
104#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000105#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
107#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
108#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
109#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
110#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
111#define REG_USE012 (REG_USE01 | REG_USE2)
112#define REG_USE014 (REG_USE01 | REG_USE4)
113#define REG_USE01 (REG_USE0 | REG_USE1)
114#define REG_USE02 (REG_USE0 | REG_USE2)
115#define REG_USE12 (REG_USE1 | REG_USE2)
116#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000117#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118
buzbee695d13a2014-04-19 13:32:20 -0700119// TODO: #includes need a cleanup
120#ifndef INVALID_SREG
121#define INVALID_SREG (-1)
122#endif
123
Brian Carlstrom7940e442013-07-12 13:46:57 -0700124struct BasicBlock;
125struct CallInfo;
126struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000127struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700129struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000131class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132class MIRGraph;
133class Mir2Lir;
134
135typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
136 const MethodReference& target_method,
137 uint32_t method_idx, uintptr_t direct_code,
138 uintptr_t direct_method, InvokeType type);
139
140typedef std::vector<uint8_t> CodeBuffer;
141
buzbeeb48819d2013-09-14 16:15:25 -0700142struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100143 const ResourceMask* use_mask; // Resource mask for use.
144 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700145};
146
147struct AssemblyInfo {
148 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700149};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150
151struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700152 CodeOffset offset; // Offset of this instruction.
153 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700154 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 LIR* next;
156 LIR* prev;
157 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700158 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700159 unsigned int alias_info:17; // For Dalvik register disambiguation.
160 bool is_nop:1; // LIR is optimized away.
161 unsigned int size:4; // Note: size of encoded instruction is in bytes.
162 bool use_def_invalid:1; // If true, masks should not be used.
163 unsigned int generation:1; // Used to track visitation state during fixup pass.
164 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700165 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700166 union {
buzbee0d829482013-10-11 15:24:55 -0700167 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000168 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700169 } u;
buzbee0d829482013-10-11 15:24:55 -0700170 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171};
172
173// Target-specific initialization.
174Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
175 ArenaAllocator* const arena);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100176Mir2Lir* Arm64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
177 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700178Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
179 ArenaAllocator* const arena);
180Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
181 ArenaAllocator* const arena);
182
183// Utility macros to traverse the LIR list.
184#define NEXT_LIR(lir) (lir->next)
185#define PREV_LIR(lir) (lir->prev)
186
187// Defines for alias_info (tracks Dalvik register references).
188#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700189#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700190#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
191#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
192
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800193#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
194#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
195 do { \
196 low_reg = both_regs & 0xff; \
197 high_reg = (both_regs >> 8) & 0xff; \
198 } while (false)
199
buzbeeb5860fb2014-06-21 15:31:01 -0700200// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
201#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700202
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700203// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
205#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
206#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
207#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
208#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700209
210class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700211 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700212 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
213 static constexpr bool kReportSizeError = true && kIsDebugBuild;
214
buzbee0d829482013-10-11 15:24:55 -0700215 /*
216 * Auxiliary information describing the location of data embedded in the Dalvik
217 * byte code stream.
218 */
219 struct EmbeddedData {
220 CodeOffset offset; // Code offset of data block.
221 const uint16_t* table; // Original dex data.
222 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700223 };
224
buzbee0d829482013-10-11 15:24:55 -0700225 struct FillArrayData : EmbeddedData {
226 int32_t size;
227 };
228
229 struct SwitchTable : EmbeddedData {
230 LIR* anchor; // Reference instruction for relative offsets.
231 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232 };
233
234 /* Static register use counts */
235 struct RefCounts {
236 int count;
237 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238 };
239
240 /*
buzbee091cc402014-03-31 10:14:40 -0700241 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
242 * and native register storage. The primary purpose is to reuse previuosly
243 * loaded values, if possible, and otherwise to keep the value in register
244 * storage as long as possible.
245 *
246 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
247 * this register (or pair). For example, a 64-bit register containing a 32-bit
248 * Dalvik value would have wide_value==false even though the storage container itself
249 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
250 * would have wide_value==true (and additionally would have its partner field set to the
251 * other half whose wide_value field would also be true.
252 *
253 * NOTE 2: In the case of a register pair, you can determine which of the partners
254 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
255 *
256 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
257 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
258 * value, and the s_reg of the high word is implied (s_reg + 1).
259 *
260 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
261 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
262 * If is_temp==true and live==false, no other fields have
263 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
264 * and def_end describe the relationship between the temp register/register pair and
265 * the Dalvik value[s] described by s_reg/s_reg+1.
266 *
267 * The fields used_storage, master_storage and storage_mask are used to track allocation
268 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
269 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
270 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
271 * change once initialized. The "used_storage" field tracks current allocation status.
272 * Although each record contains this field, only the field from the largest member of
273 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
274 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
275 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
276 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
277 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
278 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
279 *
280 * For an X86 vector register example, storage_mask would be:
281 * 0x00000001 for 32-bit view of xmm1
282 * 0x00000003 for 64-bit view of xmm1
283 * 0x0000000f for 128-bit view of xmm1
284 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
285 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
286 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
287 *
buzbee30adc732014-05-09 15:10:18 -0700288 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
289 * held in the widest member of an aliased set. Note, though, that for a temp register to
290 * reused as live, it must both be marked live and the associated SReg() must match the
291 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
292 * members of an aliased set will share the same liveness flags, but each will individually
293 * maintain s_reg_. In this way we can know that at least one member of an
294 * aliased set is live, but will only fully match on the appropriate alias view. For example,
295 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
296 * because it is wide), its aliases s2 and s3 will show as live, but will have
297 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
298 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
299 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
300 * report that v9 is currently not live as a single (which is what we want).
301 *
buzbee091cc402014-03-31 10:14:40 -0700302 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
303 * to treat xmm registers:
304 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
305 * o This more closely matches reality, but means you'd need to be able to get
306 * to the associated RegisterInfo struct to figure out how it's being used.
307 * o This is how 64-bit core registers will be used - always 64 bits, but the
308 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
309 * 2. View the xmm registers based on contents.
310 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
311 * be a k64BitVector.
312 * o Note that the two uses above would be considered distinct registers (but with
313 * the aliasing mechanism, we could detect interference).
314 * o This is how aliased double and single float registers will be handled on
315 * Arm and MIPS.
316 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
317 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700318 */
buzbee091cc402014-03-31 10:14:40 -0700319 class RegisterInfo {
320 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100321 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700322 ~RegisterInfo() {}
323 static void* operator new(size_t size, ArenaAllocator* arena) {
324 return arena->Alloc(size, kArenaAllocRegAlloc);
325 }
326
buzbee85089dd2014-05-25 15:10:52 -0700327 static const uint32_t k32SoloStorageMask = 0x00000001;
328 static const uint32_t kLowSingleStorageMask = 0x00000001;
329 static const uint32_t kHighSingleStorageMask = 0x00000002;
330 static const uint32_t k64SoloStorageMask = 0x00000003;
331 static const uint32_t k128SoloStorageMask = 0x0000000f;
332 static const uint32_t k256SoloStorageMask = 0x000000ff;
333 static const uint32_t k512SoloStorageMask = 0x0000ffff;
334 static const uint32_t k1024SoloStorageMask = 0xffffffff;
335
buzbee091cc402014-03-31 10:14:40 -0700336 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
337 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
338 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700339 // No part of the containing storage is live in this view.
340 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
341 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700342 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700343 void MarkLive(int s_reg) {
344 // TODO: Anything useful to assert here?
345 s_reg_ = s_reg;
346 master_->liveness_ |= storage_mask_;
347 }
buzbee30adc732014-05-09 15:10:18 -0700348 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700349 if (SReg() != INVALID_SREG) {
350 s_reg_ = INVALID_SREG;
351 master_->liveness_ &= ~storage_mask_;
352 ResetDefBody();
353 }
buzbee30adc732014-05-09 15:10:18 -0700354 }
buzbee091cc402014-03-31 10:14:40 -0700355 RegStorage GetReg() { return reg_; }
356 void SetReg(RegStorage reg) { reg_ = reg; }
357 bool IsTemp() { return is_temp_; }
358 void SetIsTemp(bool val) { is_temp_ = val; }
359 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700360 void SetIsWide(bool val) {
361 wide_value_ = val;
362 if (!val) {
363 // If not wide, reset partner to self.
364 SetPartner(GetReg());
365 }
366 }
buzbee091cc402014-03-31 10:14:40 -0700367 bool IsDirty() { return dirty_; }
368 void SetIsDirty(bool val) { dirty_ = val; }
369 RegStorage Partner() { return partner_; }
370 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700371 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100372 const ResourceMask& DefUseMask() { return def_use_mask_; }
373 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700374 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700375 void SetMaster(RegisterInfo* master) {
376 master_ = master;
377 if (master != this) {
378 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700379 DCHECK(alias_chain_ == nullptr);
380 alias_chain_ = master_->alias_chain_;
381 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700382 }
383 }
384 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700385 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700386 uint32_t StorageMask() { return storage_mask_; }
387 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
388 LIR* DefStart() { return def_start_; }
389 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
390 LIR* DefEnd() { return def_end_; }
391 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
392 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700393 // Find member of aliased set matching storage_used; return nullptr if none.
394 RegisterInfo* FindMatchingView(uint32_t storage_used) {
395 RegisterInfo* res = Master();
396 for (; res != nullptr; res = res->GetAliasChain()) {
397 if (res->StorageMask() == storage_used)
398 break;
399 }
400 return res;
401 }
buzbee091cc402014-03-31 10:14:40 -0700402
403 private:
404 RegStorage reg_;
405 bool is_temp_; // Can allocate as temp?
406 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700407 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700408 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700409 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
410 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100411 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700412 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700413 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700414 RegisterInfo* master_; // Pointer to controlling storage mask.
415 uint32_t storage_mask_; // Track allocation of sub-units.
416 LIR *def_start_; // Starting inst in last def sequence.
417 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700418 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700419 };
420
buzbee091cc402014-03-31 10:14:40 -0700421 class RegisterPool {
422 public:
buzbeeb01bf152014-05-13 15:59:07 -0700423 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100424 const ArrayRef<const RegStorage>& core_regs,
425 const ArrayRef<const RegStorage>& core64_regs,
426 const ArrayRef<const RegStorage>& sp_regs,
427 const ArrayRef<const RegStorage>& dp_regs,
428 const ArrayRef<const RegStorage>& reserved_regs,
429 const ArrayRef<const RegStorage>& reserved64_regs,
430 const ArrayRef<const RegStorage>& core_temps,
431 const ArrayRef<const RegStorage>& core64_temps,
432 const ArrayRef<const RegStorage>& sp_temps,
433 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700434 ~RegisterPool() {}
435 static void* operator new(size_t size, ArenaAllocator* arena) {
436 return arena->Alloc(size, kArenaAllocRegAlloc);
437 }
438 void ResetNextTemp() {
439 next_core_reg_ = 0;
440 next_sp_reg_ = 0;
441 next_dp_reg_ = 0;
442 }
443 GrowableArray<RegisterInfo*> core_regs_;
444 int next_core_reg_;
buzbeeb01bf152014-05-13 15:59:07 -0700445 GrowableArray<RegisterInfo*> core64_regs_;
446 int next_core64_reg_;
buzbee091cc402014-03-31 10:14:40 -0700447 GrowableArray<RegisterInfo*> sp_regs_; // Single precision float.
448 int next_sp_reg_;
449 GrowableArray<RegisterInfo*> dp_regs_; // Double precision float.
450 int next_dp_reg_;
buzbeea0cd2d72014-06-01 09:33:49 -0700451 GrowableArray<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
452 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700453
454 private:
455 Mir2Lir* const m2l_;
456 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700457
458 struct PromotionMap {
459 RegLocationType core_location:3;
460 uint8_t core_reg;
461 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700462 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700463 bool first_in_pair;
464 };
465
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800466 //
467 // Slow paths. This object is used generate a sequence of code that is executed in the
468 // slow path. For example, resolving a string or class is slow as it will only be executed
469 // once (after that it is resolved and doesn't need to be done again). We want slow paths
470 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
471 // branch over them.
472 //
473 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
474 // the Compile() function that will be called near the end of the code generated by the
475 // method.
476 //
477 // The basic flow for a slow path is:
478 //
479 // CMP reg, #value
480 // BEQ fromfast
481 // cont:
482 // ...
483 // fast path code
484 // ...
485 // more code
486 // ...
487 // RETURN
488 ///
489 // fromfast:
490 // ...
491 // slow path code
492 // ...
493 // B cont
494 //
495 // So you see we need two labels and two branches. The first branch (called fromfast) is
496 // the conditional branch to the slow path code. The second label (called cont) is used
497 // as an unconditional branch target for getting back to the code after the slow path
498 // has completed.
499 //
500
501 class LIRSlowPath {
502 public:
503 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
504 LIR* cont = nullptr) :
Andreas Gampe2f244e92014-05-08 03:35:25 -0700505 m2l_(m2l), cu_(m2l->cu_), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
Mark Mendelle9f3e712014-07-03 21:34:41 -0400506 m2l->StartSlowPath(this);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800507 }
508 virtual ~LIRSlowPath() {}
509 virtual void Compile() = 0;
510
511 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000512 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800513 }
514
Mark Mendelle87f9b52014-04-30 14:13:18 -0400515 LIR *GetContinuationLabel() {
516 return cont_;
517 }
518
519 LIR *GetFromFast() {
520 return fromfast_;
521 }
522
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800523 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700524 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800525
526 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700527 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800528 const DexOffset current_dex_pc_;
529 LIR* const fromfast_;
530 LIR* const cont_;
531 };
532
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100533 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
534 class ScopedMemRefType {
535 public:
536 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
537 : m2l_(m2l),
538 old_mem_ref_type_(m2l->mem_ref_type_) {
539 m2l_->mem_ref_type_ = new_mem_ref_type;
540 }
541
542 ~ScopedMemRefType() {
543 m2l_->mem_ref_type_ = old_mem_ref_type_;
544 }
545
546 private:
547 Mir2Lir* const m2l_;
548 ResourceMask::ResourceBit old_mem_ref_type_;
549
550 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
551 };
552
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700553 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700554
555 int32_t s4FromSwitchData(const void* switch_data) {
556 return *reinterpret_cast<const int32_t*>(switch_data);
557 }
558
buzbee091cc402014-03-31 10:14:40 -0700559 /*
560 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
561 * it was introduced, it was intended to be a quick best guess of type without having to
562 * take the time to do type analysis. Currently, though, we have a much better idea of
563 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
564 * just use our knowledge of type to select the most appropriate register class?
565 */
566 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700567 if (size == kReference) {
568 return kRefReg;
569 } else {
570 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
571 size == kSignedByte) ? kCoreReg : kAnyReg;
572 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700573 }
574
575 size_t CodeBufferSizeInBytes() {
576 return code_buffer_.size() / sizeof(code_buffer_[0]);
577 }
578
Vladimir Marko306f0172014-01-07 18:21:20 +0000579 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700580 return (opcode < 0);
581 }
582
buzbee0d829482013-10-11 15:24:55 -0700583 /*
584 * LIR operands are 32-bit integers. Sometimes, (especially for managing
585 * instructions which require PC-relative fixups), we need the operands to carry
586 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
587 * hold that index in the operand array.
588 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
589 * may be worth conditionally-compiling a set of identity functions here.
590 */
591 uint32_t WrapPointer(void* pointer) {
592 uint32_t res = pointer_storage_.Size();
593 pointer_storage_.Insert(pointer);
594 return res;
595 }
596
597 void* UnwrapPointer(size_t index) {
598 return pointer_storage_.Get(index);
599 }
600
601 // strdup(), but allocates from the arena.
602 char* ArenaStrdup(const char* str) {
603 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000604 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700605 if (res != NULL) {
606 strncpy(res, str, len);
607 }
608 return res;
609 }
610
Brian Carlstrom7940e442013-07-12 13:46:57 -0700611 // Shared by all targets - implemented in codegen_util.cc
612 void AppendLIR(LIR* lir);
613 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
614 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
615
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800616 /**
617 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
618 * to place in a frame.
619 * @return Returns the maximum number of compiler temporaries.
620 */
621 size_t GetMaxPossibleCompilerTemps() const;
622
623 /**
624 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
625 * @return Returns the size in bytes for space needed for compiler temporary spill region.
626 */
627 size_t GetNumBytesForCompilerTempSpillRegion();
628
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800629 DexOffset GetCurrentDexPc() const {
630 return current_dalvik_offset_;
631 }
632
buzbeea0cd2d72014-06-01 09:33:49 -0700633 RegisterClass ShortyToRegClass(char shorty_type);
634 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 int ComputeFrameSize();
636 virtual void Materialize();
637 virtual CompiledMethod* GetCompiledMethod();
638 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000639 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100640 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700641 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
642 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100643 void SetupRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700644 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
645 void DumpPromotionMap();
646 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700647 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700648 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
649 LIR* NewLIR0(int opcode);
650 LIR* NewLIR1(int opcode, int dest);
651 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800652 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700653 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
654 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
655 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
656 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
657 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100658 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 LIR* AddWordData(LIR* *constant_list_p, int value);
660 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
661 void ProcessSwitchTables();
662 void DumpSparseSwitchTable(const uint16_t* table);
663 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700664 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700665 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700666 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700667 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
668 bool IsInexpensiveConstant(RegLocation rl_src);
669 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000670 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800671 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700672 void InstallSwitchTables();
673 void InstallFillArrayData();
674 bool VerifyCatchEntries();
675 void CreateMappingTables();
676 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700677 int AssignLiteralOffset(CodeOffset offset);
678 int AssignSwitchTablesOffset(CodeOffset offset);
679 int AssignFillArrayDataOffset(CodeOffset offset);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400680 virtual LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
buzbee0d829482013-10-11 15:24:55 -0700681 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
682 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400683
Mark Mendelle9f3e712014-07-03 21:34:41 -0400684 virtual void StartSlowPath(LIRSlowPath* slowpath) {}
Mark Mendelle87f9b52014-04-30 14:13:18 -0400685 virtual void BeginInvoke(CallInfo* info) {}
686 virtual void EndInvoke(CallInfo* info) {}
687
688
buzbee85089dd2014-05-25 15:10:52 -0700689 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400690 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691
692 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800693 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
695 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400696 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700697
698 // Shared by all targets - implemented in ralloc_util.cc
699 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700700 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700701 void SimpleRegAlloc();
702 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700703 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
704 void DumpRegPool(GrowableArray<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700705 void DumpCoreRegPool();
706 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700707 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700708 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800709 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700710 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700711 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700712 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800713 void RecordCorePromotion(RegStorage reg, int s_reg);
714 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700715 void RecordFpPromotion(RegStorage reg, int s_reg);
716 RegStorage AllocPreservedFpReg(int s_reg);
717 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700718 virtual RegStorage AllocPreservedDouble(int s_reg);
719 RegStorage AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700720 virtual RegStorage AllocTemp(bool required = true);
721 virtual RegStorage AllocTempWide(bool required = true);
722 virtual RegStorage AllocTempRef(bool required = true);
723 virtual RegStorage AllocTempSingle(bool required = true);
724 virtual RegStorage AllocTempDouble(bool required = true);
725 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
726 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700727 void FlushReg(RegStorage reg);
728 void FlushRegWide(RegStorage reg);
729 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
730 RegStorage FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400731 virtual void FreeTemp(RegStorage reg);
732 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
733 virtual bool IsLive(RegStorage reg);
734 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700735 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800736 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400737 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800738 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700739 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
741 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700742 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700743 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700744 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700745 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800746 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700747 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800748 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700749 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800750 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800751 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700752 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700753 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700754 void MarkClean(RegLocation loc);
755 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800756 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700757 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400758 virtual RegLocation UpdateLoc(RegLocation loc);
759 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700760 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800761
762 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100763 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800764 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100765 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800766 * @param reg_class Type of register needed.
767 * @param update Whether the liveness information should be updated.
768 * @return Returns the properly typed temporary in physical register pairs.
769 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400770 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800771
772 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100773 * @brief Used to prepare a register location to receive a value.
774 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800775 * @param reg_class Type of register needed.
776 * @param update Whether the liveness information should be updated.
777 * @return Returns the properly typed temporary in physical register.
778 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400779 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800780
buzbeec729a6b2013-09-14 16:04:31 -0700781 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 void DumpCounts(const RefCounts* arr, int size, const char* msg);
783 void DoPromotion();
784 int VRegOffset(int v_reg);
785 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700786 RegLocation GetReturnWide(RegisterClass reg_class);
787 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700788 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789
790 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700791 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100792 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
793 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400795 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700796 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700797 void GenDivZeroException();
798 // c_code holds condition code that's generated from testing divisor against 0.
799 void GenDivZeroCheck(ConditionCode c_code);
800 // reg holds divisor.
801 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700802 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
803 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700804 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800805 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000806 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800807 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800808 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800809 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700810 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000811 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700812 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
813 RegLocation rl_src2, LIR* taken, LIR* fall_through);
814 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
815 LIR* taken, LIR* fall_through);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100816 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700817 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
818 RegLocation rl_src);
819 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
820 RegLocation rl_src);
821 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000822 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700823 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000824 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700825 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000826 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700827 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000828 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700829 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700830 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
831 RegLocation rl_src);
832
Brian Carlstrom7940e442013-07-12 13:46:57 -0700833 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
834 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
835 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
836 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800837 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
838 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700839 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
840 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100841 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700842 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700843 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
844 RegLocation rl_src, int lit);
845 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
846 RegLocation rl_src1, RegLocation rl_src2);
Andreas Gampe98430592014-07-27 19:44:50 -0700847 void GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400848 virtual void GenSuspendTest(int opt_flags);
849 virtual void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800850
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000851 // This will be overridden by x86 implementation.
852 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800853 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
854 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700855
856 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe98430592014-07-27 19:44:50 -0700857 LIR* CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000858 bool use_link = true);
Andreas Gampe98430592014-07-27 19:44:50 -0700859 RegStorage CallHelperSetup(QuickEntrypointEnum trampoline);
860
861 void CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc);
862 void CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
863 void CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0, bool safepoint_pc);
864 void CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700865 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700866 void CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700867 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700868 void CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0, RegLocation arg1,
869 bool safepoint_pc);
870 void CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0, int arg1,
871 bool safepoint_pc);
872 void CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700873 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700874 void CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700875 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700876 void CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
877 void CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700878 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700879 void CallRuntimeHelperRegMethodRegLocation(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700880 RegLocation arg2, bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700881 void CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
882 RegLocation arg1, bool safepoint_pc);
883 void CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0, RegStorage arg1,
884 bool safepoint_pc);
885 void CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
886 RegStorage arg1, int arg2, bool safepoint_pc);
887 void CallRuntimeHelperImmMethodRegLocation(QuickEntrypointEnum trampoline, int arg0,
888 RegLocation arg2, bool safepoint_pc);
889 void CallRuntimeHelperImmMethodImm(QuickEntrypointEnum trampoline, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700890 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700891 void CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
892 RegLocation arg1, RegLocation arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700893 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700894 void CallRuntimeHelperRegLocationRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersa9a82542013-10-04 11:17:26 -0700895 RegLocation arg0, RegLocation arg1,
896 RegLocation arg2,
897 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700898 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000899 void GenInvokeNoInline(CallInfo* info);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100900 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700901 virtual int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700902 NextCallInsn next_call_insn,
903 const MethodReference& target_method,
904 uint32_t vtable_idx,
905 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
906 bool skip_this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700907 virtual int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700908 NextCallInsn next_call_insn,
909 const MethodReference& target_method,
910 uint32_t vtable_idx,
911 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
912 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800913
914 /**
915 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700916 * @details This is needed during generation of inline intrinsics because it finds destination
917 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800918 * either the physical register or the target of move-result.
919 * @param info Information about the invoke.
920 * @return Returns the destination location.
921 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700922 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800923
924 /**
925 * @brief Used to determine the wide register location of destination.
926 * @see InlineTarget
927 * @param info Information about the invoke.
928 * @return Returns the destination location.
929 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700930 RegLocation InlineTargetWide(CallInfo* info);
931
Fred Shih4ee7a662014-07-11 09:59:27 -0700932 bool GenInlinedGet(CallInfo* info);
Andreas Gampe98430592014-07-27 19:44:50 -0700933 virtual bool GenInlinedCharAt(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700934 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100935 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000936 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700937 bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100938 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100939 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
940 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700941 bool GenInlinedFloatCvt(CallInfo* info);
942 bool GenInlinedDoubleCvt(CallInfo* info);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700943 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800944 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700945 bool GenInlinedStringCompareTo(CallInfo* info);
946 bool GenInlinedCurrentThread(CallInfo* info);
947 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
948 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
949 bool is_volatile, bool is_ordered);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100950 virtual int LoadArgRegs(CallInfo* info, int call_state,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700951 NextCallInsn next_call_insn,
952 const MethodReference& target_method,
953 uint32_t vtable_idx,
954 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
955 bool skip_this);
956
957 // Shared by all targets - implemented in gen_loadstore.cc.
958 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800959 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400960 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700961 // Natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400962 virtual LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000963 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700964 }
965 // Load 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400966 virtual LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000967 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700968 }
969 // Load a reference at base + displacement and decompress into register.
Andreas Gampe3c12c512014-06-24 18:46:29 +0000970 virtual LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
971 VolatileKind is_volatile) {
972 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
973 }
974 // Load a reference at base + index and decompress into register.
Matteo Franchin255e0142014-07-04 13:50:41 +0100975 virtual LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
976 int scale) {
977 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700978 }
979 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400980 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbeea0cd2d72014-06-01 09:33:49 -0700981 // Same as above, but derive the target register class from the location record.
982 virtual RegLocation LoadValue(RegLocation rl_src);
buzbee695d13a2014-04-19 13:32:20 -0700983 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400984 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700985 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400986 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700987 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400988 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700989 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400990 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700991 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400992 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700993 // Store an item of natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400994 virtual LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000995 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700996 }
997 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampe3c12c512014-06-24 18:46:29 +0000998 virtual LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
999 VolatileKind is_volatile) {
1000 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
1001 }
1002 // Store an uncompressed reference into a compressed 32-bit container by index.
Matteo Franchin255e0142014-07-04 13:50:41 +01001003 virtual LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1004 int scale) {
1005 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001006 }
1007 // Store 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001008 virtual LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001009 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001010 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001011
1012 /**
1013 * @brief Used to do the final store in the destination as per bytecode semantics.
1014 * @param rl_dest The destination dalvik register location.
1015 * @param rl_src The source register location. Can be either physical register or dalvik register.
1016 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001017 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001018
1019 /**
1020 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1021 * @see StoreValue
1022 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001023 * @param rl_src The source register location. Can be either physical register or dalvik
1024 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001025 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001026 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001027
Mark Mendelle02d48f2014-01-15 11:19:23 -08001028 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001029 * @brief Used to do the final store to a destination as per bytecode semantics.
1030 * @see StoreValue
1031 * @param rl_dest The destination dalvik register location.
1032 * @param rl_src The source register location. It must be kLocPhysReg
1033 *
1034 * This is used for x86 two operand computations, where we have computed the correct
1035 * register value that now needs to be properly registered. This is used to avoid an
1036 * extra register copy that would result if StoreValue was called.
1037 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001038 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001039
1040 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001041 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1042 * @see StoreValueWide
1043 * @param rl_dest The destination dalvik register location.
1044 * @param rl_src The source register location. It must be kLocPhysReg
1045 *
1046 * This is used for x86 two operand computations, where we have computed the correct
1047 * register values that now need to be properly registered. This is used to avoid an
1048 * extra pair of register copies that would result if StoreValueWide was called.
1049 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001050 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001051
Brian Carlstrom7940e442013-07-12 13:46:57 -07001052 // Shared by all targets - implemented in mir_to_lir.cc.
1053 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001054 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001055 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001056 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001057 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001058 // Update LIR for verbose listings.
1059 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001060
Mark Mendell55d0eac2014-02-06 11:02:52 -08001061 /*
1062 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001063 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001064 * @param type How the method will be invoked.
1065 * @param register that will contain the code address.
1066 * @note register will be passed to TargetReg to get physical register.
1067 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001068 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001069 SpecialTargetRegister symbolic_reg);
1070
1071 /*
1072 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001073 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001074 * @param type How the method will be invoked.
1075 * @param register that will contain the code address.
1076 * @note register will be passed to TargetReg to get physical register.
1077 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001078 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001079 SpecialTargetRegister symbolic_reg);
1080
1081 /*
1082 * @brief Load the Class* of a Dex Class type into the register.
1083 * @param type How the method will be invoked.
1084 * @param register that will contain the code address.
1085 * @note register will be passed to TargetReg to get physical register.
1086 */
1087 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
1088
Mark Mendell766e9292014-01-27 07:55:47 -08001089 // Routines that work for the generic case, but may be overriden by target.
1090 /*
1091 * @brief Compare memory to immediate, and branch if condition true.
1092 * @param cond The condition code that when true will branch to the target.
1093 * @param temp_reg A temporary register that can be used if compare to memory is not
1094 * supported by the architecture.
1095 * @param base_reg The register holding the base address.
1096 * @param offset The offset from the base.
1097 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001098 * @param target branch target (or nullptr)
1099 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001100 * @returns The branch instruction that was generated.
1101 */
buzbee2700f7e2014-03-07 09:46:20 -08001102 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001103 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001104
1105 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001106 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001107 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001108 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001109 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001110
Andreas Gampe98430592014-07-27 19:44:50 -07001111 virtual RegStorage LoadHelper(QuickEntrypointEnum trampoline) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001112
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001113 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001114 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001115 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1116 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001117 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1118 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1119 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001120 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001121 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1122 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001123 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001124
1125 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001126
buzbeeb5860fb2014-06-21 15:31:01 -07001127 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1128 RegisterInfo* info1 = GetRegInfo(reg1);
1129 RegisterInfo* info2 = GetRegInfo(reg2);
1130 return (info1->Master() == info2->Master() &&
1131 (info1->StorageMask() & info2->StorageMask()) != 0);
1132 }
1133
Andreas Gampe4b537a82014-06-30 22:24:53 -07001134 /**
1135 * @brief Portable way of getting special registers from the backend.
1136 * @param reg Enumeration describing the purpose of the register.
1137 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1138 * @note This function is currently allowed to return any suitable view of the registers
1139 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1140 */
buzbee2700f7e2014-03-07 09:46:20 -08001141 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001142
1143 /**
1144 * @brief Portable way of getting special registers from the backend.
1145 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001146 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001147 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001148 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001149 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001150 * return. In that case, this function should return a pair where the first component of
1151 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001152 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001153 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1154 if (wide_kind == kWide) {
1155 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg7) || (kRet0 == reg));
1156 COMPILE_ASSERT((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1157 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1158 (kArg7 == kArg6 + 1), kargs_range_unexpected);
1159 COMPILE_ASSERT((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1160 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1161 (kFArg7 == kFArg6 + 1), kfargs_range_unexpected);
1162 COMPILE_ASSERT(kRet1 == kRet0 + 1, kret_range_unexpected);
1163 return RegStorage::MakeRegPair(TargetReg(reg),
1164 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1165 } else {
1166 return TargetReg(reg);
1167 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001168 }
1169
Chao-ying Fua77ee512014-07-01 17:43:41 -07001170 /**
1171 * @brief Portable way of getting a special register for storing a pointer.
1172 * @see TargetReg()
1173 */
1174 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1175 return TargetReg(reg);
1176 }
1177
Andreas Gampe4b537a82014-06-30 22:24:53 -07001178 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1179 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1180 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001181 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001182 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001183 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001184 }
1185 }
1186
buzbee2700f7e2014-03-07 09:46:20 -08001187 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001188 virtual RegLocation GetReturnAlt() = 0;
1189 virtual RegLocation GetReturnWideAlt() = 0;
1190 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001191 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001192 virtual RegLocation LocCReturnDouble() = 0;
1193 virtual RegLocation LocCReturnFloat() = 0;
1194 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001195 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001196 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001197 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001198 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001199 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001200 virtual void CompilerInitializeRegAlloc() = 0;
1201
1202 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001203 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001204 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1205 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1206 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001207 virtual const char* GetTargetInstFmt(int opcode) = 0;
1208 virtual const char* GetTargetInstName(int opcode) = 0;
1209 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001210
1211 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1212 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001213 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001214 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001215 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001216 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1217
Vladimir Marko674744e2014-04-24 15:18:26 +01001218 // Get the register class for load/store of a field.
1219 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1220
Brian Carlstrom7940e442013-07-12 13:46:57 -07001221 // Required for target - Dalvik-level generators.
1222 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1223 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001224 virtual void GenMulLong(Instruction::Code,
1225 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001226 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001227 virtual void GenAddLong(Instruction::Code,
1228 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001229 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001230 virtual void GenAndLong(Instruction::Code,
1231 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001232 RegLocation rl_src2) = 0;
1233 virtual void GenArithOpDouble(Instruction::Code opcode,
1234 RegLocation rl_dest, RegLocation rl_src1,
1235 RegLocation rl_src2) = 0;
1236 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1237 RegLocation rl_src1, RegLocation rl_src2) = 0;
1238 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1239 RegLocation rl_src1, RegLocation rl_src2) = 0;
1240 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1241 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001242 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001243
1244 /**
1245 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1246 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1247 * that applies on integers. The generated code will write the smallest or largest value
1248 * directly into the destination register as specified by the invoke information.
1249 * @param info Information about the invoke.
1250 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001251 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001252 * @return Returns true if successfully generated
1253 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001254 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1255 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001256
Brian Carlstrom7940e442013-07-12 13:46:57 -07001257 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001258 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1259 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001260 virtual void GenNotLong(RegLocation rl_dest, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001261 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001262 virtual void GenOrLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001263 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001264 virtual void GenSubLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001265 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001266 virtual void GenXorLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001267 RegLocation rl_src2) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001268 virtual void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1269 RegLocation rl_src2, bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001270 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001271 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001272 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001273 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001274 /*
1275 * @brief Generate an integer div or rem operation by a literal.
1276 * @param rl_dest Destination Location.
1277 * @param rl_src1 Numerator Location.
1278 * @param rl_src2 Divisor Location.
1279 * @param is_div 'true' if this is a division, 'false' for a remainder.
1280 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
1281 */
1282 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
1283 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
1284 /*
1285 * @brief Generate an integer div or rem operation by a literal.
1286 * @param rl_dest Destination Location.
1287 * @param rl_src Numerator Location.
1288 * @param lit Divisor.
1289 * @param is_div 'true' if this is a division, 'false' for a remainder.
1290 */
buzbee2700f7e2014-03-07 09:46:20 -08001291 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1292 bool is_div) = 0;
1293 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001294
1295 /**
1296 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001297 * @details This is used for generating DivideByZero checks when divisor is held in two
1298 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001299 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001300 */
Mingyao Yange643a172014-04-08 11:02:52 -07001301 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001302
buzbee2700f7e2014-03-07 09:46:20 -08001303 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001304 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001305 virtual void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) = 0;
1306 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001307 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001308
Mark Mendelld65c51a2014-04-29 16:55:20 -04001309 /*
1310 * @brief Handle Machine Specific MIR Extended opcodes.
1311 * @param bb The basic block in which the MIR is from.
1312 * @param mir The MIR whose opcode is not standard extended MIR.
1313 * @note Base class implementation will abort for unknown opcodes.
1314 */
1315 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1316
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001317 /**
1318 * @brief Lowers the kMirOpSelect MIR into LIR.
1319 * @param bb The basic block in which the MIR is from.
1320 * @param mir The MIR whose opcode is kMirOpSelect.
1321 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001322 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001323
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001324 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001325 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001326 */
1327 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1328 int32_t true_val, int32_t false_val, RegStorage rs_dest,
1329 int dest_reg_class) = 0;
1330
1331 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001332 * @brief Used to generate a memory barrier in an architecture specific way.
1333 * @details The last generated LIR will be considered for use as barrier. Namely,
1334 * if the last LIR can be updated in a way where it will serve the semantics of
1335 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1336 * that can keep the semantics.
1337 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001338 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001339 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001340 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001341
Brian Carlstrom7940e442013-07-12 13:46:57 -07001342 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001343 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1344 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001345 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1346 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001347 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1348 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001349 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1350 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1351 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001352 RegLocation rl_index, RegLocation rl_src, int scale,
1353 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001354 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1355 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001356
1357 // Required for target - single operation generators.
1358 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001359 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1360 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1361 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001362 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001363 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1364 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001365 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001366 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001367 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1368 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1369 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001370 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001371 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1372 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001373 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001374
1375 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001376 * @brief Used to generate an LIR that does a load from mem to reg.
1377 * @param r_dest The destination physical register.
1378 * @param r_base The base physical register for memory operand.
1379 * @param offset The displacement for memory operand.
1380 * @param move_type Specification on the move desired (size, alignment, register kind).
1381 * @return Returns the generate move LIR.
1382 */
buzbee2700f7e2014-03-07 09:46:20 -08001383 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1384 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001385
1386 /**
1387 * @brief Used to generate an LIR that does a store from reg to mem.
1388 * @param r_base The base physical register for memory operand.
1389 * @param offset The displacement for memory operand.
1390 * @param r_src The destination physical register.
1391 * @param bytes_to_move The number of bytes to move.
1392 * @param is_aligned Whether the memory location is known to be aligned.
1393 * @return Returns the generate move LIR.
1394 */
buzbee2700f7e2014-03-07 09:46:20 -08001395 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1396 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001397
1398 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001399 * @brief Used for generating a conditional register to register operation.
1400 * @param op The opcode kind.
1401 * @param cc The condition code that when true will perform the opcode.
1402 * @param r_dest The destination physical register.
1403 * @param r_src The source physical register.
1404 * @return Returns the newly created LIR or null in case of creation failure.
1405 */
buzbee2700f7e2014-03-07 09:46:20 -08001406 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001407
buzbee2700f7e2014-03-07 09:46:20 -08001408 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1409 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1410 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001411 virtual LIR* OpTestSuspend(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001412 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1413 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001414 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001415 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1416 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1417 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1418 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1419
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001420 // May be optimized by targets.
1421 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1422 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1423
Brian Carlstrom7940e442013-07-12 13:46:57 -07001424 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001425 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001426
Andreas Gampe98430592014-07-27 19:44:50 -07001427 virtual LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) = 0;
1428
Brian Carlstrom7940e442013-07-12 13:46:57 -07001429 protected:
1430 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1431
1432 CompilationUnit* GetCompilationUnit() {
1433 return cu_;
1434 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001435 /*
1436 * @brief Returns the index of the lowest set bit in 'x'.
1437 * @param x Value to be examined.
1438 * @returns The bit number of the lowest bit set in the value.
1439 */
1440 int32_t LowestSetBit(uint64_t x);
1441 /*
1442 * @brief Is this value a power of two?
1443 * @param x Value to be examined.
1444 * @returns 'true' if only 1 bit is set in the value.
1445 */
1446 bool IsPowerOfTwo(uint64_t x);
1447 /*
1448 * @brief Do these SRs overlap?
1449 * @param rl_op1 One RegLocation
1450 * @param rl_op2 The other RegLocation
1451 * @return 'true' if the VR pairs overlap
1452 *
1453 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1454 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1455 * dex, we'll want to make this case illegal.
1456 */
1457 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001458
Mark Mendelle02d48f2014-01-15 11:19:23 -08001459 /*
1460 * @brief Force a location (in a register) into a temporary register
1461 * @param loc location of result
1462 * @returns update location
1463 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001464 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001465
1466 /*
1467 * @brief Force a wide location (in registers) into temporary registers
1468 * @param loc location of result
1469 * @returns update location
1470 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001471 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001472
Vladimir Marko455759b2014-05-06 20:49:36 +01001473 static constexpr OpSize LoadStoreOpSize(bool wide, bool ref) {
1474 return wide ? k64 : ref ? kReference : k32;
1475 }
1476
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001477 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1478 RegLocation rl_dest, RegLocation rl_src);
1479
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001480 void AddSlowPath(LIRSlowPath* slowpath);
1481
Serguei Katkov9ee45192014-07-17 14:39:03 +07001482 /*
1483 *
1484 * @brief Implement Set up instanceof a class.
1485 * @param needs_access_check 'true' if we must check the access.
1486 * @param type_known_final 'true' if the type is known to be a final class.
1487 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1488 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1489 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1490 * @param type_idx Type index to use if use_declaring_class is 'false'.
1491 * @param rl_dest Result to be set to 0 or 1.
1492 * @param rl_src Object to be tested.
1493 */
1494 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1495 bool type_known_abstract, bool use_declaring_class,
1496 bool can_assume_type_is_in_dex_cache,
1497 uint32_t type_idx, RegLocation rl_dest,
1498 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001499 /*
1500 * @brief Generate the debug_frame FDE information if possible.
1501 * @returns pointer to vector containg CFE information, or NULL.
1502 */
1503 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001504
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001505 /**
1506 * @brief Used to insert marker that can be used to associate MIR with LIR.
1507 * @details Only inserts marker if verbosity is enabled.
1508 * @param mir The mir that is currently being generated.
1509 */
1510 void GenPrintLabel(MIR* mir);
1511
1512 /**
1513 * @brief Used to generate return sequence when there is no frame.
1514 * @details Assumes that the return registers have already been populated.
1515 */
1516 virtual void GenSpecialExitSequence() = 0;
1517
1518 /**
1519 * @brief Used to generate code for special methods that are known to be
1520 * small enough to work in frameless mode.
1521 * @param bb The basic block of the first MIR.
1522 * @param mir The first MIR of the special method.
1523 * @param special Information about the special method.
1524 * @return Returns whether or not this was handled successfully. Returns false
1525 * if caller should punt to normal MIR2LIR conversion.
1526 */
1527 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1528
Mark Mendelle87f9b52014-04-30 14:13:18 -04001529 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001530 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001531 void SetCurrentDexPc(DexOffset dexpc) {
1532 current_dalvik_offset_ = dexpc;
1533 }
1534
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001535 /**
1536 * @brief Used to lock register if argument at in_position was passed that way.
1537 * @details Does nothing if the argument is passed via stack.
1538 * @param in_position The argument number whose register to lock.
1539 * @param wide Whether the argument is wide.
1540 */
1541 void LockArg(int in_position, bool wide = false);
1542
1543 /**
1544 * @brief Used to load VR argument to a physical register.
1545 * @details The load is only done if the argument is not already in physical register.
1546 * LockArg must have been previously called.
1547 * @param in_position The argument number to load.
1548 * @param wide Whether the argument is 64-bit or not.
1549 * @return Returns the register (or register pair) for the loaded argument.
1550 */
Vladimir Markoc93ac8b2014-05-13 17:53:49 +01001551 RegStorage LoadArg(int in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001552
1553 /**
1554 * @brief Used to load a VR argument directly to a specified register location.
1555 * @param in_position The argument number to place in register.
1556 * @param rl_dest The register location where to place argument.
1557 */
1558 void LoadArgDirect(int in_position, RegLocation rl_dest);
1559
1560 /**
1561 * @brief Used to generate LIR for special getter method.
1562 * @param mir The mir that represents the iget.
1563 * @param special Information about the special getter method.
1564 * @return Returns whether LIR was successfully generated.
1565 */
1566 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1567
1568 /**
1569 * @brief Used to generate LIR for special setter method.
1570 * @param mir The mir that represents the iput.
1571 * @param special Information about the special setter method.
1572 * @return Returns whether LIR was successfully generated.
1573 */
1574 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1575
1576 /**
1577 * @brief Used to generate LIR for special return-args method.
1578 * @param mir The mir that represents the return of argument.
1579 * @param special Information about the special return-args method.
1580 * @return Returns whether LIR was successfully generated.
1581 */
1582 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1583
Mingyao Yang42894562014-04-07 12:42:16 -07001584 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001585
Mingyao Yang80365d92014-04-18 12:10:58 -07001586 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1587 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001588 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1589
1590 /**
1591 * @brief Load Constant into RegLocation
1592 * @param rl_dest Destination RegLocation
1593 * @param value Constant value
1594 */
1595 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001596
Serguei Katkov59a42af2014-07-05 00:55:46 +07001597 /**
1598 * Returns true iff wide GPRs are just different views on the same physical register.
1599 */
1600 virtual bool WideGPRsAreAliases() = 0;
1601
1602 /**
1603 * Returns true iff wide FPRs are just different views on the same physical register.
1604 */
1605 virtual bool WideFPRsAreAliases() = 0;
1606
1607
Andreas Gampe4b537a82014-06-30 22:24:53 -07001608 enum class WidenessCheck { // private
1609 kIgnoreWide,
1610 kCheckWide,
1611 kCheckNotWide
1612 };
1613
1614 enum class RefCheck { // private
1615 kIgnoreRef,
1616 kCheckRef,
1617 kCheckNotRef
1618 };
1619
1620 enum class FPCheck { // private
1621 kIgnoreFP,
1622 kCheckFP,
1623 kCheckNotFP
1624 };
1625
1626 /**
1627 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1628 * that it has the expected form for the flags.
1629 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1630 */
1631 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1632 bool report)
1633 const;
1634
1635 /**
1636 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1637 * that it has the expected size.
1638 */
1639 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1640
1641 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1642 // kReportSizeError.
1643 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1644 // See CheckRegLocationImpl.
1645 void CheckRegLocation(RegLocation rl) const;
1646
Brian Carlstrom7940e442013-07-12 13:46:57 -07001647 public:
1648 // TODO: add accessors for these.
1649 LIR* literal_list_; // Constants.
1650 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001651 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001652 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001653 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001654
1655 protected:
1656 CompilationUnit* const cu_;
1657 MIRGraph* const mir_graph_;
1658 GrowableArray<SwitchTable*> switch_tables_;
1659 GrowableArray<FillArrayData*> fill_array_data_;
buzbeebd663de2013-09-10 15:41:31 -07001660 GrowableArray<RegisterInfo*> tempreg_info_;
1661 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001662 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001663 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1664 CodeOffset data_offset_; // starting offset of literal pool.
1665 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001666 LIR* block_label_list_;
1667 PromotionMap* promotion_map_;
1668 /*
1669 * TODO: The code generation utilities don't have a built-in
1670 * mechanism to propagate the original Dalvik opcode address to the
1671 * associated generated instructions. For the trace compiler, this wasn't
1672 * necessary because the interpreter handled all throws and debugging
1673 * requests. For now we'll handle this by placing the Dalvik offset
1674 * in the CompilationUnit struct before codegen for each instruction.
1675 * The low-level LIR creation utilites will pull it from here. Rework this.
1676 */
buzbee0d829482013-10-11 15:24:55 -07001677 DexOffset current_dalvik_offset_;
1678 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001679 RegisterPool* reg_pool_;
1680 /*
1681 * Sanity checking for the register temp tracking. The same ssa
1682 * name should never be associated with one temp register per
1683 * instruction compilation.
1684 */
1685 int live_sreg_;
1686 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001687 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001688 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001689 std::vector<uint32_t> core_vmap_table_;
1690 std::vector<uint32_t> fp_vmap_table_;
1691 std::vector<uint8_t> native_gc_map_;
1692 int num_core_spills_;
1693 int num_fp_spills_;
1694 int frame_size_;
1695 unsigned int core_spill_mask_;
1696 unsigned int fp_spill_mask_;
1697 LIR* first_lir_insn_;
1698 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001699
1700 GrowableArray<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001701
1702 // The memory reference type for new LIRs.
1703 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1704 // invoke RawLIR() would clutter the code and reduce the readability.
1705 ResourceMask::ResourceBit mem_ref_type_;
1706
1707 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1708 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1709 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1710 // to deduplicate the masks.
1711 ResourceMaskCache mask_cache_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001712}; // Class Mir2Lir
1713
1714} // namespace art
1715
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001716#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_