blob: ac5162e376e54bb2639e37d73c72c76163d78e88 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "codegen_x86.h"
18#include "dex/quick/mir_to_lir-inl.h"
Mark Mendell67c39c42014-01-31 17:28:00 -080019#include "dex/dataflow_iterator-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070020#include "x86_lir.h"
Yixin Shou7071c8d2014-03-05 06:07:48 -050021#include "dex/quick/dex_file_method_inliner.h"
22#include "dex/quick/dex_file_to_method_inliner_map.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023
24namespace art {
25
26/* This file contains codegen for the X86 ISA */
27
buzbee2700f7e2014-03-07 09:46:20 -080028LIR* X86Mir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070029 int opcode;
30 /* must be both DOUBLE or both not DOUBLE */
buzbee091cc402014-03-31 10:14:40 -070031 DCHECK(r_dest.IsFloat() || r_src.IsFloat());
32 DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble());
33 if (r_dest.IsDouble()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070034 opcode = kX86MovsdRR;
35 } else {
buzbee091cc402014-03-31 10:14:40 -070036 if (r_dest.IsSingle()) {
37 if (r_src.IsSingle()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070038 opcode = kX86MovssRR;
39 } else { // Fpr <- Gpr
40 opcode = kX86MovdxrRR;
41 }
42 } else { // Gpr <- Fpr
buzbee091cc402014-03-31 10:14:40 -070043 DCHECK(r_src.IsSingle()) << "Raw: 0x" << std::hex << r_src.GetRawBits();
Brian Carlstrom7940e442013-07-12 13:46:57 -070044 opcode = kX86MovdrxRR;
45 }
46 }
47 DCHECK_NE((EncodingMap[opcode].flags & IS_BINARY_OP), 0ULL);
buzbee2700f7e2014-03-07 09:46:20 -080048 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070049 if (r_dest == r_src) {
50 res->flags.is_nop = true;
51 }
52 return res;
53}
54
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070055bool X86Mir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070056 return true;
57}
58
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070059bool X86Mir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070060 return false;
61}
62
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070063bool X86Mir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070064 return true;
65}
66
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070067bool X86Mir2Lir::InexpensiveConstantDouble(int64_t value) {
Mark Mendell67c39c42014-01-31 17:28:00 -080068 return value == 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -070069}
70
71/*
72 * Load a immediate using a shortcut if possible; otherwise
73 * grab from the per-translation literal pool. If target is
74 * a high register, build constant into a low register and copy.
75 *
76 * No additional register clobbering operation performed. Use this version when
77 * 1) r_dest is freshly returned from AllocTemp or
78 * 2) The codegen is under fixed register usage
79 */
buzbee2700f7e2014-03-07 09:46:20 -080080LIR* X86Mir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) {
81 RegStorage r_dest_save = r_dest;
buzbee091cc402014-03-31 10:14:40 -070082 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -080084 return NewLIR2(kX86XorpsRR, r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070085 }
Brian Carlstrom7940e442013-07-12 13:46:57 -070086 r_dest = AllocTemp();
87 }
88
89 LIR *res;
90 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -080091 res = NewLIR2(kX86Xor32RR, r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070092 } else {
93 // Note, there is no byte immediate form of a 32 bit immediate move.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -070094 // 64-bit immediate is not supported by LIR structure
95 res = NewLIR2(kX86Mov32RI, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -070096 }
97
buzbee091cc402014-03-31 10:14:40 -070098 if (r_dest_save.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -080099 NewLIR2(kX86MovdxrRR, r_dest_save.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100 FreeTemp(r_dest);
101 }
102
103 return res;
104}
105
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700106LIR* X86Mir2Lir::OpUnconditionalBranch(LIR* target) {
Brian Carlstromdf629502013-07-17 22:39:56 -0700107 LIR* res = NewLIR1(kX86Jmp8, 0 /* offset to be patched during assembly*/);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700108 res->target = target;
109 return res;
110}
111
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700112LIR* X86Mir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113 LIR* branch = NewLIR2(kX86Jcc8, 0 /* offset to be patched */,
114 X86ConditionEncoding(cc));
115 branch->target = target;
116 return branch;
117}
118
buzbee2700f7e2014-03-07 09:46:20 -0800119LIR* X86Mir2Lir::OpReg(OpKind op, RegStorage r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700120 X86OpCode opcode = kX86Bkpt;
121 switch (op) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700122 case kOpNeg: opcode = r_dest_src.Is64Bit() ? kX86Neg64R : kX86Neg32R; break;
123 case kOpNot: opcode = r_dest_src.Is64Bit() ? kX86Not64R : kX86Not32R; break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100124 case kOpRev: opcode = kX86Bswap32R; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700125 case kOpBlx: opcode = kX86CallR; break;
126 default:
127 LOG(FATAL) << "Bad case in OpReg " << op;
128 }
buzbee2700f7e2014-03-07 09:46:20 -0800129 return NewLIR1(opcode, r_dest_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130}
131
buzbee2700f7e2014-03-07 09:46:20 -0800132LIR* X86Mir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 X86OpCode opcode = kX86Bkpt;
134 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -0700135 DCHECK(!r_dest_src1.IsFloat());
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700136 if (r_dest_src1.Is64Bit()) {
137 switch (op) {
138 case kOpAdd: opcode = byte_imm ? kX86Add64RI8 : kX86Add64RI; break;
139 case kOpSub: opcode = byte_imm ? kX86Sub64RI8 : kX86Sub64RI; break;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700140 case kOpLsl: opcode = kX86Sal64RI; break;
141 case kOpLsr: opcode = kX86Shr64RI; break;
142 case kOpAsr: opcode = kX86Sar64RI; break;
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700143 case kOpCmp: opcode = byte_imm ? kX86Cmp64RI8 : kX86Cmp64RI; break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700144 default:
145 LOG(FATAL) << "Bad case in OpRegImm (64-bit) " << op;
146 }
147 } else {
148 switch (op) {
149 case kOpLsl: opcode = kX86Sal32RI; break;
150 case kOpLsr: opcode = kX86Shr32RI; break;
151 case kOpAsr: opcode = kX86Sar32RI; break;
152 case kOpAdd: opcode = byte_imm ? kX86Add32RI8 : kX86Add32RI; break;
153 case kOpOr: opcode = byte_imm ? kX86Or32RI8 : kX86Or32RI; break;
154 case kOpAdc: opcode = byte_imm ? kX86Adc32RI8 : kX86Adc32RI; break;
155 // case kOpSbb: opcode = kX86Sbb32RI; break;
156 case kOpAnd: opcode = byte_imm ? kX86And32RI8 : kX86And32RI; break;
157 case kOpSub: opcode = byte_imm ? kX86Sub32RI8 : kX86Sub32RI; break;
158 case kOpXor: opcode = byte_imm ? kX86Xor32RI8 : kX86Xor32RI; break;
159 case kOpCmp: opcode = byte_imm ? kX86Cmp32RI8 : kX86Cmp32RI; break;
160 case kOpMov:
161 /*
162 * Moving the constant zero into register can be specialized as an xor of the register.
163 * However, that sets eflags while the move does not. For that reason here, always do
164 * the move and if caller is flexible, they should be calling LoadConstantNoClobber instead.
165 */
166 opcode = kX86Mov32RI;
167 break;
168 case kOpMul:
169 opcode = byte_imm ? kX86Imul32RRI8 : kX86Imul32RRI;
170 return NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), value);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400171 case kOp2Byte:
172 opcode = kX86Mov32RI;
173 value = static_cast<int8_t>(value);
174 break;
175 case kOp2Short:
176 opcode = kX86Mov32RI;
177 value = static_cast<int16_t>(value);
178 break;
179 case kOp2Char:
180 opcode = kX86Mov32RI;
181 value = static_cast<uint16_t>(value);
182 break;
183 case kOpNeg:
184 opcode = kX86Mov32RI;
185 value = -value;
186 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700187 default:
188 LOG(FATAL) << "Bad case in OpRegImm " << op;
189 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700190 }
buzbee2700f7e2014-03-07 09:46:20 -0800191 return NewLIR2(opcode, r_dest_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700192}
193
buzbee2700f7e2014-03-07 09:46:20 -0800194LIR* X86Mir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700195 bool is64Bit = r_dest_src1.Is64Bit();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700196 X86OpCode opcode = kX86Nop;
197 bool src2_must_be_cx = false;
198 switch (op) {
199 // X86 unary opcodes
200 case kOpMvn:
201 OpRegCopy(r_dest_src1, r_src2);
202 return OpReg(kOpNot, r_dest_src1);
203 case kOpNeg:
204 OpRegCopy(r_dest_src1, r_src2);
205 return OpReg(kOpNeg, r_dest_src1);
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100206 case kOpRev:
207 OpRegCopy(r_dest_src1, r_src2);
208 return OpReg(kOpRev, r_dest_src1);
209 case kOpRevsh:
210 OpRegCopy(r_dest_src1, r_src2);
211 OpReg(kOpRev, r_dest_src1);
212 return OpRegImm(kOpAsr, r_dest_src1, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700213 // X86 binary opcodes
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700214 case kOpSub: opcode = is64Bit ? kX86Sub64RR : kX86Sub32RR; break;
215 case kOpSbc: opcode = is64Bit ? kX86Sbb64RR : kX86Sbb32RR; break;
216 case kOpLsl: opcode = is64Bit ? kX86Sal64RC : kX86Sal32RC; src2_must_be_cx = true; break;
217 case kOpLsr: opcode = is64Bit ? kX86Shr64RC : kX86Shr32RC; src2_must_be_cx = true; break;
218 case kOpAsr: opcode = is64Bit ? kX86Sar64RC : kX86Sar32RC; src2_must_be_cx = true; break;
219 case kOpMov: opcode = is64Bit ? kX86Mov64RR : kX86Mov32RR; break;
220 case kOpCmp: opcode = is64Bit ? kX86Cmp64RR : kX86Cmp32RR; break;
221 case kOpAdd: opcode = is64Bit ? kX86Add64RR : kX86Add32RR; break;
222 case kOpAdc: opcode = is64Bit ? kX86Adc64RR : kX86Adc32RR; break;
223 case kOpAnd: opcode = is64Bit ? kX86And64RR : kX86And32RR; break;
224 case kOpOr: opcode = is64Bit ? kX86Or64RR : kX86Or32RR; break;
225 case kOpXor: opcode = is64Bit ? kX86Xor64RR : kX86Xor32RR; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700226 case kOp2Byte:
buzbee091cc402014-03-31 10:14:40 -0700227 // TODO: there are several instances of this check. A utility function perhaps?
228 // TODO: Similar to Arm's reg < 8 check. Perhaps add attribute checks to RegStorage?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700229 // Use shifts instead of a byte operand if the source can't be byte accessed.
buzbee091cc402014-03-31 10:14:40 -0700230 if (r_src2.GetRegNum() >= rs_rX86_SP.GetRegNum()) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700231 NewLIR2(is64Bit ? kX86Mov64RR : kX86Mov32RR, r_dest_src1.GetReg(), r_src2.GetReg());
232 NewLIR2(is64Bit ? kX86Sal64RI : kX86Sal32RI, r_dest_src1.GetReg(), is64Bit ? 56 : 24);
233 return NewLIR2(is64Bit ? kX86Sar64RI : kX86Sar32RI, r_dest_src1.GetReg(),
234 is64Bit ? 56 : 24);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700236 opcode = is64Bit ? kX86Bkpt : kX86Movsx8RR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700237 }
238 break;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700239 case kOp2Short: opcode = is64Bit ? kX86Bkpt : kX86Movsx16RR; break;
240 case kOp2Char: opcode = is64Bit ? kX86Bkpt : kX86Movzx16RR; break;
241 case kOpMul: opcode = is64Bit ? kX86Bkpt : kX86Imul32RR; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700242 default:
243 LOG(FATAL) << "Bad case in OpRegReg " << op;
244 break;
245 }
buzbee091cc402014-03-31 10:14:40 -0700246 CHECK(!src2_must_be_cx || r_src2.GetReg() == rs_rCX.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800247 return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700248}
249
buzbee2700f7e2014-03-07 09:46:20 -0800250LIR* X86Mir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) {
buzbee091cc402014-03-31 10:14:40 -0700251 DCHECK(!r_base.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800252 X86OpCode opcode = kX86Nop;
buzbee2700f7e2014-03-07 09:46:20 -0800253 int dest = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800254 switch (move_type) {
255 case kMov8GP:
buzbee091cc402014-03-31 10:14:40 -0700256 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800257 opcode = kX86Mov8RM;
258 break;
259 case kMov16GP:
buzbee091cc402014-03-31 10:14:40 -0700260 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800261 opcode = kX86Mov16RM;
262 break;
263 case kMov32GP:
buzbee091cc402014-03-31 10:14:40 -0700264 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800265 opcode = kX86Mov32RM;
266 break;
267 case kMov32FP:
buzbee091cc402014-03-31 10:14:40 -0700268 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800269 opcode = kX86MovssRM;
270 break;
271 case kMov64FP:
buzbee091cc402014-03-31 10:14:40 -0700272 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800273 opcode = kX86MovsdRM;
274 break;
275 case kMovU128FP:
buzbee091cc402014-03-31 10:14:40 -0700276 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800277 opcode = kX86MovupsRM;
278 break;
279 case kMovA128FP:
buzbee091cc402014-03-31 10:14:40 -0700280 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800281 opcode = kX86MovapsRM;
282 break;
283 case kMovLo128FP:
buzbee091cc402014-03-31 10:14:40 -0700284 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800285 opcode = kX86MovlpsRM;
286 break;
287 case kMovHi128FP:
buzbee091cc402014-03-31 10:14:40 -0700288 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800289 opcode = kX86MovhpsRM;
290 break;
291 case kMov64GP:
292 case kMovLo64FP:
293 case kMovHi64FP:
294 default:
295 LOG(FATAL) << "Bad case in OpMovRegMem";
296 break;
297 }
298
buzbee2700f7e2014-03-07 09:46:20 -0800299 return NewLIR3(opcode, dest, r_base.GetReg(), offset);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800300}
301
buzbee2700f7e2014-03-07 09:46:20 -0800302LIR* X86Mir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) {
buzbee091cc402014-03-31 10:14:40 -0700303 DCHECK(!r_base.IsFloat());
buzbee2700f7e2014-03-07 09:46:20 -0800304 int src = r_src.IsPair() ? r_src.GetLowReg() : r_src.GetReg();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800305
306 X86OpCode opcode = kX86Nop;
307 switch (move_type) {
308 case kMov8GP:
buzbee091cc402014-03-31 10:14:40 -0700309 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800310 opcode = kX86Mov8MR;
311 break;
312 case kMov16GP:
buzbee091cc402014-03-31 10:14:40 -0700313 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800314 opcode = kX86Mov16MR;
315 break;
316 case kMov32GP:
buzbee091cc402014-03-31 10:14:40 -0700317 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800318 opcode = kX86Mov32MR;
319 break;
320 case kMov32FP:
buzbee091cc402014-03-31 10:14:40 -0700321 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800322 opcode = kX86MovssMR;
323 break;
324 case kMov64FP:
buzbee091cc402014-03-31 10:14:40 -0700325 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800326 opcode = kX86MovsdMR;
327 break;
328 case kMovU128FP:
buzbee091cc402014-03-31 10:14:40 -0700329 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800330 opcode = kX86MovupsMR;
331 break;
332 case kMovA128FP:
buzbee091cc402014-03-31 10:14:40 -0700333 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800334 opcode = kX86MovapsMR;
335 break;
336 case kMovLo128FP:
buzbee091cc402014-03-31 10:14:40 -0700337 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800338 opcode = kX86MovlpsMR;
339 break;
340 case kMovHi128FP:
buzbee091cc402014-03-31 10:14:40 -0700341 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800342 opcode = kX86MovhpsMR;
343 break;
344 case kMov64GP:
345 case kMovLo64FP:
346 case kMovHi64FP:
347 default:
348 LOG(FATAL) << "Bad case in OpMovMemReg";
349 break;
350 }
351
buzbee2700f7e2014-03-07 09:46:20 -0800352 return NewLIR3(opcode, r_base.GetReg(), offset, src);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800353}
354
buzbee2700f7e2014-03-07 09:46:20 -0800355LIR* X86Mir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800356 // The only conditional reg to reg operation supported is Cmov
357 DCHECK_EQ(op, kOpCmov);
buzbee2700f7e2014-03-07 09:46:20 -0800358 return NewLIR3(kX86Cmov32RRC, r_dest.GetReg(), r_src.GetReg(), X86ConditionEncoding(cc));
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800359}
360
buzbee2700f7e2014-03-07 09:46:20 -0800361LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700362 bool is64Bit = r_dest.Is64Bit();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700363 X86OpCode opcode = kX86Nop;
364 switch (op) {
365 // X86 binary opcodes
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700366 case kOpSub: opcode = is64Bit ? kX86Sub64RM : kX86Sub32RM; break;
367 case kOpMov: opcode = is64Bit ? kX86Mov64RM : kX86Mov32RM; break;
368 case kOpCmp: opcode = is64Bit ? kX86Cmp64RM : kX86Cmp32RM; break;
369 case kOpAdd: opcode = is64Bit ? kX86Add64RM : kX86Add32RM; break;
370 case kOpAnd: opcode = is64Bit ? kX86And64RM : kX86And32RM; break;
371 case kOpOr: opcode = is64Bit ? kX86Or64RM : kX86Or32RM; break;
372 case kOpXor: opcode = is64Bit ? kX86Xor64RM : kX86Xor32RM; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700373 case kOp2Byte: opcode = kX86Movsx8RM; break;
374 case kOp2Short: opcode = kX86Movsx16RM; break;
375 case kOp2Char: opcode = kX86Movzx16RM; break;
376 case kOpMul:
377 default:
378 LOG(FATAL) << "Bad case in OpRegMem " << op;
379 break;
380 }
buzbee2700f7e2014-03-07 09:46:20 -0800381 LIR *l = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), offset);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100382 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
383 DCHECK(r_base == rs_rX86_SP);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800384 AnnotateDalvikRegAccess(l, offset >> 2, true /* is_load */, false /* is_64bit */);
385 }
386 return l;
387}
388
389LIR* X86Mir2Lir::OpMemReg(OpKind op, RegLocation rl_dest, int r_value) {
390 DCHECK_NE(rl_dest.location, kLocPhysReg);
391 int displacement = SRegOffset(rl_dest.s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700392 bool is64Bit = rl_dest.wide != 0;
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800393 X86OpCode opcode = kX86Nop;
394 switch (op) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700395 case kOpSub: opcode = is64Bit ? kX86Sub64MR : kX86Sub32MR; break;
396 case kOpMov: opcode = is64Bit ? kX86Mov64MR : kX86Mov32MR; break;
397 case kOpCmp: opcode = is64Bit ? kX86Cmp64MR : kX86Cmp32MR; break;
398 case kOpAdd: opcode = is64Bit ? kX86Add64MR : kX86Add32MR; break;
399 case kOpAnd: opcode = is64Bit ? kX86And64MR : kX86And32MR; break;
400 case kOpOr: opcode = is64Bit ? kX86Or64MR : kX86Or32MR; break;
401 case kOpXor: opcode = is64Bit ? kX86Xor64MR : kX86Xor32MR; break;
402 case kOpLsl: opcode = is64Bit ? kX86Sal64MC : kX86Sal32MC; break;
403 case kOpLsr: opcode = is64Bit ? kX86Shr64MC : kX86Shr32MC; break;
404 case kOpAsr: opcode = is64Bit ? kX86Sar64MC : kX86Sar32MC; break;
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800405 default:
406 LOG(FATAL) << "Bad case in OpMemReg " << op;
407 break;
408 }
buzbee091cc402014-03-31 10:14:40 -0700409 LIR *l = NewLIR3(opcode, rs_rX86_SP.GetReg(), displacement, r_value);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100410 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
411 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, is64Bit /* is_64bit */);
412 AnnotateDalvikRegAccess(l, displacement >> 2, false /* is_load */, is64Bit /* is_64bit */);
413 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800414 return l;
415}
416
buzbee2700f7e2014-03-07 09:46:20 -0800417LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegLocation rl_value) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800418 DCHECK_NE(rl_value.location, kLocPhysReg);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700419 bool is64Bit = r_dest.Is64Bit();
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800420 int displacement = SRegOffset(rl_value.s_reg_low);
421 X86OpCode opcode = kX86Nop;
422 switch (op) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700423 case kOpSub: opcode = is64Bit ? kX86Sub64RM : kX86Sub32RM; break;
424 case kOpMov: opcode = is64Bit ? kX86Mov64RM : kX86Mov32RM; break;
425 case kOpCmp: opcode = is64Bit ? kX86Cmp64RM : kX86Cmp32RM; break;
426 case kOpAdd: opcode = is64Bit ? kX86Add64RM : kX86Add32RM; break;
427 case kOpAnd: opcode = is64Bit ? kX86And64RM : kX86And32RM; break;
428 case kOpOr: opcode = is64Bit ? kX86Or64RM : kX86Or32RM; break;
429 case kOpXor: opcode = is64Bit ? kX86Xor64RM : kX86Xor32RM; break;
430 case kOpMul: opcode = is64Bit ? kX86Bkpt : kX86Imul32RM; break;
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800431 default:
432 LOG(FATAL) << "Bad case in OpRegMem " << op;
433 break;
434 }
buzbee091cc402014-03-31 10:14:40 -0700435 LIR *l = NewLIR3(opcode, r_dest.GetReg(), rs_rX86_SP.GetReg(), displacement);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100436 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
437 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, is64Bit /* is_64bit */);
438 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800439 return l;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700440}
441
buzbee2700f7e2014-03-07 09:46:20 -0800442LIR* X86Mir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
443 RegStorage r_src2) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700444 bool is64Bit = r_dest.Is64Bit();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700445 if (r_dest != r_src1 && r_dest != r_src2) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700446 if (op == kOpAdd) { // lea special case, except can't encode rbp as base
Brian Carlstrom7940e442013-07-12 13:46:57 -0700447 if (r_src1 == r_src2) {
448 OpRegCopy(r_dest, r_src1);
449 return OpRegImm(kOpLsl, r_dest, 1);
buzbee2700f7e2014-03-07 09:46:20 -0800450 } else if (r_src1 != rs_rBP) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700451 return NewLIR5(is64Bit ? kX86Lea64RA : kX86Lea32RA, r_dest.GetReg(),
452 r_src1.GetReg() /* base */, r_src2.GetReg() /* index */,
453 0 /* scale */, 0 /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700454 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700455 return NewLIR5(is64Bit ? kX86Lea64RA : kX86Lea32RA, r_dest.GetReg(),
456 r_src2.GetReg() /* base */, r_src1.GetReg() /* index */,
457 0 /* scale */, 0 /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700458 }
459 } else {
460 OpRegCopy(r_dest, r_src1);
461 return OpRegReg(op, r_dest, r_src2);
462 }
463 } else if (r_dest == r_src1) {
464 return OpRegReg(op, r_dest, r_src2);
465 } else { // r_dest == r_src2
466 switch (op) {
467 case kOpSub: // non-commutative
468 OpReg(kOpNeg, r_dest);
469 op = kOpAdd;
470 break;
471 case kOpSbc:
472 case kOpLsl: case kOpLsr: case kOpAsr: case kOpRor: {
buzbee2700f7e2014-03-07 09:46:20 -0800473 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700474 OpRegCopy(t_reg, r_src1);
475 OpRegReg(op, t_reg, r_src2);
buzbee7a11ab02014-04-28 20:02:38 -0700476 LIR* res = OpRegCopyNoInsert(r_dest, t_reg);
477 AppendLIR(res);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700478 FreeTemp(t_reg);
479 return res;
480 }
481 case kOpAdd: // commutative
482 case kOpOr:
483 case kOpAdc:
484 case kOpAnd:
485 case kOpXor:
486 break;
487 default:
488 LOG(FATAL) << "Bad case in OpRegRegReg " << op;
489 }
490 return OpRegReg(op, r_dest, r_src1);
491 }
492}
493
buzbee2700f7e2014-03-07 09:46:20 -0800494LIR* X86Mir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src, int value) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700495 if (op == kOpMul && !Gen64Bit()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700496 X86OpCode opcode = IS_SIMM8(value) ? kX86Imul32RRI8 : kX86Imul32RRI;
buzbee2700f7e2014-03-07 09:46:20 -0800497 return NewLIR3(opcode, r_dest.GetReg(), r_src.GetReg(), value);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700498 } else if (op == kOpAnd && !Gen64Bit()) {
buzbee091cc402014-03-31 10:14:40 -0700499 if (value == 0xFF && r_src.Low4()) {
buzbee2700f7e2014-03-07 09:46:20 -0800500 return NewLIR2(kX86Movzx8RR, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700501 } else if (value == 0xFFFF) {
buzbee2700f7e2014-03-07 09:46:20 -0800502 return NewLIR2(kX86Movzx16RR, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700503 }
504 }
505 if (r_dest != r_src) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700506 if (false && op == kOpLsl && value >= 0 && value <= 3) { // lea shift special case
Brian Carlstrom7940e442013-07-12 13:46:57 -0700507 // TODO: fix bug in LEA encoding when disp == 0
buzbee2700f7e2014-03-07 09:46:20 -0800508 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r5sib_no_base /* base */,
509 r_src.GetReg() /* index */, value /* scale */, 0 /* disp */);
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700510 } else if (op == kOpAdd) { // lea add special case
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700511 return NewLIR5(r_dest.Is64Bit() ? kX86Lea64RA : kX86Lea32RA, r_dest.GetReg(),
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700512 r_src.GetReg() /* base */, rs_rX86_SP.GetReg()/*r4sib_no_index*/ /* index */,
513 0 /* scale */, value /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700514 }
515 OpRegCopy(r_dest, r_src);
516 }
517 return OpRegImm(op, r_dest, value);
518}
519
Ian Rogersdd7624d2014-03-14 17:43:00 -0700520LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700521 DCHECK_EQ(kX86, cu_->instruction_set);
522 X86OpCode opcode = kX86Bkpt;
523 switch (op) {
524 case kOpBlx: opcode = kX86CallT; break;
525 case kOpBx: opcode = kX86JmpT; break;
526 default:
527 LOG(FATAL) << "Bad opcode: " << op;
528 break;
529 }
530 return NewLIR1(opcode, thread_offset.Int32Value());
531}
532
533LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) {
534 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700535 X86OpCode opcode = kX86Bkpt;
536 switch (op) {
537 case kOpBlx: opcode = kX86CallT; break;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700538 case kOpBx: opcode = kX86JmpT; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700539 default:
540 LOG(FATAL) << "Bad opcode: " << op;
541 break;
542 }
Ian Rogers468532e2013-08-05 10:56:33 -0700543 return NewLIR1(opcode, thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544}
545
buzbee2700f7e2014-03-07 09:46:20 -0800546LIR* X86Mir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700547 X86OpCode opcode = kX86Bkpt;
548 switch (op) {
549 case kOpBlx: opcode = kX86CallM; break;
550 default:
551 LOG(FATAL) << "Bad opcode: " << op;
552 break;
553 }
buzbee2700f7e2014-03-07 09:46:20 -0800554 return NewLIR2(opcode, r_base.GetReg(), disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700555}
556
buzbee2700f7e2014-03-07 09:46:20 -0800557LIR* X86Mir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700558 int32_t val_lo = Low32Bits(value);
559 int32_t val_hi = High32Bits(value);
buzbee2700f7e2014-03-07 09:46:20 -0800560 int32_t low_reg_val = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700561 LIR *res;
Mark Mendelle87f9b52014-04-30 14:13:18 -0400562 bool is_fp = r_dest.IsFloat();
buzbee2700f7e2014-03-07 09:46:20 -0800563 // TODO: clean this up once we fully recognize 64-bit storage containers.
564 if (is_fp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700565 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800566 return NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val);
Mark Mendell67c39c42014-01-31 17:28:00 -0800567 } else if (base_of_code_ != nullptr) {
568 // We will load the value from the literal area.
569 LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi);
570 if (data_target == NULL) {
571 data_target = AddWideData(&literal_list_, val_lo, val_hi);
572 }
573
574 // Address the start of the method
575 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700576 if (rl_method.wide) {
577 rl_method = LoadValueWide(rl_method, kCoreReg);
578 } else {
579 rl_method = LoadValue(rl_method, kCoreReg);
580 }
Mark Mendell67c39c42014-01-31 17:28:00 -0800581
582 // Load the proper value from the literal area.
583 // We don't know the proper offset for the value, so pick one that will force
584 // 4 byte offset. We will fix this up in the assembler later to have the right
585 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100586 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
Mark Mendell0c524512014-05-27 15:52:21 -0400587 res = LoadBaseDisp(rl_method.reg, 256 /* bogus */, RegStorage::FloatSolo64(low_reg_val),
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100588 kDouble);
Mark Mendell67c39c42014-01-31 17:28:00 -0800589 res->target = data_target;
590 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800591 store_method_addr_used_ = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700592 } else {
593 if (val_lo == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800594 res = NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 } else {
Mark Mendelld44f1a62014-06-03 16:05:37 -0400596 res = LoadConstantNoClobber(RegStorage::FloatSolo32(low_reg_val), val_lo);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700597 }
598 if (val_hi != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800599 RegStorage r_dest_hi = AllocTempDouble();
buzbee091cc402014-03-31 10:14:40 -0700600 LoadConstantNoClobber(r_dest_hi, val_hi);
601 NewLIR2(kX86PunpckldqRR, low_reg_val, r_dest_hi.GetReg());
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000602 FreeTemp(r_dest_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700603 }
604 }
605 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700606 if (r_dest.IsPair()) {
607 res = LoadConstantNoClobber(r_dest.GetLow(), val_lo);
608 LoadConstantNoClobber(r_dest.GetHigh(), val_hi);
609 } else {
610 // TODO(64) make int64_t value parameter of LoadConstantNoClobber
611 if (val_lo < 0) {
612 val_hi += 1;
613 }
Serguei Katkov1c557032014-06-23 13:23:38 +0700614 if (val_hi != 0) {
615 res = LoadConstantNoClobber(RegStorage::Solo32(r_dest.GetReg()), val_hi);
616 NewLIR2(kX86Sal64RI, r_dest.GetReg(), 32);
617 } else {
618 res = NewLIR2(kX86Xor64RR, r_dest.GetReg(), r_dest.GetReg());
619 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700620 if (val_lo != 0) {
621 NewLIR2(kX86Add64RI, r_dest.GetReg(), val_lo);
622 }
623 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700624 }
625 return res;
626}
627
buzbee2700f7e2014-03-07 09:46:20 -0800628LIR* X86Mir2Lir::LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100629 int displacement, RegStorage r_dest, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700630 LIR *load = NULL;
631 LIR *load2 = NULL;
buzbee2700f7e2014-03-07 09:46:20 -0800632 bool is_array = r_index.Valid();
buzbee091cc402014-03-31 10:14:40 -0700633 bool pair = r_dest.IsPair();
634 bool is64bit = ((size == k64) || (size == kDouble));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 X86OpCode opcode = kX86Nop;
636 switch (size) {
buzbee695d13a2014-04-19 13:32:20 -0700637 case k64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 case kDouble:
buzbee091cc402014-03-31 10:14:40 -0700639 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700640 opcode = is_array ? kX86MovsdRA : kX86MovsdRM;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700641 } else if (!pair) {
642 opcode = is_array ? kX86Mov64RA : kX86Mov64RM;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700644 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
645 }
646 // TODO: double store is to unaligned address
647 DCHECK_EQ((displacement & 0x3), 0);
648 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700649 case kWord:
650 if (Gen64Bit()) {
651 opcode = is_array ? kX86Mov64RA : kX86Mov64RM;
652 CHECK_EQ(is_array, false);
653 CHECK_EQ(r_dest.IsFloat(), false);
654 break;
655 } // else fall-through to k32 case
buzbee695d13a2014-04-19 13:32:20 -0700656 case k32:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700658 case kReference: // TODO: update for reference decompression on 64-bit targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
buzbee091cc402014-03-31 10:14:40 -0700660 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700661 opcode = is_array ? kX86MovssRA : kX86MovssRM;
buzbee091cc402014-03-31 10:14:40 -0700662 DCHECK(r_dest.IsFloat());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 }
664 DCHECK_EQ((displacement & 0x3), 0);
665 break;
666 case kUnsignedHalf:
667 opcode = is_array ? kX86Movzx16RA : kX86Movzx16RM;
668 DCHECK_EQ((displacement & 0x1), 0);
669 break;
670 case kSignedHalf:
671 opcode = is_array ? kX86Movsx16RA : kX86Movsx16RM;
672 DCHECK_EQ((displacement & 0x1), 0);
673 break;
674 case kUnsignedByte:
675 opcode = is_array ? kX86Movzx8RA : kX86Movzx8RM;
676 break;
677 case kSignedByte:
678 opcode = is_array ? kX86Movsx8RA : kX86Movsx8RM;
679 break;
680 default:
681 LOG(FATAL) << "Bad case in LoadBaseIndexedDispBody";
682 }
683
684 if (!is_array) {
685 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800686 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700687 } else {
buzbee091cc402014-03-31 10:14:40 -0700688 DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here.
689 if (r_base == r_dest.GetLow()) {
690 load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700692 load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700693 } else {
buzbee091cc402014-03-31 10:14:40 -0700694 load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
695 load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696 displacement + HIWORD_OFFSET);
697 }
698 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100699 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
700 DCHECK(r_base == rs_rX86_SP);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700701 AnnotateDalvikRegAccess(load, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
702 true /* is_load */, is64bit);
703 if (pair) {
704 AnnotateDalvikRegAccess(load2, (displacement + HIWORD_OFFSET) >> 2,
705 true /* is_load */, is64bit);
706 }
707 }
708 } else {
709 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800710 load = NewLIR5(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700711 displacement + LOWORD_OFFSET);
712 } else {
buzbee091cc402014-03-31 10:14:40 -0700713 DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here.
714 if (r_base == r_dest.GetLow()) {
715 if (r_dest.GetHigh() == r_index) {
Mark Mendellae427c32014-01-24 09:17:22 -0800716 // We can't use either register for the first load.
buzbee2700f7e2014-03-07 09:46:20 -0800717 RegStorage temp = AllocTemp();
718 load2 = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800719 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700720 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800721 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700722 OpRegCopy(r_dest.GetHigh(), temp);
Mark Mendellae427c32014-01-24 09:17:22 -0800723 FreeTemp(temp);
724 } else {
buzbee091cc402014-03-31 10:14:40 -0700725 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800726 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700727 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800728 displacement + LOWORD_OFFSET);
729 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700730 } else {
buzbee091cc402014-03-31 10:14:40 -0700731 if (r_dest.GetLow() == r_index) {
Mark Mendellae427c32014-01-24 09:17:22 -0800732 // We can't use either register for the first load.
buzbee2700f7e2014-03-07 09:46:20 -0800733 RegStorage temp = AllocTemp();
734 load = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800735 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700736 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800737 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700738 OpRegCopy(r_dest.GetLow(), temp);
Mark Mendellae427c32014-01-24 09:17:22 -0800739 FreeTemp(temp);
740 } else {
buzbee091cc402014-03-31 10:14:40 -0700741 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800742 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700743 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800744 displacement + HIWORD_OFFSET);
745 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700746 }
747 }
748 }
749
750 return load;
751}
752
753/* Load value from base + scaled index. */
buzbee2700f7e2014-03-07 09:46:20 -0800754LIR* X86Mir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
755 int scale, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100756 return LoadBaseIndexedDisp(r_base, r_index, scale, 0, r_dest, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700757}
758
Vladimir Marko674744e2014-04-24 15:18:26 +0100759LIR* X86Mir2Lir::LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
760 OpSize size) {
761 // LoadBaseDisp() will emit correct insn for atomic load on x86
762 // assuming r_dest is correctly prepared using RegClassForFieldLoadStore().
763 return LoadBaseDisp(r_base, displacement, r_dest, size);
764}
765
buzbee091cc402014-03-31 10:14:40 -0700766LIR* X86Mir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100767 OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700768 return LoadBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100769 size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700770}
771
buzbee2700f7e2014-03-07 09:46:20 -0800772LIR* X86Mir2Lir::StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100773 int displacement, RegStorage r_src, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700774 LIR *store = NULL;
775 LIR *store2 = NULL;
buzbee2700f7e2014-03-07 09:46:20 -0800776 bool is_array = r_index.Valid();
buzbee091cc402014-03-31 10:14:40 -0700777 bool pair = r_src.IsPair();
778 bool is64bit = (size == k64) || (size == kDouble);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700779 X86OpCode opcode = kX86Nop;
780 switch (size) {
buzbee695d13a2014-04-19 13:32:20 -0700781 case k64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 case kDouble:
buzbee091cc402014-03-31 10:14:40 -0700783 if (r_src.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700784 opcode = is_array ? kX86MovsdAR : kX86MovsdMR;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700785 } else if (!pair) {
786 opcode = is_array ? kX86Mov64AR : kX86Mov64MR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700787 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700788 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789 }
790 // TODO: double store is to unaligned address
791 DCHECK_EQ((displacement & 0x3), 0);
792 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700793 case kWord:
794 if (Gen64Bit()) {
795 opcode = is_array ? kX86Mov64AR : kX86Mov64MR;
796 CHECK_EQ(is_array, false);
797 CHECK_EQ(r_src.IsFloat(), false);
798 break;
799 } // else fall-through to k32 case
buzbee695d13a2014-04-19 13:32:20 -0700800 case k32:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700801 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700802 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700803 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
buzbee091cc402014-03-31 10:14:40 -0700804 if (r_src.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700805 opcode = is_array ? kX86MovssAR : kX86MovssMR;
buzbee091cc402014-03-31 10:14:40 -0700806 DCHECK(r_src.IsSingle());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700807 }
808 DCHECK_EQ((displacement & 0x3), 0);
809 break;
810 case kUnsignedHalf:
811 case kSignedHalf:
812 opcode = is_array ? kX86Mov16AR : kX86Mov16MR;
813 DCHECK_EQ((displacement & 0x1), 0);
814 break;
815 case kUnsignedByte:
816 case kSignedByte:
817 opcode = is_array ? kX86Mov8AR : kX86Mov8MR;
818 break;
819 default:
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000820 LOG(FATAL) << "Bad case in StoreBaseIndexedDispBody";
Brian Carlstrom7940e442013-07-12 13:46:57 -0700821 }
822
823 if (!is_array) {
824 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800825 store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700826 } else {
buzbee091cc402014-03-31 10:14:40 -0700827 DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here.
828 store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetLowReg());
829 store2 = NewLIR3(opcode, r_base.GetReg(), displacement + HIWORD_OFFSET, r_src.GetHighReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700830 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100831 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
832 DCHECK(r_base == rs_rX86_SP);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700833 AnnotateDalvikRegAccess(store, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
834 false /* is_load */, is64bit);
835 if (pair) {
836 AnnotateDalvikRegAccess(store2, (displacement + HIWORD_OFFSET) >> 2,
837 false /* is_load */, is64bit);
838 }
839 }
840 } else {
841 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800842 store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
843 displacement + LOWORD_OFFSET, r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844 } else {
buzbee091cc402014-03-31 10:14:40 -0700845 DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here.
buzbee2700f7e2014-03-07 09:46:20 -0800846 store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
buzbee091cc402014-03-31 10:14:40 -0700847 displacement + LOWORD_OFFSET, r_src.GetLowReg());
buzbee2700f7e2014-03-07 09:46:20 -0800848 store2 = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
buzbee091cc402014-03-31 10:14:40 -0700849 displacement + HIWORD_OFFSET, r_src.GetHighReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850 }
851 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852 return store;
853}
854
855/* store value base base + scaled index. */
buzbee2700f7e2014-03-07 09:46:20 -0800856LIR* X86Mir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700857 int scale, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100858 return StoreBaseIndexedDisp(r_base, r_index, scale, 0, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700859}
860
Vladimir Marko674744e2014-04-24 15:18:26 +0100861LIR* X86Mir2Lir::StoreBaseDispVolatile(RegStorage r_base, int displacement,
862 RegStorage r_src, OpSize size) {
863 // StoreBaseDisp() will emit correct insn for atomic store on x86
864 // assuming r_dest is correctly prepared using RegClassForFieldLoadStore().
865 return StoreBaseDisp(r_base, displacement, r_src, size);
866}
867
buzbee2700f7e2014-03-07 09:46:20 -0800868LIR* X86Mir2Lir::StoreBaseDisp(RegStorage r_base, int displacement,
869 RegStorage r_src, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100870 return StoreBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700871}
872
buzbee2700f7e2014-03-07 09:46:20 -0800873LIR* X86Mir2Lir::OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -0800874 int offset, int check_value, LIR* target) {
buzbee2700f7e2014-03-07 09:46:20 -0800875 NewLIR3(IS_SIMM8(check_value) ? kX86Cmp32MI8 : kX86Cmp32MI, base_reg.GetReg(), offset,
Mark Mendell766e9292014-01-27 07:55:47 -0800876 check_value);
877 LIR* branch = OpCondBranch(cond, target);
878 return branch;
879}
880
Mark Mendell67c39c42014-01-31 17:28:00 -0800881void X86Mir2Lir::AnalyzeMIR() {
882 // Assume we don't need a pointer to the base of the code.
883 cu_->NewTimingSplit("X86 MIR Analysis");
884 store_method_addr_ = false;
885
886 // Walk the MIR looking for interesting items.
887 PreOrderDfsIterator iter(mir_graph_);
888 BasicBlock* curr_bb = iter.Next();
889 while (curr_bb != NULL) {
890 AnalyzeBB(curr_bb);
891 curr_bb = iter.Next();
892 }
893
894 // Did we need a pointer to the method code?
895 if (store_method_addr_) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700896 base_of_code_ = mir_graph_->GetNewCompilerTemp(kCompilerTempVR, Gen64Bit() == true);
Mark Mendell67c39c42014-01-31 17:28:00 -0800897 } else {
898 base_of_code_ = nullptr;
899 }
900}
901
902void X86Mir2Lir::AnalyzeBB(BasicBlock * bb) {
903 if (bb->block_type == kDead) {
904 // Ignore dead blocks
905 return;
906 }
907
908 for (MIR *mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
909 int opcode = mir->dalvikInsn.opcode;
buzbee35ba7f32014-05-31 08:59:01 -0700910 if (MIRGraph::IsPseudoMirOp(opcode)) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800911 AnalyzeExtendedMIR(opcode, bb, mir);
912 } else {
913 AnalyzeMIR(opcode, bb, mir);
914 }
915 }
916}
917
918
919void X86Mir2Lir::AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir) {
920 switch (opcode) {
921 // Instructions referencing doubles.
922 case kMirOpFusedCmplDouble:
923 case kMirOpFusedCmpgDouble:
924 AnalyzeFPInstruction(opcode, bb, mir);
925 break;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400926 case kMirOpConstVector:
927 store_method_addr_ = true;
928 break;
Mark Mendell67c39c42014-01-31 17:28:00 -0800929 default:
930 // Ignore the rest.
931 break;
932 }
933}
934
935void X86Mir2Lir::AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir) {
936 // Looking for
937 // - Do we need a pointer to the code (used for packed switches and double lits)?
938
939 switch (opcode) {
940 // Instructions referencing doubles.
941 case Instruction::CMPL_DOUBLE:
942 case Instruction::CMPG_DOUBLE:
943 case Instruction::NEG_DOUBLE:
944 case Instruction::ADD_DOUBLE:
945 case Instruction::SUB_DOUBLE:
946 case Instruction::MUL_DOUBLE:
947 case Instruction::DIV_DOUBLE:
948 case Instruction::REM_DOUBLE:
949 case Instruction::ADD_DOUBLE_2ADDR:
950 case Instruction::SUB_DOUBLE_2ADDR:
951 case Instruction::MUL_DOUBLE_2ADDR:
952 case Instruction::DIV_DOUBLE_2ADDR:
953 case Instruction::REM_DOUBLE_2ADDR:
954 AnalyzeFPInstruction(opcode, bb, mir);
955 break;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800956
Mark Mendell67c39c42014-01-31 17:28:00 -0800957 // Packed switches and array fills need a pointer to the base of the method.
958 case Instruction::FILL_ARRAY_DATA:
959 case Instruction::PACKED_SWITCH:
960 store_method_addr_ = true;
961 break;
Yixin Shou7071c8d2014-03-05 06:07:48 -0500962 case Instruction::INVOKE_STATIC:
963 AnalyzeInvokeStatic(opcode, bb, mir);
964 break;
Mark Mendell67c39c42014-01-31 17:28:00 -0800965 default:
966 // Other instructions are not interesting yet.
967 break;
968 }
969}
970
971void X86Mir2Lir::AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir) {
972 // Look at all the uses, and see if they are double constants.
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700973 uint64_t attrs = MIRGraph::GetDataFlowAttributes(static_cast<Instruction::Code>(opcode));
Mark Mendell67c39c42014-01-31 17:28:00 -0800974 int next_sreg = 0;
975 if (attrs & DF_UA) {
976 if (attrs & DF_A_WIDE) {
977 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
978 next_sreg += 2;
979 } else {
980 next_sreg++;
981 }
982 }
983 if (attrs & DF_UB) {
984 if (attrs & DF_B_WIDE) {
985 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
986 next_sreg += 2;
987 } else {
988 next_sreg++;
989 }
990 }
991 if (attrs & DF_UC) {
992 if (attrs & DF_C_WIDE) {
993 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
994 }
995 }
996}
997
998void X86Mir2Lir::AnalyzeDoubleUse(RegLocation use) {
999 // If this is a double literal, we will want it in the literal pool.
1000 if (use.is_const) {
1001 store_method_addr_ = true;
1002 }
1003}
1004
buzbee30adc732014-05-09 15:10:18 -07001005RegLocation X86Mir2Lir::UpdateLocTyped(RegLocation loc, int reg_class) {
1006 loc = UpdateLoc(loc);
1007 if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) {
1008 if (GetRegInfo(loc.reg)->IsTemp()) {
1009 Clobber(loc.reg);
1010 FreeTemp(loc.reg);
1011 loc.reg = RegStorage::InvalidReg();
1012 loc.location = kLocDalvikFrame;
1013 }
1014 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001015 DCHECK(CheckCorePoolSanity());
buzbee30adc732014-05-09 15:10:18 -07001016 return loc;
1017}
1018
1019RegLocation X86Mir2Lir::UpdateLocWideTyped(RegLocation loc, int reg_class) {
1020 loc = UpdateLocWide(loc);
1021 if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) {
1022 if (GetRegInfo(loc.reg)->IsTemp()) {
1023 Clobber(loc.reg);
1024 FreeTemp(loc.reg);
1025 loc.reg = RegStorage::InvalidReg();
1026 loc.location = kLocDalvikFrame;
1027 }
1028 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001029 DCHECK(CheckCorePoolSanity());
buzbee30adc732014-05-09 15:10:18 -07001030 return loc;
1031}
Yixin Shou7071c8d2014-03-05 06:07:48 -05001032
1033void X86Mir2Lir::AnalyzeInvokeStatic(int opcode, BasicBlock * bb, MIR *mir) {
1034 uint32_t index = mir->dalvikInsn.vB;
1035 if (!(mir->optimization_flags & MIR_INLINED)) {
1036 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
1037 InlineMethod method;
1038 if (cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(cu_->dex_file)
1039 ->IsIntrinsic(index, &method)) {
1040 switch (method.opcode) {
1041 case kIntrinsicAbsDouble:
1042 store_method_addr_ = true;
1043 break;
1044 default:
1045 break;
1046 }
1047 }
1048 }
1049}
Brian Carlstrom7940e442013-07-12 13:46:57 -07001050} // namespace art