blob: 8f4208b4177f745c2e7559922968b1b3646c6276 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070023#include "utils/dwarf_cfi.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Ian Rogersb033c752011-07-20 12:22:35 -070028std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
29 return os << "XMM" << static_cast<int>(reg);
30}
31
32std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
33 return os << "ST" << static_cast<int>(reg);
34}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogers2c8f6532011-09-02 17:16:34 -070036void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
38 EmitUint8(0xFF);
39 EmitRegisterOperand(2, reg);
40}
41
42
Ian Rogers2c8f6532011-09-02 17:16:34 -070043void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
45 EmitUint8(0xFF);
46 EmitOperand(2, address);
47}
48
49
Ian Rogers2c8f6532011-09-02 17:16:34 -070050void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
52 EmitUint8(0xE8);
53 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000054 // Offset by one because we already have emitted the opcode.
55 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070056}
57
58
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000059void X86Assembler::call(const ExternalLabel& label) {
60 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
61 intptr_t call_start = buffer_.GetPosition();
62 EmitUint8(0xE8);
63 EmitInt32(label.address());
64 static const intptr_t kCallExternalLabelSize = 5;
65 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
66}
67
68
Ian Rogers2c8f6532011-09-02 17:16:34 -070069void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070070 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
71 EmitUint8(0x50 + reg);
72}
73
74
Ian Rogers2c8f6532011-09-02 17:16:34 -070075void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070076 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
77 EmitUint8(0xFF);
78 EmitOperand(6, address);
79}
80
81
Ian Rogers2c8f6532011-09-02 17:16:34 -070082void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070083 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070084 if (imm.is_int8()) {
85 EmitUint8(0x6A);
86 EmitUint8(imm.value() & 0xFF);
87 } else {
88 EmitUint8(0x68);
89 EmitImmediate(imm);
90 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070091}
92
93
Ian Rogers2c8f6532011-09-02 17:16:34 -070094void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070095 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
96 EmitUint8(0x58 + reg);
97}
98
99
Ian Rogers2c8f6532011-09-02 17:16:34 -0700100void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700101 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
102 EmitUint8(0x8F);
103 EmitOperand(0, address);
104}
105
106
Ian Rogers2c8f6532011-09-02 17:16:34 -0700107void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700108 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
109 EmitUint8(0xB8 + dst);
110 EmitImmediate(imm);
111}
112
113
Ian Rogers2c8f6532011-09-02 17:16:34 -0700114void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700115 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
116 EmitUint8(0x89);
117 EmitRegisterOperand(src, dst);
118}
119
120
Ian Rogers2c8f6532011-09-02 17:16:34 -0700121void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700122 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
123 EmitUint8(0x8B);
124 EmitOperand(dst, src);
125}
126
127
Ian Rogers2c8f6532011-09-02 17:16:34 -0700128void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700129 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
130 EmitUint8(0x89);
131 EmitOperand(src, dst);
132}
133
134
Ian Rogers2c8f6532011-09-02 17:16:34 -0700135void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700136 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
137 EmitUint8(0xC7);
138 EmitOperand(0, dst);
139 EmitImmediate(imm);
140}
141
Ian Rogersbdb03912011-09-14 00:55:44 -0700142void X86Assembler::movl(const Address& dst, Label* lbl) {
143 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
144 EmitUint8(0xC7);
145 EmitOperand(0, dst);
146 EmitLabel(lbl, dst.length_ + 5);
147}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700148
Ian Rogers2c8f6532011-09-02 17:16:34 -0700149void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700150 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
151 EmitUint8(0x0F);
152 EmitUint8(0xB6);
153 EmitRegisterOperand(dst, src);
154}
155
156
Ian Rogers2c8f6532011-09-02 17:16:34 -0700157void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700158 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
159 EmitUint8(0x0F);
160 EmitUint8(0xB6);
161 EmitOperand(dst, src);
162}
163
164
Ian Rogers2c8f6532011-09-02 17:16:34 -0700165void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700166 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
167 EmitUint8(0x0F);
168 EmitUint8(0xBE);
169 EmitRegisterOperand(dst, src);
170}
171
172
Ian Rogers2c8f6532011-09-02 17:16:34 -0700173void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700174 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
175 EmitUint8(0x0F);
176 EmitUint8(0xBE);
177 EmitOperand(dst, src);
178}
179
180
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700181void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700182 LOG(FATAL) << "Use movzxb or movsxb instead.";
183}
184
185
Ian Rogers2c8f6532011-09-02 17:16:34 -0700186void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700187 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
188 EmitUint8(0x88);
189 EmitOperand(src, dst);
190}
191
192
Ian Rogers2c8f6532011-09-02 17:16:34 -0700193void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700194 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
195 EmitUint8(0xC6);
196 EmitOperand(EAX, dst);
197 CHECK(imm.is_int8());
198 EmitUint8(imm.value() & 0xFF);
199}
200
201
Ian Rogers2c8f6532011-09-02 17:16:34 -0700202void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700203 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
204 EmitUint8(0x0F);
205 EmitUint8(0xB7);
206 EmitRegisterOperand(dst, src);
207}
208
209
Ian Rogers2c8f6532011-09-02 17:16:34 -0700210void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700211 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
212 EmitUint8(0x0F);
213 EmitUint8(0xB7);
214 EmitOperand(dst, src);
215}
216
217
Ian Rogers2c8f6532011-09-02 17:16:34 -0700218void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700219 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
220 EmitUint8(0x0F);
221 EmitUint8(0xBF);
222 EmitRegisterOperand(dst, src);
223}
224
225
Ian Rogers2c8f6532011-09-02 17:16:34 -0700226void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700227 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
228 EmitUint8(0x0F);
229 EmitUint8(0xBF);
230 EmitOperand(dst, src);
231}
232
233
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700234void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700235 LOG(FATAL) << "Use movzxw or movsxw instead.";
236}
237
238
Ian Rogers2c8f6532011-09-02 17:16:34 -0700239void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700240 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
241 EmitOperandSizeOverride();
242 EmitUint8(0x89);
243 EmitOperand(src, dst);
244}
245
246
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100247void X86Assembler::movw(const Address& dst, const Immediate& imm) {
248 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
249 EmitOperandSizeOverride();
250 EmitUint8(0xC7);
251 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100252 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100253 EmitUint8(imm.value() & 0xFF);
254 EmitUint8(imm.value() >> 8);
255}
256
257
Ian Rogers2c8f6532011-09-02 17:16:34 -0700258void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700259 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
260 EmitUint8(0x8D);
261 EmitOperand(dst, src);
262}
263
264
Ian Rogers2c8f6532011-09-02 17:16:34 -0700265void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700266 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
267 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700268 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700269 EmitRegisterOperand(dst, src);
270}
271
272
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000273void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700274 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
275 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700276 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000277 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700278}
279
280
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100281void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
282 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
283 EmitUint8(0x0F);
284 EmitUint8(0x28);
285 EmitXmmRegisterOperand(dst, src);
286}
287
288
Ian Rogers2c8f6532011-09-02 17:16:34 -0700289void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700290 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
291 EmitUint8(0xF3);
292 EmitUint8(0x0F);
293 EmitUint8(0x10);
294 EmitOperand(dst, src);
295}
296
297
Ian Rogers2c8f6532011-09-02 17:16:34 -0700298void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700299 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
300 EmitUint8(0xF3);
301 EmitUint8(0x0F);
302 EmitUint8(0x11);
303 EmitOperand(src, dst);
304}
305
306
Ian Rogers2c8f6532011-09-02 17:16:34 -0700307void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700308 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
309 EmitUint8(0xF3);
310 EmitUint8(0x0F);
311 EmitUint8(0x11);
312 EmitXmmRegisterOperand(src, dst);
313}
314
315
Ian Rogers2c8f6532011-09-02 17:16:34 -0700316void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700317 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
318 EmitUint8(0x66);
319 EmitUint8(0x0F);
320 EmitUint8(0x6E);
321 EmitOperand(dst, Operand(src));
322}
323
324
Ian Rogers2c8f6532011-09-02 17:16:34 -0700325void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700326 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
327 EmitUint8(0x66);
328 EmitUint8(0x0F);
329 EmitUint8(0x7E);
330 EmitOperand(src, Operand(dst));
331}
332
333
Ian Rogers2c8f6532011-09-02 17:16:34 -0700334void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700335 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
336 EmitUint8(0xF3);
337 EmitUint8(0x0F);
338 EmitUint8(0x58);
339 EmitXmmRegisterOperand(dst, src);
340}
341
342
Ian Rogers2c8f6532011-09-02 17:16:34 -0700343void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700344 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
345 EmitUint8(0xF3);
346 EmitUint8(0x0F);
347 EmitUint8(0x58);
348 EmitOperand(dst, src);
349}
350
351
Ian Rogers2c8f6532011-09-02 17:16:34 -0700352void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700353 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
354 EmitUint8(0xF3);
355 EmitUint8(0x0F);
356 EmitUint8(0x5C);
357 EmitXmmRegisterOperand(dst, src);
358}
359
360
Ian Rogers2c8f6532011-09-02 17:16:34 -0700361void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700362 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
363 EmitUint8(0xF3);
364 EmitUint8(0x0F);
365 EmitUint8(0x5C);
366 EmitOperand(dst, src);
367}
368
369
Ian Rogers2c8f6532011-09-02 17:16:34 -0700370void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700371 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
372 EmitUint8(0xF3);
373 EmitUint8(0x0F);
374 EmitUint8(0x59);
375 EmitXmmRegisterOperand(dst, src);
376}
377
378
Ian Rogers2c8f6532011-09-02 17:16:34 -0700379void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700380 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
381 EmitUint8(0xF3);
382 EmitUint8(0x0F);
383 EmitUint8(0x59);
384 EmitOperand(dst, src);
385}
386
387
Ian Rogers2c8f6532011-09-02 17:16:34 -0700388void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700389 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
390 EmitUint8(0xF3);
391 EmitUint8(0x0F);
392 EmitUint8(0x5E);
393 EmitXmmRegisterOperand(dst, src);
394}
395
396
Ian Rogers2c8f6532011-09-02 17:16:34 -0700397void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700398 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
399 EmitUint8(0xF3);
400 EmitUint8(0x0F);
401 EmitUint8(0x5E);
402 EmitOperand(dst, src);
403}
404
405
Ian Rogers2c8f6532011-09-02 17:16:34 -0700406void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700407 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
408 EmitUint8(0xD9);
409 EmitOperand(0, src);
410}
411
412
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500413void X86Assembler::fsts(const Address& dst) {
414 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
415 EmitUint8(0xD9);
416 EmitOperand(2, dst);
417}
418
419
Ian Rogers2c8f6532011-09-02 17:16:34 -0700420void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700421 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
422 EmitUint8(0xD9);
423 EmitOperand(3, dst);
424}
425
426
Ian Rogers2c8f6532011-09-02 17:16:34 -0700427void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700428 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
429 EmitUint8(0xF2);
430 EmitUint8(0x0F);
431 EmitUint8(0x10);
432 EmitOperand(dst, src);
433}
434
435
Ian Rogers2c8f6532011-09-02 17:16:34 -0700436void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700437 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
438 EmitUint8(0xF2);
439 EmitUint8(0x0F);
440 EmitUint8(0x11);
441 EmitOperand(src, dst);
442}
443
444
Ian Rogers2c8f6532011-09-02 17:16:34 -0700445void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700446 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
447 EmitUint8(0xF2);
448 EmitUint8(0x0F);
449 EmitUint8(0x11);
450 EmitXmmRegisterOperand(src, dst);
451}
452
453
Calin Juravle52c48962014-12-16 17:02:57 +0000454void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
455 DCHECK(shift_count.is_uint8());
456
457 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
458 EmitUint8(0x66);
459 EmitUint8(0x0F);
460 EmitUint8(0x73);
461 EmitXmmRegisterOperand(2, reg);
462 EmitUint8(shift_count.value());
463}
464
465
466void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
467 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
468 EmitUint8(0x66);
469 EmitUint8(0x0F);
470 EmitUint8(0x62);
471 EmitXmmRegisterOperand(dst, src);
472}
473
474
Ian Rogers2c8f6532011-09-02 17:16:34 -0700475void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700476 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
477 EmitUint8(0xF2);
478 EmitUint8(0x0F);
479 EmitUint8(0x58);
480 EmitXmmRegisterOperand(dst, src);
481}
482
483
Ian Rogers2c8f6532011-09-02 17:16:34 -0700484void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700485 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
486 EmitUint8(0xF2);
487 EmitUint8(0x0F);
488 EmitUint8(0x58);
489 EmitOperand(dst, src);
490}
491
492
Ian Rogers2c8f6532011-09-02 17:16:34 -0700493void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700494 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
495 EmitUint8(0xF2);
496 EmitUint8(0x0F);
497 EmitUint8(0x5C);
498 EmitXmmRegisterOperand(dst, src);
499}
500
501
Ian Rogers2c8f6532011-09-02 17:16:34 -0700502void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700503 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
504 EmitUint8(0xF2);
505 EmitUint8(0x0F);
506 EmitUint8(0x5C);
507 EmitOperand(dst, src);
508}
509
510
Ian Rogers2c8f6532011-09-02 17:16:34 -0700511void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700512 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
513 EmitUint8(0xF2);
514 EmitUint8(0x0F);
515 EmitUint8(0x59);
516 EmitXmmRegisterOperand(dst, src);
517}
518
519
Ian Rogers2c8f6532011-09-02 17:16:34 -0700520void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700521 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
522 EmitUint8(0xF2);
523 EmitUint8(0x0F);
524 EmitUint8(0x59);
525 EmitOperand(dst, src);
526}
527
528
Ian Rogers2c8f6532011-09-02 17:16:34 -0700529void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700530 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
531 EmitUint8(0xF2);
532 EmitUint8(0x0F);
533 EmitUint8(0x5E);
534 EmitXmmRegisterOperand(dst, src);
535}
536
537
Ian Rogers2c8f6532011-09-02 17:16:34 -0700538void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700539 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
540 EmitUint8(0xF2);
541 EmitUint8(0x0F);
542 EmitUint8(0x5E);
543 EmitOperand(dst, src);
544}
545
546
Ian Rogers2c8f6532011-09-02 17:16:34 -0700547void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700548 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
549 EmitUint8(0xF3);
550 EmitUint8(0x0F);
551 EmitUint8(0x2A);
552 EmitOperand(dst, Operand(src));
553}
554
555
Ian Rogers2c8f6532011-09-02 17:16:34 -0700556void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700557 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
558 EmitUint8(0xF2);
559 EmitUint8(0x0F);
560 EmitUint8(0x2A);
561 EmitOperand(dst, Operand(src));
562}
563
564
Ian Rogers2c8f6532011-09-02 17:16:34 -0700565void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700566 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
567 EmitUint8(0xF3);
568 EmitUint8(0x0F);
569 EmitUint8(0x2D);
570 EmitXmmRegisterOperand(dst, src);
571}
572
573
Ian Rogers2c8f6532011-09-02 17:16:34 -0700574void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700575 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
576 EmitUint8(0xF3);
577 EmitUint8(0x0F);
578 EmitUint8(0x5A);
579 EmitXmmRegisterOperand(dst, src);
580}
581
582
Ian Rogers2c8f6532011-09-02 17:16:34 -0700583void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700584 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
585 EmitUint8(0xF2);
586 EmitUint8(0x0F);
587 EmitUint8(0x2D);
588 EmitXmmRegisterOperand(dst, src);
589}
590
591
Ian Rogers2c8f6532011-09-02 17:16:34 -0700592void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700593 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
594 EmitUint8(0xF3);
595 EmitUint8(0x0F);
596 EmitUint8(0x2C);
597 EmitXmmRegisterOperand(dst, src);
598}
599
600
Ian Rogers2c8f6532011-09-02 17:16:34 -0700601void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700602 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
603 EmitUint8(0xF2);
604 EmitUint8(0x0F);
605 EmitUint8(0x2C);
606 EmitXmmRegisterOperand(dst, src);
607}
608
609
Ian Rogers2c8f6532011-09-02 17:16:34 -0700610void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700611 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
612 EmitUint8(0xF2);
613 EmitUint8(0x0F);
614 EmitUint8(0x5A);
615 EmitXmmRegisterOperand(dst, src);
616}
617
618
Ian Rogers2c8f6532011-09-02 17:16:34 -0700619void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700620 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
621 EmitUint8(0xF3);
622 EmitUint8(0x0F);
623 EmitUint8(0xE6);
624 EmitXmmRegisterOperand(dst, src);
625}
626
627
Ian Rogers2c8f6532011-09-02 17:16:34 -0700628void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700629 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
630 EmitUint8(0x0F);
631 EmitUint8(0x2F);
632 EmitXmmRegisterOperand(a, b);
633}
634
635
Ian Rogers2c8f6532011-09-02 17:16:34 -0700636void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700637 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
638 EmitUint8(0x66);
639 EmitUint8(0x0F);
640 EmitUint8(0x2F);
641 EmitXmmRegisterOperand(a, b);
642}
643
644
Calin Juravleddb7df22014-11-25 20:56:51 +0000645void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
646 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
647 EmitUint8(0x0F);
648 EmitUint8(0x2E);
649 EmitXmmRegisterOperand(a, b);
650}
651
652
653void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
654 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
655 EmitUint8(0x66);
656 EmitUint8(0x0F);
657 EmitUint8(0x2E);
658 EmitXmmRegisterOperand(a, b);
659}
660
661
Ian Rogers2c8f6532011-09-02 17:16:34 -0700662void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700663 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
664 EmitUint8(0xF2);
665 EmitUint8(0x0F);
666 EmitUint8(0x51);
667 EmitXmmRegisterOperand(dst, src);
668}
669
670
Ian Rogers2c8f6532011-09-02 17:16:34 -0700671void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700672 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
673 EmitUint8(0xF3);
674 EmitUint8(0x0F);
675 EmitUint8(0x51);
676 EmitXmmRegisterOperand(dst, src);
677}
678
679
Ian Rogers2c8f6532011-09-02 17:16:34 -0700680void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700681 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
682 EmitUint8(0x66);
683 EmitUint8(0x0F);
684 EmitUint8(0x57);
685 EmitOperand(dst, src);
686}
687
688
Ian Rogers2c8f6532011-09-02 17:16:34 -0700689void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700690 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
691 EmitUint8(0x66);
692 EmitUint8(0x0F);
693 EmitUint8(0x57);
694 EmitXmmRegisterOperand(dst, src);
695}
696
697
Ian Rogers2c8f6532011-09-02 17:16:34 -0700698void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700699 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
700 EmitUint8(0x0F);
701 EmitUint8(0x57);
702 EmitOperand(dst, src);
703}
704
705
Ian Rogers2c8f6532011-09-02 17:16:34 -0700706void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700707 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
708 EmitUint8(0x0F);
709 EmitUint8(0x57);
710 EmitXmmRegisterOperand(dst, src);
711}
712
713
Ian Rogers2c8f6532011-09-02 17:16:34 -0700714void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700715 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
716 EmitUint8(0x66);
717 EmitUint8(0x0F);
718 EmitUint8(0x54);
719 EmitOperand(dst, src);
720}
721
722
Ian Rogers2c8f6532011-09-02 17:16:34 -0700723void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700724 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
725 EmitUint8(0xDD);
726 EmitOperand(0, src);
727}
728
729
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500730void X86Assembler::fstl(const Address& dst) {
731 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
732 EmitUint8(0xDD);
733 EmitOperand(2, dst);
734}
735
736
Ian Rogers2c8f6532011-09-02 17:16:34 -0700737void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700738 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
739 EmitUint8(0xDD);
740 EmitOperand(3, dst);
741}
742
743
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500744void X86Assembler::fstsw() {
745 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
746 EmitUint8(0x9B);
747 EmitUint8(0xDF);
748 EmitUint8(0xE0);
749}
750
751
Ian Rogers2c8f6532011-09-02 17:16:34 -0700752void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700753 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
754 EmitUint8(0xD9);
755 EmitOperand(7, dst);
756}
757
758
Ian Rogers2c8f6532011-09-02 17:16:34 -0700759void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700760 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
761 EmitUint8(0xD9);
762 EmitOperand(5, src);
763}
764
765
Ian Rogers2c8f6532011-09-02 17:16:34 -0700766void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700767 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
768 EmitUint8(0xDF);
769 EmitOperand(7, dst);
770}
771
772
Ian Rogers2c8f6532011-09-02 17:16:34 -0700773void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700774 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
775 EmitUint8(0xDB);
776 EmitOperand(3, dst);
777}
778
779
Ian Rogers2c8f6532011-09-02 17:16:34 -0700780void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700781 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
782 EmitUint8(0xDF);
783 EmitOperand(5, src);
784}
785
786
Ian Rogers2c8f6532011-09-02 17:16:34 -0700787void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700788 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
789 EmitUint8(0xD9);
790 EmitUint8(0xF7);
791}
792
793
Ian Rogers2c8f6532011-09-02 17:16:34 -0700794void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700795 CHECK_LT(index.value(), 7);
796 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
797 EmitUint8(0xDD);
798 EmitUint8(0xC0 + index.value());
799}
800
801
Ian Rogers2c8f6532011-09-02 17:16:34 -0700802void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700803 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
804 EmitUint8(0xD9);
805 EmitUint8(0xFE);
806}
807
808
Ian Rogers2c8f6532011-09-02 17:16:34 -0700809void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700810 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
811 EmitUint8(0xD9);
812 EmitUint8(0xFF);
813}
814
815
Ian Rogers2c8f6532011-09-02 17:16:34 -0700816void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700817 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
818 EmitUint8(0xD9);
819 EmitUint8(0xF2);
820}
821
822
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500823void X86Assembler::fucompp() {
824 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
825 EmitUint8(0xDA);
826 EmitUint8(0xE9);
827}
828
829
830void X86Assembler::fprem() {
831 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
832 EmitUint8(0xD9);
833 EmitUint8(0xF8);
834}
835
836
Ian Rogers2c8f6532011-09-02 17:16:34 -0700837void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700838 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
839 EmitUint8(0x87);
840 EmitRegisterOperand(dst, src);
841}
842
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100843
Ian Rogers7caad772012-03-30 01:07:54 -0700844void X86Assembler::xchgl(Register reg, const Address& address) {
845 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
846 EmitUint8(0x87);
847 EmitOperand(reg, address);
848}
849
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700850
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100851void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
852 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
853 EmitUint8(0x66);
854 EmitComplex(7, address, imm);
855}
856
857
Ian Rogers2c8f6532011-09-02 17:16:34 -0700858void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700859 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
860 EmitComplex(7, Operand(reg), imm);
861}
862
863
Ian Rogers2c8f6532011-09-02 17:16:34 -0700864void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700865 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
866 EmitUint8(0x3B);
867 EmitOperand(reg0, Operand(reg1));
868}
869
870
Ian Rogers2c8f6532011-09-02 17:16:34 -0700871void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700872 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
873 EmitUint8(0x3B);
874 EmitOperand(reg, address);
875}
876
877
Ian Rogers2c8f6532011-09-02 17:16:34 -0700878void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700879 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
880 EmitUint8(0x03);
881 EmitRegisterOperand(dst, src);
882}
883
884
Ian Rogers2c8f6532011-09-02 17:16:34 -0700885void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700886 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
887 EmitUint8(0x03);
888 EmitOperand(reg, address);
889}
890
891
Ian Rogers2c8f6532011-09-02 17:16:34 -0700892void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700893 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
894 EmitUint8(0x39);
895 EmitOperand(reg, address);
896}
897
898
Ian Rogers2c8f6532011-09-02 17:16:34 -0700899void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700900 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
901 EmitComplex(7, address, imm);
902}
903
904
Ian Rogers2c8f6532011-09-02 17:16:34 -0700905void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700906 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
907 EmitUint8(0x85);
908 EmitRegisterOperand(reg1, reg2);
909}
910
911
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100912void X86Assembler::testl(Register reg, const Address& address) {
913 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
914 EmitUint8(0x85);
915 EmitOperand(reg, address);
916}
917
918
Ian Rogers2c8f6532011-09-02 17:16:34 -0700919void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700920 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
921 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
922 // we only test the byte register to keep the encoding short.
923 if (immediate.is_uint8() && reg < 4) {
924 // Use zero-extended 8-bit immediate.
925 if (reg == EAX) {
926 EmitUint8(0xA8);
927 } else {
928 EmitUint8(0xF6);
929 EmitUint8(0xC0 + reg);
930 }
931 EmitUint8(immediate.value() & 0xFF);
932 } else if (reg == EAX) {
933 // Use short form if the destination is EAX.
934 EmitUint8(0xA9);
935 EmitImmediate(immediate);
936 } else {
937 EmitUint8(0xF7);
938 EmitOperand(0, Operand(reg));
939 EmitImmediate(immediate);
940 }
941}
942
943
Ian Rogers2c8f6532011-09-02 17:16:34 -0700944void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700945 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
946 EmitUint8(0x23);
947 EmitOperand(dst, Operand(src));
948}
949
950
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000951void X86Assembler::andl(Register reg, const Address& address) {
952 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
953 EmitUint8(0x23);
954 EmitOperand(reg, address);
955}
956
957
Ian Rogers2c8f6532011-09-02 17:16:34 -0700958void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700959 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
960 EmitComplex(4, Operand(dst), imm);
961}
962
963
Ian Rogers2c8f6532011-09-02 17:16:34 -0700964void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700965 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
966 EmitUint8(0x0B);
967 EmitOperand(dst, Operand(src));
968}
969
970
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000971void X86Assembler::orl(Register reg, const Address& address) {
972 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
973 EmitUint8(0x0B);
974 EmitOperand(reg, address);
975}
976
977
Ian Rogers2c8f6532011-09-02 17:16:34 -0700978void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700979 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
980 EmitComplex(1, Operand(dst), imm);
981}
982
983
Ian Rogers2c8f6532011-09-02 17:16:34 -0700984void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700985 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
986 EmitUint8(0x33);
987 EmitOperand(dst, Operand(src));
988}
989
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000990
991void X86Assembler::xorl(Register reg, const Address& address) {
992 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
993 EmitUint8(0x33);
994 EmitOperand(reg, address);
995}
996
997
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100998void X86Assembler::xorl(Register dst, const Immediate& imm) {
999 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1000 EmitComplex(6, Operand(dst), imm);
1001}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001002
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001003
Ian Rogers2c8f6532011-09-02 17:16:34 -07001004void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001005 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1006 EmitComplex(0, Operand(reg), imm);
1007}
1008
1009
Ian Rogers2c8f6532011-09-02 17:16:34 -07001010void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001011 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1012 EmitUint8(0x01);
1013 EmitOperand(reg, address);
1014}
1015
1016
Ian Rogers2c8f6532011-09-02 17:16:34 -07001017void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001018 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1019 EmitComplex(0, address, imm);
1020}
1021
1022
Ian Rogers2c8f6532011-09-02 17:16:34 -07001023void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001024 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1025 EmitComplex(2, Operand(reg), imm);
1026}
1027
1028
Ian Rogers2c8f6532011-09-02 17:16:34 -07001029void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001030 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1031 EmitUint8(0x13);
1032 EmitOperand(dst, Operand(src));
1033}
1034
1035
Ian Rogers2c8f6532011-09-02 17:16:34 -07001036void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1038 EmitUint8(0x13);
1039 EmitOperand(dst, address);
1040}
1041
1042
Ian Rogers2c8f6532011-09-02 17:16:34 -07001043void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1045 EmitUint8(0x2B);
1046 EmitOperand(dst, Operand(src));
1047}
1048
1049
Ian Rogers2c8f6532011-09-02 17:16:34 -07001050void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1052 EmitComplex(5, Operand(reg), imm);
1053}
1054
1055
Ian Rogers2c8f6532011-09-02 17:16:34 -07001056void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001057 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1058 EmitUint8(0x2B);
1059 EmitOperand(reg, address);
1060}
1061
1062
Ian Rogers2c8f6532011-09-02 17:16:34 -07001063void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001064 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1065 EmitUint8(0x99);
1066}
1067
1068
Ian Rogers2c8f6532011-09-02 17:16:34 -07001069void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001070 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1071 EmitUint8(0xF7);
1072 EmitUint8(0xF8 | reg);
1073}
1074
1075
Ian Rogers2c8f6532011-09-02 17:16:34 -07001076void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001077 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1078 EmitUint8(0x0F);
1079 EmitUint8(0xAF);
1080 EmitOperand(dst, Operand(src));
1081}
1082
1083
Ian Rogers2c8f6532011-09-02 17:16:34 -07001084void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001085 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1086 EmitUint8(0x69);
1087 EmitOperand(reg, Operand(reg));
1088 EmitImmediate(imm);
1089}
1090
1091
Ian Rogers2c8f6532011-09-02 17:16:34 -07001092void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001093 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1094 EmitUint8(0x0F);
1095 EmitUint8(0xAF);
1096 EmitOperand(reg, address);
1097}
1098
1099
Ian Rogers2c8f6532011-09-02 17:16:34 -07001100void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001101 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1102 EmitUint8(0xF7);
1103 EmitOperand(5, Operand(reg));
1104}
1105
1106
Ian Rogers2c8f6532011-09-02 17:16:34 -07001107void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001108 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1109 EmitUint8(0xF7);
1110 EmitOperand(5, address);
1111}
1112
1113
Ian Rogers2c8f6532011-09-02 17:16:34 -07001114void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001115 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1116 EmitUint8(0xF7);
1117 EmitOperand(4, Operand(reg));
1118}
1119
1120
Ian Rogers2c8f6532011-09-02 17:16:34 -07001121void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001122 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1123 EmitUint8(0xF7);
1124 EmitOperand(4, address);
1125}
1126
1127
Ian Rogers2c8f6532011-09-02 17:16:34 -07001128void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001129 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1130 EmitUint8(0x1B);
1131 EmitOperand(dst, Operand(src));
1132}
1133
1134
Ian Rogers2c8f6532011-09-02 17:16:34 -07001135void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001136 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1137 EmitComplex(3, Operand(reg), imm);
1138}
1139
1140
Ian Rogers2c8f6532011-09-02 17:16:34 -07001141void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1143 EmitUint8(0x1B);
1144 EmitOperand(dst, address);
1145}
1146
1147
Ian Rogers2c8f6532011-09-02 17:16:34 -07001148void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1150 EmitUint8(0x40 + reg);
1151}
1152
1153
Ian Rogers2c8f6532011-09-02 17:16:34 -07001154void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001155 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1156 EmitUint8(0xFF);
1157 EmitOperand(0, address);
1158}
1159
1160
Ian Rogers2c8f6532011-09-02 17:16:34 -07001161void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1163 EmitUint8(0x48 + reg);
1164}
1165
1166
Ian Rogers2c8f6532011-09-02 17:16:34 -07001167void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001168 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1169 EmitUint8(0xFF);
1170 EmitOperand(1, address);
1171}
1172
1173
Ian Rogers2c8f6532011-09-02 17:16:34 -07001174void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001175 EmitGenericShift(4, reg, imm);
1176}
1177
1178
Ian Rogers2c8f6532011-09-02 17:16:34 -07001179void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001180 EmitGenericShift(4, operand, shifter);
1181}
1182
1183
Ian Rogers2c8f6532011-09-02 17:16:34 -07001184void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001185 EmitGenericShift(5, reg, imm);
1186}
1187
1188
Ian Rogers2c8f6532011-09-02 17:16:34 -07001189void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001190 EmitGenericShift(5, operand, shifter);
1191}
1192
1193
Ian Rogers2c8f6532011-09-02 17:16:34 -07001194void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001195 EmitGenericShift(7, reg, imm);
1196}
1197
1198
Ian Rogers2c8f6532011-09-02 17:16:34 -07001199void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001200 EmitGenericShift(7, operand, shifter);
1201}
1202
1203
Calin Juravle9aec02f2014-11-18 23:06:35 +00001204void X86Assembler::shld(Register dst, Register src, Register shifter) {
1205 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001206 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1207 EmitUint8(0x0F);
1208 EmitUint8(0xA5);
1209 EmitRegisterOperand(src, dst);
1210}
1211
1212
Calin Juravle9aec02f2014-11-18 23:06:35 +00001213void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1214 DCHECK_EQ(ECX, shifter);
1215 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1216 EmitUint8(0x0F);
1217 EmitUint8(0xAD);
1218 EmitRegisterOperand(src, dst);
1219}
1220
1221
Ian Rogers2c8f6532011-09-02 17:16:34 -07001222void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001223 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1224 EmitUint8(0xF7);
1225 EmitOperand(3, Operand(reg));
1226}
1227
1228
Ian Rogers2c8f6532011-09-02 17:16:34 -07001229void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001230 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1231 EmitUint8(0xF7);
1232 EmitUint8(0xD0 | reg);
1233}
1234
1235
Ian Rogers2c8f6532011-09-02 17:16:34 -07001236void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001237 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1238 EmitUint8(0xC8);
1239 CHECK(imm.is_uint16());
1240 EmitUint8(imm.value() & 0xFF);
1241 EmitUint8((imm.value() >> 8) & 0xFF);
1242 EmitUint8(0x00);
1243}
1244
1245
Ian Rogers2c8f6532011-09-02 17:16:34 -07001246void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001247 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1248 EmitUint8(0xC9);
1249}
1250
1251
Ian Rogers2c8f6532011-09-02 17:16:34 -07001252void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001253 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1254 EmitUint8(0xC3);
1255}
1256
1257
Ian Rogers2c8f6532011-09-02 17:16:34 -07001258void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001259 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1260 EmitUint8(0xC2);
1261 CHECK(imm.is_uint16());
1262 EmitUint8(imm.value() & 0xFF);
1263 EmitUint8((imm.value() >> 8) & 0xFF);
1264}
1265
1266
1267
Ian Rogers2c8f6532011-09-02 17:16:34 -07001268void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001269 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1270 EmitUint8(0x90);
1271}
1272
1273
Ian Rogers2c8f6532011-09-02 17:16:34 -07001274void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001275 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1276 EmitUint8(0xCC);
1277}
1278
1279
Ian Rogers2c8f6532011-09-02 17:16:34 -07001280void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001281 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1282 EmitUint8(0xF4);
1283}
1284
1285
Ian Rogers2c8f6532011-09-02 17:16:34 -07001286void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001287 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1288 if (label->IsBound()) {
1289 static const int kShortSize = 2;
1290 static const int kLongSize = 6;
1291 int offset = label->Position() - buffer_.Size();
1292 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001293 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001294 EmitUint8(0x70 + condition);
1295 EmitUint8((offset - kShortSize) & 0xFF);
1296 } else {
1297 EmitUint8(0x0F);
1298 EmitUint8(0x80 + condition);
1299 EmitInt32(offset - kLongSize);
1300 }
1301 } else {
1302 EmitUint8(0x0F);
1303 EmitUint8(0x80 + condition);
1304 EmitLabelLink(label);
1305 }
1306}
1307
1308
Ian Rogers2c8f6532011-09-02 17:16:34 -07001309void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001310 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1311 EmitUint8(0xFF);
1312 EmitRegisterOperand(4, reg);
1313}
1314
Ian Rogers7caad772012-03-30 01:07:54 -07001315void X86Assembler::jmp(const Address& address) {
1316 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1317 EmitUint8(0xFF);
1318 EmitOperand(4, address);
1319}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001320
Ian Rogers2c8f6532011-09-02 17:16:34 -07001321void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1323 if (label->IsBound()) {
1324 static const int kShortSize = 2;
1325 static const int kLongSize = 5;
1326 int offset = label->Position() - buffer_.Size();
1327 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001328 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001329 EmitUint8(0xEB);
1330 EmitUint8((offset - kShortSize) & 0xFF);
1331 } else {
1332 EmitUint8(0xE9);
1333 EmitInt32(offset - kLongSize);
1334 }
1335 } else {
1336 EmitUint8(0xE9);
1337 EmitLabelLink(label);
1338 }
1339}
1340
1341
Ian Rogers2c8f6532011-09-02 17:16:34 -07001342X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001343 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1344 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001345 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001346}
1347
1348
Ian Rogers2c8f6532011-09-02 17:16:34 -07001349void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001350 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1351 EmitUint8(0x0F);
1352 EmitUint8(0xB1);
1353 EmitOperand(reg, address);
1354}
1355
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001356void X86Assembler::mfence() {
1357 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1358 EmitUint8(0x0F);
1359 EmitUint8(0xAE);
1360 EmitUint8(0xF0);
1361}
1362
Ian Rogers2c8f6532011-09-02 17:16:34 -07001363X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001364 // TODO: fs is a prefix and not an instruction
1365 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1366 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001367 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001368}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001369
Ian Rogersbefbd572014-03-06 01:13:39 -08001370X86Assembler* X86Assembler::gs() {
1371 // TODO: fs is a prefix and not an instruction
1372 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1373 EmitUint8(0x65);
1374 return this;
1375}
1376
Ian Rogers2c8f6532011-09-02 17:16:34 -07001377void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001378 int value = imm.value();
1379 if (value > 0) {
1380 if (value == 1) {
1381 incl(reg);
1382 } else if (value != 0) {
1383 addl(reg, imm);
1384 }
1385 } else if (value < 0) {
1386 value = -value;
1387 if (value == 1) {
1388 decl(reg);
1389 } else if (value != 0) {
1390 subl(reg, Immediate(value));
1391 }
1392 }
1393}
1394
1395
Roland Levillain647b9ed2014-11-27 12:06:00 +00001396void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1397 // TODO: Need to have a code constants table.
1398 pushl(Immediate(High32Bits(value)));
1399 pushl(Immediate(Low32Bits(value)));
1400 movsd(dst, Address(ESP, 0));
1401 addl(ESP, Immediate(2 * sizeof(int32_t)));
1402}
1403
1404
Ian Rogers2c8f6532011-09-02 17:16:34 -07001405void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001406 // TODO: Need to have a code constants table.
1407 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001408 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001409}
1410
1411
Ian Rogers2c8f6532011-09-02 17:16:34 -07001412void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001413 CHECK(IsPowerOfTwo(alignment));
1414 // Emit nop instruction until the real position is aligned.
1415 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1416 nop();
1417 }
1418}
1419
1420
Ian Rogers2c8f6532011-09-02 17:16:34 -07001421void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001422 int bound = buffer_.Size();
1423 CHECK(!label->IsBound()); // Labels can only be bound once.
1424 while (label->IsLinked()) {
1425 int position = label->LinkPosition();
1426 int next = buffer_.Load<int32_t>(position);
1427 buffer_.Store<int32_t>(position, bound - (position + 4));
1428 label->position_ = next;
1429 }
1430 label->BindTo(bound);
1431}
1432
1433
Ian Rogers44fb0d02012-03-23 16:46:24 -07001434void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1435 CHECK_GE(reg_or_opcode, 0);
1436 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001437 const int length = operand.length_;
1438 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001439 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001440 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001441 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001442 // Emit the rest of the encoded operand.
1443 for (int i = 1; i < length; i++) {
1444 EmitUint8(operand.encoding_[i]);
1445 }
1446}
1447
1448
Ian Rogers2c8f6532011-09-02 17:16:34 -07001449void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001450 EmitInt32(imm.value());
1451}
1452
1453
Ian Rogers44fb0d02012-03-23 16:46:24 -07001454void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001455 const Operand& operand,
1456 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001457 CHECK_GE(reg_or_opcode, 0);
1458 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001459 if (immediate.is_int8()) {
1460 // Use sign-extended 8-bit immediate.
1461 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001462 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001463 EmitUint8(immediate.value() & 0xFF);
1464 } else if (operand.IsRegister(EAX)) {
1465 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001466 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001467 EmitImmediate(immediate);
1468 } else {
1469 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001470 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001471 EmitImmediate(immediate);
1472 }
1473}
1474
1475
Ian Rogers2c8f6532011-09-02 17:16:34 -07001476void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001477 if (label->IsBound()) {
1478 int offset = label->Position() - buffer_.Size();
1479 CHECK_LE(offset, 0);
1480 EmitInt32(offset - instruction_size);
1481 } else {
1482 EmitLabelLink(label);
1483 }
1484}
1485
1486
Ian Rogers2c8f6532011-09-02 17:16:34 -07001487void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001488 CHECK(!label->IsBound());
1489 int position = buffer_.Size();
1490 EmitInt32(label->position_);
1491 label->LinkTo(position);
1492}
1493
1494
Ian Rogers44fb0d02012-03-23 16:46:24 -07001495void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001496 Register reg,
1497 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001498 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1499 CHECK(imm.is_int8());
1500 if (imm.value() == 1) {
1501 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001502 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001503 } else {
1504 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001505 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001506 EmitUint8(imm.value() & 0xFF);
1507 }
1508}
1509
1510
Ian Rogers44fb0d02012-03-23 16:46:24 -07001511void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001512 Register operand,
1513 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001514 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1515 CHECK_EQ(shifter, ECX);
1516 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001517 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001518}
1519
Tong Shen547cdfd2014-08-05 01:54:19 -07001520void X86Assembler::InitializeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001521 WriteFDEHeader(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001522}
1523
1524void X86Assembler::FinalizeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001525 WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001526 PadCFI(&cfi_info_);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001527 WriteCFILength(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001528}
1529
Ian Rogers790a6b72014-04-01 10:36:00 -07001530constexpr size_t kFramePointerSize = 4;
1531
Ian Rogers2c8f6532011-09-02 17:16:34 -07001532void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001533 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001534 const ManagedRegisterEntrySpills& entry_spills) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001535 cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack
1536 cfi_pc_ = buffer_.Size(); // Nothing emitted yet
1537 DCHECK_EQ(cfi_pc_, 0U);
1538
1539 uint32_t reg_offset = 1;
Elliott Hughes06b37d92011-10-16 11:51:29 -07001540 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001541 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001542 for (int i = spill_regs.size() - 1; i >= 0; --i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001543 x86::X86ManagedRegister spill = spill_regs.at(i).AsX86();
1544 DCHECK(spill.IsCpuRegister());
1545 pushl(spill.AsCpuRegister());
1546 gpr_count++;
Tong Shen547cdfd2014-08-05 01:54:19 -07001547
1548 // DW_CFA_advance_loc
1549 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1550 cfi_pc_ = buffer_.Size();
1551 // DW_CFA_def_cfa_offset
1552 cfi_cfa_offset_ += kFramePointerSize;
1553 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1554 // DW_CFA_offset reg offset
1555 reg_offset++;
1556 DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset);
jeffhao703f2cd2012-07-13 17:25:52 -07001557 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001558
Ian Rogersb033c752011-07-20 12:22:35 -07001559 // return address then method on stack
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001560 int32_t adjust = frame_size - (gpr_count * kFramePointerSize) -
Tong Shen547cdfd2014-08-05 01:54:19 -07001561 sizeof(StackReference<mirror::ArtMethod>) /*method*/ -
1562 kFramePointerSize /*return address*/;
1563 addl(ESP, Immediate(-adjust));
1564 // DW_CFA_advance_loc
1565 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1566 cfi_pc_ = buffer_.Size();
1567 // DW_CFA_def_cfa_offset
1568 cfi_cfa_offset_ += adjust;
1569 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1570
Ian Rogers2c8f6532011-09-02 17:16:34 -07001571 pushl(method_reg.AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001572 // DW_CFA_advance_loc
1573 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1574 cfi_pc_ = buffer_.Size();
1575 // DW_CFA_def_cfa_offset
1576 cfi_cfa_offset_ += kFramePointerSize;
1577 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1578
Ian Rogersb5d09b22012-03-06 22:14:17 -08001579 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001580 ManagedRegisterSpill spill = entry_spills.at(i);
1581 if (spill.AsX86().IsCpuRegister()) {
1582 movl(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsCpuRegister());
1583 } else {
1584 DCHECK(spill.AsX86().IsXmmRegister());
1585 if (spill.getSize() == 8) {
1586 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1587 } else {
1588 CHECK_EQ(spill.getSize(), 4);
1589 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1590 }
1591 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001592 }
Ian Rogersb033c752011-07-20 12:22:35 -07001593}
1594
Ian Rogers2c8f6532011-09-02 17:16:34 -07001595void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001596 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001597 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001598 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1599 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001600 for (size_t i = 0; i < spill_regs.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001601 x86::X86ManagedRegister spill = spill_regs.at(i).AsX86();
1602 DCHECK(spill.IsCpuRegister());
1603 popl(spill.AsCpuRegister());
jeffhao703f2cd2012-07-13 17:25:52 -07001604 }
Ian Rogersb033c752011-07-20 12:22:35 -07001605 ret();
1606}
1607
Ian Rogers2c8f6532011-09-02 17:16:34 -07001608void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001609 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001610 addl(ESP, Immediate(-adjust));
Tong Shen547cdfd2014-08-05 01:54:19 -07001611 // DW_CFA_advance_loc
1612 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1613 cfi_pc_ = buffer_.Size();
1614 // DW_CFA_def_cfa_offset
1615 cfi_cfa_offset_ += adjust;
1616 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
Ian Rogersb033c752011-07-20 12:22:35 -07001617}
1618
Ian Rogers2c8f6532011-09-02 17:16:34 -07001619void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001620 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001621 addl(ESP, Immediate(adjust));
1622}
1623
Ian Rogers2c8f6532011-09-02 17:16:34 -07001624void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1625 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001626 if (src.IsNoRegister()) {
1627 CHECK_EQ(0u, size);
1628 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001629 CHECK_EQ(4u, size);
1630 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001631 } else if (src.IsRegisterPair()) {
1632 CHECK_EQ(8u, size);
1633 movl(Address(ESP, offs), src.AsRegisterPairLow());
1634 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1635 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001636 } else if (src.IsX87Register()) {
1637 if (size == 4) {
1638 fstps(Address(ESP, offs));
1639 } else {
1640 fstpl(Address(ESP, offs));
1641 }
1642 } else {
1643 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001644 if (size == 4) {
1645 movss(Address(ESP, offs), src.AsXmmRegister());
1646 } else {
1647 movsd(Address(ESP, offs), src.AsXmmRegister());
1648 }
1649 }
1650}
1651
Ian Rogers2c8f6532011-09-02 17:16:34 -07001652void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1653 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001654 CHECK(src.IsCpuRegister());
1655 movl(Address(ESP, dest), src.AsCpuRegister());
1656}
1657
Ian Rogers2c8f6532011-09-02 17:16:34 -07001658void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1659 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001660 CHECK(src.IsCpuRegister());
1661 movl(Address(ESP, dest), src.AsCpuRegister());
1662}
1663
Ian Rogers2c8f6532011-09-02 17:16:34 -07001664void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1665 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001666 movl(Address(ESP, dest), Immediate(imm));
1667}
1668
Ian Rogersdd7624d2014-03-14 17:43:00 -07001669void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001670 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001671 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001672}
1673
Ian Rogersdd7624d2014-03-14 17:43:00 -07001674void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001675 FrameOffset fr_offs,
1676 ManagedRegister mscratch) {
1677 X86ManagedRegister scratch = mscratch.AsX86();
1678 CHECK(scratch.IsCpuRegister());
1679 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1680 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1681}
1682
Ian Rogersdd7624d2014-03-14 17:43:00 -07001683void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001684 fs()->movl(Address::Absolute(thr_offs), ESP);
1685}
1686
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001687void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1688 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001689 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1690}
1691
1692void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1693 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001694 if (dest.IsNoRegister()) {
1695 CHECK_EQ(0u, size);
1696 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001697 CHECK_EQ(4u, size);
1698 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001699 } else if (dest.IsRegisterPair()) {
1700 CHECK_EQ(8u, size);
1701 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1702 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001703 } else if (dest.IsX87Register()) {
1704 if (size == 4) {
1705 flds(Address(ESP, src));
1706 } else {
1707 fldl(Address(ESP, src));
1708 }
Ian Rogersb033c752011-07-20 12:22:35 -07001709 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001710 CHECK(dest.IsXmmRegister());
1711 if (size == 4) {
1712 movss(dest.AsXmmRegister(), Address(ESP, src));
1713 } else {
1714 movsd(dest.AsXmmRegister(), Address(ESP, src));
1715 }
Ian Rogersb033c752011-07-20 12:22:35 -07001716 }
1717}
1718
Ian Rogersdd7624d2014-03-14 17:43:00 -07001719void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001720 X86ManagedRegister dest = mdest.AsX86();
1721 if (dest.IsNoRegister()) {
1722 CHECK_EQ(0u, size);
1723 } else if (dest.IsCpuRegister()) {
1724 CHECK_EQ(4u, size);
1725 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1726 } else if (dest.IsRegisterPair()) {
1727 CHECK_EQ(8u, size);
1728 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001729 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001730 } else if (dest.IsX87Register()) {
1731 if (size == 4) {
1732 fs()->flds(Address::Absolute(src));
1733 } else {
1734 fs()->fldl(Address::Absolute(src));
1735 }
1736 } else {
1737 CHECK(dest.IsXmmRegister());
1738 if (size == 4) {
1739 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1740 } else {
1741 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1742 }
1743 }
1744}
1745
Ian Rogers2c8f6532011-09-02 17:16:34 -07001746void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1747 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001748 CHECK(dest.IsCpuRegister());
1749 movl(dest.AsCpuRegister(), Address(ESP, src));
1750}
1751
Ian Rogers2c8f6532011-09-02 17:16:34 -07001752void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1753 MemberOffset offs) {
1754 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001755 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001756 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001757 if (kPoisonHeapReferences) {
1758 negl(dest.AsCpuRegister());
1759 }
Ian Rogersb033c752011-07-20 12:22:35 -07001760}
1761
Ian Rogers2c8f6532011-09-02 17:16:34 -07001762void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1763 Offset offs) {
1764 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001765 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001766 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001767}
1768
Ian Rogersdd7624d2014-03-14 17:43:00 -07001769void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1770 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001771 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001772 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001773 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001774}
1775
jeffhao58136ca2012-05-24 13:40:11 -07001776void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1777 X86ManagedRegister reg = mreg.AsX86();
1778 CHECK(size == 1 || size == 2) << size;
1779 CHECK(reg.IsCpuRegister()) << reg;
1780 if (size == 1) {
1781 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1782 } else {
1783 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1784 }
1785}
1786
jeffhaocee4d0c2012-06-15 14:42:01 -07001787void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1788 X86ManagedRegister reg = mreg.AsX86();
1789 CHECK(size == 1 || size == 2) << size;
1790 CHECK(reg.IsCpuRegister()) << reg;
1791 if (size == 1) {
1792 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1793 } else {
1794 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1795 }
1796}
1797
Ian Rogersb5d09b22012-03-06 22:14:17 -08001798void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001799 X86ManagedRegister dest = mdest.AsX86();
1800 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001801 if (!dest.Equals(src)) {
1802 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1803 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001804 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1805 // Pass via stack and pop X87 register
1806 subl(ESP, Immediate(16));
1807 if (size == 4) {
1808 CHECK_EQ(src.AsX87Register(), ST0);
1809 fstps(Address(ESP, 0));
1810 movss(dest.AsXmmRegister(), Address(ESP, 0));
1811 } else {
1812 CHECK_EQ(src.AsX87Register(), ST0);
1813 fstpl(Address(ESP, 0));
1814 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1815 }
1816 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001817 } else {
1818 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001819 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001820 }
1821 }
1822}
1823
Ian Rogers2c8f6532011-09-02 17:16:34 -07001824void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1825 ManagedRegister mscratch) {
1826 X86ManagedRegister scratch = mscratch.AsX86();
1827 CHECK(scratch.IsCpuRegister());
1828 movl(scratch.AsCpuRegister(), Address(ESP, src));
1829 movl(Address(ESP, dest), scratch.AsCpuRegister());
1830}
1831
Ian Rogersdd7624d2014-03-14 17:43:00 -07001832void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1833 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001834 ManagedRegister mscratch) {
1835 X86ManagedRegister scratch = mscratch.AsX86();
1836 CHECK(scratch.IsCpuRegister());
1837 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1838 Store(fr_offs, scratch, 4);
1839}
1840
Ian Rogersdd7624d2014-03-14 17:43:00 -07001841void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001842 FrameOffset fr_offs,
1843 ManagedRegister mscratch) {
1844 X86ManagedRegister scratch = mscratch.AsX86();
1845 CHECK(scratch.IsCpuRegister());
1846 Load(scratch, fr_offs, 4);
1847 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1848}
1849
1850void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1851 ManagedRegister mscratch,
1852 size_t size) {
1853 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001854 if (scratch.IsCpuRegister() && size == 8) {
1855 Load(scratch, src, 4);
1856 Store(dest, scratch, 4);
1857 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1858 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1859 } else {
1860 Load(scratch, src, size);
1861 Store(dest, scratch, size);
1862 }
1863}
1864
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001865void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1866 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001867 UNIMPLEMENTED(FATAL);
1868}
1869
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001870void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1871 ManagedRegister scratch, size_t size) {
1872 CHECK(scratch.IsNoRegister());
1873 CHECK_EQ(size, 4u);
1874 pushl(Address(ESP, src));
1875 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1876}
1877
Ian Rogersdc51b792011-09-22 20:41:37 -07001878void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1879 ManagedRegister mscratch, size_t size) {
1880 Register scratch = mscratch.AsX86().AsCpuRegister();
1881 CHECK_EQ(size, 4u);
1882 movl(scratch, Address(ESP, src_base));
1883 movl(scratch, Address(scratch, src_offset));
1884 movl(Address(ESP, dest), scratch);
1885}
1886
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001887void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1888 ManagedRegister src, Offset src_offset,
1889 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001890 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001891 CHECK(scratch.IsNoRegister());
1892 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1893 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1894}
1895
1896void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1897 ManagedRegister mscratch, size_t size) {
1898 Register scratch = mscratch.AsX86().AsCpuRegister();
1899 CHECK_EQ(size, 4u);
1900 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1901 movl(scratch, Address(ESP, src));
1902 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001903 popl(Address(scratch, dest_offset));
1904}
1905
Ian Rogerse5de95b2011-09-18 20:31:38 -07001906void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001907 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001908}
1909
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001910void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
1911 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001912 ManagedRegister min_reg, bool null_allowed) {
1913 X86ManagedRegister out_reg = mout_reg.AsX86();
1914 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001915 CHECK(in_reg.IsCpuRegister());
1916 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001917 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001918 if (null_allowed) {
1919 Label null_arg;
1920 if (!out_reg.Equals(in_reg)) {
1921 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1922 }
1923 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001924 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001925 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001926 Bind(&null_arg);
1927 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001928 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001929 }
1930}
1931
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001932void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
1933 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001934 ManagedRegister mscratch,
1935 bool null_allowed) {
1936 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001937 CHECK(scratch.IsCpuRegister());
1938 if (null_allowed) {
1939 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001940 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001941 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001942 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001943 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001944 Bind(&null_arg);
1945 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001946 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001947 }
1948 Store(out_off, scratch, 4);
1949}
1950
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001951// Given a handle scope entry, load the associated reference.
1952void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001953 ManagedRegister min_reg) {
1954 X86ManagedRegister out_reg = mout_reg.AsX86();
1955 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001956 CHECK(out_reg.IsCpuRegister());
1957 CHECK(in_reg.IsCpuRegister());
1958 Label null_arg;
1959 if (!out_reg.Equals(in_reg)) {
1960 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1961 }
1962 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001963 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001964 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1965 Bind(&null_arg);
1966}
1967
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001968void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001969 // TODO: not validating references
1970}
1971
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001972void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001973 // TODO: not validating references
1974}
1975
Ian Rogers2c8f6532011-09-02 17:16:34 -07001976void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1977 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001978 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001979 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001980 // TODO: place reference map on call
1981}
1982
Ian Rogers67375ac2011-09-14 00:55:44 -07001983void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1984 Register scratch = mscratch.AsX86().AsCpuRegister();
1985 movl(scratch, Address(ESP, base));
1986 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001987}
1988
Ian Rogersdd7624d2014-03-14 17:43:00 -07001989void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001990 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001991}
1992
Ian Rogers2c8f6532011-09-02 17:16:34 -07001993void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1994 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07001995 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001996}
1997
Ian Rogers2c8f6532011-09-02 17:16:34 -07001998void X86Assembler::GetCurrentThread(FrameOffset offset,
1999 ManagedRegister mscratch) {
2000 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002001 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002002 movl(Address(ESP, offset), scratch.AsCpuRegister());
2003}
2004
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002005void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
2006 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002007 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002008 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002009 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002010}
Ian Rogers0d666d82011-08-14 16:03:46 -07002011
Ian Rogers2c8f6532011-09-02 17:16:34 -07002012void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2013 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002014#define __ sp_asm->
2015 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002016 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002017 if (stack_adjust_ != 0) { // Fix up the frame.
2018 __ DecreaseFrameSize(stack_adjust_);
2019 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002020 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002021 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2022 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002023 // this call should never return
2024 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002025#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002026}
2027
Ian Rogers2c8f6532011-09-02 17:16:34 -07002028} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002029} // namespace art