blob: 3f266fecfca3f53fecd249268b0df87da1c33f94 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070023#include "utils/dwarf_cfi.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Ian Rogersb033c752011-07-20 12:22:35 -070028std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
29 return os << "XMM" << static_cast<int>(reg);
30}
31
32std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
33 return os << "ST" << static_cast<int>(reg);
34}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogers2c8f6532011-09-02 17:16:34 -070036void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
38 EmitUint8(0xFF);
39 EmitRegisterOperand(2, reg);
40}
41
42
Ian Rogers2c8f6532011-09-02 17:16:34 -070043void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
45 EmitUint8(0xFF);
46 EmitOperand(2, address);
47}
48
49
Ian Rogers2c8f6532011-09-02 17:16:34 -070050void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
52 EmitUint8(0xE8);
53 static const int kSize = 5;
54 EmitLabel(label, kSize);
55}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Ian Rogers2c8f6532011-09-02 17:16:34 -0700148void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xB6);
152 EmitRegisterOperand(dst, src);
153}
154
155
Ian Rogers2c8f6532011-09-02 17:16:34 -0700156void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
158 EmitUint8(0x0F);
159 EmitUint8(0xB6);
160 EmitOperand(dst, src);
161}
162
163
Ian Rogers2c8f6532011-09-02 17:16:34 -0700164void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700165 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
166 EmitUint8(0x0F);
167 EmitUint8(0xBE);
168 EmitRegisterOperand(dst, src);
169}
170
171
Ian Rogers2c8f6532011-09-02 17:16:34 -0700172void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700173 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
174 EmitUint8(0x0F);
175 EmitUint8(0xBE);
176 EmitOperand(dst, src);
177}
178
179
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700180void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700181 LOG(FATAL) << "Use movzxb or movsxb instead.";
182}
183
184
Ian Rogers2c8f6532011-09-02 17:16:34 -0700185void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
187 EmitUint8(0x88);
188 EmitOperand(src, dst);
189}
190
191
Ian Rogers2c8f6532011-09-02 17:16:34 -0700192void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
194 EmitUint8(0xC6);
195 EmitOperand(EAX, dst);
196 CHECK(imm.is_int8());
197 EmitUint8(imm.value() & 0xFF);
198}
199
200
Ian Rogers2c8f6532011-09-02 17:16:34 -0700201void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700202 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
203 EmitUint8(0x0F);
204 EmitUint8(0xB7);
205 EmitRegisterOperand(dst, src);
206}
207
208
Ian Rogers2c8f6532011-09-02 17:16:34 -0700209void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700210 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
211 EmitUint8(0x0F);
212 EmitUint8(0xB7);
213 EmitOperand(dst, src);
214}
215
216
Ian Rogers2c8f6532011-09-02 17:16:34 -0700217void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700218 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
219 EmitUint8(0x0F);
220 EmitUint8(0xBF);
221 EmitRegisterOperand(dst, src);
222}
223
224
Ian Rogers2c8f6532011-09-02 17:16:34 -0700225void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700226 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
227 EmitUint8(0x0F);
228 EmitUint8(0xBF);
229 EmitOperand(dst, src);
230}
231
232
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700233void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700234 LOG(FATAL) << "Use movzxw or movsxw instead.";
235}
236
237
Ian Rogers2c8f6532011-09-02 17:16:34 -0700238void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700239 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
240 EmitOperandSizeOverride();
241 EmitUint8(0x89);
242 EmitOperand(src, dst);
243}
244
245
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100246void X86Assembler::movw(const Address& dst, const Immediate& imm) {
247 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
248 EmitOperandSizeOverride();
249 EmitUint8(0xC7);
250 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100251 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100252 EmitUint8(imm.value() & 0xFF);
253 EmitUint8(imm.value() >> 8);
254}
255
256
Ian Rogers2c8f6532011-09-02 17:16:34 -0700257void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700258 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
259 EmitUint8(0x8D);
260 EmitOperand(dst, src);
261}
262
263
Ian Rogers2c8f6532011-09-02 17:16:34 -0700264void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700265 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
266 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700267 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700268 EmitRegisterOperand(dst, src);
269}
270
271
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000272void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700273 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
274 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700275 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000276 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700277}
278
279
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100280void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
281 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
282 EmitUint8(0x0F);
283 EmitUint8(0x28);
284 EmitXmmRegisterOperand(dst, src);
285}
286
287
Ian Rogers2c8f6532011-09-02 17:16:34 -0700288void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700289 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
290 EmitUint8(0xF3);
291 EmitUint8(0x0F);
292 EmitUint8(0x10);
293 EmitOperand(dst, src);
294}
295
296
Ian Rogers2c8f6532011-09-02 17:16:34 -0700297void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700298 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
299 EmitUint8(0xF3);
300 EmitUint8(0x0F);
301 EmitUint8(0x11);
302 EmitOperand(src, dst);
303}
304
305
Ian Rogers2c8f6532011-09-02 17:16:34 -0700306void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700307 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
308 EmitUint8(0xF3);
309 EmitUint8(0x0F);
310 EmitUint8(0x11);
311 EmitXmmRegisterOperand(src, dst);
312}
313
314
Ian Rogers2c8f6532011-09-02 17:16:34 -0700315void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700316 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
317 EmitUint8(0x66);
318 EmitUint8(0x0F);
319 EmitUint8(0x6E);
320 EmitOperand(dst, Operand(src));
321}
322
323
Ian Rogers2c8f6532011-09-02 17:16:34 -0700324void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700325 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
326 EmitUint8(0x66);
327 EmitUint8(0x0F);
328 EmitUint8(0x7E);
329 EmitOperand(src, Operand(dst));
330}
331
332
Ian Rogers2c8f6532011-09-02 17:16:34 -0700333void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700334 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
335 EmitUint8(0xF3);
336 EmitUint8(0x0F);
337 EmitUint8(0x58);
338 EmitXmmRegisterOperand(dst, src);
339}
340
341
Ian Rogers2c8f6532011-09-02 17:16:34 -0700342void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700343 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
344 EmitUint8(0xF3);
345 EmitUint8(0x0F);
346 EmitUint8(0x58);
347 EmitOperand(dst, src);
348}
349
350
Ian Rogers2c8f6532011-09-02 17:16:34 -0700351void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700352 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
353 EmitUint8(0xF3);
354 EmitUint8(0x0F);
355 EmitUint8(0x5C);
356 EmitXmmRegisterOperand(dst, src);
357}
358
359
Ian Rogers2c8f6532011-09-02 17:16:34 -0700360void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700361 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
362 EmitUint8(0xF3);
363 EmitUint8(0x0F);
364 EmitUint8(0x5C);
365 EmitOperand(dst, src);
366}
367
368
Ian Rogers2c8f6532011-09-02 17:16:34 -0700369void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700370 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
371 EmitUint8(0xF3);
372 EmitUint8(0x0F);
373 EmitUint8(0x59);
374 EmitXmmRegisterOperand(dst, src);
375}
376
377
Ian Rogers2c8f6532011-09-02 17:16:34 -0700378void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700379 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
380 EmitUint8(0xF3);
381 EmitUint8(0x0F);
382 EmitUint8(0x59);
383 EmitOperand(dst, src);
384}
385
386
Ian Rogers2c8f6532011-09-02 17:16:34 -0700387void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700388 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
389 EmitUint8(0xF3);
390 EmitUint8(0x0F);
391 EmitUint8(0x5E);
392 EmitXmmRegisterOperand(dst, src);
393}
394
395
Ian Rogers2c8f6532011-09-02 17:16:34 -0700396void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700397 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
398 EmitUint8(0xF3);
399 EmitUint8(0x0F);
400 EmitUint8(0x5E);
401 EmitOperand(dst, src);
402}
403
404
Ian Rogers2c8f6532011-09-02 17:16:34 -0700405void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700406 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
407 EmitUint8(0xD9);
408 EmitOperand(0, src);
409}
410
411
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500412void X86Assembler::fsts(const Address& dst) {
413 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
414 EmitUint8(0xD9);
415 EmitOperand(2, dst);
416}
417
418
Ian Rogers2c8f6532011-09-02 17:16:34 -0700419void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700420 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
421 EmitUint8(0xD9);
422 EmitOperand(3, dst);
423}
424
425
Ian Rogers2c8f6532011-09-02 17:16:34 -0700426void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700427 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
428 EmitUint8(0xF2);
429 EmitUint8(0x0F);
430 EmitUint8(0x10);
431 EmitOperand(dst, src);
432}
433
434
Ian Rogers2c8f6532011-09-02 17:16:34 -0700435void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700436 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
437 EmitUint8(0xF2);
438 EmitUint8(0x0F);
439 EmitUint8(0x11);
440 EmitOperand(src, dst);
441}
442
443
Ian Rogers2c8f6532011-09-02 17:16:34 -0700444void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700445 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
446 EmitUint8(0xF2);
447 EmitUint8(0x0F);
448 EmitUint8(0x11);
449 EmitXmmRegisterOperand(src, dst);
450}
451
452
Calin Juravle52c48962014-12-16 17:02:57 +0000453void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
454 DCHECK(shift_count.is_uint8());
455
456 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
457 EmitUint8(0x66);
458 EmitUint8(0x0F);
459 EmitUint8(0x73);
460 EmitXmmRegisterOperand(2, reg);
461 EmitUint8(shift_count.value());
462}
463
464
465void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
466 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
467 EmitUint8(0x66);
468 EmitUint8(0x0F);
469 EmitUint8(0x62);
470 EmitXmmRegisterOperand(dst, src);
471}
472
473
Ian Rogers2c8f6532011-09-02 17:16:34 -0700474void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700475 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
476 EmitUint8(0xF2);
477 EmitUint8(0x0F);
478 EmitUint8(0x58);
479 EmitXmmRegisterOperand(dst, src);
480}
481
482
Ian Rogers2c8f6532011-09-02 17:16:34 -0700483void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700484 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
485 EmitUint8(0xF2);
486 EmitUint8(0x0F);
487 EmitUint8(0x58);
488 EmitOperand(dst, src);
489}
490
491
Ian Rogers2c8f6532011-09-02 17:16:34 -0700492void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700493 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
494 EmitUint8(0xF2);
495 EmitUint8(0x0F);
496 EmitUint8(0x5C);
497 EmitXmmRegisterOperand(dst, src);
498}
499
500
Ian Rogers2c8f6532011-09-02 17:16:34 -0700501void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700502 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
503 EmitUint8(0xF2);
504 EmitUint8(0x0F);
505 EmitUint8(0x5C);
506 EmitOperand(dst, src);
507}
508
509
Ian Rogers2c8f6532011-09-02 17:16:34 -0700510void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700511 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
512 EmitUint8(0xF2);
513 EmitUint8(0x0F);
514 EmitUint8(0x59);
515 EmitXmmRegisterOperand(dst, src);
516}
517
518
Ian Rogers2c8f6532011-09-02 17:16:34 -0700519void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700520 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
521 EmitUint8(0xF2);
522 EmitUint8(0x0F);
523 EmitUint8(0x59);
524 EmitOperand(dst, src);
525}
526
527
Ian Rogers2c8f6532011-09-02 17:16:34 -0700528void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700529 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
530 EmitUint8(0xF2);
531 EmitUint8(0x0F);
532 EmitUint8(0x5E);
533 EmitXmmRegisterOperand(dst, src);
534}
535
536
Ian Rogers2c8f6532011-09-02 17:16:34 -0700537void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700538 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
539 EmitUint8(0xF2);
540 EmitUint8(0x0F);
541 EmitUint8(0x5E);
542 EmitOperand(dst, src);
543}
544
545
Ian Rogers2c8f6532011-09-02 17:16:34 -0700546void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700547 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
548 EmitUint8(0xF3);
549 EmitUint8(0x0F);
550 EmitUint8(0x2A);
551 EmitOperand(dst, Operand(src));
552}
553
554
Ian Rogers2c8f6532011-09-02 17:16:34 -0700555void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700556 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
557 EmitUint8(0xF2);
558 EmitUint8(0x0F);
559 EmitUint8(0x2A);
560 EmitOperand(dst, Operand(src));
561}
562
563
Ian Rogers2c8f6532011-09-02 17:16:34 -0700564void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700565 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
566 EmitUint8(0xF3);
567 EmitUint8(0x0F);
568 EmitUint8(0x2D);
569 EmitXmmRegisterOperand(dst, src);
570}
571
572
Ian Rogers2c8f6532011-09-02 17:16:34 -0700573void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700574 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
575 EmitUint8(0xF3);
576 EmitUint8(0x0F);
577 EmitUint8(0x5A);
578 EmitXmmRegisterOperand(dst, src);
579}
580
581
Ian Rogers2c8f6532011-09-02 17:16:34 -0700582void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700583 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
584 EmitUint8(0xF2);
585 EmitUint8(0x0F);
586 EmitUint8(0x2D);
587 EmitXmmRegisterOperand(dst, src);
588}
589
590
Ian Rogers2c8f6532011-09-02 17:16:34 -0700591void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700592 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
593 EmitUint8(0xF3);
594 EmitUint8(0x0F);
595 EmitUint8(0x2C);
596 EmitXmmRegisterOperand(dst, src);
597}
598
599
Ian Rogers2c8f6532011-09-02 17:16:34 -0700600void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700601 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
602 EmitUint8(0xF2);
603 EmitUint8(0x0F);
604 EmitUint8(0x2C);
605 EmitXmmRegisterOperand(dst, src);
606}
607
608
Ian Rogers2c8f6532011-09-02 17:16:34 -0700609void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700610 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
611 EmitUint8(0xF2);
612 EmitUint8(0x0F);
613 EmitUint8(0x5A);
614 EmitXmmRegisterOperand(dst, src);
615}
616
617
Ian Rogers2c8f6532011-09-02 17:16:34 -0700618void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700619 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
620 EmitUint8(0xF3);
621 EmitUint8(0x0F);
622 EmitUint8(0xE6);
623 EmitXmmRegisterOperand(dst, src);
624}
625
626
Ian Rogers2c8f6532011-09-02 17:16:34 -0700627void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700628 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
629 EmitUint8(0x0F);
630 EmitUint8(0x2F);
631 EmitXmmRegisterOperand(a, b);
632}
633
634
Ian Rogers2c8f6532011-09-02 17:16:34 -0700635void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700636 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
637 EmitUint8(0x66);
638 EmitUint8(0x0F);
639 EmitUint8(0x2F);
640 EmitXmmRegisterOperand(a, b);
641}
642
643
Calin Juravleddb7df22014-11-25 20:56:51 +0000644void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
645 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
646 EmitUint8(0x0F);
647 EmitUint8(0x2E);
648 EmitXmmRegisterOperand(a, b);
649}
650
651
652void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
653 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
654 EmitUint8(0x66);
655 EmitUint8(0x0F);
656 EmitUint8(0x2E);
657 EmitXmmRegisterOperand(a, b);
658}
659
660
Ian Rogers2c8f6532011-09-02 17:16:34 -0700661void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700662 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
663 EmitUint8(0xF2);
664 EmitUint8(0x0F);
665 EmitUint8(0x51);
666 EmitXmmRegisterOperand(dst, src);
667}
668
669
Ian Rogers2c8f6532011-09-02 17:16:34 -0700670void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700671 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
672 EmitUint8(0xF3);
673 EmitUint8(0x0F);
674 EmitUint8(0x51);
675 EmitXmmRegisterOperand(dst, src);
676}
677
678
Ian Rogers2c8f6532011-09-02 17:16:34 -0700679void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700680 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
681 EmitUint8(0x66);
682 EmitUint8(0x0F);
683 EmitUint8(0x57);
684 EmitOperand(dst, src);
685}
686
687
Ian Rogers2c8f6532011-09-02 17:16:34 -0700688void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700689 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
690 EmitUint8(0x66);
691 EmitUint8(0x0F);
692 EmitUint8(0x57);
693 EmitXmmRegisterOperand(dst, src);
694}
695
696
Ian Rogers2c8f6532011-09-02 17:16:34 -0700697void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700698 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
699 EmitUint8(0x0F);
700 EmitUint8(0x57);
701 EmitOperand(dst, src);
702}
703
704
Ian Rogers2c8f6532011-09-02 17:16:34 -0700705void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700706 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
707 EmitUint8(0x0F);
708 EmitUint8(0x57);
709 EmitXmmRegisterOperand(dst, src);
710}
711
712
Ian Rogers2c8f6532011-09-02 17:16:34 -0700713void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700714 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
715 EmitUint8(0x66);
716 EmitUint8(0x0F);
717 EmitUint8(0x54);
718 EmitOperand(dst, src);
719}
720
721
Ian Rogers2c8f6532011-09-02 17:16:34 -0700722void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700723 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
724 EmitUint8(0xDD);
725 EmitOperand(0, src);
726}
727
728
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500729void X86Assembler::fstl(const Address& dst) {
730 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
731 EmitUint8(0xDD);
732 EmitOperand(2, dst);
733}
734
735
Ian Rogers2c8f6532011-09-02 17:16:34 -0700736void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700737 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
738 EmitUint8(0xDD);
739 EmitOperand(3, dst);
740}
741
742
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500743void X86Assembler::fstsw() {
744 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
745 EmitUint8(0x9B);
746 EmitUint8(0xDF);
747 EmitUint8(0xE0);
748}
749
750
Ian Rogers2c8f6532011-09-02 17:16:34 -0700751void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700752 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
753 EmitUint8(0xD9);
754 EmitOperand(7, dst);
755}
756
757
Ian Rogers2c8f6532011-09-02 17:16:34 -0700758void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700759 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
760 EmitUint8(0xD9);
761 EmitOperand(5, src);
762}
763
764
Ian Rogers2c8f6532011-09-02 17:16:34 -0700765void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700766 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
767 EmitUint8(0xDF);
768 EmitOperand(7, dst);
769}
770
771
Ian Rogers2c8f6532011-09-02 17:16:34 -0700772void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700773 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
774 EmitUint8(0xDB);
775 EmitOperand(3, dst);
776}
777
778
Ian Rogers2c8f6532011-09-02 17:16:34 -0700779void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700780 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
781 EmitUint8(0xDF);
782 EmitOperand(5, src);
783}
784
785
Ian Rogers2c8f6532011-09-02 17:16:34 -0700786void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700787 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
788 EmitUint8(0xD9);
789 EmitUint8(0xF7);
790}
791
792
Ian Rogers2c8f6532011-09-02 17:16:34 -0700793void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700794 CHECK_LT(index.value(), 7);
795 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
796 EmitUint8(0xDD);
797 EmitUint8(0xC0 + index.value());
798}
799
800
Ian Rogers2c8f6532011-09-02 17:16:34 -0700801void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700802 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
803 EmitUint8(0xD9);
804 EmitUint8(0xFE);
805}
806
807
Ian Rogers2c8f6532011-09-02 17:16:34 -0700808void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700809 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
810 EmitUint8(0xD9);
811 EmitUint8(0xFF);
812}
813
814
Ian Rogers2c8f6532011-09-02 17:16:34 -0700815void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700816 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
817 EmitUint8(0xD9);
818 EmitUint8(0xF2);
819}
820
821
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500822void X86Assembler::fucompp() {
823 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
824 EmitUint8(0xDA);
825 EmitUint8(0xE9);
826}
827
828
829void X86Assembler::fprem() {
830 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
831 EmitUint8(0xD9);
832 EmitUint8(0xF8);
833}
834
835
Ian Rogers2c8f6532011-09-02 17:16:34 -0700836void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700837 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
838 EmitUint8(0x87);
839 EmitRegisterOperand(dst, src);
840}
841
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100842
Ian Rogers7caad772012-03-30 01:07:54 -0700843void X86Assembler::xchgl(Register reg, const Address& address) {
844 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
845 EmitUint8(0x87);
846 EmitOperand(reg, address);
847}
848
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700849
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100850void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
851 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
852 EmitUint8(0x66);
853 EmitComplex(7, address, imm);
854}
855
856
Ian Rogers2c8f6532011-09-02 17:16:34 -0700857void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700858 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
859 EmitComplex(7, Operand(reg), imm);
860}
861
862
Ian Rogers2c8f6532011-09-02 17:16:34 -0700863void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700864 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
865 EmitUint8(0x3B);
866 EmitOperand(reg0, Operand(reg1));
867}
868
869
Ian Rogers2c8f6532011-09-02 17:16:34 -0700870void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700871 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
872 EmitUint8(0x3B);
873 EmitOperand(reg, address);
874}
875
876
Ian Rogers2c8f6532011-09-02 17:16:34 -0700877void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700878 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
879 EmitUint8(0x03);
880 EmitRegisterOperand(dst, src);
881}
882
883
Ian Rogers2c8f6532011-09-02 17:16:34 -0700884void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700885 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
886 EmitUint8(0x03);
887 EmitOperand(reg, address);
888}
889
890
Ian Rogers2c8f6532011-09-02 17:16:34 -0700891void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700892 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
893 EmitUint8(0x39);
894 EmitOperand(reg, address);
895}
896
897
Ian Rogers2c8f6532011-09-02 17:16:34 -0700898void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700899 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
900 EmitComplex(7, address, imm);
901}
902
903
Ian Rogers2c8f6532011-09-02 17:16:34 -0700904void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700905 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
906 EmitUint8(0x85);
907 EmitRegisterOperand(reg1, reg2);
908}
909
910
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100911void X86Assembler::testl(Register reg, const Address& address) {
912 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
913 EmitUint8(0x85);
914 EmitOperand(reg, address);
915}
916
917
Ian Rogers2c8f6532011-09-02 17:16:34 -0700918void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700919 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
920 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
921 // we only test the byte register to keep the encoding short.
922 if (immediate.is_uint8() && reg < 4) {
923 // Use zero-extended 8-bit immediate.
924 if (reg == EAX) {
925 EmitUint8(0xA8);
926 } else {
927 EmitUint8(0xF6);
928 EmitUint8(0xC0 + reg);
929 }
930 EmitUint8(immediate.value() & 0xFF);
931 } else if (reg == EAX) {
932 // Use short form if the destination is EAX.
933 EmitUint8(0xA9);
934 EmitImmediate(immediate);
935 } else {
936 EmitUint8(0xF7);
937 EmitOperand(0, Operand(reg));
938 EmitImmediate(immediate);
939 }
940}
941
942
Ian Rogers2c8f6532011-09-02 17:16:34 -0700943void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700944 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
945 EmitUint8(0x23);
946 EmitOperand(dst, Operand(src));
947}
948
949
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000950void X86Assembler::andl(Register reg, const Address& address) {
951 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
952 EmitUint8(0x23);
953 EmitOperand(reg, address);
954}
955
956
Ian Rogers2c8f6532011-09-02 17:16:34 -0700957void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700958 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
959 EmitComplex(4, Operand(dst), imm);
960}
961
962
Ian Rogers2c8f6532011-09-02 17:16:34 -0700963void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700964 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
965 EmitUint8(0x0B);
966 EmitOperand(dst, Operand(src));
967}
968
969
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000970void X86Assembler::orl(Register reg, const Address& address) {
971 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
972 EmitUint8(0x0B);
973 EmitOperand(reg, address);
974}
975
976
Ian Rogers2c8f6532011-09-02 17:16:34 -0700977void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700978 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
979 EmitComplex(1, Operand(dst), imm);
980}
981
982
Ian Rogers2c8f6532011-09-02 17:16:34 -0700983void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700984 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
985 EmitUint8(0x33);
986 EmitOperand(dst, Operand(src));
987}
988
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000989
990void X86Assembler::xorl(Register reg, const Address& address) {
991 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
992 EmitUint8(0x33);
993 EmitOperand(reg, address);
994}
995
996
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100997void X86Assembler::xorl(Register dst, const Immediate& imm) {
998 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
999 EmitComplex(6, Operand(dst), imm);
1000}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001001
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001002
Ian Rogers2c8f6532011-09-02 17:16:34 -07001003void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001004 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1005 EmitComplex(0, Operand(reg), imm);
1006}
1007
1008
Ian Rogers2c8f6532011-09-02 17:16:34 -07001009void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001010 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1011 EmitUint8(0x01);
1012 EmitOperand(reg, address);
1013}
1014
1015
Ian Rogers2c8f6532011-09-02 17:16:34 -07001016void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001017 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1018 EmitComplex(0, address, imm);
1019}
1020
1021
Ian Rogers2c8f6532011-09-02 17:16:34 -07001022void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001023 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1024 EmitComplex(2, Operand(reg), imm);
1025}
1026
1027
Ian Rogers2c8f6532011-09-02 17:16:34 -07001028void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001029 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1030 EmitUint8(0x13);
1031 EmitOperand(dst, Operand(src));
1032}
1033
1034
Ian Rogers2c8f6532011-09-02 17:16:34 -07001035void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1037 EmitUint8(0x13);
1038 EmitOperand(dst, address);
1039}
1040
1041
Ian Rogers2c8f6532011-09-02 17:16:34 -07001042void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1044 EmitUint8(0x2B);
1045 EmitOperand(dst, Operand(src));
1046}
1047
1048
Ian Rogers2c8f6532011-09-02 17:16:34 -07001049void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1051 EmitComplex(5, Operand(reg), imm);
1052}
1053
1054
Ian Rogers2c8f6532011-09-02 17:16:34 -07001055void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001056 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1057 EmitUint8(0x2B);
1058 EmitOperand(reg, address);
1059}
1060
1061
Ian Rogers2c8f6532011-09-02 17:16:34 -07001062void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001063 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1064 EmitUint8(0x99);
1065}
1066
1067
Ian Rogers2c8f6532011-09-02 17:16:34 -07001068void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1070 EmitUint8(0xF7);
1071 EmitUint8(0xF8 | reg);
1072}
1073
1074
Ian Rogers2c8f6532011-09-02 17:16:34 -07001075void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001076 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1077 EmitUint8(0x0F);
1078 EmitUint8(0xAF);
1079 EmitOperand(dst, Operand(src));
1080}
1081
1082
Ian Rogers2c8f6532011-09-02 17:16:34 -07001083void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001084 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1085 EmitUint8(0x69);
1086 EmitOperand(reg, Operand(reg));
1087 EmitImmediate(imm);
1088}
1089
1090
Ian Rogers2c8f6532011-09-02 17:16:34 -07001091void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001092 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1093 EmitUint8(0x0F);
1094 EmitUint8(0xAF);
1095 EmitOperand(reg, address);
1096}
1097
1098
Ian Rogers2c8f6532011-09-02 17:16:34 -07001099void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1101 EmitUint8(0xF7);
1102 EmitOperand(5, Operand(reg));
1103}
1104
1105
Ian Rogers2c8f6532011-09-02 17:16:34 -07001106void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1108 EmitUint8(0xF7);
1109 EmitOperand(5, address);
1110}
1111
1112
Ian Rogers2c8f6532011-09-02 17:16:34 -07001113void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1115 EmitUint8(0xF7);
1116 EmitOperand(4, Operand(reg));
1117}
1118
1119
Ian Rogers2c8f6532011-09-02 17:16:34 -07001120void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1122 EmitUint8(0xF7);
1123 EmitOperand(4, address);
1124}
1125
1126
Ian Rogers2c8f6532011-09-02 17:16:34 -07001127void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1129 EmitUint8(0x1B);
1130 EmitOperand(dst, Operand(src));
1131}
1132
1133
Ian Rogers2c8f6532011-09-02 17:16:34 -07001134void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1136 EmitComplex(3, Operand(reg), imm);
1137}
1138
1139
Ian Rogers2c8f6532011-09-02 17:16:34 -07001140void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001141 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1142 EmitUint8(0x1B);
1143 EmitOperand(dst, address);
1144}
1145
1146
Ian Rogers2c8f6532011-09-02 17:16:34 -07001147void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001148 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1149 EmitUint8(0x40 + reg);
1150}
1151
1152
Ian Rogers2c8f6532011-09-02 17:16:34 -07001153void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001154 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1155 EmitUint8(0xFF);
1156 EmitOperand(0, address);
1157}
1158
1159
Ian Rogers2c8f6532011-09-02 17:16:34 -07001160void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001161 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1162 EmitUint8(0x48 + reg);
1163}
1164
1165
Ian Rogers2c8f6532011-09-02 17:16:34 -07001166void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001167 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1168 EmitUint8(0xFF);
1169 EmitOperand(1, address);
1170}
1171
1172
Ian Rogers2c8f6532011-09-02 17:16:34 -07001173void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001174 EmitGenericShift(4, reg, imm);
1175}
1176
1177
Ian Rogers2c8f6532011-09-02 17:16:34 -07001178void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001179 EmitGenericShift(4, operand, shifter);
1180}
1181
1182
Ian Rogers2c8f6532011-09-02 17:16:34 -07001183void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001184 EmitGenericShift(5, reg, imm);
1185}
1186
1187
Ian Rogers2c8f6532011-09-02 17:16:34 -07001188void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001189 EmitGenericShift(5, operand, shifter);
1190}
1191
1192
Ian Rogers2c8f6532011-09-02 17:16:34 -07001193void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001194 EmitGenericShift(7, reg, imm);
1195}
1196
1197
Ian Rogers2c8f6532011-09-02 17:16:34 -07001198void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001199 EmitGenericShift(7, operand, shifter);
1200}
1201
1202
Calin Juravle9aec02f2014-11-18 23:06:35 +00001203void X86Assembler::shld(Register dst, Register src, Register shifter) {
1204 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001205 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1206 EmitUint8(0x0F);
1207 EmitUint8(0xA5);
1208 EmitRegisterOperand(src, dst);
1209}
1210
1211
Calin Juravle9aec02f2014-11-18 23:06:35 +00001212void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1213 DCHECK_EQ(ECX, shifter);
1214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1215 EmitUint8(0x0F);
1216 EmitUint8(0xAD);
1217 EmitRegisterOperand(src, dst);
1218}
1219
1220
Ian Rogers2c8f6532011-09-02 17:16:34 -07001221void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001222 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1223 EmitUint8(0xF7);
1224 EmitOperand(3, Operand(reg));
1225}
1226
1227
Ian Rogers2c8f6532011-09-02 17:16:34 -07001228void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001229 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1230 EmitUint8(0xF7);
1231 EmitUint8(0xD0 | reg);
1232}
1233
1234
Ian Rogers2c8f6532011-09-02 17:16:34 -07001235void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001236 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1237 EmitUint8(0xC8);
1238 CHECK(imm.is_uint16());
1239 EmitUint8(imm.value() & 0xFF);
1240 EmitUint8((imm.value() >> 8) & 0xFF);
1241 EmitUint8(0x00);
1242}
1243
1244
Ian Rogers2c8f6532011-09-02 17:16:34 -07001245void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001246 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1247 EmitUint8(0xC9);
1248}
1249
1250
Ian Rogers2c8f6532011-09-02 17:16:34 -07001251void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001252 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1253 EmitUint8(0xC3);
1254}
1255
1256
Ian Rogers2c8f6532011-09-02 17:16:34 -07001257void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001258 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1259 EmitUint8(0xC2);
1260 CHECK(imm.is_uint16());
1261 EmitUint8(imm.value() & 0xFF);
1262 EmitUint8((imm.value() >> 8) & 0xFF);
1263}
1264
1265
1266
Ian Rogers2c8f6532011-09-02 17:16:34 -07001267void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001268 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1269 EmitUint8(0x90);
1270}
1271
1272
Ian Rogers2c8f6532011-09-02 17:16:34 -07001273void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001274 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1275 EmitUint8(0xCC);
1276}
1277
1278
Ian Rogers2c8f6532011-09-02 17:16:34 -07001279void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001280 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1281 EmitUint8(0xF4);
1282}
1283
1284
Ian Rogers2c8f6532011-09-02 17:16:34 -07001285void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001286 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1287 if (label->IsBound()) {
1288 static const int kShortSize = 2;
1289 static const int kLongSize = 6;
1290 int offset = label->Position() - buffer_.Size();
1291 CHECK_LE(offset, 0);
1292 if (IsInt(8, offset - kShortSize)) {
1293 EmitUint8(0x70 + condition);
1294 EmitUint8((offset - kShortSize) & 0xFF);
1295 } else {
1296 EmitUint8(0x0F);
1297 EmitUint8(0x80 + condition);
1298 EmitInt32(offset - kLongSize);
1299 }
1300 } else {
1301 EmitUint8(0x0F);
1302 EmitUint8(0x80 + condition);
1303 EmitLabelLink(label);
1304 }
1305}
1306
1307
Ian Rogers2c8f6532011-09-02 17:16:34 -07001308void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001309 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1310 EmitUint8(0xFF);
1311 EmitRegisterOperand(4, reg);
1312}
1313
Ian Rogers7caad772012-03-30 01:07:54 -07001314void X86Assembler::jmp(const Address& address) {
1315 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1316 EmitUint8(0xFF);
1317 EmitOperand(4, address);
1318}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001319
Ian Rogers2c8f6532011-09-02 17:16:34 -07001320void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001321 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1322 if (label->IsBound()) {
1323 static const int kShortSize = 2;
1324 static const int kLongSize = 5;
1325 int offset = label->Position() - buffer_.Size();
1326 CHECK_LE(offset, 0);
1327 if (IsInt(8, offset - kShortSize)) {
1328 EmitUint8(0xEB);
1329 EmitUint8((offset - kShortSize) & 0xFF);
1330 } else {
1331 EmitUint8(0xE9);
1332 EmitInt32(offset - kLongSize);
1333 }
1334 } else {
1335 EmitUint8(0xE9);
1336 EmitLabelLink(label);
1337 }
1338}
1339
1340
Ian Rogers2c8f6532011-09-02 17:16:34 -07001341X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001342 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1343 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001344 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001345}
1346
1347
Ian Rogers2c8f6532011-09-02 17:16:34 -07001348void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001349 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1350 EmitUint8(0x0F);
1351 EmitUint8(0xB1);
1352 EmitOperand(reg, address);
1353}
1354
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001355void X86Assembler::mfence() {
1356 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1357 EmitUint8(0x0F);
1358 EmitUint8(0xAE);
1359 EmitUint8(0xF0);
1360}
1361
Ian Rogers2c8f6532011-09-02 17:16:34 -07001362X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001363 // TODO: fs is a prefix and not an instruction
1364 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1365 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001366 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001367}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001368
Ian Rogersbefbd572014-03-06 01:13:39 -08001369X86Assembler* X86Assembler::gs() {
1370 // TODO: fs is a prefix and not an instruction
1371 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1372 EmitUint8(0x65);
1373 return this;
1374}
1375
Ian Rogers2c8f6532011-09-02 17:16:34 -07001376void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001377 int value = imm.value();
1378 if (value > 0) {
1379 if (value == 1) {
1380 incl(reg);
1381 } else if (value != 0) {
1382 addl(reg, imm);
1383 }
1384 } else if (value < 0) {
1385 value = -value;
1386 if (value == 1) {
1387 decl(reg);
1388 } else if (value != 0) {
1389 subl(reg, Immediate(value));
1390 }
1391 }
1392}
1393
1394
Roland Levillain647b9ed2014-11-27 12:06:00 +00001395void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1396 // TODO: Need to have a code constants table.
1397 pushl(Immediate(High32Bits(value)));
1398 pushl(Immediate(Low32Bits(value)));
1399 movsd(dst, Address(ESP, 0));
1400 addl(ESP, Immediate(2 * sizeof(int32_t)));
1401}
1402
1403
Ian Rogers2c8f6532011-09-02 17:16:34 -07001404void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001405 // TODO: Need to have a code constants table.
1406 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001407 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001408}
1409
1410
Ian Rogers2c8f6532011-09-02 17:16:34 -07001411void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001412 CHECK(IsPowerOfTwo(alignment));
1413 // Emit nop instruction until the real position is aligned.
1414 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1415 nop();
1416 }
1417}
1418
1419
Ian Rogers2c8f6532011-09-02 17:16:34 -07001420void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001421 int bound = buffer_.Size();
1422 CHECK(!label->IsBound()); // Labels can only be bound once.
1423 while (label->IsLinked()) {
1424 int position = label->LinkPosition();
1425 int next = buffer_.Load<int32_t>(position);
1426 buffer_.Store<int32_t>(position, bound - (position + 4));
1427 label->position_ = next;
1428 }
1429 label->BindTo(bound);
1430}
1431
1432
Ian Rogers44fb0d02012-03-23 16:46:24 -07001433void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1434 CHECK_GE(reg_or_opcode, 0);
1435 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001436 const int length = operand.length_;
1437 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001438 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001439 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001440 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001441 // Emit the rest of the encoded operand.
1442 for (int i = 1; i < length; i++) {
1443 EmitUint8(operand.encoding_[i]);
1444 }
1445}
1446
1447
Ian Rogers2c8f6532011-09-02 17:16:34 -07001448void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001449 EmitInt32(imm.value());
1450}
1451
1452
Ian Rogers44fb0d02012-03-23 16:46:24 -07001453void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001454 const Operand& operand,
1455 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001456 CHECK_GE(reg_or_opcode, 0);
1457 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001458 if (immediate.is_int8()) {
1459 // Use sign-extended 8-bit immediate.
1460 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001461 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001462 EmitUint8(immediate.value() & 0xFF);
1463 } else if (operand.IsRegister(EAX)) {
1464 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001465 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001466 EmitImmediate(immediate);
1467 } else {
1468 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001469 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001470 EmitImmediate(immediate);
1471 }
1472}
1473
1474
Ian Rogers2c8f6532011-09-02 17:16:34 -07001475void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001476 if (label->IsBound()) {
1477 int offset = label->Position() - buffer_.Size();
1478 CHECK_LE(offset, 0);
1479 EmitInt32(offset - instruction_size);
1480 } else {
1481 EmitLabelLink(label);
1482 }
1483}
1484
1485
Ian Rogers2c8f6532011-09-02 17:16:34 -07001486void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001487 CHECK(!label->IsBound());
1488 int position = buffer_.Size();
1489 EmitInt32(label->position_);
1490 label->LinkTo(position);
1491}
1492
1493
Ian Rogers44fb0d02012-03-23 16:46:24 -07001494void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001495 Register reg,
1496 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001497 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1498 CHECK(imm.is_int8());
1499 if (imm.value() == 1) {
1500 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001501 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001502 } else {
1503 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001504 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001505 EmitUint8(imm.value() & 0xFF);
1506 }
1507}
1508
1509
Ian Rogers44fb0d02012-03-23 16:46:24 -07001510void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001511 Register operand,
1512 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001513 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1514 CHECK_EQ(shifter, ECX);
1515 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001516 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001517}
1518
Tong Shen547cdfd2014-08-05 01:54:19 -07001519void X86Assembler::InitializeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001520 WriteFDEHeader(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001521}
1522
1523void X86Assembler::FinalizeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001524 WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001525 PadCFI(&cfi_info_);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001526 WriteCFILength(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001527}
1528
Ian Rogers790a6b72014-04-01 10:36:00 -07001529constexpr size_t kFramePointerSize = 4;
1530
Ian Rogers2c8f6532011-09-02 17:16:34 -07001531void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001532 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001533 const ManagedRegisterEntrySpills& entry_spills) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001534 cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack
1535 cfi_pc_ = buffer_.Size(); // Nothing emitted yet
1536 DCHECK_EQ(cfi_pc_, 0U);
1537
1538 uint32_t reg_offset = 1;
Elliott Hughes06b37d92011-10-16 11:51:29 -07001539 CHECK_ALIGNED(frame_size, kStackAlignment);
jeffhao703f2cd2012-07-13 17:25:52 -07001540 for (int i = spill_regs.size() - 1; i >= 0; --i) {
Vladimir Marko0f9b03c2015-01-12 18:21:07 +00001541 pushl(spill_regs.at(i).AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001542
1543 // DW_CFA_advance_loc
1544 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1545 cfi_pc_ = buffer_.Size();
1546 // DW_CFA_def_cfa_offset
1547 cfi_cfa_offset_ += kFramePointerSize;
1548 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1549 // DW_CFA_offset reg offset
1550 reg_offset++;
1551 DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset);
jeffhao703f2cd2012-07-13 17:25:52 -07001552 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001553
Ian Rogersb033c752011-07-20 12:22:35 -07001554 // return address then method on stack
Vladimir Marko0f9b03c2015-01-12 18:21:07 +00001555 int32_t adjust = frame_size - (spill_regs.size() * kFramePointerSize) -
Tong Shen547cdfd2014-08-05 01:54:19 -07001556 sizeof(StackReference<mirror::ArtMethod>) /*method*/ -
1557 kFramePointerSize /*return address*/;
1558 addl(ESP, Immediate(-adjust));
1559 // DW_CFA_advance_loc
1560 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1561 cfi_pc_ = buffer_.Size();
1562 // DW_CFA_def_cfa_offset
1563 cfi_cfa_offset_ += adjust;
1564 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1565
Ian Rogers2c8f6532011-09-02 17:16:34 -07001566 pushl(method_reg.AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001567 // DW_CFA_advance_loc
1568 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1569 cfi_pc_ = buffer_.Size();
1570 // DW_CFA_def_cfa_offset
1571 cfi_cfa_offset_ += kFramePointerSize;
1572 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1573
Ian Rogersb5d09b22012-03-06 22:14:17 -08001574 for (size_t i = 0; i < entry_spills.size(); ++i) {
Vladimir Marko0f9b03c2015-01-12 18:21:07 +00001575 movl(Address(ESP, frame_size + sizeof(StackReference<mirror::ArtMethod>) +
1576 (i * kFramePointerSize)),
1577 entry_spills.at(i).AsX86().AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001578 }
Ian Rogersb033c752011-07-20 12:22:35 -07001579}
1580
Ian Rogers2c8f6532011-09-02 17:16:34 -07001581void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001582 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001583 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001584 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1585 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001586 for (size_t i = 0; i < spill_regs.size(); ++i) {
Vladimir Marko0f9b03c2015-01-12 18:21:07 +00001587 popl(spill_regs.at(i).AsX86().AsCpuRegister());
jeffhao703f2cd2012-07-13 17:25:52 -07001588 }
Ian Rogersb033c752011-07-20 12:22:35 -07001589 ret();
1590}
1591
Ian Rogers2c8f6532011-09-02 17:16:34 -07001592void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001593 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001594 addl(ESP, Immediate(-adjust));
Tong Shen547cdfd2014-08-05 01:54:19 -07001595 // DW_CFA_advance_loc
1596 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1597 cfi_pc_ = buffer_.Size();
1598 // DW_CFA_def_cfa_offset
1599 cfi_cfa_offset_ += adjust;
1600 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
Ian Rogersb033c752011-07-20 12:22:35 -07001601}
1602
Ian Rogers2c8f6532011-09-02 17:16:34 -07001603void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001604 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001605 addl(ESP, Immediate(adjust));
1606}
1607
Ian Rogers2c8f6532011-09-02 17:16:34 -07001608void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1609 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001610 if (src.IsNoRegister()) {
1611 CHECK_EQ(0u, size);
1612 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001613 CHECK_EQ(4u, size);
1614 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001615 } else if (src.IsRegisterPair()) {
1616 CHECK_EQ(8u, size);
1617 movl(Address(ESP, offs), src.AsRegisterPairLow());
1618 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1619 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001620 } else if (src.IsX87Register()) {
1621 if (size == 4) {
1622 fstps(Address(ESP, offs));
1623 } else {
1624 fstpl(Address(ESP, offs));
1625 }
1626 } else {
1627 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001628 if (size == 4) {
1629 movss(Address(ESP, offs), src.AsXmmRegister());
1630 } else {
1631 movsd(Address(ESP, offs), src.AsXmmRegister());
1632 }
1633 }
1634}
1635
Ian Rogers2c8f6532011-09-02 17:16:34 -07001636void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1637 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001638 CHECK(src.IsCpuRegister());
1639 movl(Address(ESP, dest), src.AsCpuRegister());
1640}
1641
Ian Rogers2c8f6532011-09-02 17:16:34 -07001642void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1643 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001644 CHECK(src.IsCpuRegister());
1645 movl(Address(ESP, dest), src.AsCpuRegister());
1646}
1647
Ian Rogers2c8f6532011-09-02 17:16:34 -07001648void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1649 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001650 movl(Address(ESP, dest), Immediate(imm));
1651}
1652
Ian Rogersdd7624d2014-03-14 17:43:00 -07001653void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001654 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001655 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001656}
1657
Ian Rogersdd7624d2014-03-14 17:43:00 -07001658void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001659 FrameOffset fr_offs,
1660 ManagedRegister mscratch) {
1661 X86ManagedRegister scratch = mscratch.AsX86();
1662 CHECK(scratch.IsCpuRegister());
1663 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1664 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1665}
1666
Ian Rogersdd7624d2014-03-14 17:43:00 -07001667void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001668 fs()->movl(Address::Absolute(thr_offs), ESP);
1669}
1670
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001671void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1672 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001673 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1674}
1675
1676void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1677 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001678 if (dest.IsNoRegister()) {
1679 CHECK_EQ(0u, size);
1680 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001681 CHECK_EQ(4u, size);
1682 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001683 } else if (dest.IsRegisterPair()) {
1684 CHECK_EQ(8u, size);
1685 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1686 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001687 } else if (dest.IsX87Register()) {
1688 if (size == 4) {
1689 flds(Address(ESP, src));
1690 } else {
1691 fldl(Address(ESP, src));
1692 }
Ian Rogersb033c752011-07-20 12:22:35 -07001693 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001694 CHECK(dest.IsXmmRegister());
1695 if (size == 4) {
1696 movss(dest.AsXmmRegister(), Address(ESP, src));
1697 } else {
1698 movsd(dest.AsXmmRegister(), Address(ESP, src));
1699 }
Ian Rogersb033c752011-07-20 12:22:35 -07001700 }
1701}
1702
Ian Rogersdd7624d2014-03-14 17:43:00 -07001703void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001704 X86ManagedRegister dest = mdest.AsX86();
1705 if (dest.IsNoRegister()) {
1706 CHECK_EQ(0u, size);
1707 } else if (dest.IsCpuRegister()) {
1708 CHECK_EQ(4u, size);
1709 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1710 } else if (dest.IsRegisterPair()) {
1711 CHECK_EQ(8u, size);
1712 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001713 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001714 } else if (dest.IsX87Register()) {
1715 if (size == 4) {
1716 fs()->flds(Address::Absolute(src));
1717 } else {
1718 fs()->fldl(Address::Absolute(src));
1719 }
1720 } else {
1721 CHECK(dest.IsXmmRegister());
1722 if (size == 4) {
1723 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1724 } else {
1725 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1726 }
1727 }
1728}
1729
Ian Rogers2c8f6532011-09-02 17:16:34 -07001730void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1731 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001732 CHECK(dest.IsCpuRegister());
1733 movl(dest.AsCpuRegister(), Address(ESP, src));
1734}
1735
Ian Rogers2c8f6532011-09-02 17:16:34 -07001736void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1737 MemberOffset offs) {
1738 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001739 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001740 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001741 if (kPoisonHeapReferences) {
1742 negl(dest.AsCpuRegister());
1743 }
Ian Rogersb033c752011-07-20 12:22:35 -07001744}
1745
Ian Rogers2c8f6532011-09-02 17:16:34 -07001746void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1747 Offset offs) {
1748 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001749 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001750 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001751}
1752
Ian Rogersdd7624d2014-03-14 17:43:00 -07001753void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1754 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001755 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001756 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001757 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001758}
1759
jeffhao58136ca2012-05-24 13:40:11 -07001760void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1761 X86ManagedRegister reg = mreg.AsX86();
1762 CHECK(size == 1 || size == 2) << size;
1763 CHECK(reg.IsCpuRegister()) << reg;
1764 if (size == 1) {
1765 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1766 } else {
1767 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1768 }
1769}
1770
jeffhaocee4d0c2012-06-15 14:42:01 -07001771void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1772 X86ManagedRegister reg = mreg.AsX86();
1773 CHECK(size == 1 || size == 2) << size;
1774 CHECK(reg.IsCpuRegister()) << reg;
1775 if (size == 1) {
1776 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1777 } else {
1778 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1779 }
1780}
1781
Ian Rogersb5d09b22012-03-06 22:14:17 -08001782void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001783 X86ManagedRegister dest = mdest.AsX86();
1784 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001785 if (!dest.Equals(src)) {
1786 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1787 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001788 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1789 // Pass via stack and pop X87 register
1790 subl(ESP, Immediate(16));
1791 if (size == 4) {
1792 CHECK_EQ(src.AsX87Register(), ST0);
1793 fstps(Address(ESP, 0));
1794 movss(dest.AsXmmRegister(), Address(ESP, 0));
1795 } else {
1796 CHECK_EQ(src.AsX87Register(), ST0);
1797 fstpl(Address(ESP, 0));
1798 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1799 }
1800 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001801 } else {
1802 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001803 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001804 }
1805 }
1806}
1807
Ian Rogers2c8f6532011-09-02 17:16:34 -07001808void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1809 ManagedRegister mscratch) {
1810 X86ManagedRegister scratch = mscratch.AsX86();
1811 CHECK(scratch.IsCpuRegister());
1812 movl(scratch.AsCpuRegister(), Address(ESP, src));
1813 movl(Address(ESP, dest), scratch.AsCpuRegister());
1814}
1815
Ian Rogersdd7624d2014-03-14 17:43:00 -07001816void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1817 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001818 ManagedRegister mscratch) {
1819 X86ManagedRegister scratch = mscratch.AsX86();
1820 CHECK(scratch.IsCpuRegister());
1821 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1822 Store(fr_offs, scratch, 4);
1823}
1824
Ian Rogersdd7624d2014-03-14 17:43:00 -07001825void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001826 FrameOffset fr_offs,
1827 ManagedRegister mscratch) {
1828 X86ManagedRegister scratch = mscratch.AsX86();
1829 CHECK(scratch.IsCpuRegister());
1830 Load(scratch, fr_offs, 4);
1831 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1832}
1833
1834void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1835 ManagedRegister mscratch,
1836 size_t size) {
1837 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001838 if (scratch.IsCpuRegister() && size == 8) {
1839 Load(scratch, src, 4);
1840 Store(dest, scratch, 4);
1841 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1842 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1843 } else {
1844 Load(scratch, src, size);
1845 Store(dest, scratch, size);
1846 }
1847}
1848
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001849void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1850 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001851 UNIMPLEMENTED(FATAL);
1852}
1853
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001854void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1855 ManagedRegister scratch, size_t size) {
1856 CHECK(scratch.IsNoRegister());
1857 CHECK_EQ(size, 4u);
1858 pushl(Address(ESP, src));
1859 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1860}
1861
Ian Rogersdc51b792011-09-22 20:41:37 -07001862void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1863 ManagedRegister mscratch, size_t size) {
1864 Register scratch = mscratch.AsX86().AsCpuRegister();
1865 CHECK_EQ(size, 4u);
1866 movl(scratch, Address(ESP, src_base));
1867 movl(scratch, Address(scratch, src_offset));
1868 movl(Address(ESP, dest), scratch);
1869}
1870
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001871void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1872 ManagedRegister src, Offset src_offset,
1873 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001874 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001875 CHECK(scratch.IsNoRegister());
1876 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1877 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1878}
1879
1880void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1881 ManagedRegister mscratch, size_t size) {
1882 Register scratch = mscratch.AsX86().AsCpuRegister();
1883 CHECK_EQ(size, 4u);
1884 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1885 movl(scratch, Address(ESP, src));
1886 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001887 popl(Address(scratch, dest_offset));
1888}
1889
Ian Rogerse5de95b2011-09-18 20:31:38 -07001890void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001891 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001892}
1893
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001894void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
1895 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001896 ManagedRegister min_reg, bool null_allowed) {
1897 X86ManagedRegister out_reg = mout_reg.AsX86();
1898 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001899 CHECK(in_reg.IsCpuRegister());
1900 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001901 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001902 if (null_allowed) {
1903 Label null_arg;
1904 if (!out_reg.Equals(in_reg)) {
1905 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1906 }
1907 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001908 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001909 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001910 Bind(&null_arg);
1911 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001912 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001913 }
1914}
1915
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001916void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
1917 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001918 ManagedRegister mscratch,
1919 bool null_allowed) {
1920 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001921 CHECK(scratch.IsCpuRegister());
1922 if (null_allowed) {
1923 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001924 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001925 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001926 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001927 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001928 Bind(&null_arg);
1929 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001930 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001931 }
1932 Store(out_off, scratch, 4);
1933}
1934
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001935// Given a handle scope entry, load the associated reference.
1936void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001937 ManagedRegister min_reg) {
1938 X86ManagedRegister out_reg = mout_reg.AsX86();
1939 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001940 CHECK(out_reg.IsCpuRegister());
1941 CHECK(in_reg.IsCpuRegister());
1942 Label null_arg;
1943 if (!out_reg.Equals(in_reg)) {
1944 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1945 }
1946 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001947 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001948 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1949 Bind(&null_arg);
1950}
1951
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001952void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001953 // TODO: not validating references
1954}
1955
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001956void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001957 // TODO: not validating references
1958}
1959
Ian Rogers2c8f6532011-09-02 17:16:34 -07001960void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1961 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001962 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001963 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001964 // TODO: place reference map on call
1965}
1966
Ian Rogers67375ac2011-09-14 00:55:44 -07001967void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1968 Register scratch = mscratch.AsX86().AsCpuRegister();
1969 movl(scratch, Address(ESP, base));
1970 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001971}
1972
Ian Rogersdd7624d2014-03-14 17:43:00 -07001973void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001974 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001975}
1976
Ian Rogers2c8f6532011-09-02 17:16:34 -07001977void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1978 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07001979 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001980}
1981
Ian Rogers2c8f6532011-09-02 17:16:34 -07001982void X86Assembler::GetCurrentThread(FrameOffset offset,
1983 ManagedRegister mscratch) {
1984 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001985 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001986 movl(Address(ESP, offset), scratch.AsCpuRegister());
1987}
1988
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001989void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
1990 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001991 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07001992 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001993 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001994}
Ian Rogers0d666d82011-08-14 16:03:46 -07001995
Ian Rogers2c8f6532011-09-02 17:16:34 -07001996void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1997 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001998#define __ sp_asm->
1999 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002000 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002001 if (stack_adjust_ != 0) { // Fix up the frame.
2002 __ DecreaseFrameSize(stack_adjust_);
2003 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002004 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002005 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2006 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002007 // this call should never return
2008 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002009#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002010}
2011
Ian Rogers2c8f6532011-09-02 17:16:34 -07002012} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002013} // namespace art