Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_x86.h" |
| 18 | |
Elliott Hughes | 1aa246d | 2012-12-13 09:29:36 -0800 | [diff] [blame] | 19 | #include "base/casts.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 20 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "memory_region.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 23 | #include "utils/dwarf_cfi.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 24 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 25 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 26 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 27 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 28 | std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) { |
| 29 | return os << "XMM" << static_cast<int>(reg); |
| 30 | } |
| 31 | |
| 32 | std::ostream& operator<<(std::ostream& os, const X87Register& reg) { |
| 33 | return os << "ST" << static_cast<int>(reg); |
| 34 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 35 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 36 | void X86Assembler::call(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 37 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 38 | EmitUint8(0xFF); |
| 39 | EmitRegisterOperand(2, reg); |
| 40 | } |
| 41 | |
| 42 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 43 | void X86Assembler::call(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 44 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 45 | EmitUint8(0xFF); |
| 46 | EmitOperand(2, address); |
| 47 | } |
| 48 | |
| 49 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 50 | void X86Assembler::call(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 51 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 52 | EmitUint8(0xE8); |
| 53 | static const int kSize = 5; |
| 54 | EmitLabel(label, kSize); |
| 55 | } |
| 56 | |
| 57 | |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 58 | void X86Assembler::call(const ExternalLabel& label) { |
| 59 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 60 | intptr_t call_start = buffer_.GetPosition(); |
| 61 | EmitUint8(0xE8); |
| 62 | EmitInt32(label.address()); |
| 63 | static const intptr_t kCallExternalLabelSize = 5; |
| 64 | DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize); |
| 65 | } |
| 66 | |
| 67 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 68 | void X86Assembler::pushl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 69 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 70 | EmitUint8(0x50 + reg); |
| 71 | } |
| 72 | |
| 73 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 74 | void X86Assembler::pushl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 75 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 76 | EmitUint8(0xFF); |
| 77 | EmitOperand(6, address); |
| 78 | } |
| 79 | |
| 80 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 81 | void X86Assembler::pushl(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 82 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 83 | if (imm.is_int8()) { |
| 84 | EmitUint8(0x6A); |
| 85 | EmitUint8(imm.value() & 0xFF); |
| 86 | } else { |
| 87 | EmitUint8(0x68); |
| 88 | EmitImmediate(imm); |
| 89 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 93 | void X86Assembler::popl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 94 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 95 | EmitUint8(0x58 + reg); |
| 96 | } |
| 97 | |
| 98 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 99 | void X86Assembler::popl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 100 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 101 | EmitUint8(0x8F); |
| 102 | EmitOperand(0, address); |
| 103 | } |
| 104 | |
| 105 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 106 | void X86Assembler::movl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 107 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 108 | EmitUint8(0xB8 + dst); |
| 109 | EmitImmediate(imm); |
| 110 | } |
| 111 | |
| 112 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 113 | void X86Assembler::movl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 114 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 115 | EmitUint8(0x89); |
| 116 | EmitRegisterOperand(src, dst); |
| 117 | } |
| 118 | |
| 119 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 120 | void X86Assembler::movl(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 121 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 122 | EmitUint8(0x8B); |
| 123 | EmitOperand(dst, src); |
| 124 | } |
| 125 | |
| 126 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 127 | void X86Assembler::movl(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 128 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 129 | EmitUint8(0x89); |
| 130 | EmitOperand(src, dst); |
| 131 | } |
| 132 | |
| 133 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 134 | void X86Assembler::movl(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 135 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 136 | EmitUint8(0xC7); |
| 137 | EmitOperand(0, dst); |
| 138 | EmitImmediate(imm); |
| 139 | } |
| 140 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 141 | void X86Assembler::movl(const Address& dst, Label* lbl) { |
| 142 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 143 | EmitUint8(0xC7); |
| 144 | EmitOperand(0, dst); |
| 145 | EmitLabel(lbl, dst.length_ + 5); |
| 146 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 147 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 148 | void X86Assembler::movzxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 149 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 150 | EmitUint8(0x0F); |
| 151 | EmitUint8(0xB6); |
| 152 | EmitRegisterOperand(dst, src); |
| 153 | } |
| 154 | |
| 155 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 156 | void X86Assembler::movzxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 157 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 158 | EmitUint8(0x0F); |
| 159 | EmitUint8(0xB6); |
| 160 | EmitOperand(dst, src); |
| 161 | } |
| 162 | |
| 163 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 164 | void X86Assembler::movsxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 165 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 166 | EmitUint8(0x0F); |
| 167 | EmitUint8(0xBE); |
| 168 | EmitRegisterOperand(dst, src); |
| 169 | } |
| 170 | |
| 171 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 172 | void X86Assembler::movsxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 173 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 174 | EmitUint8(0x0F); |
| 175 | EmitUint8(0xBE); |
| 176 | EmitOperand(dst, src); |
| 177 | } |
| 178 | |
| 179 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 180 | void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 181 | LOG(FATAL) << "Use movzxb or movsxb instead."; |
| 182 | } |
| 183 | |
| 184 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 185 | void X86Assembler::movb(const Address& dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 186 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 187 | EmitUint8(0x88); |
| 188 | EmitOperand(src, dst); |
| 189 | } |
| 190 | |
| 191 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 192 | void X86Assembler::movb(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 193 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 194 | EmitUint8(0xC6); |
| 195 | EmitOperand(EAX, dst); |
| 196 | CHECK(imm.is_int8()); |
| 197 | EmitUint8(imm.value() & 0xFF); |
| 198 | } |
| 199 | |
| 200 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 201 | void X86Assembler::movzxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 202 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 203 | EmitUint8(0x0F); |
| 204 | EmitUint8(0xB7); |
| 205 | EmitRegisterOperand(dst, src); |
| 206 | } |
| 207 | |
| 208 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 209 | void X86Assembler::movzxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 210 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 211 | EmitUint8(0x0F); |
| 212 | EmitUint8(0xB7); |
| 213 | EmitOperand(dst, src); |
| 214 | } |
| 215 | |
| 216 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 217 | void X86Assembler::movsxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 218 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 219 | EmitUint8(0x0F); |
| 220 | EmitUint8(0xBF); |
| 221 | EmitRegisterOperand(dst, src); |
| 222 | } |
| 223 | |
| 224 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 225 | void X86Assembler::movsxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 226 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 227 | EmitUint8(0x0F); |
| 228 | EmitUint8(0xBF); |
| 229 | EmitOperand(dst, src); |
| 230 | } |
| 231 | |
| 232 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 233 | void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 234 | LOG(FATAL) << "Use movzxw or movsxw instead."; |
| 235 | } |
| 236 | |
| 237 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 238 | void X86Assembler::movw(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 239 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 240 | EmitOperandSizeOverride(); |
| 241 | EmitUint8(0x89); |
| 242 | EmitOperand(src, dst); |
| 243 | } |
| 244 | |
| 245 | |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 246 | void X86Assembler::movw(const Address& dst, const Immediate& imm) { |
| 247 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 248 | EmitOperandSizeOverride(); |
| 249 | EmitUint8(0xC7); |
| 250 | EmitOperand(0, dst); |
Nicolas Geoffray | b6e7206 | 2014-10-07 14:54:48 +0100 | [diff] [blame] | 251 | CHECK(imm.is_uint16() || imm.is_int16()); |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 252 | EmitUint8(imm.value() & 0xFF); |
| 253 | EmitUint8(imm.value() >> 8); |
| 254 | } |
| 255 | |
| 256 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 257 | void X86Assembler::leal(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 258 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 259 | EmitUint8(0x8D); |
| 260 | EmitOperand(dst, src); |
| 261 | } |
| 262 | |
| 263 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 264 | void X86Assembler::cmovl(Condition condition, Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 265 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 266 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 267 | EmitUint8(0x40 + condition); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 268 | EmitRegisterOperand(dst, src); |
| 269 | } |
| 270 | |
| 271 | |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 272 | void X86Assembler::setb(Condition condition, Register dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 273 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 274 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 275 | EmitUint8(0x90 + condition); |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 276 | EmitOperand(0, Operand(dst)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | |
Nicolas Geoffray | 7fb49da | 2014-10-06 09:12:41 +0100 | [diff] [blame] | 280 | void X86Assembler::movaps(XmmRegister dst, XmmRegister src) { |
| 281 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 282 | EmitUint8(0x0F); |
| 283 | EmitUint8(0x28); |
| 284 | EmitXmmRegisterOperand(dst, src); |
| 285 | } |
| 286 | |
| 287 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 288 | void X86Assembler::movss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 289 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 290 | EmitUint8(0xF3); |
| 291 | EmitUint8(0x0F); |
| 292 | EmitUint8(0x10); |
| 293 | EmitOperand(dst, src); |
| 294 | } |
| 295 | |
| 296 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 297 | void X86Assembler::movss(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 298 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 299 | EmitUint8(0xF3); |
| 300 | EmitUint8(0x0F); |
| 301 | EmitUint8(0x11); |
| 302 | EmitOperand(src, dst); |
| 303 | } |
| 304 | |
| 305 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 306 | void X86Assembler::movss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 307 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 308 | EmitUint8(0xF3); |
| 309 | EmitUint8(0x0F); |
| 310 | EmitUint8(0x11); |
| 311 | EmitXmmRegisterOperand(src, dst); |
| 312 | } |
| 313 | |
| 314 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 315 | void X86Assembler::movd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 316 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 317 | EmitUint8(0x66); |
| 318 | EmitUint8(0x0F); |
| 319 | EmitUint8(0x6E); |
| 320 | EmitOperand(dst, Operand(src)); |
| 321 | } |
| 322 | |
| 323 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 324 | void X86Assembler::movd(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 325 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 326 | EmitUint8(0x66); |
| 327 | EmitUint8(0x0F); |
| 328 | EmitUint8(0x7E); |
| 329 | EmitOperand(src, Operand(dst)); |
| 330 | } |
| 331 | |
| 332 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 333 | void X86Assembler::addss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 334 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 335 | EmitUint8(0xF3); |
| 336 | EmitUint8(0x0F); |
| 337 | EmitUint8(0x58); |
| 338 | EmitXmmRegisterOperand(dst, src); |
| 339 | } |
| 340 | |
| 341 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 342 | void X86Assembler::addss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 343 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 344 | EmitUint8(0xF3); |
| 345 | EmitUint8(0x0F); |
| 346 | EmitUint8(0x58); |
| 347 | EmitOperand(dst, src); |
| 348 | } |
| 349 | |
| 350 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 351 | void X86Assembler::subss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 352 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 353 | EmitUint8(0xF3); |
| 354 | EmitUint8(0x0F); |
| 355 | EmitUint8(0x5C); |
| 356 | EmitXmmRegisterOperand(dst, src); |
| 357 | } |
| 358 | |
| 359 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 360 | void X86Assembler::subss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 361 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 362 | EmitUint8(0xF3); |
| 363 | EmitUint8(0x0F); |
| 364 | EmitUint8(0x5C); |
| 365 | EmitOperand(dst, src); |
| 366 | } |
| 367 | |
| 368 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 369 | void X86Assembler::mulss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 370 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 371 | EmitUint8(0xF3); |
| 372 | EmitUint8(0x0F); |
| 373 | EmitUint8(0x59); |
| 374 | EmitXmmRegisterOperand(dst, src); |
| 375 | } |
| 376 | |
| 377 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 378 | void X86Assembler::mulss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 379 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 380 | EmitUint8(0xF3); |
| 381 | EmitUint8(0x0F); |
| 382 | EmitUint8(0x59); |
| 383 | EmitOperand(dst, src); |
| 384 | } |
| 385 | |
| 386 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 387 | void X86Assembler::divss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 388 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 389 | EmitUint8(0xF3); |
| 390 | EmitUint8(0x0F); |
| 391 | EmitUint8(0x5E); |
| 392 | EmitXmmRegisterOperand(dst, src); |
| 393 | } |
| 394 | |
| 395 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 396 | void X86Assembler::divss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 397 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 398 | EmitUint8(0xF3); |
| 399 | EmitUint8(0x0F); |
| 400 | EmitUint8(0x5E); |
| 401 | EmitOperand(dst, src); |
| 402 | } |
| 403 | |
| 404 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 405 | void X86Assembler::flds(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 406 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 407 | EmitUint8(0xD9); |
| 408 | EmitOperand(0, src); |
| 409 | } |
| 410 | |
| 411 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame^] | 412 | void X86Assembler::fsts(const Address& dst) { |
| 413 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 414 | EmitUint8(0xD9); |
| 415 | EmitOperand(2, dst); |
| 416 | } |
| 417 | |
| 418 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 419 | void X86Assembler::fstps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 420 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 421 | EmitUint8(0xD9); |
| 422 | EmitOperand(3, dst); |
| 423 | } |
| 424 | |
| 425 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 426 | void X86Assembler::movsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 427 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 428 | EmitUint8(0xF2); |
| 429 | EmitUint8(0x0F); |
| 430 | EmitUint8(0x10); |
| 431 | EmitOperand(dst, src); |
| 432 | } |
| 433 | |
| 434 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 435 | void X86Assembler::movsd(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 436 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 437 | EmitUint8(0xF2); |
| 438 | EmitUint8(0x0F); |
| 439 | EmitUint8(0x11); |
| 440 | EmitOperand(src, dst); |
| 441 | } |
| 442 | |
| 443 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 444 | void X86Assembler::movsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 445 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 446 | EmitUint8(0xF2); |
| 447 | EmitUint8(0x0F); |
| 448 | EmitUint8(0x11); |
| 449 | EmitXmmRegisterOperand(src, dst); |
| 450 | } |
| 451 | |
| 452 | |
Calin Juravle | 52c4896 | 2014-12-16 17:02:57 +0000 | [diff] [blame] | 453 | void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) { |
| 454 | DCHECK(shift_count.is_uint8()); |
| 455 | |
| 456 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 457 | EmitUint8(0x66); |
| 458 | EmitUint8(0x0F); |
| 459 | EmitUint8(0x73); |
| 460 | EmitXmmRegisterOperand(2, reg); |
| 461 | EmitUint8(shift_count.value()); |
| 462 | } |
| 463 | |
| 464 | |
| 465 | void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) { |
| 466 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 467 | EmitUint8(0x66); |
| 468 | EmitUint8(0x0F); |
| 469 | EmitUint8(0x62); |
| 470 | EmitXmmRegisterOperand(dst, src); |
| 471 | } |
| 472 | |
| 473 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 474 | void X86Assembler::addsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 475 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 476 | EmitUint8(0xF2); |
| 477 | EmitUint8(0x0F); |
| 478 | EmitUint8(0x58); |
| 479 | EmitXmmRegisterOperand(dst, src); |
| 480 | } |
| 481 | |
| 482 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 483 | void X86Assembler::addsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 484 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 485 | EmitUint8(0xF2); |
| 486 | EmitUint8(0x0F); |
| 487 | EmitUint8(0x58); |
| 488 | EmitOperand(dst, src); |
| 489 | } |
| 490 | |
| 491 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 492 | void X86Assembler::subsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 493 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 494 | EmitUint8(0xF2); |
| 495 | EmitUint8(0x0F); |
| 496 | EmitUint8(0x5C); |
| 497 | EmitXmmRegisterOperand(dst, src); |
| 498 | } |
| 499 | |
| 500 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 501 | void X86Assembler::subsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 502 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 503 | EmitUint8(0xF2); |
| 504 | EmitUint8(0x0F); |
| 505 | EmitUint8(0x5C); |
| 506 | EmitOperand(dst, src); |
| 507 | } |
| 508 | |
| 509 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 510 | void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 511 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 512 | EmitUint8(0xF2); |
| 513 | EmitUint8(0x0F); |
| 514 | EmitUint8(0x59); |
| 515 | EmitXmmRegisterOperand(dst, src); |
| 516 | } |
| 517 | |
| 518 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 519 | void X86Assembler::mulsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 520 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 521 | EmitUint8(0xF2); |
| 522 | EmitUint8(0x0F); |
| 523 | EmitUint8(0x59); |
| 524 | EmitOperand(dst, src); |
| 525 | } |
| 526 | |
| 527 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 528 | void X86Assembler::divsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 529 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 530 | EmitUint8(0xF2); |
| 531 | EmitUint8(0x0F); |
| 532 | EmitUint8(0x5E); |
| 533 | EmitXmmRegisterOperand(dst, src); |
| 534 | } |
| 535 | |
| 536 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 537 | void X86Assembler::divsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 538 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 539 | EmitUint8(0xF2); |
| 540 | EmitUint8(0x0F); |
| 541 | EmitUint8(0x5E); |
| 542 | EmitOperand(dst, src); |
| 543 | } |
| 544 | |
| 545 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 546 | void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 547 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 548 | EmitUint8(0xF3); |
| 549 | EmitUint8(0x0F); |
| 550 | EmitUint8(0x2A); |
| 551 | EmitOperand(dst, Operand(src)); |
| 552 | } |
| 553 | |
| 554 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 555 | void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 556 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 557 | EmitUint8(0xF2); |
| 558 | EmitUint8(0x0F); |
| 559 | EmitUint8(0x2A); |
| 560 | EmitOperand(dst, Operand(src)); |
| 561 | } |
| 562 | |
| 563 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 564 | void X86Assembler::cvtss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 565 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 566 | EmitUint8(0xF3); |
| 567 | EmitUint8(0x0F); |
| 568 | EmitUint8(0x2D); |
| 569 | EmitXmmRegisterOperand(dst, src); |
| 570 | } |
| 571 | |
| 572 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 573 | void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 574 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 575 | EmitUint8(0xF3); |
| 576 | EmitUint8(0x0F); |
| 577 | EmitUint8(0x5A); |
| 578 | EmitXmmRegisterOperand(dst, src); |
| 579 | } |
| 580 | |
| 581 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 582 | void X86Assembler::cvtsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 583 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 584 | EmitUint8(0xF2); |
| 585 | EmitUint8(0x0F); |
| 586 | EmitUint8(0x2D); |
| 587 | EmitXmmRegisterOperand(dst, src); |
| 588 | } |
| 589 | |
| 590 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 591 | void X86Assembler::cvttss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 592 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 593 | EmitUint8(0xF3); |
| 594 | EmitUint8(0x0F); |
| 595 | EmitUint8(0x2C); |
| 596 | EmitXmmRegisterOperand(dst, src); |
| 597 | } |
| 598 | |
| 599 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 600 | void X86Assembler::cvttsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 601 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 602 | EmitUint8(0xF2); |
| 603 | EmitUint8(0x0F); |
| 604 | EmitUint8(0x2C); |
| 605 | EmitXmmRegisterOperand(dst, src); |
| 606 | } |
| 607 | |
| 608 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 609 | void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 610 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 611 | EmitUint8(0xF2); |
| 612 | EmitUint8(0x0F); |
| 613 | EmitUint8(0x5A); |
| 614 | EmitXmmRegisterOperand(dst, src); |
| 615 | } |
| 616 | |
| 617 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 618 | void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 619 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 620 | EmitUint8(0xF3); |
| 621 | EmitUint8(0x0F); |
| 622 | EmitUint8(0xE6); |
| 623 | EmitXmmRegisterOperand(dst, src); |
| 624 | } |
| 625 | |
| 626 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 627 | void X86Assembler::comiss(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 628 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 629 | EmitUint8(0x0F); |
| 630 | EmitUint8(0x2F); |
| 631 | EmitXmmRegisterOperand(a, b); |
| 632 | } |
| 633 | |
| 634 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 635 | void X86Assembler::comisd(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 636 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 637 | EmitUint8(0x66); |
| 638 | EmitUint8(0x0F); |
| 639 | EmitUint8(0x2F); |
| 640 | EmitXmmRegisterOperand(a, b); |
| 641 | } |
| 642 | |
| 643 | |
Calin Juravle | ddb7df2 | 2014-11-25 20:56:51 +0000 | [diff] [blame] | 644 | void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) { |
| 645 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 646 | EmitUint8(0x0F); |
| 647 | EmitUint8(0x2E); |
| 648 | EmitXmmRegisterOperand(a, b); |
| 649 | } |
| 650 | |
| 651 | |
| 652 | void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) { |
| 653 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 654 | EmitUint8(0x66); |
| 655 | EmitUint8(0x0F); |
| 656 | EmitUint8(0x2E); |
| 657 | EmitXmmRegisterOperand(a, b); |
| 658 | } |
| 659 | |
| 660 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 661 | void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 662 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 663 | EmitUint8(0xF2); |
| 664 | EmitUint8(0x0F); |
| 665 | EmitUint8(0x51); |
| 666 | EmitXmmRegisterOperand(dst, src); |
| 667 | } |
| 668 | |
| 669 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 670 | void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 671 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 672 | EmitUint8(0xF3); |
| 673 | EmitUint8(0x0F); |
| 674 | EmitUint8(0x51); |
| 675 | EmitXmmRegisterOperand(dst, src); |
| 676 | } |
| 677 | |
| 678 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 679 | void X86Assembler::xorpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 680 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 681 | EmitUint8(0x66); |
| 682 | EmitUint8(0x0F); |
| 683 | EmitUint8(0x57); |
| 684 | EmitOperand(dst, src); |
| 685 | } |
| 686 | |
| 687 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 688 | void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 689 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 690 | EmitUint8(0x66); |
| 691 | EmitUint8(0x0F); |
| 692 | EmitUint8(0x57); |
| 693 | EmitXmmRegisterOperand(dst, src); |
| 694 | } |
| 695 | |
| 696 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 697 | void X86Assembler::xorps(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 698 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 699 | EmitUint8(0x0F); |
| 700 | EmitUint8(0x57); |
| 701 | EmitOperand(dst, src); |
| 702 | } |
| 703 | |
| 704 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 705 | void X86Assembler::xorps(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 706 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 707 | EmitUint8(0x0F); |
| 708 | EmitUint8(0x57); |
| 709 | EmitXmmRegisterOperand(dst, src); |
| 710 | } |
| 711 | |
| 712 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 713 | void X86Assembler::andpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 714 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 715 | EmitUint8(0x66); |
| 716 | EmitUint8(0x0F); |
| 717 | EmitUint8(0x54); |
| 718 | EmitOperand(dst, src); |
| 719 | } |
| 720 | |
| 721 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 722 | void X86Assembler::fldl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 723 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 724 | EmitUint8(0xDD); |
| 725 | EmitOperand(0, src); |
| 726 | } |
| 727 | |
| 728 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame^] | 729 | void X86Assembler::fstl(const Address& dst) { |
| 730 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 731 | EmitUint8(0xDD); |
| 732 | EmitOperand(2, dst); |
| 733 | } |
| 734 | |
| 735 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 736 | void X86Assembler::fstpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 737 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 738 | EmitUint8(0xDD); |
| 739 | EmitOperand(3, dst); |
| 740 | } |
| 741 | |
| 742 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame^] | 743 | void X86Assembler::fstsw() { |
| 744 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 745 | EmitUint8(0x9B); |
| 746 | EmitUint8(0xDF); |
| 747 | EmitUint8(0xE0); |
| 748 | } |
| 749 | |
| 750 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 751 | void X86Assembler::fnstcw(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 752 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 753 | EmitUint8(0xD9); |
| 754 | EmitOperand(7, dst); |
| 755 | } |
| 756 | |
| 757 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 758 | void X86Assembler::fldcw(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 759 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 760 | EmitUint8(0xD9); |
| 761 | EmitOperand(5, src); |
| 762 | } |
| 763 | |
| 764 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 765 | void X86Assembler::fistpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 766 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 767 | EmitUint8(0xDF); |
| 768 | EmitOperand(7, dst); |
| 769 | } |
| 770 | |
| 771 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 772 | void X86Assembler::fistps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 773 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 774 | EmitUint8(0xDB); |
| 775 | EmitOperand(3, dst); |
| 776 | } |
| 777 | |
| 778 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 779 | void X86Assembler::fildl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 780 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 781 | EmitUint8(0xDF); |
| 782 | EmitOperand(5, src); |
| 783 | } |
| 784 | |
| 785 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 786 | void X86Assembler::fincstp() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 787 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 788 | EmitUint8(0xD9); |
| 789 | EmitUint8(0xF7); |
| 790 | } |
| 791 | |
| 792 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 793 | void X86Assembler::ffree(const Immediate& index) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 794 | CHECK_LT(index.value(), 7); |
| 795 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 796 | EmitUint8(0xDD); |
| 797 | EmitUint8(0xC0 + index.value()); |
| 798 | } |
| 799 | |
| 800 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 801 | void X86Assembler::fsin() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 802 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 803 | EmitUint8(0xD9); |
| 804 | EmitUint8(0xFE); |
| 805 | } |
| 806 | |
| 807 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 808 | void X86Assembler::fcos() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 809 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 810 | EmitUint8(0xD9); |
| 811 | EmitUint8(0xFF); |
| 812 | } |
| 813 | |
| 814 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 815 | void X86Assembler::fptan() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 816 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 817 | EmitUint8(0xD9); |
| 818 | EmitUint8(0xF2); |
| 819 | } |
| 820 | |
| 821 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame^] | 822 | void X86Assembler::fucompp() { |
| 823 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 824 | EmitUint8(0xDA); |
| 825 | EmitUint8(0xE9); |
| 826 | } |
| 827 | |
| 828 | |
| 829 | void X86Assembler::fprem() { |
| 830 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 831 | EmitUint8(0xD9); |
| 832 | EmitUint8(0xF8); |
| 833 | } |
| 834 | |
| 835 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 836 | void X86Assembler::xchgl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 837 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 838 | EmitUint8(0x87); |
| 839 | EmitRegisterOperand(dst, src); |
| 840 | } |
| 841 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 842 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 843 | void X86Assembler::xchgl(Register reg, const Address& address) { |
| 844 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 845 | EmitUint8(0x87); |
| 846 | EmitOperand(reg, address); |
| 847 | } |
| 848 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 849 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 850 | void X86Assembler::cmpw(const Address& address, const Immediate& imm) { |
| 851 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 852 | EmitUint8(0x66); |
| 853 | EmitComplex(7, address, imm); |
| 854 | } |
| 855 | |
| 856 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 857 | void X86Assembler::cmpl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 858 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 859 | EmitComplex(7, Operand(reg), imm); |
| 860 | } |
| 861 | |
| 862 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 863 | void X86Assembler::cmpl(Register reg0, Register reg1) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 864 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 865 | EmitUint8(0x3B); |
| 866 | EmitOperand(reg0, Operand(reg1)); |
| 867 | } |
| 868 | |
| 869 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 870 | void X86Assembler::cmpl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 871 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 872 | EmitUint8(0x3B); |
| 873 | EmitOperand(reg, address); |
| 874 | } |
| 875 | |
| 876 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 877 | void X86Assembler::addl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 878 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 879 | EmitUint8(0x03); |
| 880 | EmitRegisterOperand(dst, src); |
| 881 | } |
| 882 | |
| 883 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 884 | void X86Assembler::addl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 885 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 886 | EmitUint8(0x03); |
| 887 | EmitOperand(reg, address); |
| 888 | } |
| 889 | |
| 890 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 891 | void X86Assembler::cmpl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 892 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 893 | EmitUint8(0x39); |
| 894 | EmitOperand(reg, address); |
| 895 | } |
| 896 | |
| 897 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 898 | void X86Assembler::cmpl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 899 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 900 | EmitComplex(7, address, imm); |
| 901 | } |
| 902 | |
| 903 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 904 | void X86Assembler::testl(Register reg1, Register reg2) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 905 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 906 | EmitUint8(0x85); |
| 907 | EmitRegisterOperand(reg1, reg2); |
| 908 | } |
| 909 | |
| 910 | |
Nicolas Geoffray | f12feb8 | 2014-07-17 18:32:41 +0100 | [diff] [blame] | 911 | void X86Assembler::testl(Register reg, const Address& address) { |
| 912 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 913 | EmitUint8(0x85); |
| 914 | EmitOperand(reg, address); |
| 915 | } |
| 916 | |
| 917 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 918 | void X86Assembler::testl(Register reg, const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 919 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 920 | // For registers that have a byte variant (EAX, EBX, ECX, and EDX) |
| 921 | // we only test the byte register to keep the encoding short. |
| 922 | if (immediate.is_uint8() && reg < 4) { |
| 923 | // Use zero-extended 8-bit immediate. |
| 924 | if (reg == EAX) { |
| 925 | EmitUint8(0xA8); |
| 926 | } else { |
| 927 | EmitUint8(0xF6); |
| 928 | EmitUint8(0xC0 + reg); |
| 929 | } |
| 930 | EmitUint8(immediate.value() & 0xFF); |
| 931 | } else if (reg == EAX) { |
| 932 | // Use short form if the destination is EAX. |
| 933 | EmitUint8(0xA9); |
| 934 | EmitImmediate(immediate); |
| 935 | } else { |
| 936 | EmitUint8(0xF7); |
| 937 | EmitOperand(0, Operand(reg)); |
| 938 | EmitImmediate(immediate); |
| 939 | } |
| 940 | } |
| 941 | |
| 942 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 943 | void X86Assembler::andl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 944 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 945 | EmitUint8(0x23); |
| 946 | EmitOperand(dst, Operand(src)); |
| 947 | } |
| 948 | |
| 949 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 950 | void X86Assembler::andl(Register reg, const Address& address) { |
| 951 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 952 | EmitUint8(0x23); |
| 953 | EmitOperand(reg, address); |
| 954 | } |
| 955 | |
| 956 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 957 | void X86Assembler::andl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 958 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 959 | EmitComplex(4, Operand(dst), imm); |
| 960 | } |
| 961 | |
| 962 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 963 | void X86Assembler::orl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 964 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 965 | EmitUint8(0x0B); |
| 966 | EmitOperand(dst, Operand(src)); |
| 967 | } |
| 968 | |
| 969 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 970 | void X86Assembler::orl(Register reg, const Address& address) { |
| 971 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 972 | EmitUint8(0x0B); |
| 973 | EmitOperand(reg, address); |
| 974 | } |
| 975 | |
| 976 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 977 | void X86Assembler::orl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 978 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 979 | EmitComplex(1, Operand(dst), imm); |
| 980 | } |
| 981 | |
| 982 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 983 | void X86Assembler::xorl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 984 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 985 | EmitUint8(0x33); |
| 986 | EmitOperand(dst, Operand(src)); |
| 987 | } |
| 988 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 989 | |
| 990 | void X86Assembler::xorl(Register reg, const Address& address) { |
| 991 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 992 | EmitUint8(0x33); |
| 993 | EmitOperand(reg, address); |
| 994 | } |
| 995 | |
| 996 | |
Nicolas Geoffray | b55f835 | 2014-04-07 15:26:35 +0100 | [diff] [blame] | 997 | void X86Assembler::xorl(Register dst, const Immediate& imm) { |
| 998 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 999 | EmitComplex(6, Operand(dst), imm); |
| 1000 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1001 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1002 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1003 | void X86Assembler::addl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1004 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1005 | EmitComplex(0, Operand(reg), imm); |
| 1006 | } |
| 1007 | |
| 1008 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1009 | void X86Assembler::addl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1010 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1011 | EmitUint8(0x01); |
| 1012 | EmitOperand(reg, address); |
| 1013 | } |
| 1014 | |
| 1015 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1016 | void X86Assembler::addl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1017 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1018 | EmitComplex(0, address, imm); |
| 1019 | } |
| 1020 | |
| 1021 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1022 | void X86Assembler::adcl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1023 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1024 | EmitComplex(2, Operand(reg), imm); |
| 1025 | } |
| 1026 | |
| 1027 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1028 | void X86Assembler::adcl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1029 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1030 | EmitUint8(0x13); |
| 1031 | EmitOperand(dst, Operand(src)); |
| 1032 | } |
| 1033 | |
| 1034 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1035 | void X86Assembler::adcl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1036 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1037 | EmitUint8(0x13); |
| 1038 | EmitOperand(dst, address); |
| 1039 | } |
| 1040 | |
| 1041 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1042 | void X86Assembler::subl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1043 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1044 | EmitUint8(0x2B); |
| 1045 | EmitOperand(dst, Operand(src)); |
| 1046 | } |
| 1047 | |
| 1048 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1049 | void X86Assembler::subl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1050 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1051 | EmitComplex(5, Operand(reg), imm); |
| 1052 | } |
| 1053 | |
| 1054 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1055 | void X86Assembler::subl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1056 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1057 | EmitUint8(0x2B); |
| 1058 | EmitOperand(reg, address); |
| 1059 | } |
| 1060 | |
| 1061 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1062 | void X86Assembler::cdq() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1063 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1064 | EmitUint8(0x99); |
| 1065 | } |
| 1066 | |
| 1067 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1068 | void X86Assembler::idivl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1069 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1070 | EmitUint8(0xF7); |
| 1071 | EmitUint8(0xF8 | reg); |
| 1072 | } |
| 1073 | |
| 1074 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1075 | void X86Assembler::imull(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1076 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1077 | EmitUint8(0x0F); |
| 1078 | EmitUint8(0xAF); |
| 1079 | EmitOperand(dst, Operand(src)); |
| 1080 | } |
| 1081 | |
| 1082 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1083 | void X86Assembler::imull(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1084 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1085 | EmitUint8(0x69); |
| 1086 | EmitOperand(reg, Operand(reg)); |
| 1087 | EmitImmediate(imm); |
| 1088 | } |
| 1089 | |
| 1090 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1091 | void X86Assembler::imull(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1092 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1093 | EmitUint8(0x0F); |
| 1094 | EmitUint8(0xAF); |
| 1095 | EmitOperand(reg, address); |
| 1096 | } |
| 1097 | |
| 1098 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1099 | void X86Assembler::imull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1100 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1101 | EmitUint8(0xF7); |
| 1102 | EmitOperand(5, Operand(reg)); |
| 1103 | } |
| 1104 | |
| 1105 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1106 | void X86Assembler::imull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1107 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1108 | EmitUint8(0xF7); |
| 1109 | EmitOperand(5, address); |
| 1110 | } |
| 1111 | |
| 1112 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1113 | void X86Assembler::mull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1114 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1115 | EmitUint8(0xF7); |
| 1116 | EmitOperand(4, Operand(reg)); |
| 1117 | } |
| 1118 | |
| 1119 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1120 | void X86Assembler::mull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1121 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1122 | EmitUint8(0xF7); |
| 1123 | EmitOperand(4, address); |
| 1124 | } |
| 1125 | |
| 1126 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1127 | void X86Assembler::sbbl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1128 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1129 | EmitUint8(0x1B); |
| 1130 | EmitOperand(dst, Operand(src)); |
| 1131 | } |
| 1132 | |
| 1133 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1134 | void X86Assembler::sbbl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1135 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1136 | EmitComplex(3, Operand(reg), imm); |
| 1137 | } |
| 1138 | |
| 1139 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1140 | void X86Assembler::sbbl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1141 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1142 | EmitUint8(0x1B); |
| 1143 | EmitOperand(dst, address); |
| 1144 | } |
| 1145 | |
| 1146 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1147 | void X86Assembler::incl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1148 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1149 | EmitUint8(0x40 + reg); |
| 1150 | } |
| 1151 | |
| 1152 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1153 | void X86Assembler::incl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1154 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1155 | EmitUint8(0xFF); |
| 1156 | EmitOperand(0, address); |
| 1157 | } |
| 1158 | |
| 1159 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1160 | void X86Assembler::decl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1161 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1162 | EmitUint8(0x48 + reg); |
| 1163 | } |
| 1164 | |
| 1165 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1166 | void X86Assembler::decl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1167 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1168 | EmitUint8(0xFF); |
| 1169 | EmitOperand(1, address); |
| 1170 | } |
| 1171 | |
| 1172 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1173 | void X86Assembler::shll(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1174 | EmitGenericShift(4, reg, imm); |
| 1175 | } |
| 1176 | |
| 1177 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1178 | void X86Assembler::shll(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1179 | EmitGenericShift(4, operand, shifter); |
| 1180 | } |
| 1181 | |
| 1182 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1183 | void X86Assembler::shrl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1184 | EmitGenericShift(5, reg, imm); |
| 1185 | } |
| 1186 | |
| 1187 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1188 | void X86Assembler::shrl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1189 | EmitGenericShift(5, operand, shifter); |
| 1190 | } |
| 1191 | |
| 1192 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1193 | void X86Assembler::sarl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1194 | EmitGenericShift(7, reg, imm); |
| 1195 | } |
| 1196 | |
| 1197 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1198 | void X86Assembler::sarl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1199 | EmitGenericShift(7, operand, shifter); |
| 1200 | } |
| 1201 | |
| 1202 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1203 | void X86Assembler::shld(Register dst, Register src, Register shifter) { |
| 1204 | DCHECK_EQ(ECX, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1205 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1206 | EmitUint8(0x0F); |
| 1207 | EmitUint8(0xA5); |
| 1208 | EmitRegisterOperand(src, dst); |
| 1209 | } |
| 1210 | |
| 1211 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1212 | void X86Assembler::shrd(Register dst, Register src, Register shifter) { |
| 1213 | DCHECK_EQ(ECX, shifter); |
| 1214 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1215 | EmitUint8(0x0F); |
| 1216 | EmitUint8(0xAD); |
| 1217 | EmitRegisterOperand(src, dst); |
| 1218 | } |
| 1219 | |
| 1220 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1221 | void X86Assembler::negl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1222 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1223 | EmitUint8(0xF7); |
| 1224 | EmitOperand(3, Operand(reg)); |
| 1225 | } |
| 1226 | |
| 1227 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1228 | void X86Assembler::notl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1229 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1230 | EmitUint8(0xF7); |
| 1231 | EmitUint8(0xD0 | reg); |
| 1232 | } |
| 1233 | |
| 1234 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1235 | void X86Assembler::enter(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1236 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1237 | EmitUint8(0xC8); |
| 1238 | CHECK(imm.is_uint16()); |
| 1239 | EmitUint8(imm.value() & 0xFF); |
| 1240 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1241 | EmitUint8(0x00); |
| 1242 | } |
| 1243 | |
| 1244 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1245 | void X86Assembler::leave() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1246 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1247 | EmitUint8(0xC9); |
| 1248 | } |
| 1249 | |
| 1250 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1251 | void X86Assembler::ret() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1252 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1253 | EmitUint8(0xC3); |
| 1254 | } |
| 1255 | |
| 1256 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1257 | void X86Assembler::ret(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1258 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1259 | EmitUint8(0xC2); |
| 1260 | CHECK(imm.is_uint16()); |
| 1261 | EmitUint8(imm.value() & 0xFF); |
| 1262 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1263 | } |
| 1264 | |
| 1265 | |
| 1266 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1267 | void X86Assembler::nop() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1268 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1269 | EmitUint8(0x90); |
| 1270 | } |
| 1271 | |
| 1272 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1273 | void X86Assembler::int3() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1274 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1275 | EmitUint8(0xCC); |
| 1276 | } |
| 1277 | |
| 1278 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1279 | void X86Assembler::hlt() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1280 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1281 | EmitUint8(0xF4); |
| 1282 | } |
| 1283 | |
| 1284 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1285 | void X86Assembler::j(Condition condition, Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1286 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1287 | if (label->IsBound()) { |
| 1288 | static const int kShortSize = 2; |
| 1289 | static const int kLongSize = 6; |
| 1290 | int offset = label->Position() - buffer_.Size(); |
| 1291 | CHECK_LE(offset, 0); |
| 1292 | if (IsInt(8, offset - kShortSize)) { |
| 1293 | EmitUint8(0x70 + condition); |
| 1294 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1295 | } else { |
| 1296 | EmitUint8(0x0F); |
| 1297 | EmitUint8(0x80 + condition); |
| 1298 | EmitInt32(offset - kLongSize); |
| 1299 | } |
| 1300 | } else { |
| 1301 | EmitUint8(0x0F); |
| 1302 | EmitUint8(0x80 + condition); |
| 1303 | EmitLabelLink(label); |
| 1304 | } |
| 1305 | } |
| 1306 | |
| 1307 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1308 | void X86Assembler::jmp(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1309 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1310 | EmitUint8(0xFF); |
| 1311 | EmitRegisterOperand(4, reg); |
| 1312 | } |
| 1313 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 1314 | void X86Assembler::jmp(const Address& address) { |
| 1315 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1316 | EmitUint8(0xFF); |
| 1317 | EmitOperand(4, address); |
| 1318 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1319 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1320 | void X86Assembler::jmp(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1321 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1322 | if (label->IsBound()) { |
| 1323 | static const int kShortSize = 2; |
| 1324 | static const int kLongSize = 5; |
| 1325 | int offset = label->Position() - buffer_.Size(); |
| 1326 | CHECK_LE(offset, 0); |
| 1327 | if (IsInt(8, offset - kShortSize)) { |
| 1328 | EmitUint8(0xEB); |
| 1329 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1330 | } else { |
| 1331 | EmitUint8(0xE9); |
| 1332 | EmitInt32(offset - kLongSize); |
| 1333 | } |
| 1334 | } else { |
| 1335 | EmitUint8(0xE9); |
| 1336 | EmitLabelLink(label); |
| 1337 | } |
| 1338 | } |
| 1339 | |
| 1340 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1341 | X86Assembler* X86Assembler::lock() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1342 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1343 | EmitUint8(0xF0); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1344 | return this; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1345 | } |
| 1346 | |
| 1347 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1348 | void X86Assembler::cmpxchgl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1349 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1350 | EmitUint8(0x0F); |
| 1351 | EmitUint8(0xB1); |
| 1352 | EmitOperand(reg, address); |
| 1353 | } |
| 1354 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1355 | void X86Assembler::mfence() { |
| 1356 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1357 | EmitUint8(0x0F); |
| 1358 | EmitUint8(0xAE); |
| 1359 | EmitUint8(0xF0); |
| 1360 | } |
| 1361 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1362 | X86Assembler* X86Assembler::fs() { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1363 | // TODO: fs is a prefix and not an instruction |
| 1364 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1365 | EmitUint8(0x64); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1366 | return this; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1367 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1368 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 1369 | X86Assembler* X86Assembler::gs() { |
| 1370 | // TODO: fs is a prefix and not an instruction |
| 1371 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1372 | EmitUint8(0x65); |
| 1373 | return this; |
| 1374 | } |
| 1375 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1376 | void X86Assembler::AddImmediate(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1377 | int value = imm.value(); |
| 1378 | if (value > 0) { |
| 1379 | if (value == 1) { |
| 1380 | incl(reg); |
| 1381 | } else if (value != 0) { |
| 1382 | addl(reg, imm); |
| 1383 | } |
| 1384 | } else if (value < 0) { |
| 1385 | value = -value; |
| 1386 | if (value == 1) { |
| 1387 | decl(reg); |
| 1388 | } else if (value != 0) { |
| 1389 | subl(reg, Immediate(value)); |
| 1390 | } |
| 1391 | } |
| 1392 | } |
| 1393 | |
| 1394 | |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 1395 | void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) { |
| 1396 | // TODO: Need to have a code constants table. |
| 1397 | pushl(Immediate(High32Bits(value))); |
| 1398 | pushl(Immediate(Low32Bits(value))); |
| 1399 | movsd(dst, Address(ESP, 0)); |
| 1400 | addl(ESP, Immediate(2 * sizeof(int32_t))); |
| 1401 | } |
| 1402 | |
| 1403 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1404 | void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1405 | // TODO: Need to have a code constants table. |
| 1406 | int64_t constant = bit_cast<int64_t, double>(value); |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 1407 | LoadLongConstant(dst, constant); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1408 | } |
| 1409 | |
| 1410 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1411 | void X86Assembler::Align(int alignment, int offset) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1412 | CHECK(IsPowerOfTwo(alignment)); |
| 1413 | // Emit nop instruction until the real position is aligned. |
| 1414 | while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) { |
| 1415 | nop(); |
| 1416 | } |
| 1417 | } |
| 1418 | |
| 1419 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1420 | void X86Assembler::Bind(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1421 | int bound = buffer_.Size(); |
| 1422 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1423 | while (label->IsLinked()) { |
| 1424 | int position = label->LinkPosition(); |
| 1425 | int next = buffer_.Load<int32_t>(position); |
| 1426 | buffer_.Store<int32_t>(position, bound - (position + 4)); |
| 1427 | label->position_ = next; |
| 1428 | } |
| 1429 | label->BindTo(bound); |
| 1430 | } |
| 1431 | |
| 1432 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1433 | void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) { |
| 1434 | CHECK_GE(reg_or_opcode, 0); |
| 1435 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1436 | const int length = operand.length_; |
| 1437 | CHECK_GT(length, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1438 | // Emit the ModRM byte updated with the given reg value. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1439 | CHECK_EQ(operand.encoding_[0] & 0x38, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1440 | EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1441 | // Emit the rest of the encoded operand. |
| 1442 | for (int i = 1; i < length; i++) { |
| 1443 | EmitUint8(operand.encoding_[i]); |
| 1444 | } |
| 1445 | } |
| 1446 | |
| 1447 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1448 | void X86Assembler::EmitImmediate(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1449 | EmitInt32(imm.value()); |
| 1450 | } |
| 1451 | |
| 1452 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1453 | void X86Assembler::EmitComplex(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1454 | const Operand& operand, |
| 1455 | const Immediate& immediate) { |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1456 | CHECK_GE(reg_or_opcode, 0); |
| 1457 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1458 | if (immediate.is_int8()) { |
| 1459 | // Use sign-extended 8-bit immediate. |
| 1460 | EmitUint8(0x83); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1461 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1462 | EmitUint8(immediate.value() & 0xFF); |
| 1463 | } else if (operand.IsRegister(EAX)) { |
| 1464 | // Use short form if the destination is eax. |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1465 | EmitUint8(0x05 + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1466 | EmitImmediate(immediate); |
| 1467 | } else { |
| 1468 | EmitUint8(0x81); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1469 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1470 | EmitImmediate(immediate); |
| 1471 | } |
| 1472 | } |
| 1473 | |
| 1474 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1475 | void X86Assembler::EmitLabel(Label* label, int instruction_size) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1476 | if (label->IsBound()) { |
| 1477 | int offset = label->Position() - buffer_.Size(); |
| 1478 | CHECK_LE(offset, 0); |
| 1479 | EmitInt32(offset - instruction_size); |
| 1480 | } else { |
| 1481 | EmitLabelLink(label); |
| 1482 | } |
| 1483 | } |
| 1484 | |
| 1485 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1486 | void X86Assembler::EmitLabelLink(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1487 | CHECK(!label->IsBound()); |
| 1488 | int position = buffer_.Size(); |
| 1489 | EmitInt32(label->position_); |
| 1490 | label->LinkTo(position); |
| 1491 | } |
| 1492 | |
| 1493 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1494 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1495 | Register reg, |
| 1496 | const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1497 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1498 | CHECK(imm.is_int8()); |
| 1499 | if (imm.value() == 1) { |
| 1500 | EmitUint8(0xD1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1501 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1502 | } else { |
| 1503 | EmitUint8(0xC1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1504 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1505 | EmitUint8(imm.value() & 0xFF); |
| 1506 | } |
| 1507 | } |
| 1508 | |
| 1509 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1510 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1511 | Register operand, |
| 1512 | Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1513 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1514 | CHECK_EQ(shifter, ECX); |
| 1515 | EmitUint8(0xD3); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1516 | EmitOperand(reg_or_opcode, Operand(operand)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1517 | } |
| 1518 | |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1519 | void X86Assembler::InitializeFrameDescriptionEntry() { |
Yevgeny Rouban | e3ea838 | 2014-08-08 16:29:38 +0700 | [diff] [blame] | 1520 | WriteFDEHeader(&cfi_info_, false /* is_64bit */); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1521 | } |
| 1522 | |
| 1523 | void X86Assembler::FinalizeFrameDescriptionEntry() { |
Yevgeny Rouban | e3ea838 | 2014-08-08 16:29:38 +0700 | [diff] [blame] | 1524 | WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1525 | PadCFI(&cfi_info_); |
Yevgeny Rouban | e3ea838 | 2014-08-08 16:29:38 +0700 | [diff] [blame] | 1526 | WriteCFILength(&cfi_info_, false /* is_64bit */); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1527 | } |
| 1528 | |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 1529 | constexpr size_t kFramePointerSize = 4; |
| 1530 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1531 | void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1532 | const std::vector<ManagedRegister>& spill_regs, |
Dmitry Petrochenko | fca8220 | 2014-03-21 11:21:37 +0700 | [diff] [blame] | 1533 | const ManagedRegisterEntrySpills& entry_spills) { |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1534 | cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack |
| 1535 | cfi_pc_ = buffer_.Size(); // Nothing emitted yet |
| 1536 | DCHECK_EQ(cfi_pc_, 0U); |
| 1537 | |
| 1538 | uint32_t reg_offset = 1; |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1539 | CHECK_ALIGNED(frame_size, kStackAlignment); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1540 | for (int i = spill_regs.size() - 1; i >= 0; --i) { |
Vladimir Marko | 0f9b03c | 2015-01-12 18:21:07 +0000 | [diff] [blame] | 1541 | pushl(spill_regs.at(i).AsX86().AsCpuRegister()); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1542 | |
| 1543 | // DW_CFA_advance_loc |
| 1544 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1545 | cfi_pc_ = buffer_.Size(); |
| 1546 | // DW_CFA_def_cfa_offset |
| 1547 | cfi_cfa_offset_ += kFramePointerSize; |
| 1548 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
| 1549 | // DW_CFA_offset reg offset |
| 1550 | reg_offset++; |
| 1551 | DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1552 | } |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1553 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1554 | // return address then method on stack |
Vladimir Marko | 0f9b03c | 2015-01-12 18:21:07 +0000 | [diff] [blame] | 1555 | int32_t adjust = frame_size - (spill_regs.size() * kFramePointerSize) - |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1556 | sizeof(StackReference<mirror::ArtMethod>) /*method*/ - |
| 1557 | kFramePointerSize /*return address*/; |
| 1558 | addl(ESP, Immediate(-adjust)); |
| 1559 | // DW_CFA_advance_loc |
| 1560 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1561 | cfi_pc_ = buffer_.Size(); |
| 1562 | // DW_CFA_def_cfa_offset |
| 1563 | cfi_cfa_offset_ += adjust; |
| 1564 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
| 1565 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1566 | pushl(method_reg.AsX86().AsCpuRegister()); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1567 | // DW_CFA_advance_loc |
| 1568 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1569 | cfi_pc_ = buffer_.Size(); |
| 1570 | // DW_CFA_def_cfa_offset |
| 1571 | cfi_cfa_offset_ += kFramePointerSize; |
| 1572 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
| 1573 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1574 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
Vladimir Marko | 0f9b03c | 2015-01-12 18:21:07 +0000 | [diff] [blame] | 1575 | movl(Address(ESP, frame_size + sizeof(StackReference<mirror::ArtMethod>) + |
| 1576 | (i * kFramePointerSize)), |
| 1577 | entry_spills.at(i).AsX86().AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1578 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1579 | } |
| 1580 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1581 | void X86Assembler::RemoveFrame(size_t frame_size, |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1582 | const std::vector<ManagedRegister>& spill_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1583 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Andreas Gampe | cf4035a | 2014-05-28 22:43:01 -0700 | [diff] [blame] | 1584 | addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) - |
| 1585 | sizeof(StackReference<mirror::ArtMethod>))); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1586 | for (size_t i = 0; i < spill_regs.size(); ++i) { |
Vladimir Marko | 0f9b03c | 2015-01-12 18:21:07 +0000 | [diff] [blame] | 1587 | popl(spill_regs.at(i).AsX86().AsCpuRegister()); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1588 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1589 | ret(); |
| 1590 | } |
| 1591 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1592 | void X86Assembler::IncreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1593 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1594 | addl(ESP, Immediate(-adjust)); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1595 | // DW_CFA_advance_loc |
| 1596 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1597 | cfi_pc_ = buffer_.Size(); |
| 1598 | // DW_CFA_def_cfa_offset |
| 1599 | cfi_cfa_offset_ += adjust; |
| 1600 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1601 | } |
| 1602 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1603 | void X86Assembler::DecreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1604 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1605 | addl(ESP, Immediate(adjust)); |
| 1606 | } |
| 1607 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1608 | void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) { |
| 1609 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1610 | if (src.IsNoRegister()) { |
| 1611 | CHECK_EQ(0u, size); |
| 1612 | } else if (src.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1613 | CHECK_EQ(4u, size); |
| 1614 | movl(Address(ESP, offs), src.AsCpuRegister()); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1615 | } else if (src.IsRegisterPair()) { |
| 1616 | CHECK_EQ(8u, size); |
| 1617 | movl(Address(ESP, offs), src.AsRegisterPairLow()); |
| 1618 | movl(Address(ESP, FrameOffset(offs.Int32Value()+4)), |
| 1619 | src.AsRegisterPairHigh()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1620 | } else if (src.IsX87Register()) { |
| 1621 | if (size == 4) { |
| 1622 | fstps(Address(ESP, offs)); |
| 1623 | } else { |
| 1624 | fstpl(Address(ESP, offs)); |
| 1625 | } |
| 1626 | } else { |
| 1627 | CHECK(src.IsXmmRegister()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1628 | if (size == 4) { |
| 1629 | movss(Address(ESP, offs), src.AsXmmRegister()); |
| 1630 | } else { |
| 1631 | movsd(Address(ESP, offs), src.AsXmmRegister()); |
| 1632 | } |
| 1633 | } |
| 1634 | } |
| 1635 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1636 | void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 1637 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1638 | CHECK(src.IsCpuRegister()); |
| 1639 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1640 | } |
| 1641 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1642 | void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 1643 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1644 | CHECK(src.IsCpuRegister()); |
| 1645 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1646 | } |
| 1647 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1648 | void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 1649 | ManagedRegister) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1650 | movl(Address(ESP, dest), Immediate(imm)); |
| 1651 | } |
| 1652 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1653 | void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1654 | ManagedRegister) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1655 | fs()->movl(Address::Absolute(dest), Immediate(imm)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1656 | } |
| 1657 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1658 | void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1659 | FrameOffset fr_offs, |
| 1660 | ManagedRegister mscratch) { |
| 1661 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1662 | CHECK(scratch.IsCpuRegister()); |
| 1663 | leal(scratch.AsCpuRegister(), Address(ESP, fr_offs)); |
| 1664 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1665 | } |
| 1666 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1667 | void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1668 | fs()->movl(Address::Absolute(thr_offs), ESP); |
| 1669 | } |
| 1670 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1671 | void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/, |
| 1672 | FrameOffset /*in_off*/, ManagedRegister /*scratch*/) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1673 | UNIMPLEMENTED(FATAL); // this case only currently exists for ARM |
| 1674 | } |
| 1675 | |
| 1676 | void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 1677 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1678 | if (dest.IsNoRegister()) { |
| 1679 | CHECK_EQ(0u, size); |
| 1680 | } else if (dest.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1681 | CHECK_EQ(4u, size); |
| 1682 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1683 | } else if (dest.IsRegisterPair()) { |
| 1684 | CHECK_EQ(8u, size); |
| 1685 | movl(dest.AsRegisterPairLow(), Address(ESP, src)); |
| 1686 | movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1687 | } else if (dest.IsX87Register()) { |
| 1688 | if (size == 4) { |
| 1689 | flds(Address(ESP, src)); |
| 1690 | } else { |
| 1691 | fldl(Address(ESP, src)); |
| 1692 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1693 | } else { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1694 | CHECK(dest.IsXmmRegister()); |
| 1695 | if (size == 4) { |
| 1696 | movss(dest.AsXmmRegister(), Address(ESP, src)); |
| 1697 | } else { |
| 1698 | movsd(dest.AsXmmRegister(), Address(ESP, src)); |
| 1699 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1700 | } |
| 1701 | } |
| 1702 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1703 | void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) { |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1704 | X86ManagedRegister dest = mdest.AsX86(); |
| 1705 | if (dest.IsNoRegister()) { |
| 1706 | CHECK_EQ(0u, size); |
| 1707 | } else if (dest.IsCpuRegister()) { |
| 1708 | CHECK_EQ(4u, size); |
| 1709 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(src)); |
| 1710 | } else if (dest.IsRegisterPair()) { |
| 1711 | CHECK_EQ(8u, size); |
| 1712 | fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src)); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1713 | fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4))); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1714 | } else if (dest.IsX87Register()) { |
| 1715 | if (size == 4) { |
| 1716 | fs()->flds(Address::Absolute(src)); |
| 1717 | } else { |
| 1718 | fs()->fldl(Address::Absolute(src)); |
| 1719 | } |
| 1720 | } else { |
| 1721 | CHECK(dest.IsXmmRegister()); |
| 1722 | if (size == 4) { |
| 1723 | fs()->movss(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1724 | } else { |
| 1725 | fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1726 | } |
| 1727 | } |
| 1728 | } |
| 1729 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1730 | void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
| 1731 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1732 | CHECK(dest.IsCpuRegister()); |
| 1733 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
| 1734 | } |
| 1735 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1736 | void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, |
| 1737 | MemberOffset offs) { |
| 1738 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1739 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1740 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Hiroshi Yamauchi | e63a745 | 2014-02-27 14:44:36 -0800 | [diff] [blame] | 1741 | if (kPoisonHeapReferences) { |
| 1742 | negl(dest.AsCpuRegister()); |
| 1743 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1744 | } |
| 1745 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1746 | void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
| 1747 | Offset offs) { |
| 1748 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1749 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1750 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1751 | } |
| 1752 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1753 | void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest, |
| 1754 | ThreadOffset<4> offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1755 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1756 | CHECK(dest.IsCpuRegister()); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1757 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1758 | } |
| 1759 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 1760 | void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) { |
| 1761 | X86ManagedRegister reg = mreg.AsX86(); |
| 1762 | CHECK(size == 1 || size == 2) << size; |
| 1763 | CHECK(reg.IsCpuRegister()) << reg; |
| 1764 | if (size == 1) { |
| 1765 | movsxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1766 | } else { |
| 1767 | movsxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1768 | } |
| 1769 | } |
| 1770 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 1771 | void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) { |
| 1772 | X86ManagedRegister reg = mreg.AsX86(); |
| 1773 | CHECK(size == 1 || size == 2) << size; |
| 1774 | CHECK(reg.IsCpuRegister()) << reg; |
| 1775 | if (size == 1) { |
| 1776 | movzxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1777 | } else { |
| 1778 | movzxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1779 | } |
| 1780 | } |
| 1781 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1782 | void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1783 | X86ManagedRegister dest = mdest.AsX86(); |
| 1784 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1785 | if (!dest.Equals(src)) { |
| 1786 | if (dest.IsCpuRegister() && src.IsCpuRegister()) { |
| 1787 | movl(dest.AsCpuRegister(), src.AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1788 | } else if (src.IsX87Register() && dest.IsXmmRegister()) { |
| 1789 | // Pass via stack and pop X87 register |
| 1790 | subl(ESP, Immediate(16)); |
| 1791 | if (size == 4) { |
| 1792 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1793 | fstps(Address(ESP, 0)); |
| 1794 | movss(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1795 | } else { |
| 1796 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1797 | fstpl(Address(ESP, 0)); |
| 1798 | movsd(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1799 | } |
| 1800 | addl(ESP, Immediate(16)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1801 | } else { |
| 1802 | // TODO: x87, SSE |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1803 | UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1804 | } |
| 1805 | } |
| 1806 | } |
| 1807 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1808 | void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 1809 | ManagedRegister mscratch) { |
| 1810 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1811 | CHECK(scratch.IsCpuRegister()); |
| 1812 | movl(scratch.AsCpuRegister(), Address(ESP, src)); |
| 1813 | movl(Address(ESP, dest), scratch.AsCpuRegister()); |
| 1814 | } |
| 1815 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1816 | void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs, |
| 1817 | ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1818 | ManagedRegister mscratch) { |
| 1819 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1820 | CHECK(scratch.IsCpuRegister()); |
| 1821 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs)); |
| 1822 | Store(fr_offs, scratch, 4); |
| 1823 | } |
| 1824 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1825 | void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1826 | FrameOffset fr_offs, |
| 1827 | ManagedRegister mscratch) { |
| 1828 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1829 | CHECK(scratch.IsCpuRegister()); |
| 1830 | Load(scratch, fr_offs, 4); |
| 1831 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1832 | } |
| 1833 | |
| 1834 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 1835 | ManagedRegister mscratch, |
| 1836 | size_t size) { |
| 1837 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1838 | if (scratch.IsCpuRegister() && size == 8) { |
| 1839 | Load(scratch, src, 4); |
| 1840 | Store(dest, scratch, 4); |
| 1841 | Load(scratch, FrameOffset(src.Int32Value() + 4), 4); |
| 1842 | Store(FrameOffset(dest.Int32Value() + 4), scratch, 4); |
| 1843 | } else { |
| 1844 | Load(scratch, src, size); |
| 1845 | Store(dest, scratch, size); |
| 1846 | } |
| 1847 | } |
| 1848 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1849 | void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/, |
| 1850 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1851 | UNIMPLEMENTED(FATAL); |
| 1852 | } |
| 1853 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1854 | void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 1855 | ManagedRegister scratch, size_t size) { |
| 1856 | CHECK(scratch.IsNoRegister()); |
| 1857 | CHECK_EQ(size, 4u); |
| 1858 | pushl(Address(ESP, src)); |
| 1859 | popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset)); |
| 1860 | } |
| 1861 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1862 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, |
| 1863 | ManagedRegister mscratch, size_t size) { |
| 1864 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1865 | CHECK_EQ(size, 4u); |
| 1866 | movl(scratch, Address(ESP, src_base)); |
| 1867 | movl(scratch, Address(scratch, src_offset)); |
| 1868 | movl(Address(ESP, dest), scratch); |
| 1869 | } |
| 1870 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1871 | void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 1872 | ManagedRegister src, Offset src_offset, |
| 1873 | ManagedRegister scratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1874 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1875 | CHECK(scratch.IsNoRegister()); |
| 1876 | pushl(Address(src.AsX86().AsCpuRegister(), src_offset)); |
| 1877 | popl(Address(dest.AsX86().AsCpuRegister(), dest_offset)); |
| 1878 | } |
| 1879 | |
| 1880 | void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 1881 | ManagedRegister mscratch, size_t size) { |
| 1882 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1883 | CHECK_EQ(size, 4u); |
| 1884 | CHECK_EQ(dest.Int32Value(), src.Int32Value()); |
| 1885 | movl(scratch, Address(ESP, src)); |
| 1886 | pushl(Address(scratch, src_offset)); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1887 | popl(Address(scratch, dest_offset)); |
| 1888 | } |
| 1889 | |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1890 | void X86Assembler::MemoryBarrier(ManagedRegister) { |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1891 | mfence(); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1892 | } |
| 1893 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1894 | void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg, |
| 1895 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1896 | ManagedRegister min_reg, bool null_allowed) { |
| 1897 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1898 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1899 | CHECK(in_reg.IsCpuRegister()); |
| 1900 | CHECK(out_reg.IsCpuRegister()); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1901 | VerifyObject(in_reg, null_allowed); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1902 | if (null_allowed) { |
| 1903 | Label null_arg; |
| 1904 | if (!out_reg.Equals(in_reg)) { |
| 1905 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1906 | } |
| 1907 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1908 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1909 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1910 | Bind(&null_arg); |
| 1911 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1912 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1913 | } |
| 1914 | } |
| 1915 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1916 | void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off, |
| 1917 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1918 | ManagedRegister mscratch, |
| 1919 | bool null_allowed) { |
| 1920 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1921 | CHECK(scratch.IsCpuRegister()); |
| 1922 | if (null_allowed) { |
| 1923 | Label null_arg; |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1924 | movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1925 | testl(scratch.AsCpuRegister(), scratch.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1926 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1927 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1928 | Bind(&null_arg); |
| 1929 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1930 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1931 | } |
| 1932 | Store(out_off, scratch, 4); |
| 1933 | } |
| 1934 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 1935 | // Given a handle scope entry, load the associated reference. |
| 1936 | void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1937 | ManagedRegister min_reg) { |
| 1938 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1939 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1940 | CHECK(out_reg.IsCpuRegister()); |
| 1941 | CHECK(in_reg.IsCpuRegister()); |
| 1942 | Label null_arg; |
| 1943 | if (!out_reg.Equals(in_reg)) { |
| 1944 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1945 | } |
| 1946 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1947 | j(kZero, &null_arg); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1948 | movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0)); |
| 1949 | Bind(&null_arg); |
| 1950 | } |
| 1951 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1952 | void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1953 | // TODO: not validating references |
| 1954 | } |
| 1955 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1956 | void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1957 | // TODO: not validating references |
| 1958 | } |
| 1959 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1960 | void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) { |
| 1961 | X86ManagedRegister base = mbase.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1962 | CHECK(base.IsCpuRegister()); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1963 | call(Address(base.AsCpuRegister(), offset.Int32Value())); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1964 | // TODO: place reference map on call |
| 1965 | } |
| 1966 | |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1967 | void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 1968 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1969 | movl(scratch, Address(ESP, base)); |
| 1970 | call(Address(scratch, offset)); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 1971 | } |
| 1972 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1973 | void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1974 | fs()->call(Address::Absolute(offset)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1975 | } |
| 1976 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1977 | void X86Assembler::GetCurrentThread(ManagedRegister tr) { |
| 1978 | fs()->movl(tr.AsX86().AsCpuRegister(), |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1979 | Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1980 | } |
| 1981 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1982 | void X86Assembler::GetCurrentThread(FrameOffset offset, |
| 1983 | ManagedRegister mscratch) { |
| 1984 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1985 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1986 | movl(Address(ESP, offset), scratch.AsCpuRegister()); |
| 1987 | } |
| 1988 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 1989 | void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) { |
| 1990 | X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1991 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1992 | fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1993 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1994 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1995 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1996 | void X86ExceptionSlowPath::Emit(Assembler *sasm) { |
| 1997 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1998 | #define __ sp_asm-> |
| 1999 | __ Bind(&entry_); |
Elliott Hughes | 20cde90 | 2011-10-04 17:37:27 -0700 | [diff] [blame] | 2000 | // Note: the return value is dead |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 2001 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 2002 | __ DecreaseFrameSize(stack_adjust_); |
| 2003 | } |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2004 | // Pass exception as argument in EAX |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2005 | __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>())); |
| 2006 | __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException))); |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2007 | // this call should never return |
| 2008 | __ int3(); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2009 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2010 | } |
| 2011 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2012 | } // namespace x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2013 | } // namespace art |