blob: 78ba331675f44b93497fd73738d266486b656281 [file] [log] [blame]
buzbeee88dfbf2012-03-05 11:19:57 -08001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
buzbeeefc63692012-11-14 16:31:52 -080017#include "x86_lir.h"
buzbeeeaf09bc2012-11-15 14:51:41 -080018#include "../codegen_util.h"
buzbeee88dfbf2012-03-05 11:19:57 -080019
20namespace art {
21
22#define MAX_ASSEMBLER_RETRIES 50
23
buzbeea7678db2012-03-05 15:35:46 -080024X86EncodingMap EncodingMap[kX86Last] = {
Ian Rogersb5d09b22012-03-06 22:14:17 -080025 { kX8632BitData, kData, IS_UNARY_OP, { 0, 0, 0x00, 0, 0, 0, 0, 4 }, "data", "0x!0d" },
Ian Rogers7caad772012-03-30 01:07:54 -070026 { kX86Bkpt, kNullary, NO_OPERAND | IS_BRANCH, { 0, 0, 0xCC, 0, 0, 0, 0, 0 }, "int 3", "" },
Ian Rogersb5d09b22012-03-06 22:14:17 -080027 { kX86Nop, kNop, IS_UNARY_OP, { 0, 0, 0x90, 0, 0, 0, 0, 0 }, "nop", "" },
28
jeffhaoe2962482012-06-28 11:29:57 -070029#define ENCODING_MAP(opname, mem_use, reg_def, uses_ccodes, \
Ian Rogersb5d09b22012-03-06 22:14:17 -080030 rm8_r8, rm32_r32, \
31 r8_rm8, r32_rm32, \
32 ax8_i8, ax32_i32, \
33 rm8_i8, rm8_i8_modrm, \
34 rm32_i32, rm32_i32_modrm, \
35 rm32_i8, rm32_i8_modrm) \
jeffhaoe2962482012-06-28 11:29:57 -070036{ kX86 ## opname ## 8MR, kMemReg, mem_use | IS_TERTIARY_OP | REG_USE02 | SETS_CCODES | uses_ccodes, { 0, 0, rm8_r8, 0, 0, 0, 0, 0 }, #opname "8MR", "[!0r+!1d],!2r" }, \
37{ kX86 ## opname ## 8AR, kArrayReg, mem_use | IS_QUIN_OP | REG_USE014 | SETS_CCODES | uses_ccodes, { 0, 0, rm8_r8, 0, 0, 0, 0, 0 }, #opname "8AR", "[!0r+!1r<<!2d+!3d],!4r" }, \
38{ kX86 ## opname ## 8TR, kThreadReg, mem_use | IS_BINARY_OP | REG_USE1 | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0, rm8_r8, 0, 0, 0, 0, 0 }, #opname "8TR", "fs:[!0d],!1r" }, \
39{ kX86 ## opname ## 8RR, kRegReg, IS_BINARY_OP | reg_def | REG_USE01 | SETS_CCODES | uses_ccodes, { 0, 0, r8_rm8, 0, 0, 0, 0, 0 }, #opname "8RR", "!0r,!1r" }, \
40{ kX86 ## opname ## 8RM, kRegMem, IS_LOAD | IS_TERTIARY_OP | reg_def | REG_USE01 | SETS_CCODES | uses_ccodes, { 0, 0, r8_rm8, 0, 0, 0, 0, 0 }, #opname "8RM", "!0r,[!1r+!2d]" }, \
41{ kX86 ## opname ## 8RA, kRegArray, IS_LOAD | IS_QUIN_OP | reg_def | REG_USE012 | SETS_CCODES | uses_ccodes, { 0, 0, r8_rm8, 0, 0, 0, 0, 0 }, #opname "8RA", "!0r,[!1r+!2r<<!3d+!4d]" }, \
42{ kX86 ## opname ## 8RT, kRegThread, IS_LOAD | IS_BINARY_OP | reg_def | REG_USE0 | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0, r8_rm8, 0, 0, 0, 0, 0 }, #opname "8RT", "!0r,fs:[!1d]" }, \
43{ kX86 ## opname ## 8RI, kRegImm, IS_BINARY_OP | reg_def | REG_USE0 | SETS_CCODES | uses_ccodes, { 0, 0, rm8_i8, 0, 0, rm8_i8_modrm, ax8_i8, 1 }, #opname "8RI", "!0r,!1d" }, \
44{ kX86 ## opname ## 8MI, kMemImm, mem_use | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES | uses_ccodes, { 0, 0, rm8_i8, 0, 0, rm8_i8_modrm, 0, 1 }, #opname "8MI", "[!0r+!1d],!2d" }, \
45{ kX86 ## opname ## 8AI, kArrayImm, mem_use | IS_QUIN_OP | REG_USE01 | SETS_CCODES | uses_ccodes, { 0, 0, rm8_i8, 0, 0, rm8_i8_modrm, 0, 1 }, #opname "8AI", "[!0r+!1r<<!2d+!3d],!4d" }, \
46{ kX86 ## opname ## 8TI, kThreadImm, mem_use | IS_BINARY_OP | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0, rm8_i8, 0, 0, rm8_i8_modrm, 0, 1 }, #opname "8TI", "fs:[!0d],!1d" }, \
Ian Rogersb5d09b22012-03-06 22:14:17 -080047 \
jeffhaoe2962482012-06-28 11:29:57 -070048{ kX86 ## opname ## 16MR, kMemReg, mem_use | IS_TERTIARY_OP | REG_USE02 | SETS_CCODES | uses_ccodes, { 0x66, 0, rm32_r32, 0, 0, 0, 0, 0 }, #opname "16MR", "[!0r+!1d],!2r" }, \
49{ kX86 ## opname ## 16AR, kArrayReg, mem_use | IS_QUIN_OP | REG_USE014 | SETS_CCODES | uses_ccodes, { 0x66, 0, rm32_r32, 0, 0, 0, 0, 0 }, #opname "16AR", "[!0r+!1r<<!2d+!3d],!4r" }, \
50{ kX86 ## opname ## 16TR, kThreadReg, mem_use | IS_BINARY_OP | REG_USE1 | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0x66, rm32_r32, 0, 0, 0, 0, 0 }, #opname "16TR", "fs:[!0d],!1r" }, \
51{ kX86 ## opname ## 16RR, kRegReg, IS_BINARY_OP | reg_def | REG_USE01 | SETS_CCODES | uses_ccodes, { 0x66, 0, r32_rm32, 0, 0, 0, 0, 0 }, #opname "16RR", "!0r,!1r" }, \
52{ kX86 ## opname ## 16RM, kRegMem, IS_LOAD | IS_TERTIARY_OP | reg_def | REG_USE01 | SETS_CCODES | uses_ccodes, { 0x66, 0, r32_rm32, 0, 0, 0, 0, 0 }, #opname "16RM", "!0r,[!1r+!2d]" }, \
53{ kX86 ## opname ## 16RA, kRegArray, IS_LOAD | IS_QUIN_OP | reg_def | REG_USE012 | SETS_CCODES | uses_ccodes, { 0x66, 0, r32_rm32, 0, 0, 0, 0, 0 }, #opname "16RA", "!0r,[!1r+!2r<<!3d+!4d]" }, \
54{ kX86 ## opname ## 16RT, kRegThread, IS_LOAD | IS_BINARY_OP | reg_def | REG_USE0 | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0x66, r32_rm32, 0, 0, 0, 0, 0 }, #opname "16RT", "!0r,fs:[!1d]" }, \
55{ kX86 ## opname ## 16RI, kRegImm, IS_BINARY_OP | reg_def | REG_USE0 | SETS_CCODES | uses_ccodes, { 0x66, 0, rm32_i32, 0, 0, rm32_i32_modrm, ax32_i32, 2 }, #opname "16RI", "!0r,!1d" }, \
56{ kX86 ## opname ## 16MI, kMemImm, mem_use | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES | uses_ccodes, { 0x66, 0, rm32_i32, 0, 0, rm32_i32_modrm, 0, 2 }, #opname "16MI", "[!0r+!1d],!2d" }, \
57{ kX86 ## opname ## 16AI, kArrayImm, mem_use | IS_QUIN_OP | REG_USE01 | SETS_CCODES | uses_ccodes, { 0x66, 0, rm32_i32, 0, 0, rm32_i32_modrm, 0, 2 }, #opname "16AI", "[!0r+!1r<<!2d+!3d],!4d" }, \
58{ kX86 ## opname ## 16TI, kThreadImm, mem_use | IS_BINARY_OP | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0x66, rm32_i32, 0, 0, rm32_i32_modrm, 0, 2 }, #opname "16TI", "fs:[!0d],!1d" }, \
59{ kX86 ## opname ## 16RI8, kRegImm, IS_BINARY_OP | reg_def | REG_USE0 | SETS_CCODES | uses_ccodes, { 0x66, 0, rm32_i8, 0, 0, rm32_i8_modrm, 0, 1 }, #opname "16RI8", "!0r,!1d" }, \
60{ kX86 ## opname ## 16MI8, kMemImm, mem_use | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES | uses_ccodes, { 0x66, 0, rm32_i8, 0, 0, rm32_i8_modrm, 0, 1 }, #opname "16MI8", "[!0r+!1d],!2d" }, \
61{ kX86 ## opname ## 16AI8, kArrayImm, mem_use | IS_QUIN_OP | REG_USE01 | SETS_CCODES | uses_ccodes, { 0x66, 0, rm32_i8, 0, 0, rm32_i8_modrm, 0, 1 }, #opname "16AI8", "[!0r+!1r<<!2d+!3d],!4d" }, \
62{ kX86 ## opname ## 16TI8, kThreadImm, mem_use | IS_BINARY_OP | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0x66, rm32_i8, 0, 0, rm32_i8_modrm, 0, 1 }, #opname "16TI8", "fs:[!0d],!1d" }, \
Ian Rogersb5d09b22012-03-06 22:14:17 -080063 \
jeffhaoe2962482012-06-28 11:29:57 -070064{ kX86 ## opname ## 32MR, kMemReg, mem_use | IS_TERTIARY_OP | REG_USE02 | SETS_CCODES | uses_ccodes, { 0, 0, rm32_r32, 0, 0, 0, 0, 0 }, #opname "32MR", "[!0r+!1d],!2r" }, \
65{ kX86 ## opname ## 32AR, kArrayReg, mem_use | IS_QUIN_OP | REG_USE014 | SETS_CCODES | uses_ccodes, { 0, 0, rm32_r32, 0, 0, 0, 0, 0 }, #opname "32AR", "[!0r+!1r<<!2d+!3d],!4r" }, \
66{ kX86 ## opname ## 32TR, kThreadReg, mem_use | IS_BINARY_OP | REG_USE1 | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0, rm32_r32, 0, 0, 0, 0, 0 }, #opname "32TR", "fs:[!0d],!1r" }, \
67{ kX86 ## opname ## 32RR, kRegReg, IS_BINARY_OP | reg_def | REG_USE01 | SETS_CCODES | uses_ccodes, { 0, 0, r32_rm32, 0, 0, 0, 0, 0 }, #opname "32RR", "!0r,!1r" }, \
68{ kX86 ## opname ## 32RM, kRegMem, IS_LOAD | IS_TERTIARY_OP | reg_def | REG_USE01 | SETS_CCODES | uses_ccodes, { 0, 0, r32_rm32, 0, 0, 0, 0, 0 }, #opname "32RM", "!0r,[!1r+!2d]" }, \
69{ kX86 ## opname ## 32RA, kRegArray, IS_LOAD | IS_QUIN_OP | reg_def | REG_USE012 | SETS_CCODES | uses_ccodes, { 0, 0, r32_rm32, 0, 0, 0, 0, 0 }, #opname "32RA", "!0r,[!1r+!2r<<!3d+!4d]" }, \
70{ kX86 ## opname ## 32RT, kRegThread, IS_LOAD | IS_BINARY_OP | reg_def | REG_USE0 | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0, r32_rm32, 0, 0, 0, 0, 0 }, #opname "32RT", "!0r,fs:[!1d]" }, \
71{ kX86 ## opname ## 32RI, kRegImm, IS_BINARY_OP | reg_def | REG_USE0 | SETS_CCODES | uses_ccodes, { 0, 0, rm32_i32, 0, 0, rm32_i32_modrm, ax32_i32, 4 }, #opname "32RI", "!0r,!1d" }, \
72{ kX86 ## opname ## 32MI, kMemImm, mem_use | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES | uses_ccodes, { 0, 0, rm32_i32, 0, 0, rm32_i32_modrm, 0, 4 }, #opname "32MI", "[!0r+!1d],!2d" }, \
73{ kX86 ## opname ## 32AI, kArrayImm, mem_use | IS_QUIN_OP | REG_USE01 | SETS_CCODES | uses_ccodes, { 0, 0, rm32_i32, 0, 0, rm32_i32_modrm, 0, 4 }, #opname "32AI", "[!0r+!1r<<!2d+!3d],!4d" }, \
74{ kX86 ## opname ## 32TI, kThreadImm, mem_use | IS_BINARY_OP | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0, rm32_i32, 0, 0, rm32_i32_modrm, 0, 4 }, #opname "32TI", "fs:[!0d],!1d" }, \
75{ kX86 ## opname ## 32RI8, kRegImm, IS_BINARY_OP | reg_def | REG_USE0 | SETS_CCODES | uses_ccodes, { 0, 0, rm32_i8, 0, 0, rm32_i8_modrm, 0, 1 }, #opname "32RI8", "!0r,!1d" }, \
76{ kX86 ## opname ## 32MI8, kMemImm, mem_use | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES | uses_ccodes, { 0, 0, rm32_i8, 0, 0, rm32_i8_modrm, 0, 1 }, #opname "32MI8", "[!0r+!1d],!2d" }, \
77{ kX86 ## opname ## 32AI8, kArrayImm, mem_use | IS_QUIN_OP | REG_USE01 | SETS_CCODES | uses_ccodes, { 0, 0, rm32_i8, 0, 0, rm32_i8_modrm, 0, 1 }, #opname "32AI8", "[!0r+!1r<<!2d+!3d],!4d" }, \
78{ kX86 ## opname ## 32TI8, kThreadImm, mem_use | IS_BINARY_OP | SETS_CCODES | uses_ccodes, { THREAD_PREFIX, 0, rm32_i8, 0, 0, rm32_i8_modrm, 0, 1 }, #opname "32TI8", "fs:[!0d],!1d" }
Ian Rogersb5d09b22012-03-06 22:14:17 -080079
jeffhaoe2962482012-06-28 11:29:57 -070080ENCODING_MAP(Add, IS_LOAD | IS_STORE, REG_DEF0, 0,
Ian Rogers96ab4202012-03-05 19:51:02 -080081 0x00 /* RegMem8/Reg8 */, 0x01 /* RegMem32/Reg32 */,
82 0x02 /* Reg8/RegMem8 */, 0x03 /* Reg32/RegMem32 */,
83 0x04 /* Rax8/imm8 opcode */, 0x05 /* Rax32/imm32 */,
84 0x80, 0x0 /* RegMem8/imm8 */,
85 0x81, 0x0 /* RegMem32/imm32 */, 0x83, 0x0 /* RegMem32/imm8 */),
jeffhaoe2962482012-06-28 11:29:57 -070086ENCODING_MAP(Or, IS_LOAD | IS_STORE, REG_DEF0, 0,
Ian Rogers96ab4202012-03-05 19:51:02 -080087 0x08 /* RegMem8/Reg8 */, 0x09 /* RegMem32/Reg32 */,
88 0x0A /* Reg8/RegMem8 */, 0x0B /* Reg32/RegMem32 */,
89 0x0C /* Rax8/imm8 opcode */, 0x0D /* Rax32/imm32 */,
90 0x80, 0x1 /* RegMem8/imm8 */,
91 0x81, 0x1 /* RegMem32/imm32 */, 0x83, 0x1 /* RegMem32/imm8 */),
jeffhaoe2962482012-06-28 11:29:57 -070092ENCODING_MAP(Adc, IS_LOAD | IS_STORE, REG_DEF0, USES_CCODES,
Ian Rogers96ab4202012-03-05 19:51:02 -080093 0x10 /* RegMem8/Reg8 */, 0x11 /* RegMem32/Reg32 */,
94 0x12 /* Reg8/RegMem8 */, 0x13 /* Reg32/RegMem32 */,
95 0x14 /* Rax8/imm8 opcode */, 0x15 /* Rax32/imm32 */,
96 0x80, 0x2 /* RegMem8/imm8 */,
97 0x81, 0x2 /* RegMem32/imm32 */, 0x83, 0x2 /* RegMem32/imm8 */),
jeffhaoe2962482012-06-28 11:29:57 -070098ENCODING_MAP(Sbb, IS_LOAD | IS_STORE, REG_DEF0, USES_CCODES,
Ian Rogers96ab4202012-03-05 19:51:02 -080099 0x18 /* RegMem8/Reg8 */, 0x19 /* RegMem32/Reg32 */,
100 0x1A /* Reg8/RegMem8 */, 0x1B /* Reg32/RegMem32 */,
101 0x1C /* Rax8/imm8 opcode */, 0x1D /* Rax32/imm32 */,
102 0x80, 0x3 /* RegMem8/imm8 */,
103 0x81, 0x3 /* RegMem32/imm32 */, 0x83, 0x3 /* RegMem32/imm8 */),
jeffhaoe2962482012-06-28 11:29:57 -0700104ENCODING_MAP(And, IS_LOAD | IS_STORE, REG_DEF0, 0,
Ian Rogers96ab4202012-03-05 19:51:02 -0800105 0x20 /* RegMem8/Reg8 */, 0x21 /* RegMem32/Reg32 */,
106 0x22 /* Reg8/RegMem8 */, 0x23 /* Reg32/RegMem32 */,
107 0x24 /* Rax8/imm8 opcode */, 0x25 /* Rax32/imm32 */,
108 0x80, 0x4 /* RegMem8/imm8 */,
109 0x81, 0x4 /* RegMem32/imm32 */, 0x83, 0x4 /* RegMem32/imm8 */),
jeffhaoe2962482012-06-28 11:29:57 -0700110ENCODING_MAP(Sub, IS_LOAD | IS_STORE, REG_DEF0, 0,
Ian Rogers96ab4202012-03-05 19:51:02 -0800111 0x28 /* RegMem8/Reg8 */, 0x29 /* RegMem32/Reg32 */,
112 0x2A /* Reg8/RegMem8 */, 0x2B /* Reg32/RegMem32 */,
113 0x2C /* Rax8/imm8 opcode */, 0x2D /* Rax32/imm32 */,
114 0x80, 0x5 /* RegMem8/imm8 */,
115 0x81, 0x5 /* RegMem32/imm32 */, 0x83, 0x5 /* RegMem32/imm8 */),
jeffhaoe2962482012-06-28 11:29:57 -0700116ENCODING_MAP(Xor, IS_LOAD | IS_STORE, REG_DEF0, 0,
Ian Rogers96ab4202012-03-05 19:51:02 -0800117 0x30 /* RegMem8/Reg8 */, 0x31 /* RegMem32/Reg32 */,
118 0x32 /* Reg8/RegMem8 */, 0x33 /* Reg32/RegMem32 */,
119 0x34 /* Rax8/imm8 opcode */, 0x35 /* Rax32/imm32 */,
120 0x80, 0x6 /* RegMem8/imm8 */,
121 0x81, 0x6 /* RegMem32/imm32 */, 0x83, 0x6 /* RegMem32/imm8 */),
jeffhaoe2962482012-06-28 11:29:57 -0700122ENCODING_MAP(Cmp, IS_LOAD, 0, 0,
Ian Rogers96ab4202012-03-05 19:51:02 -0800123 0x38 /* RegMem8/Reg8 */, 0x39 /* RegMem32/Reg32 */,
124 0x3A /* Reg8/RegMem8 */, 0x3B /* Reg32/RegMem32 */,
125 0x3C /* Rax8/imm8 opcode */, 0x3D /* Rax32/imm32 */,
126 0x80, 0x7 /* RegMem8/imm8 */,
Ian Rogersde797832012-03-06 10:18:10 -0800127 0x81, 0x7 /* RegMem32/imm32 */, 0x83, 0x7 /* RegMem32/imm8 */),
Ian Rogersb5d09b22012-03-06 22:14:17 -0800128#undef ENCODING_MAP
129
jeffhaoe2962482012-06-28 11:29:57 -0700130 { kX86Imul16RRI, kRegRegImm, IS_TERTIARY_OP | REG_DEF0_USE1 | SETS_CCODES, { 0x66, 0, 0x69, 0, 0, 0, 0, 2 }, "Imul16RRI", "!0r,!1r,!2d" },
131 { kX86Imul16RMI, kRegMemImm, IS_LOAD | IS_QUAD_OP | REG_DEF0_USE1 | SETS_CCODES, { 0x66, 0, 0x69, 0, 0, 0, 0, 2 }, "Imul16RMI", "!0r,[!1r+!2d],!3d" },
132 { kX86Imul16RAI, kRegArrayImm, IS_LOAD | IS_SEXTUPLE_OP | REG_DEF0_USE12 | SETS_CCODES, { 0x66, 0, 0x69, 0, 0, 0, 0, 2 }, "Imul16RAI", "!0r,[!1r+!2r<<!3d+!4d],!5d" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800133
jeffhaoe2962482012-06-28 11:29:57 -0700134 { kX86Imul32RRI, kRegRegImm, IS_TERTIARY_OP | REG_DEF0_USE1 | SETS_CCODES, { 0, 0, 0x69, 0, 0, 0, 0, 4 }, "Imul32RRI", "!0r,!1r,!2d" },
135 { kX86Imul32RMI, kRegMemImm, IS_LOAD | IS_QUAD_OP | REG_DEF0_USE1 | SETS_CCODES, { 0, 0, 0x69, 0, 0, 0, 0, 4 }, "Imul32RMI", "!0r,[!1r+!2d],!3d" },
136 { kX86Imul32RAI, kRegArrayImm, IS_LOAD | IS_SEXTUPLE_OP | REG_DEF0_USE12 | SETS_CCODES, { 0, 0, 0x69, 0, 0, 0, 0, 4 }, "Imul32RAI", "!0r,[!1r+!2r<<!3d+!4d],!5d" },
137 { kX86Imul32RRI8, kRegRegImm, IS_TERTIARY_OP | REG_DEF0_USE1 | SETS_CCODES, { 0, 0, 0x6B, 0, 0, 0, 0, 1 }, "Imul32RRI8", "!0r,!1r,!2d" },
138 { kX86Imul32RMI8, kRegMemImm, IS_LOAD | IS_QUAD_OP | REG_DEF0_USE1 | SETS_CCODES, { 0, 0, 0x6B, 0, 0, 0, 0, 1 }, "Imul32RMI8", "!0r,[!1r+!2d],!3d" },
139 { kX86Imul32RAI8, kRegArrayImm, IS_LOAD | IS_SEXTUPLE_OP | REG_DEF0_USE12 | SETS_CCODES, { 0, 0, 0x6B, 0, 0, 0, 0, 1 }, "Imul32RAI8", "!0r,[!1r+!2r<<!3d+!4d],!5d" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800140
jeffhaoe2962482012-06-28 11:29:57 -0700141 { kX86Mov8MR, kMemReg, IS_STORE | IS_TERTIARY_OP | REG_USE02, { 0, 0, 0x88, 0, 0, 0, 0, 0 }, "Mov8MR", "[!0r+!1d],!2r" },
142 { kX86Mov8AR, kArrayReg, IS_STORE | IS_QUIN_OP | REG_USE014, { 0, 0, 0x88, 0, 0, 0, 0, 0 }, "Mov8AR", "[!0r+!1r<<!2d+!3d],!4r" },
143 { kX86Mov8TR, kThreadReg, IS_STORE | IS_BINARY_OP | REG_USE1, { THREAD_PREFIX, 0, 0x88, 0, 0, 0, 0, 0 }, "Mov8TR", "fs:[!0d],!1r" },
144 { kX86Mov8RR, kRegReg, IS_BINARY_OP | REG_DEF0_USE1, { 0, 0, 0x8A, 0, 0, 0, 0, 0 }, "Mov8RR", "!0r,!1r" },
145 { kX86Mov8RM, kRegMem, IS_LOAD | IS_TERTIARY_OP | REG_DEF0_USE1, { 0, 0, 0x8A, 0, 0, 0, 0, 0 }, "Mov8RM", "!0r,[!1r+!2d]" },
146 { kX86Mov8RA, kRegArray, IS_LOAD | IS_QUIN_OP | REG_DEF0_USE12, { 0, 0, 0x8A, 0, 0, 0, 0, 0 }, "Mov8RA", "!0r,[!1r+!2r<<!3d+!4d]" },
147 { kX86Mov8RT, kRegThread, IS_LOAD | IS_BINARY_OP | REG_DEF0, { THREAD_PREFIX, 0, 0x8A, 0, 0, 0, 0, 0 }, "Mov8RT", "!0r,fs:[!1d]" },
148 { kX86Mov8RI, kMovRegImm, IS_BINARY_OP | REG_DEF0, { 0, 0, 0xB0, 0, 0, 0, 0, 1 }, "Mov8RI", "!0r,!1d" },
149 { kX86Mov8MI, kMemImm, IS_STORE | IS_TERTIARY_OP | REG_USE0, { 0, 0, 0xC6, 0, 0, 0, 0, 1 }, "Mov8MI", "[!0r+!1d],!2d" },
150 { kX86Mov8AI, kArrayImm, IS_STORE | IS_QUIN_OP | REG_USE01, { 0, 0, 0xC6, 0, 0, 0, 0, 1 }, "Mov8AI", "[!0r+!1r<<!2d+!3d],!4d" },
151 { kX86Mov8TI, kThreadImm, IS_STORE | IS_BINARY_OP, { THREAD_PREFIX, 0, 0xC6, 0, 0, 0, 0, 1 }, "Mov8TI", "fs:[!0d],!1d" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800152
jeffhaoe2962482012-06-28 11:29:57 -0700153 { kX86Mov16MR, kMemReg, IS_STORE | IS_TERTIARY_OP | REG_USE02, { 0x66, 0, 0x89, 0, 0, 0, 0, 0 }, "Mov16MR", "[!0r+!1d],!2r" },
154 { kX86Mov16AR, kArrayReg, IS_STORE | IS_QUIN_OP | REG_USE014, { 0x66, 0, 0x89, 0, 0, 0, 0, 0 }, "Mov16AR", "[!0r+!1r<<!2d+!3d],!4r" },
155 { kX86Mov16TR, kThreadReg, IS_STORE | IS_BINARY_OP | REG_USE1, { THREAD_PREFIX, 0x66, 0x89, 0, 0, 0, 0, 0 }, "Mov16TR", "fs:[!0d],!1r" },
156 { kX86Mov16RR, kRegReg, IS_BINARY_OP | REG_DEF0_USE1, { 0x66, 0, 0x8B, 0, 0, 0, 0, 0 }, "Mov16RR", "!0r,!1r" },
157 { kX86Mov16RM, kRegMem, IS_LOAD | IS_TERTIARY_OP | REG_DEF0_USE1, { 0x66, 0, 0x8B, 0, 0, 0, 0, 0 }, "Mov16RM", "!0r,[!1r+!2d]" },
158 { kX86Mov16RA, kRegArray, IS_LOAD | IS_QUIN_OP | REG_DEF0_USE12, { 0x66, 0, 0x8B, 0, 0, 0, 0, 0 }, "Mov16RA", "!0r,[!1r+!2r<<!3d+!4d]" },
159 { kX86Mov16RT, kRegThread, IS_LOAD | IS_BINARY_OP | REG_DEF0, { THREAD_PREFIX, 0x66, 0x8B, 0, 0, 0, 0, 0 }, "Mov16RT", "!0r,fs:[!1d]" },
160 { kX86Mov16RI, kMovRegImm, IS_BINARY_OP | REG_DEF0, { 0x66, 0, 0xB8, 0, 0, 0, 0, 2 }, "Mov16RI", "!0r,!1d" },
161 { kX86Mov16MI, kMemImm, IS_STORE | IS_TERTIARY_OP | REG_USE0, { 0x66, 0, 0xC7, 0, 0, 0, 0, 2 }, "Mov16MI", "[!0r+!1d],!2d" },
162 { kX86Mov16AI, kArrayImm, IS_STORE | IS_QUIN_OP | REG_USE01, { 0x66, 0, 0xC7, 0, 0, 0, 0, 2 }, "Mov16AI", "[!0r+!1r<<!2d+!3d],!4d" },
163 { kX86Mov16TI, kThreadImm, IS_STORE | IS_BINARY_OP, { THREAD_PREFIX, 0x66, 0xC7, 0, 0, 0, 0, 2 }, "Mov16TI", "fs:[!0d],!1d" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800164
jeffhaoe2962482012-06-28 11:29:57 -0700165 { kX86Mov32MR, kMemReg, IS_STORE | IS_TERTIARY_OP | REG_USE02, { 0, 0, 0x89, 0, 0, 0, 0, 0 }, "Mov32MR", "[!0r+!1d],!2r" },
166 { kX86Mov32AR, kArrayReg, IS_STORE | IS_QUIN_OP | REG_USE014, { 0, 0, 0x89, 0, 0, 0, 0, 0 }, "Mov32AR", "[!0r+!1r<<!2d+!3d],!4r" },
167 { kX86Mov32TR, kThreadReg, IS_STORE | IS_BINARY_OP | REG_USE1, { THREAD_PREFIX, 0, 0x89, 0, 0, 0, 0, 0 }, "Mov32TR", "fs:[!0d],!1r" },
168 { kX86Mov32RR, kRegReg, IS_BINARY_OP | REG_DEF0_USE1, { 0, 0, 0x8B, 0, 0, 0, 0, 0 }, "Mov32RR", "!0r,!1r" },
169 { kX86Mov32RM, kRegMem, IS_LOAD | IS_TERTIARY_OP | REG_DEF0_USE1, { 0, 0, 0x8B, 0, 0, 0, 0, 0 }, "Mov32RM", "!0r,[!1r+!2d]" },
170 { kX86Mov32RA, kRegArray, IS_LOAD | IS_QUIN_OP | REG_DEF0_USE12, { 0, 0, 0x8B, 0, 0, 0, 0, 0 }, "Mov32RA", "!0r,[!1r+!2r<<!3d+!4d]" },
171 { kX86Mov32RT, kRegThread, IS_LOAD | IS_BINARY_OP | REG_DEF0, { THREAD_PREFIX, 0, 0x8B, 0, 0, 0, 0, 0 }, "Mov32RT", "!0r,fs:[!1d]" },
172 { kX86Mov32RI, kMovRegImm, IS_BINARY_OP | REG_DEF0, { 0, 0, 0xB8, 0, 0, 0, 0, 4 }, "Mov32RI", "!0r,!1d" },
173 { kX86Mov32MI, kMemImm, IS_STORE | IS_TERTIARY_OP | REG_USE0, { 0, 0, 0xC7, 0, 0, 0, 0, 4 }, "Mov32MI", "[!0r+!1d],!2d" },
174 { kX86Mov32AI, kArrayImm, IS_STORE | IS_QUIN_OP | REG_USE01, { 0, 0, 0xC7, 0, 0, 0, 0, 4 }, "Mov32AI", "[!0r+!1r<<!2d+!3d],!4d" },
175 { kX86Mov32TI, kThreadImm, IS_STORE | IS_BINARY_OP, { THREAD_PREFIX, 0, 0xC7, 0, 0, 0, 0, 4 }, "Mov32TI", "fs:[!0d],!1d" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800176
jeffhaoe2962482012-06-28 11:29:57 -0700177 { kX86Lea32RA, kRegArray, IS_QUIN_OP | REG_DEF0_USE12, { 0, 0, 0x8D, 0, 0, 0, 0, 0 }, "Lea32RA", "!0r,[!1r+!2r<<!3d+!4d]" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800178
179#define SHIFT_ENCODING_MAP(opname, modrm_opcode) \
jeffhaoe2962482012-06-28 11:29:57 -0700180{ kX86 ## opname ## 8RI, kShiftRegImm, IS_BINARY_OP | REG_DEF0_USE0 | SETS_CCODES, { 0, 0, 0xC0, 0, 0, modrm_opcode, 0xD1, 1 }, #opname "8RI", "!0r,!1d" }, \
181{ kX86 ## opname ## 8MI, kShiftMemImm, IS_LOAD | IS_STORE | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES, { 0, 0, 0xC0, 0, 0, modrm_opcode, 0xD1, 1 }, #opname "8MI", "[!0r+!1d],!2d" }, \
182{ kX86 ## opname ## 8AI, kShiftArrayImm, IS_LOAD | IS_STORE | IS_QUIN_OP | REG_USE01 | SETS_CCODES, { 0, 0, 0xC0, 0, 0, modrm_opcode, 0xD1, 1 }, #opname "8AI", "[!0r+!1r<<!2d+!3d],!4d" }, \
183{ kX86 ## opname ## 8RC, kShiftRegCl, IS_BINARY_OP | REG_DEF0_USE0 | REG_USEC | SETS_CCODES, { 0, 0, 0xD2, 0, 0, modrm_opcode, 0, 1 }, #opname "8RC", "!0r,cl" }, \
184{ kX86 ## opname ## 8MC, kShiftMemCl, IS_LOAD | IS_STORE | IS_TERTIARY_OP | REG_USE0 | REG_USEC | SETS_CCODES, { 0, 0, 0xD2, 0, 0, modrm_opcode, 0, 1 }, #opname "8MC", "[!0r+!1d],cl" }, \
185{ kX86 ## opname ## 8AC, kShiftArrayCl, IS_LOAD | IS_STORE | IS_QUIN_OP | REG_USE01 | REG_USEC | SETS_CCODES, { 0, 0, 0xD2, 0, 0, modrm_opcode, 0, 1 }, #opname "8AC", "[!0r+!1r<<!2d+!3d],cl" }, \
Ian Rogersb5d09b22012-03-06 22:14:17 -0800186 \
jeffhaoe2962482012-06-28 11:29:57 -0700187{ kX86 ## opname ## 16RI, kShiftRegImm, IS_BINARY_OP | REG_DEF0_USE0 | SETS_CCODES, { 0x66, 0, 0xC1, 0, 0, modrm_opcode, 0xD1, 1 }, #opname "16RI", "!0r,!1d" }, \
188{ kX86 ## opname ## 16MI, kShiftMemImm, IS_LOAD | IS_STORE | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES, { 0x66, 0, 0xC1, 0, 0, modrm_opcode, 0xD1, 1 }, #opname "16MI", "[!0r+!1d],!2d" }, \
189{ kX86 ## opname ## 16AI, kShiftArrayImm, IS_LOAD | IS_STORE | IS_QUIN_OP | REG_USE01 | SETS_CCODES, { 0x66, 0, 0xC1, 0, 0, modrm_opcode, 0xD1, 1 }, #opname "16AI", "[!0r+!1r<<!2d+!3d],!4d" }, \
190{ kX86 ## opname ## 16RC, kShiftRegCl, IS_BINARY_OP | REG_DEF0_USE0 | REG_USEC | SETS_CCODES, { 0x66, 0, 0xD3, 0, 0, modrm_opcode, 0, 1 }, #opname "16RC", "!0r,cl" }, \
191{ kX86 ## opname ## 16MC, kShiftMemCl, IS_LOAD | IS_STORE | IS_TERTIARY_OP | REG_USE0 | REG_USEC | SETS_CCODES, { 0x66, 0, 0xD3, 0, 0, modrm_opcode, 0, 1 }, #opname "16MC", "[!0r+!1d],cl" }, \
192{ kX86 ## opname ## 16AC, kShiftArrayCl, IS_LOAD | IS_STORE | IS_QUIN_OP | REG_USE01 | REG_USEC | SETS_CCODES, { 0x66, 0, 0xD3, 0, 0, modrm_opcode, 0, 1 }, #opname "16AC", "[!0r+!1r<<!2d+!3d],cl" }, \
Ian Rogersb5d09b22012-03-06 22:14:17 -0800193 \
jeffhaoe2962482012-06-28 11:29:57 -0700194{ kX86 ## opname ## 32RI, kShiftRegImm, IS_BINARY_OP | REG_DEF0_USE0 | SETS_CCODES, { 0, 0, 0xC1, 0, 0, modrm_opcode, 0xD1, 1 }, #opname "32RI", "!0r,!1d" }, \
195{ kX86 ## opname ## 32MI, kShiftMemImm, IS_LOAD | IS_STORE | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES, { 0, 0, 0xC1, 0, 0, modrm_opcode, 0xD1, 1 }, #opname "32MI", "[!0r+!1d],!2d" }, \
196{ kX86 ## opname ## 32AI, kShiftArrayImm, IS_LOAD | IS_STORE | IS_QUIN_OP | REG_USE01 | SETS_CCODES, { 0, 0, 0xC1, 0, 0, modrm_opcode, 0xD1, 1 }, #opname "32AI", "[!0r+!1r<<!2d+!3d],!4d" }, \
197{ kX86 ## opname ## 32RC, kShiftRegCl, IS_BINARY_OP | REG_DEF0_USE0 | REG_USEC | SETS_CCODES, { 0, 0, 0xD3, 0, 0, modrm_opcode, 0, 0 }, #opname "32RC", "!0r,cl" }, \
198{ kX86 ## opname ## 32MC, kShiftMemCl, IS_LOAD | IS_STORE | IS_TERTIARY_OP | REG_USE0 | REG_USEC | SETS_CCODES, { 0, 0, 0xD3, 0, 0, modrm_opcode, 0, 0 }, #opname "32MC", "[!0r+!1d],cl" }, \
199{ kX86 ## opname ## 32AC, kShiftArrayCl, IS_LOAD | IS_STORE | IS_QUIN_OP | REG_USE01 | REG_USEC | SETS_CCODES, { 0, 0, 0xD3, 0, 0, modrm_opcode, 0, 0 }, #opname "32AC", "[!0r+!1r<<!2d+!3d],cl" }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800200
201 SHIFT_ENCODING_MAP(Rol, 0x0),
202 SHIFT_ENCODING_MAP(Ror, 0x1),
203 SHIFT_ENCODING_MAP(Rcl, 0x2),
204 SHIFT_ENCODING_MAP(Rcr, 0x3),
205 SHIFT_ENCODING_MAP(Sal, 0x4),
Ian Rogers7caad772012-03-30 01:07:54 -0700206 SHIFT_ENCODING_MAP(Shr, 0x5),
Ian Rogersb5d09b22012-03-06 22:14:17 -0800207 SHIFT_ENCODING_MAP(Sar, 0x7),
208#undef SHIFT_ENCODING_MAP
209
jeffhao77ae36b2012-08-07 14:18:16 -0700210 { kX86Cmc, kNullary, NO_OPERAND, { 0, 0, 0xF5, 0, 0, 0, 0, 0}, "Cmc", "" },
211
jeffhaoe2962482012-06-28 11:29:57 -0700212 { kX86Test8RI, kRegImm, IS_BINARY_OP | REG_USE0 | SETS_CCODES, { 0, 0, 0xF6, 0, 0, 0, 0, 1}, "Test8RI", "!0r,!1d" },
213 { kX86Test8MI, kMemImm, IS_LOAD | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES, { 0, 0, 0xF6, 0, 0, 0, 0, 1}, "Test8MI", "[!0r+!1d],!2d" },
214 { kX86Test8AI, kArrayImm, IS_LOAD | IS_QUIN_OP | REG_USE01 | SETS_CCODES, { 0, 0, 0xF6, 0, 0, 0, 0, 1}, "Test8AI", "[!0r+!1r<<!2d+!3d],!4d" },
215 { kX86Test16RI, kRegImm, IS_BINARY_OP | REG_USE0 | SETS_CCODES, { 0x66, 0, 0xF7, 0, 0, 0, 0, 2}, "Test16RI", "!0r,!1d" },
216 { kX86Test16MI, kMemImm, IS_LOAD | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES, { 0x66, 0, 0xF7, 0, 0, 0, 0, 2}, "Test16MI", "[!0r+!1d],!2d" },
217 { kX86Test16AI, kArrayImm, IS_LOAD | IS_QUIN_OP | REG_USE01 | SETS_CCODES, { 0x66, 0, 0xF7, 0, 0, 0, 0, 2}, "Test16AI", "[!0r+!1r<<!2d+!3d],!4d" },
218 { kX86Test32RI, kRegImm, IS_BINARY_OP | REG_USE0 | SETS_CCODES, { 0, 0, 0xF7, 0, 0, 0, 0, 4}, "Test32RI", "!0r,!1d" },
219 { kX86Test32MI, kMemImm, IS_LOAD | IS_TERTIARY_OP | REG_USE0 | SETS_CCODES, { 0, 0, 0xF7, 0, 0, 0, 0, 4}, "Test32MI", "[!0r+!1d],!2d" },
220 { kX86Test32AI, kArrayImm, IS_LOAD | IS_QUIN_OP | REG_USE01 | SETS_CCODES, { 0, 0, 0xF7, 0, 0, 0, 0, 4}, "Test32AI", "[!0r+!1r<<!2d+!3d],!4d" },
Ian Rogers2e9f7ed2012-09-26 11:30:43 -0700221 { kX86Test32RR, kRegReg, IS_BINARY_OP | REG_USE01 | SETS_CCODES, { 0, 0, 0x85, 0, 0, 0, 0, 0}, "Test32RR", "!0r,!1r" },
jeffhaoe2962482012-06-28 11:29:57 -0700222
223#define UNARY_ENCODING_MAP(opname, modrm, is_store, sets_ccodes, \
Ian Rogersb5d09b22012-03-06 22:14:17 -0800224 reg, reg_kind, reg_flags, \
225 mem, mem_kind, mem_flags, \
jeffhaoe2962482012-06-28 11:29:57 -0700226 arr, arr_kind, arr_flags, imm, \
227 b_flags, hw_flags, w_flags, \
228 b_format, hw_format, w_format) \
229{ kX86 ## opname ## 8 ## reg, reg_kind, reg_flags | b_flags | sets_ccodes, { 0, 0, 0xF6, 0, 0, modrm, 0, imm << 0}, #opname "8" #reg, #b_format "!0r" }, \
230{ kX86 ## opname ## 8 ## mem, mem_kind, IS_LOAD | is_store | mem_flags | b_flags | sets_ccodes, { 0, 0, 0xF6, 0, 0, modrm, 0, imm << 0}, #opname "8" #mem, #b_format "[!0r+!1d]" }, \
231{ kX86 ## opname ## 8 ## arr, arr_kind, IS_LOAD | is_store | arr_flags | b_flags | sets_ccodes, { 0, 0, 0xF6, 0, 0, modrm, 0, imm << 0}, #opname "8" #arr, #b_format "[!0r+!1r<<!2d+!3d]" }, \
232{ kX86 ## opname ## 16 ## reg, reg_kind, reg_flags | hw_flags | sets_ccodes, { 0x66, 0, 0xF7, 0, 0, modrm, 0, imm << 1}, #opname "16" #reg, #hw_format "!0r" }, \
233{ kX86 ## opname ## 16 ## mem, mem_kind, IS_LOAD | is_store | mem_flags | hw_flags | sets_ccodes, { 0x66, 0, 0xF7, 0, 0, modrm, 0, imm << 1}, #opname "16" #mem, #hw_format "[!0r+!1d]" }, \
234{ kX86 ## opname ## 16 ## arr, arr_kind, IS_LOAD | is_store | arr_flags | hw_flags | sets_ccodes, { 0x66, 0, 0xF7, 0, 0, modrm, 0, imm << 1}, #opname "16" #arr, #hw_format "[!0r+!1r<<!2d+!3d]" }, \
235{ kX86 ## opname ## 32 ## reg, reg_kind, reg_flags | w_flags | sets_ccodes, { 0, 0, 0xF7, 0, 0, modrm, 0, imm << 2}, #opname "32" #reg, #w_format "!0r" }, \
236{ kX86 ## opname ## 32 ## mem, mem_kind, IS_LOAD | is_store | mem_flags | w_flags | sets_ccodes, { 0, 0, 0xF7, 0, 0, modrm, 0, imm << 2}, #opname "32" #mem, #w_format "[!0r+!1d]" }, \
237{ kX86 ## opname ## 32 ## arr, arr_kind, IS_LOAD | is_store | arr_flags | w_flags | sets_ccodes, { 0, 0, 0xF7, 0, 0, modrm, 0, imm << 2}, #opname "32" #arr, #w_format "[!0r+!1r<<!2d+!3d]" }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800238
jeffhaoe2962482012-06-28 11:29:57 -0700239 UNARY_ENCODING_MAP(Not, 0x2, IS_STORE, 0, R, kReg, IS_UNARY_OP | REG_DEF0_USE0, M, kMem, IS_BINARY_OP | REG_USE0, A, kArray, IS_QUAD_OP | REG_USE01, 0, 0, 0, 0, "", "", ""),
240 UNARY_ENCODING_MAP(Neg, 0x3, IS_STORE, SETS_CCODES, R, kReg, IS_UNARY_OP | REG_DEF0_USE0, M, kMem, IS_BINARY_OP | REG_USE0, A, kArray, IS_QUAD_OP | REG_USE01, 0, 0, 0, 0, "", "", ""),
241
242 UNARY_ENCODING_MAP(Mul, 0x4, 0, SETS_CCODES, DaR, kRegRegReg, IS_UNARY_OP | REG_USE0, DaM, kRegRegMem, IS_BINARY_OP | REG_USE0, DaA, kRegRegArray, IS_QUAD_OP | REG_USE01, 0, REG_DEFA_USEA, REG_DEFAD_USEA, REG_DEFAD_USEA, "ax,al,", "dx:ax,ax,", "edx:eax,eax,"),
243 UNARY_ENCODING_MAP(Imul, 0x5, 0, SETS_CCODES, DaR, kRegRegReg, IS_UNARY_OP | REG_USE0, DaM, kRegRegMem, IS_BINARY_OP | REG_USE0, DaA, kRegRegArray, IS_QUAD_OP | REG_USE01, 0, REG_DEFA_USEA, REG_DEFAD_USEA, REG_DEFAD_USEA, "ax,al,", "dx:ax,ax,", "edx:eax,eax,"),
244 UNARY_ENCODING_MAP(Divmod, 0x6, 0, SETS_CCODES, DaR, kRegRegReg, IS_UNARY_OP | REG_USE0, DaM, kRegRegMem, IS_BINARY_OP | REG_USE0, DaA, kRegRegArray, IS_QUAD_OP | REG_USE01, 0, REG_DEFA_USEA, REG_DEFAD_USEAD, REG_DEFAD_USEAD, "ah:al,ax,", "dx:ax,dx:ax,", "edx:eax,edx:eax,"),
245 UNARY_ENCODING_MAP(Idivmod, 0x7, 0, SETS_CCODES, DaR, kRegRegReg, IS_UNARY_OP | REG_USE0, DaM, kRegRegMem, IS_BINARY_OP | REG_USE0, DaA, kRegRegArray, IS_QUAD_OP | REG_USE01, 0, REG_DEFA_USEA, REG_DEFAD_USEAD, REG_DEFAD_USEAD, "ah:al,ax,", "dx:ax,dx:ax,", "edx:eax,edx:eax,"),
Ian Rogersb5d09b22012-03-06 22:14:17 -0800246#undef UNARY_ENCODING_MAP
247
jeffhaoe2962482012-06-28 11:29:57 -0700248#define EXT_0F_ENCODING_MAP(opname, prefix, opcode, reg_def) \
249{ kX86 ## opname ## RR, kRegReg, IS_BINARY_OP | reg_def | REG_USE01, { prefix, 0, 0x0F, opcode, 0, 0, 0, 0 }, #opname "RR", "!0r,!1r" }, \
250{ kX86 ## opname ## RM, kRegMem, IS_LOAD | IS_TERTIARY_OP | reg_def | REG_USE01, { prefix, 0, 0x0F, opcode, 0, 0, 0, 0 }, #opname "RM", "!0r,[!1r+!2d]" }, \
251{ kX86 ## opname ## RA, kRegArray, IS_LOAD | IS_QUIN_OP | reg_def | REG_USE012, { prefix, 0, 0x0F, opcode, 0, 0, 0, 0 }, #opname "RA", "!0r,[!1r+!2r<<!3d+!4d]" }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800252
jeffhaoe2962482012-06-28 11:29:57 -0700253 EXT_0F_ENCODING_MAP(Movsd, 0xF2, 0x10, REG_DEF0),
254 { kX86MovsdMR, kMemReg, IS_STORE | IS_TERTIARY_OP | REG_USE02, { 0xF2, 0, 0x0F, 0x11, 0, 0, 0, 0 }, "MovsdMR", "[!0r+!1d],!2r" },
255 { kX86MovsdAR, kArrayReg, IS_STORE | IS_QUIN_OP | REG_USE014, { 0xF2, 0, 0x0F, 0x11, 0, 0, 0, 0 }, "MovsdAR", "[!0r+!1r<<!2d+!3d],!4r" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800256
jeffhaoe2962482012-06-28 11:29:57 -0700257 EXT_0F_ENCODING_MAP(Movss, 0xF3, 0x10, REG_DEF0),
258 { kX86MovssMR, kMemReg, IS_STORE | IS_TERTIARY_OP | REG_USE02, { 0xF3, 0, 0x0F, 0x11, 0, 0, 0, 0 }, "MovssMR", "[!0r+!1d],!2r" },
259 { kX86MovssAR, kArrayReg, IS_STORE | IS_QUIN_OP | REG_USE014, { 0xF3, 0, 0x0F, 0x11, 0, 0, 0, 0 }, "MovssAR", "[!0r+!1r<<!2d+!3d],!4r" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800260
jeffhaoe2962482012-06-28 11:29:57 -0700261 EXT_0F_ENCODING_MAP(Cvtsi2sd, 0xF2, 0x2A, REG_DEF0),
262 EXT_0F_ENCODING_MAP(Cvtsi2ss, 0xF3, 0x2A, REG_DEF0),
263 EXT_0F_ENCODING_MAP(Cvttsd2si, 0xF2, 0x2C, REG_DEF0),
264 EXT_0F_ENCODING_MAP(Cvttss2si, 0xF3, 0x2C, REG_DEF0),
265 EXT_0F_ENCODING_MAP(Cvtsd2si, 0xF2, 0x2D, REG_DEF0),
266 EXT_0F_ENCODING_MAP(Cvtss2si, 0xF3, 0x2D, REG_DEF0),
267 EXT_0F_ENCODING_MAP(Ucomisd, 0x66, 0x2E, SETS_CCODES),
268 EXT_0F_ENCODING_MAP(Ucomiss, 0x00, 0x2E, SETS_CCODES),
269 EXT_0F_ENCODING_MAP(Comisd, 0x66, 0x2F, SETS_CCODES),
270 EXT_0F_ENCODING_MAP(Comiss, 0x00, 0x2F, SETS_CCODES),
271 EXT_0F_ENCODING_MAP(Orps, 0x00, 0x56, REG_DEF0),
272 EXT_0F_ENCODING_MAP(Xorps, 0x00, 0x57, REG_DEF0),
273 EXT_0F_ENCODING_MAP(Addsd, 0xF2, 0x58, REG_DEF0),
274 EXT_0F_ENCODING_MAP(Addss, 0xF3, 0x58, REG_DEF0),
275 EXT_0F_ENCODING_MAP(Mulsd, 0xF2, 0x59, REG_DEF0),
276 EXT_0F_ENCODING_MAP(Mulss, 0xF3, 0x59, REG_DEF0),
277 EXT_0F_ENCODING_MAP(Cvtsd2ss, 0xF2, 0x5A, REG_DEF0),
278 EXT_0F_ENCODING_MAP(Cvtss2sd, 0xF3, 0x5A, REG_DEF0),
279 EXT_0F_ENCODING_MAP(Subsd, 0xF2, 0x5C, REG_DEF0),
280 EXT_0F_ENCODING_MAP(Subss, 0xF3, 0x5C, REG_DEF0),
281 EXT_0F_ENCODING_MAP(Divsd, 0xF2, 0x5E, REG_DEF0),
282 EXT_0F_ENCODING_MAP(Divss, 0xF3, 0x5E, REG_DEF0),
Ian Rogersb5d09b22012-03-06 22:14:17 -0800283
jeffhaofdffdf82012-07-11 16:08:43 -0700284 { kX86PsrlqRI, kRegImm, IS_BINARY_OP | REG_DEF0_USE0, { 0x66, 0, 0x0F, 0x73, 0, 2, 0, 1 }, "PsrlqRI", "!0r,!1d" },
jeffhaoe2962482012-06-28 11:29:57 -0700285 { kX86PsllqRI, kRegImm, IS_BINARY_OP | REG_DEF0_USE0, { 0x66, 0, 0x0F, 0x73, 0, 6, 0, 1 }, "PsllqRI", "!0r,!1d" },
Ian Rogersb41b33b2012-03-20 14:22:54 -0700286
jeffhaoe2962482012-06-28 11:29:57 -0700287 EXT_0F_ENCODING_MAP(Movdxr, 0x66, 0x6E, REG_DEF0),
jeffhaofdffdf82012-07-11 16:08:43 -0700288 { kX86MovdrxRR, kRegRegStore, IS_BINARY_OP | REG_DEF0 | REG_USE01, { 0x66, 0, 0x0F, 0x7E, 0, 0, 0, 0 }, "MovdrxRR", "!0r,!1r" },
289 { kX86MovdrxMR, kMemReg, IS_STORE | IS_TERTIARY_OP | REG_USE02, { 0x66, 0, 0x0F, 0x7E, 0, 0, 0, 0 }, "MovdrxMR", "[!0r+!1d],!2r" },
290 { kX86MovdrxAR, kArrayReg, IS_STORE | IS_QUIN_OP | REG_USE014, { 0x66, 0, 0x0F, 0x7E, 0, 0, 0, 0 }, "MovdrxAR", "[!0r+!1r<<!2d+!3d],!4r" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800291
jeffhaoe2962482012-06-28 11:29:57 -0700292 { kX86Set8R, kRegCond, IS_BINARY_OP | REG_DEF0 | USES_CCODES, { 0, 0, 0x0F, 0x90, 0, 0, 0, 0 }, "Set8R", "!1c !0r" },
293 { kX86Set8M, kMemCond, IS_STORE | IS_TERTIARY_OP | REG_USE0 | USES_CCODES, { 0, 0, 0x0F, 0x90, 0, 0, 0, 0 }, "Set8M", "!2c [!0r+!1d]" },
294 { kX86Set8A, kArrayCond, IS_STORE | IS_QUIN_OP | REG_USE01 | USES_CCODES, { 0, 0, 0x0F, 0x90, 0, 0, 0, 0 }, "Set8A", "!4c [!0r+!1r<<!2d+!3d]" },
Ian Rogersb5d09b22012-03-06 22:14:17 -0800295
Ian Rogersc6f3bb82012-03-21 20:40:33 -0700296 // TODO: load/store?
297 // Encode the modrm opcode as an extra opcode byte to avoid computation during assembly.
298 { kX86Mfence, kReg, NO_OPERAND, { 0, 0, 0x0F, 0xAE, 0, 6, 0, 0 }, "Mfence", "" },
299
jeffhaoe2962482012-06-28 11:29:57 -0700300 EXT_0F_ENCODING_MAP(Imul16, 0x66, 0xAF, REG_DEF0 | SETS_CCODES),
301 EXT_0F_ENCODING_MAP(Imul32, 0x00, 0xAF, REG_DEF0 | SETS_CCODES),
jeffhao83025762012-08-02 11:08:56 -0700302
303 { kX86CmpxchgRR, kRegRegStore, IS_BINARY_OP | REG_DEF0 | REG_USE01 | REG_DEFA_USEA | SETS_CCODES, { 0, 0, 0x0F, 0xB1, 0, 0, 0, 0 }, "Cmpxchg", "!0r,!1r" },
304 { kX86CmpxchgMR, kMemReg, IS_STORE | IS_TERTIARY_OP | REG_USE02 | REG_DEFA_USEA | SETS_CCODES, { 0, 0, 0x0F, 0xB1, 0, 0, 0, 0 }, "Cmpxchg", "[!0r+!1d],!2r" },
305 { kX86CmpxchgAR, kArrayReg, IS_STORE | IS_QUIN_OP | REG_USE014 | REG_DEFA_USEA | SETS_CCODES, { 0, 0, 0x0F, 0xB1, 0, 0, 0, 0 }, "Cmpxchg", "[!0r+!1r<<!2d+!3d],!4r" },
306 { kX86LockCmpxchgRR, kRegRegStore, IS_BINARY_OP | REG_DEF0 | REG_USE01 | REG_DEFA_USEA | SETS_CCODES, { 0xF0, 0, 0x0F, 0xB1, 0, 0, 0, 0 }, "Lock Cmpxchg", "!0r,!1r" },
307 { kX86LockCmpxchgMR, kMemReg, IS_STORE | IS_TERTIARY_OP | REG_USE02 | REG_DEFA_USEA | SETS_CCODES, { 0xF0, 0, 0x0F, 0xB1, 0, 0, 0, 0 }, "Lock Cmpxchg", "[!0r+!1d],!2r" },
308 { kX86LockCmpxchgAR, kArrayReg, IS_STORE | IS_QUIN_OP | REG_USE014 | REG_DEFA_USEA | SETS_CCODES, { 0xF0, 0, 0x0F, 0xB1, 0, 0, 0, 0 }, "Lock Cmpxchg", "[!0r+!1r<<!2d+!3d],!4r" },
309
jeffhaoe2962482012-06-28 11:29:57 -0700310 EXT_0F_ENCODING_MAP(Movzx8, 0x00, 0xB6, REG_DEF0),
311 EXT_0F_ENCODING_MAP(Movzx16, 0x00, 0xB7, REG_DEF0),
312 EXT_0F_ENCODING_MAP(Movsx8, 0x00, 0xBE, REG_DEF0),
313 EXT_0F_ENCODING_MAP(Movsx16, 0x00, 0xBF, REG_DEF0),
Ian Rogersb5d09b22012-03-06 22:14:17 -0800314#undef EXT_0F_ENCODING_MAP
315
jeffhaoe2962482012-06-28 11:29:57 -0700316 { kX86Jcc8, kJcc, IS_BINARY_OP | IS_BRANCH | NEEDS_FIXUP | USES_CCODES, { 0, 0, 0x70, 0, 0, 0, 0, 0 }, "Jcc8", "!1c !0t" },
317 { kX86Jcc32, kJcc, IS_BINARY_OP | IS_BRANCH | NEEDS_FIXUP | USES_CCODES, { 0, 0, 0x0F, 0x80, 0, 0, 0, 0 }, "Jcc32", "!1c !0t" },
318 { kX86Jmp8, kJmp, IS_UNARY_OP | IS_BRANCH | NEEDS_FIXUP, { 0, 0, 0xEB, 0, 0, 0, 0, 0 }, "Jmp8", "!0t" },
319 { kX86Jmp32, kJmp, IS_UNARY_OP | IS_BRANCH | NEEDS_FIXUP, { 0, 0, 0xE9, 0, 0, 0, 0, 0 }, "Jmp32", "!0t" },
320 { kX86JmpR, kJmp, IS_UNARY_OP | IS_BRANCH | REG_USE0, { 0, 0, 0xFF, 0, 0, 4, 0, 0 }, "JmpR", "!0r" },
321 { kX86CallR, kCall, IS_UNARY_OP | IS_BRANCH | REG_USE0, { 0, 0, 0xE8, 0, 0, 0, 0, 0 }, "CallR", "!0r" },
322 { kX86CallM, kCall, IS_BINARY_OP | IS_BRANCH | IS_LOAD | REG_USE0, { 0, 0, 0xFF, 0, 0, 2, 0, 0 }, "CallM", "[!0r+!1d]" },
323 { kX86CallA, kCall, IS_QUAD_OP | IS_BRANCH | IS_LOAD | REG_USE01, { 0, 0, 0xFF, 0, 0, 2, 0, 0 }, "CallA", "[!0r+!1r<<!2d+!3d]" },
324 { kX86CallT, kCall, IS_UNARY_OP | IS_BRANCH | IS_LOAD, { THREAD_PREFIX, 0, 0xFF, 0, 0, 2, 0, 0 }, "CallT", "fs:[!0d]" },
325 { kX86Ret, kNullary,NO_OPERAND | IS_BRANCH, { 0, 0, 0xC3, 0, 0, 0, 0, 0 }, "Ret", "" },
Ian Rogers7caad772012-03-30 01:07:54 -0700326
jeffhaoe2962482012-06-28 11:29:57 -0700327 { kX86StartOfMethod, kMacro, IS_UNARY_OP | SETS_CCODES, { 0, 0, 0, 0, 0, 0, 0, 0 }, "StartOfMethod", "!0r" },
328 { kX86PcRelLoadRA, kPcRel, IS_LOAD | IS_QUIN_OP | REG_DEF0_USE12, { 0, 0, 0x8B, 0, 0, 0, 0, 0 }, "PcRelLoadRA", "!0r,[!1r+!2r<<!3d+!4p]" },
329 { kX86PcRelAdr, kPcRel, IS_LOAD | IS_BINARY_OP | REG_DEF0, { 0, 0, 0xB8, 0, 0, 0, 0, 4 }, "PcRelAdr", "!0r,!1d" },
buzbeee88dfbf2012-03-05 11:19:57 -0800330};
331
buzbee52a77fc2012-11-20 19:50:46 -0800332static size_t ComputeSize(X86EncodingMap* entry, int displacement, bool has_sib) {
Ian Rogersb5d09b22012-03-06 22:14:17 -0800333 size_t size = 0;
334 if (entry->skeleton.prefix1 > 0) {
335 ++size;
336 if (entry->skeleton.prefix2 > 0) {
337 ++size;
Ian Rogersde797832012-03-06 10:18:10 -0800338 }
Ian Rogersde797832012-03-06 10:18:10 -0800339 }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800340 ++size; // opcode
341 if (entry->skeleton.opcode == 0x0F) {
342 ++size;
343 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode1 == 0x3A) {
344 ++size;
345 }
346 }
347 ++size; // modrm
348 if (has_sib) {
349 ++size;
350 }
351 if (displacement != 0) {
352 if (entry->opcode != kX86Lea32RA) {
buzbeeec137432012-11-13 12:13:16 -0800353 DCHECK_NE(entry->flags & (IS_LOAD | IS_STORE), 0ULL) << entry->name;
Ian Rogersb5d09b22012-03-06 22:14:17 -0800354 }
355 size += IS_SIMM8(displacement) ? 1 : 4;
356 }
357 size += entry->skeleton.immediate_bytes;
358 return size;
359}
360
buzbee52a77fc2012-11-20 19:50:46 -0800361int GetInsnSize(LIR* lir) {
Ian Rogersb5d09b22012-03-06 22:14:17 -0800362 X86EncodingMap* entry = &EncodingMap[lir->opcode];
363 switch (entry->kind) {
364 case kData:
365 return 4; // 4 bytes of data
366 case kNop:
367 return lir->operands[0]; // length of nop is sole operand
368 case kNullary:
369 return 1; // 1 byte of opcode
370 case kReg: // lir operands - 0: reg
buzbee52a77fc2012-11-20 19:50:46 -0800371 return ComputeSize(entry, 0, false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800372 case kMem: { // lir operands - 0: base, 1: disp
373 int base = lir->operands[0];
jeffhao703f2cd2012-07-13 17:25:52 -0700374 int disp = lir->operands[1];
375 // SP requires a special extra SIB byte. BP requires explicit disp,
376 // so add a byte for disp 0 which would normally be omitted.
buzbee52a77fc2012-11-20 19:50:46 -0800377 return ComputeSize(entry, disp, false) + ((base == rX86_SP) || (base == rBP && disp == 0) ? 1 : 0);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800378 }
379 case kArray: // lir operands - 0: base, 1: index, 2: scale, 3: disp
buzbee52a77fc2012-11-20 19:50:46 -0800380 return ComputeSize(entry, lir->operands[3], true);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800381 case kMemReg: { // lir operands - 0: base, 1: disp, 2: reg
382 int base = lir->operands[0];
jeffhao703f2cd2012-07-13 17:25:52 -0700383 int disp = lir->operands[1];
384 // SP requires a special extra SIB byte. BP requires explicit disp,
385 // so add a byte for disp 0 which would normally be omitted.
buzbee52a77fc2012-11-20 19:50:46 -0800386 return ComputeSize(entry, disp, false) + ((base == rX86_SP) || (base == rBP && disp == 0) ? 1 : 0);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800387 }
388 case kArrayReg: // lir operands - 0: base, 1: index, 2: scale, 3: disp, 4: reg
buzbee52a77fc2012-11-20 19:50:46 -0800389 return ComputeSize(entry, lir->operands[3], true);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800390 case kThreadReg: // lir operands - 0: disp, 1: reg
buzbee52a77fc2012-11-20 19:50:46 -0800391 return ComputeSize(entry, lir->operands[0], false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800392 case kRegReg:
buzbee52a77fc2012-11-20 19:50:46 -0800393 return ComputeSize(entry, 0, false);
jeffhaofdffdf82012-07-11 16:08:43 -0700394 case kRegRegStore:
buzbee52a77fc2012-11-20 19:50:46 -0800395 return ComputeSize(entry, 0, false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800396 case kRegMem: { // lir operands - 0: reg, 1: base, 2: disp
397 int base = lir->operands[1];
jeffhao703f2cd2012-07-13 17:25:52 -0700398 int disp = lir->operands[2];
399 // SP requires a special extra SIB byte. BP requires explicit disp,
400 // so add a byte for disp 0 which would normally be omitted.
buzbee52a77fc2012-11-20 19:50:46 -0800401 return ComputeSize(entry, disp, false) + ((base == rX86_SP) || (base == rBP && disp == 0) ? 1 : 0);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800402 }
jeffhao703f2cd2012-07-13 17:25:52 -0700403 case kRegArray: { // lir operands - 0: reg, 1: base, 2: index, 3: scale, 4: disp
404 int base = lir->operands[1];
405 int disp = lir->operands[4];
406 // BP requires explicit disp, so add a byte for disp 0 which would normally be omitted.
buzbee52a77fc2012-11-20 19:50:46 -0800407 return ComputeSize(entry, disp, true) + ((base == rBP && disp == 0) ? 1 : 0);
jeffhao703f2cd2012-07-13 17:25:52 -0700408 }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800409 case kRegThread: // lir operands - 0: reg, 1: disp
buzbee52a77fc2012-11-20 19:50:46 -0800410 return ComputeSize(entry, 0x12345678, false); // displacement size is always 32bit
Ian Rogersb5d09b22012-03-06 22:14:17 -0800411 case kRegImm: { // lir operands - 0: reg, 1: immediate
buzbee52a77fc2012-11-20 19:50:46 -0800412 size_t size = ComputeSize(entry, 0, false);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700413 if (entry->skeleton.ax_opcode == 0) {
414 return size;
415 } else {
416 // AX opcodes don't require the modrm byte.
417 int reg = lir->operands[0];
418 return size - (reg == rAX ? 1 : 0);
419 }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800420 }
421 case kMemImm: // lir operands - 0: base, 1: disp, 2: immediate
buzbeef0504cd2012-11-13 16:31:10 -0800422 CHECK_NE(lir->operands[0], static_cast<int>(rX86_SP)); // TODO: add extra SIB byte
buzbee52a77fc2012-11-20 19:50:46 -0800423 return ComputeSize(entry, lir->operands[1], false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800424 case kArrayImm: // lir operands - 0: base, 1: index, 2: scale, 3: disp 4: immediate
buzbee52a77fc2012-11-20 19:50:46 -0800425 return ComputeSize(entry, lir->operands[3], true);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800426 case kThreadImm: // lir operands - 0: disp, 1: imm
buzbee52a77fc2012-11-20 19:50:46 -0800427 return ComputeSize(entry, 0x12345678, false); // displacement size is always 32bit
Ian Rogersb5d09b22012-03-06 22:14:17 -0800428 case kRegRegImm: // lir operands - 0: reg, 1: reg, 2: imm
buzbee52a77fc2012-11-20 19:50:46 -0800429 return ComputeSize(entry, 0, false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800430 case kRegMemImm: // lir operands - 0: reg, 1: base, 2: disp, 3: imm
buzbeef0504cd2012-11-13 16:31:10 -0800431 CHECK_NE(lir->operands[1], static_cast<int>(rX86_SP)); // TODO: add extra SIB byte
buzbee52a77fc2012-11-20 19:50:46 -0800432 return ComputeSize(entry, lir->operands[2], false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800433 case kRegArrayImm: // lir operands - 0: reg, 1: base, 2: index, 3: scale, 4: disp, 5: imm
buzbee52a77fc2012-11-20 19:50:46 -0800434 return ComputeSize(entry, lir->operands[4], true);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800435 case kMovRegImm: // lir operands - 0: reg, 1: immediate
436 return 1 + entry->skeleton.immediate_bytes;
437 case kShiftRegImm: // lir operands - 0: reg, 1: immediate
438 // Shift by immediate one has a shorter opcode.
buzbee52a77fc2012-11-20 19:50:46 -0800439 return ComputeSize(entry, 0, false) - (lir->operands[1] == 1 ? 1 : 0);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800440 case kShiftMemImm: // lir operands - 0: base, 1: disp, 2: immediate
buzbeef0504cd2012-11-13 16:31:10 -0800441 CHECK_NE(lir->operands[0], static_cast<int>(rX86_SP)); // TODO: add extra SIB byte
Ian Rogersb5d09b22012-03-06 22:14:17 -0800442 // Shift by immediate one has a shorter opcode.
buzbee52a77fc2012-11-20 19:50:46 -0800443 return ComputeSize(entry, lir->operands[1], false) - (lir->operands[2] == 1 ? 1 : 0);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800444 case kShiftArrayImm: // lir operands - 0: base, 1: index, 2: scale, 3: disp 4: immediate
445 // Shift by immediate one has a shorter opcode.
buzbee52a77fc2012-11-20 19:50:46 -0800446 return ComputeSize(entry, lir->operands[3], true) - (lir->operands[4] == 1 ? 1 : 0);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800447 case kShiftRegCl:
buzbee52a77fc2012-11-20 19:50:46 -0800448 return ComputeSize(entry, 0, false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800449 case kShiftMemCl: // lir operands - 0: base, 1: disp, 2: cl
buzbeef0504cd2012-11-13 16:31:10 -0800450 CHECK_NE(lir->operands[0], static_cast<int>(rX86_SP)); // TODO: add extra SIB byte
buzbee52a77fc2012-11-20 19:50:46 -0800451 return ComputeSize(entry, lir->operands[1], false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800452 case kShiftArrayCl: // lir operands - 0: base, 1: index, 2: scale, 3: disp, 4: reg
buzbee52a77fc2012-11-20 19:50:46 -0800453 return ComputeSize(entry, lir->operands[3], true);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800454 case kRegCond: // lir operands - 0: reg, 1: cond
buzbee52a77fc2012-11-20 19:50:46 -0800455 return ComputeSize(entry, 0, false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800456 case kMemCond: // lir operands - 0: base, 1: disp, 2: cond
buzbeef0504cd2012-11-13 16:31:10 -0800457 CHECK_NE(lir->operands[0], static_cast<int>(rX86_SP)); // TODO: add extra SIB byte
buzbee52a77fc2012-11-20 19:50:46 -0800458 return ComputeSize(entry, lir->operands[1], false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800459 case kArrayCond: // lir operands - 0: base, 1: index, 2: scale, 3: disp, 4: cond
buzbee52a77fc2012-11-20 19:50:46 -0800460 return ComputeSize(entry, lir->operands[3], true);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700461 case kJcc:
462 if (lir->opcode == kX86Jcc8) {
463 return 2; // opcode + rel8
464 } else {
465 DCHECK(lir->opcode == kX86Jcc32);
466 return 6; // 2 byte opcode + rel32
467 }
468 case kJmp:
469 if (lir->opcode == kX86Jmp8) {
470 return 2; // opcode + rel8
Ian Rogers7caad772012-03-30 01:07:54 -0700471 } else if (lir->opcode == kX86Jmp32) {
Ian Rogersb41b33b2012-03-20 14:22:54 -0700472 return 5; // opcode + rel32
Ian Rogers7caad772012-03-30 01:07:54 -0700473 } else {
474 DCHECK(lir->opcode == kX86JmpR);
475 return 2; // opcode + modrm
Ian Rogersb41b33b2012-03-20 14:22:54 -0700476 }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800477 case kCall:
Elliott Hughesb25c3f62012-03-26 16:35:06 -0700478 switch (lir->opcode) {
Ian Rogersb5d09b22012-03-06 22:14:17 -0800479 case kX86CallR: return 2; // opcode modrm
480 case kX86CallM: // lir operands - 0: base, 1: disp
buzbee52a77fc2012-11-20 19:50:46 -0800481 return ComputeSize(entry, lir->operands[1], false);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800482 case kX86CallA: // lir operands - 0: base, 1: index, 2: scale, 3: disp
buzbee52a77fc2012-11-20 19:50:46 -0800483 return ComputeSize(entry, lir->operands[3], true);
Ian Rogers6cbb2bd2012-03-16 13:45:30 -0700484 case kX86CallT: // lir operands - 0: disp
buzbee52a77fc2012-11-20 19:50:46 -0800485 return ComputeSize(entry, 0x12345678, false); // displacement size is always 32bit
Ian Rogersb5d09b22012-03-06 22:14:17 -0800486 default:
487 break;
488 }
489 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700490 case kPcRel:
491 if (entry->opcode == kX86PcRelLoadRA) {
492 // lir operands - 0: reg, 1: base, 2: index, 3: scale, 4: table
buzbee52a77fc2012-11-20 19:50:46 -0800493 return ComputeSize(entry, 0x12345678, true);
Ian Rogers7caad772012-03-30 01:07:54 -0700494 } else {
495 DCHECK(entry->opcode == kX86PcRelAdr);
496 return 5; // opcode with reg + 4 byte immediate
497 }
498 case kMacro:
499 DCHECK_EQ(lir->opcode, static_cast<int>(kX86StartOfMethod));
500 return 5 /* call opcode + 4 byte displacement */ + 1 /* pop reg */ +
buzbee52a77fc2012-11-20 19:50:46 -0800501 ComputeSize(&EncodingMap[kX86Sub32RI], 0, false) -
Ian Rogers7caad772012-03-30 01:07:54 -0700502 (lir->operands[0] == rAX ? 1 : 0); // shorter ax encoding
Ian Rogersb5d09b22012-03-06 22:14:17 -0800503 default:
504 break;
505 }
506 UNIMPLEMENTED(FATAL) << "Unimplemented size encoding for: " << entry->name;
Ian Rogersde797832012-03-06 10:18:10 -0800507 return 0;
508}
buzbeee88dfbf2012-03-05 11:19:57 -0800509
buzbee52a77fc2012-11-20 19:50:46 -0800510static uint8_t ModrmForDisp(int base, int disp) {
jeffhao703f2cd2012-07-13 17:25:52 -0700511 // BP requires an explicit disp, so do not omit it in the 0 case
512 if (disp == 0 && base != rBP) {
Ian Rogersb5d09b22012-03-06 22:14:17 -0800513 return 0;
514 } else if (IS_SIMM8(disp)) {
515 return 1;
516 } else {
517 return 2;
518 }
519}
520
buzbeefa57c472012-11-21 12:06:18 -0800521static void EmitDisp(CompilationUnit* cu, int base, int disp) {
jeffhao703f2cd2012-07-13 17:25:52 -0700522 // BP requires an explicit disp, so do not omit it in the 0 case
523 if (disp == 0 && base != rBP) {
Ian Rogersb5d09b22012-03-06 22:14:17 -0800524 return;
525 } else if (IS_SIMM8(disp)) {
buzbeefa57c472012-11-21 12:06:18 -0800526 cu->code_buffer.push_back(disp & 0xFF);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800527 } else {
buzbeefa57c472012-11-21 12:06:18 -0800528 cu->code_buffer.push_back(disp & 0xFF);
529 cu->code_buffer.push_back((disp >> 8) & 0xFF);
530 cu->code_buffer.push_back((disp >> 16) & 0xFF);
531 cu->code_buffer.push_back((disp >> 24) & 0xFF);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800532 }
533}
534
buzbeefa57c472012-11-21 12:06:18 -0800535static void EmitOpReg(CompilationUnit* cu, const X86EncodingMap* entry, uint8_t reg) {
Ian Rogersb5d09b22012-03-06 22:14:17 -0800536 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800537 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800538 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800539 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800540 }
541 } else {
542 DCHECK_EQ(0, entry->skeleton.prefix2);
543 }
buzbeefa57c472012-11-21 12:06:18 -0800544 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800545 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -0800546 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800547 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -0800548 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800549 } else {
550 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
551 }
552 } else {
553 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
554 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
555 }
buzbeef0504cd2012-11-13 16:31:10 -0800556 if (X86_FPREG(reg)) {
557 reg = reg & X86_FP_REG_MASK;
Ian Rogersf7d9ad32012-03-13 18:45:39 -0700558 }
jeffhao703f2cd2012-07-13 17:25:52 -0700559 if (reg >= 4) {
buzbeecbd6d442012-11-17 14:11:25 -0800560 DCHECK(strchr(entry->name, '8') == NULL) << entry->name << " " << static_cast<int>(reg)
buzbeefa57c472012-11-21 12:06:18 -0800561 << " in " << PrettyMethod(cu->method_idx, *cu->dex_file);
jeffhao703f2cd2012-07-13 17:25:52 -0700562 }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800563 DCHECK_LT(reg, 8);
564 uint8_t modrm = (3 << 6) | (entry->skeleton.modrm_opcode << 3) | reg;
buzbeefa57c472012-11-21 12:06:18 -0800565 cu->code_buffer.push_back(modrm);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800566 DCHECK_EQ(0, entry->skeleton.ax_opcode);
567 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
568}
569
buzbeefa57c472012-11-21 12:06:18 -0800570static void EmitOpMem(CompilationUnit* cu, const X86EncodingMap* entry, uint8_t base, int disp) {
Ian Rogersb5d09b22012-03-06 22:14:17 -0800571 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800572 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800573 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800574 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800575 }
576 } else {
577 DCHECK_EQ(0, entry->skeleton.prefix2);
578 }
buzbeefa57c472012-11-21 12:06:18 -0800579 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800580 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
581 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
582 DCHECK_LT(entry->skeleton.modrm_opcode, 8);
583 DCHECK_LT(base, 8);
buzbee52a77fc2012-11-20 19:50:46 -0800584 uint8_t modrm = (ModrmForDisp(base, disp) << 6) | (entry->skeleton.modrm_opcode << 3) | base;
buzbeefa57c472012-11-21 12:06:18 -0800585 cu->code_buffer.push_back(modrm);
586 EmitDisp(cu, base, disp);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800587 DCHECK_EQ(0, entry->skeleton.ax_opcode);
588 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
589}
590
buzbeefa57c472012-11-21 12:06:18 -0800591static void EmitMemReg(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800592 uint8_t base, int disp, uint8_t reg) {
593 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800594 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800595 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800596 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800597 }
598 } else {
599 DCHECK_EQ(0, entry->skeleton.prefix2);
600 }
buzbeefa57c472012-11-21 12:06:18 -0800601 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800602 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -0800603 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800604 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -0800605 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800606 } else {
607 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
608 }
609 } else {
610 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
611 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
612 }
buzbeef0504cd2012-11-13 16:31:10 -0800613 if (X86_FPREG(reg)) {
614 reg = reg & X86_FP_REG_MASK;
Ian Rogersf7d9ad32012-03-13 18:45:39 -0700615 }
jeffhao703f2cd2012-07-13 17:25:52 -0700616 if (reg >= 4) {
buzbeecbd6d442012-11-17 14:11:25 -0800617 DCHECK(strchr(entry->name, '8') == NULL) << entry->name << " " << static_cast<int>(reg)
buzbeefa57c472012-11-21 12:06:18 -0800618 << " in " << PrettyMethod(cu->method_idx, *cu->dex_file);
jeffhao703f2cd2012-07-13 17:25:52 -0700619 }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800620 DCHECK_LT(reg, 8);
621 DCHECK_LT(base, 8);
buzbee52a77fc2012-11-20 19:50:46 -0800622 uint8_t modrm = (ModrmForDisp(base, disp) << 6) | (reg << 3) | base;
buzbeefa57c472012-11-21 12:06:18 -0800623 cu->code_buffer.push_back(modrm);
buzbeef0504cd2012-11-13 16:31:10 -0800624 if (base == rX86_SP) {
Ian Rogersb5d09b22012-03-06 22:14:17 -0800625 // Special SIB for SP base
buzbeefa57c472012-11-21 12:06:18 -0800626 cu->code_buffer.push_back(0 << 6 | (rX86_SP << 3) | rX86_SP);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800627 }
buzbeefa57c472012-11-21 12:06:18 -0800628 EmitDisp(cu, base, disp);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800629 DCHECK_EQ(0, entry->skeleton.modrm_opcode);
630 DCHECK_EQ(0, entry->skeleton.ax_opcode);
631 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
632}
633
buzbeefa57c472012-11-21 12:06:18 -0800634static void EmitRegMem(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800635 uint8_t reg, uint8_t base, int disp) {
636 // Opcode will flip operands.
buzbeefa57c472012-11-21 12:06:18 -0800637 EmitMemReg(cu, entry, base, disp, reg);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800638}
639
buzbeefa57c472012-11-21 12:06:18 -0800640static void EmitRegArray(CompilationUnit* cu, const X86EncodingMap* entry, uint8_t reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800641 uint8_t base, uint8_t index, int scale, int disp) {
642 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800643 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800644 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800645 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800646 }
647 } else {
648 DCHECK_EQ(0, entry->skeleton.prefix2);
649 }
buzbeefa57c472012-11-21 12:06:18 -0800650 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800651 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -0800652 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800653 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -0800654 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800655 } else {
656 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
657 }
658 } else {
659 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
660 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
661 }
buzbeef0504cd2012-11-13 16:31:10 -0800662 if (X86_FPREG(reg)) {
663 reg = reg & X86_FP_REG_MASK;
Ian Rogersf7d9ad32012-03-13 18:45:39 -0700664 }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800665 DCHECK_LT(reg, 8);
buzbee52a77fc2012-11-20 19:50:46 -0800666 uint8_t modrm = (ModrmForDisp(base, disp) << 6) | (reg << 3) | rX86_SP;
buzbeefa57c472012-11-21 12:06:18 -0800667 cu->code_buffer.push_back(modrm);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800668 DCHECK_LT(scale, 4);
669 DCHECK_LT(index, 8);
670 DCHECK_LT(base, 8);
671 uint8_t sib = (scale << 6) | (index << 3) | base;
buzbeefa57c472012-11-21 12:06:18 -0800672 cu->code_buffer.push_back(sib);
673 EmitDisp(cu, base, disp);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800674 DCHECK_EQ(0, entry->skeleton.modrm_opcode);
675 DCHECK_EQ(0, entry->skeleton.ax_opcode);
676 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
677}
678
buzbeefa57c472012-11-21 12:06:18 -0800679static void EmitArrayReg(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb41b33b2012-03-20 14:22:54 -0700680 uint8_t base, uint8_t index, int scale, int disp, uint8_t reg) {
681 // Opcode will flip operands.
buzbeefa57c472012-11-21 12:06:18 -0800682 EmitRegArray(cu, entry, reg, base, index, scale, disp);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700683}
684
buzbeefa57c472012-11-21 12:06:18 -0800685static void EmitRegThread(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700686 uint8_t reg, int disp) {
687 DCHECK_NE(entry->skeleton.prefix1, 0);
buzbeefa57c472012-11-21 12:06:18 -0800688 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700689 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800690 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700691 }
buzbeefa57c472012-11-21 12:06:18 -0800692 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700693 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -0800694 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700695 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -0800696 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700697 } else {
698 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
699 }
700 } else {
701 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
702 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
703 }
buzbeef0504cd2012-11-13 16:31:10 -0800704 if (X86_FPREG(reg)) {
705 reg = reg & X86_FP_REG_MASK;
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700706 }
jeffhao703f2cd2012-07-13 17:25:52 -0700707 if (reg >= 4) {
buzbeecbd6d442012-11-17 14:11:25 -0800708 DCHECK(strchr(entry->name, '8') == NULL) << entry->name << " " << static_cast<int>(reg)
buzbeefa57c472012-11-21 12:06:18 -0800709 << " in " << PrettyMethod(cu->method_idx, *cu->dex_file);
jeffhao703f2cd2012-07-13 17:25:52 -0700710 }
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700711 DCHECK_LT(reg, 8);
712 uint8_t modrm = (0 << 6) | (reg << 3) | rBP;
buzbeefa57c472012-11-21 12:06:18 -0800713 cu->code_buffer.push_back(modrm);
714 cu->code_buffer.push_back(disp & 0xFF);
715 cu->code_buffer.push_back((disp >> 8) & 0xFF);
716 cu->code_buffer.push_back((disp >> 16) & 0xFF);
717 cu->code_buffer.push_back((disp >> 24) & 0xFF);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700718 DCHECK_EQ(0, entry->skeleton.modrm_opcode);
719 DCHECK_EQ(0, entry->skeleton.ax_opcode);
720 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
721}
722
buzbeefa57c472012-11-21 12:06:18 -0800723static void EmitRegReg(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800724 uint8_t reg1, uint8_t reg2) {
725 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800726 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800727 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800728 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800729 }
730 } else {
731 DCHECK_EQ(0, entry->skeleton.prefix2);
732 }
buzbeefa57c472012-11-21 12:06:18 -0800733 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800734 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -0800735 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800736 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -0800737 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800738 } else {
739 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
740 }
741 } else {
742 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
743 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
744 }
buzbeef0504cd2012-11-13 16:31:10 -0800745 if (X86_FPREG(reg1)) {
746 reg1 = reg1 & X86_FP_REG_MASK;
Ian Rogersf7d9ad32012-03-13 18:45:39 -0700747 }
buzbeef0504cd2012-11-13 16:31:10 -0800748 if (X86_FPREG(reg2)) {
749 reg2 = reg2 & X86_FP_REG_MASK;
Ian Rogersf7d9ad32012-03-13 18:45:39 -0700750 }
751 DCHECK_LT(reg1, 8);
752 DCHECK_LT(reg2, 8);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800753 uint8_t modrm = (3 << 6) | (reg1 << 3) | reg2;
buzbeefa57c472012-11-21 12:06:18 -0800754 cu->code_buffer.push_back(modrm);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800755 DCHECK_EQ(0, entry->skeleton.modrm_opcode);
756 DCHECK_EQ(0, entry->skeleton.ax_opcode);
757 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
758}
759
buzbeefa57c472012-11-21 12:06:18 -0800760static void EmitRegRegImm(CompilationUnit* cu, const X86EncodingMap* entry,
Elliott Hughes225ae522012-04-16 20:21:45 -0700761 uint8_t reg1, uint8_t reg2, int32_t imm) {
762 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800763 cu->code_buffer.push_back(entry->skeleton.prefix1);
Elliott Hughes225ae522012-04-16 20:21:45 -0700764 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800765 cu->code_buffer.push_back(entry->skeleton.prefix2);
Elliott Hughes225ae522012-04-16 20:21:45 -0700766 }
767 } else {
768 DCHECK_EQ(0, entry->skeleton.prefix2);
769 }
buzbeefa57c472012-11-21 12:06:18 -0800770 cu->code_buffer.push_back(entry->skeleton.opcode);
Elliott Hughes225ae522012-04-16 20:21:45 -0700771 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -0800772 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Elliott Hughes225ae522012-04-16 20:21:45 -0700773 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -0800774 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Elliott Hughes225ae522012-04-16 20:21:45 -0700775 } else {
776 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
777 }
778 } else {
779 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
780 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
781 }
buzbeef0504cd2012-11-13 16:31:10 -0800782 if (X86_FPREG(reg1)) {
783 reg1 = reg1 & X86_FP_REG_MASK;
Elliott Hughes225ae522012-04-16 20:21:45 -0700784 }
buzbeef0504cd2012-11-13 16:31:10 -0800785 if (X86_FPREG(reg2)) {
786 reg2 = reg2 & X86_FP_REG_MASK;
Elliott Hughes225ae522012-04-16 20:21:45 -0700787 }
788 DCHECK_LT(reg1, 8);
789 DCHECK_LT(reg2, 8);
790 uint8_t modrm = (3 << 6) | (reg1 << 3) | reg2;
buzbeefa57c472012-11-21 12:06:18 -0800791 cu->code_buffer.push_back(modrm);
Elliott Hughes225ae522012-04-16 20:21:45 -0700792 DCHECK_EQ(0, entry->skeleton.modrm_opcode);
793 DCHECK_EQ(0, entry->skeleton.ax_opcode);
794 switch (entry->skeleton.immediate_bytes) {
795 case 1:
796 DCHECK(IS_SIMM8(imm));
buzbeefa57c472012-11-21 12:06:18 -0800797 cu->code_buffer.push_back(imm & 0xFF);
Elliott Hughes225ae522012-04-16 20:21:45 -0700798 break;
799 case 2:
800 DCHECK(IS_SIMM16(imm));
buzbeefa57c472012-11-21 12:06:18 -0800801 cu->code_buffer.push_back(imm & 0xFF);
802 cu->code_buffer.push_back((imm >> 8) & 0xFF);
Elliott Hughes225ae522012-04-16 20:21:45 -0700803 break;
804 case 4:
buzbeefa57c472012-11-21 12:06:18 -0800805 cu->code_buffer.push_back(imm & 0xFF);
806 cu->code_buffer.push_back((imm >> 8) & 0xFF);
807 cu->code_buffer.push_back((imm >> 16) & 0xFF);
808 cu->code_buffer.push_back((imm >> 24) & 0xFF);
Elliott Hughes225ae522012-04-16 20:21:45 -0700809 break;
810 default:
811 LOG(FATAL) << "Unexpected immediate bytes (" << entry->skeleton.immediate_bytes
812 << ") for instruction: " << entry->name;
813 break;
814 }
815}
816
buzbeefa57c472012-11-21 12:06:18 -0800817static void EmitRegImm(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800818 uint8_t reg, int imm) {
819 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800820 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800821 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800822 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800823 }
824 } else {
825 DCHECK_EQ(0, entry->skeleton.prefix2);
826 }
827 if (reg == rAX && entry->skeleton.ax_opcode != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800828 cu->code_buffer.push_back(entry->skeleton.ax_opcode);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800829 } else {
buzbeefa57c472012-11-21 12:06:18 -0800830 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800831 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -0800832 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800833 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -0800834 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800835 } else {
836 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
837 }
838 } else {
839 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
840 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
841 }
buzbeef0504cd2012-11-13 16:31:10 -0800842 if (X86_FPREG(reg)) {
843 reg = reg & X86_FP_REG_MASK;
jeffhaofdffdf82012-07-11 16:08:43 -0700844 }
Ian Rogersb5d09b22012-03-06 22:14:17 -0800845 uint8_t modrm = (3 << 6) | (entry->skeleton.modrm_opcode << 3) | reg;
buzbeefa57c472012-11-21 12:06:18 -0800846 cu->code_buffer.push_back(modrm);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800847 }
848 switch (entry->skeleton.immediate_bytes) {
849 case 1:
850 DCHECK(IS_SIMM8(imm));
buzbeefa57c472012-11-21 12:06:18 -0800851 cu->code_buffer.push_back(imm & 0xFF);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800852 break;
853 case 2:
854 DCHECK(IS_SIMM16(imm));
buzbeefa57c472012-11-21 12:06:18 -0800855 cu->code_buffer.push_back(imm & 0xFF);
856 cu->code_buffer.push_back((imm >> 8) & 0xFF);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800857 break;
858 case 4:
buzbeefa57c472012-11-21 12:06:18 -0800859 cu->code_buffer.push_back(imm & 0xFF);
860 cu->code_buffer.push_back((imm >> 8) & 0xFF);
861 cu->code_buffer.push_back((imm >> 16) & 0xFF);
862 cu->code_buffer.push_back((imm >> 24) & 0xFF);
Ian Rogersb5d09b22012-03-06 22:14:17 -0800863 break;
864 default:
865 LOG(FATAL) << "Unexpected immediate bytes (" << entry->skeleton.immediate_bytes
866 << ") for instruction: " << entry->name;
867 break;
868 }
869}
870
buzbeefa57c472012-11-21 12:06:18 -0800871static void EmitThreadImm(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700872 int disp, int imm) {
873 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800874 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700875 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800876 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700877 }
878 } else {
879 DCHECK_EQ(0, entry->skeleton.prefix2);
880 }
buzbeefa57c472012-11-21 12:06:18 -0800881 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700882 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -0800883 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700884 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -0800885 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700886 } else {
887 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
888 }
889 } else {
890 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
891 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
892 }
893 uint8_t modrm = (0 << 6) | (entry->skeleton.modrm_opcode << 3) | rBP;
buzbeefa57c472012-11-21 12:06:18 -0800894 cu->code_buffer.push_back(modrm);
895 cu->code_buffer.push_back(disp & 0xFF);
896 cu->code_buffer.push_back((disp >> 8) & 0xFF);
897 cu->code_buffer.push_back((disp >> 16) & 0xFF);
898 cu->code_buffer.push_back((disp >> 24) & 0xFF);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700899 switch (entry->skeleton.immediate_bytes) {
900 case 1:
901 DCHECK(IS_SIMM8(imm));
buzbeefa57c472012-11-21 12:06:18 -0800902 cu->code_buffer.push_back(imm & 0xFF);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700903 break;
904 case 2:
905 DCHECK(IS_SIMM16(imm));
buzbeefa57c472012-11-21 12:06:18 -0800906 cu->code_buffer.push_back(imm & 0xFF);
907 cu->code_buffer.push_back((imm >> 8) & 0xFF);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700908 break;
909 case 4:
buzbeefa57c472012-11-21 12:06:18 -0800910 cu->code_buffer.push_back(imm & 0xFF);
911 cu->code_buffer.push_back((imm >> 8) & 0xFF);
912 cu->code_buffer.push_back((imm >> 16) & 0xFF);
913 cu->code_buffer.push_back((imm >> 24) & 0xFF);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700914 break;
915 default:
916 LOG(FATAL) << "Unexpected immediate bytes (" << entry->skeleton.immediate_bytes
917 << ") for instruction: " << entry->name;
918 break;
919 }
920 DCHECK_EQ(entry->skeleton.ax_opcode, 0);
921}
922
buzbeefa57c472012-11-21 12:06:18 -0800923static void EmitMovRegImm(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700924 uint8_t reg, int imm) {
925 DCHECK_LT(reg, 8);
buzbeefa57c472012-11-21 12:06:18 -0800926 cu->code_buffer.push_back(0xB8 + reg);
927 cu->code_buffer.push_back(imm & 0xFF);
928 cu->code_buffer.push_back((imm >> 8) & 0xFF);
929 cu->code_buffer.push_back((imm >> 16) & 0xFF);
930 cu->code_buffer.push_back((imm >> 24) & 0xFF);
Ian Rogersb3ab25b2012-03-19 01:12:01 -0700931}
932
buzbeefa57c472012-11-21 12:06:18 -0800933static void EmitShiftRegImm(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogers7caad772012-03-30 01:07:54 -0700934 uint8_t reg, int imm) {
Ian Rogersb41b33b2012-03-20 14:22:54 -0700935 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800936 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700937 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800938 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700939 }
940 } else {
941 DCHECK_EQ(0, entry->skeleton.prefix2);
942 }
943 if (imm != 1) {
buzbeefa57c472012-11-21 12:06:18 -0800944 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700945 } else {
946 // Shorter encoding for 1 bit shift
buzbeefa57c472012-11-21 12:06:18 -0800947 cu->code_buffer.push_back(entry->skeleton.ax_opcode);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700948 }
949 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -0800950 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700951 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -0800952 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700953 } else {
954 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
955 }
956 } else {
957 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
958 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
959 }
jeffhao703f2cd2012-07-13 17:25:52 -0700960 if (reg >= 4) {
buzbeecbd6d442012-11-17 14:11:25 -0800961 DCHECK(strchr(entry->name, '8') == NULL) << entry->name << " " << static_cast<int>(reg)
buzbeefa57c472012-11-21 12:06:18 -0800962 << " in " << PrettyMethod(cu->method_idx, *cu->dex_file);
jeffhao703f2cd2012-07-13 17:25:52 -0700963 }
Ian Rogersb41b33b2012-03-20 14:22:54 -0700964 DCHECK_LT(reg, 8);
Ian Rogers7caad772012-03-30 01:07:54 -0700965 uint8_t modrm = (3 << 6) | (entry->skeleton.modrm_opcode << 3) | reg;
buzbeefa57c472012-11-21 12:06:18 -0800966 cu->code_buffer.push_back(modrm);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700967 if (imm != 1) {
968 DCHECK_EQ(entry->skeleton.immediate_bytes, 1);
969 DCHECK(IS_SIMM8(imm));
buzbeefa57c472012-11-21 12:06:18 -0800970 cu->code_buffer.push_back(imm & 0xFF);
Ian Rogersb41b33b2012-03-20 14:22:54 -0700971 }
972}
973
buzbeefa57c472012-11-21 12:06:18 -0800974static void EmitShiftRegCl(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogers7caad772012-03-30 01:07:54 -0700975 uint8_t reg, uint8_t cl) {
976 DCHECK_EQ(cl, static_cast<uint8_t>(rCX));
977 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800978 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogers7caad772012-03-30 01:07:54 -0700979 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800980 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogers7caad772012-03-30 01:07:54 -0700981 }
982 } else {
983 DCHECK_EQ(0, entry->skeleton.prefix2);
984 }
buzbeefa57c472012-11-21 12:06:18 -0800985 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogers7caad772012-03-30 01:07:54 -0700986 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
987 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
988 DCHECK_LT(reg, 8);
989 uint8_t modrm = (3 << 6) | (entry->skeleton.modrm_opcode << 3) | reg;
buzbeefa57c472012-11-21 12:06:18 -0800990 cu->code_buffer.push_back(modrm);
Ian Rogers7caad772012-03-30 01:07:54 -0700991 DCHECK_EQ(0, entry->skeleton.ax_opcode);
992 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
993}
994
buzbeefa57c472012-11-21 12:06:18 -0800995static void EmitRegCond(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogers7caad772012-03-30 01:07:54 -0700996 uint8_t reg, uint8_t condition) {
997 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -0800998 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogers7caad772012-03-30 01:07:54 -0700999 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -08001000 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogers7caad772012-03-30 01:07:54 -07001001 }
1002 } else {
1003 DCHECK_EQ(0, entry->skeleton.prefix2);
1004 }
1005 DCHECK_EQ(0, entry->skeleton.ax_opcode);
1006 DCHECK_EQ(0x0F, entry->skeleton.opcode);
buzbeefa57c472012-11-21 12:06:18 -08001007 cu->code_buffer.push_back(0x0F);
Ian Rogers7caad772012-03-30 01:07:54 -07001008 DCHECK_EQ(0x90, entry->skeleton.extra_opcode1);
buzbeefa57c472012-11-21 12:06:18 -08001009 cu->code_buffer.push_back(0x90 | condition);
Ian Rogers7caad772012-03-30 01:07:54 -07001010 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
1011 DCHECK_LT(reg, 8);
1012 uint8_t modrm = (3 << 6) | (entry->skeleton.modrm_opcode << 3) | reg;
buzbeefa57c472012-11-21 12:06:18 -08001013 cu->code_buffer.push_back(modrm);
Ian Rogers7caad772012-03-30 01:07:54 -07001014 DCHECK_EQ(entry->skeleton.immediate_bytes, 0);
1015}
1016
buzbeefa57c472012-11-21 12:06:18 -08001017static void EmitJmp(CompilationUnit* cu, const X86EncodingMap* entry, int rel) {
Ian Rogersb41b33b2012-03-20 14:22:54 -07001018 if (entry->opcode == kX86Jmp8) {
1019 DCHECK(IS_SIMM8(rel));
buzbeefa57c472012-11-21 12:06:18 -08001020 cu->code_buffer.push_back(0xEB);
1021 cu->code_buffer.push_back(rel & 0xFF);
Ian Rogers7caad772012-03-30 01:07:54 -07001022 } else if (entry->opcode == kX86Jmp32) {
buzbeefa57c472012-11-21 12:06:18 -08001023 cu->code_buffer.push_back(0xE9);
1024 cu->code_buffer.push_back(rel & 0xFF);
1025 cu->code_buffer.push_back((rel >> 8) & 0xFF);
1026 cu->code_buffer.push_back((rel >> 16) & 0xFF);
1027 cu->code_buffer.push_back((rel >> 24) & 0xFF);
Ian Rogers7caad772012-03-30 01:07:54 -07001028 } else {
1029 DCHECK(entry->opcode == kX86JmpR);
buzbeefa57c472012-11-21 12:06:18 -08001030 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogers7caad772012-03-30 01:07:54 -07001031 uint8_t reg = static_cast<uint8_t>(rel);
1032 DCHECK_LT(reg, 8);
1033 uint8_t modrm = (3 << 6) | (entry->skeleton.modrm_opcode << 3) | reg;
buzbeefa57c472012-11-21 12:06:18 -08001034 cu->code_buffer.push_back(modrm);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001035 }
1036}
1037
buzbeefa57c472012-11-21 12:06:18 -08001038static void EmitJcc(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001039 int rel, uint8_t cc) {
1040 DCHECK_LT(cc, 16);
Ian Rogersb41b33b2012-03-20 14:22:54 -07001041 if (entry->opcode == kX86Jcc8) {
1042 DCHECK(IS_SIMM8(rel));
buzbeefa57c472012-11-21 12:06:18 -08001043 cu->code_buffer.push_back(0x70 | cc);
1044 cu->code_buffer.push_back(rel & 0xFF);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001045 } else {
Ian Rogersb41b33b2012-03-20 14:22:54 -07001046 DCHECK(entry->opcode == kX86Jcc32);
buzbeefa57c472012-11-21 12:06:18 -08001047 cu->code_buffer.push_back(0x0F);
1048 cu->code_buffer.push_back(0x80 | cc);
1049 cu->code_buffer.push_back(rel & 0xFF);
1050 cu->code_buffer.push_back((rel >> 8) & 0xFF);
1051 cu->code_buffer.push_back((rel >> 16) & 0xFF);
1052 cu->code_buffer.push_back((rel >> 24) & 0xFF);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001053 }
1054}
1055
buzbeefa57c472012-11-21 12:06:18 -08001056static void EmitCallMem(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001057 uint8_t base, int disp) {
1058 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -08001059 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001060 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -08001061 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001062 }
1063 } else {
1064 DCHECK_EQ(0, entry->skeleton.prefix2);
1065 }
buzbeefa57c472012-11-21 12:06:18 -08001066 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001067 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -08001068 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001069 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -08001070 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001071 } else {
1072 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
1073 }
1074 } else {
1075 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
1076 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
1077 }
buzbee52a77fc2012-11-20 19:50:46 -08001078 uint8_t modrm = (ModrmForDisp(base, disp) << 6) | (entry->skeleton.modrm_opcode << 3) | base;
buzbeefa57c472012-11-21 12:06:18 -08001079 cu->code_buffer.push_back(modrm);
buzbeef0504cd2012-11-13 16:31:10 -08001080 if (base == rX86_SP) {
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001081 // Special SIB for SP base
buzbeefa57c472012-11-21 12:06:18 -08001082 cu->code_buffer.push_back(0 << 6 | (rX86_SP << 3) | rX86_SP);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001083 }
buzbeefa57c472012-11-21 12:06:18 -08001084 EmitDisp(cu, base, disp);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001085 DCHECK_EQ(0, entry->skeleton.ax_opcode);
1086 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
1087}
1088
buzbeefa57c472012-11-21 12:06:18 -08001089static void EmitCallThread(CompilationUnit* cu, const X86EncodingMap* entry, int disp) {
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001090 DCHECK_NE(entry->skeleton.prefix1, 0);
buzbeefa57c472012-11-21 12:06:18 -08001091 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001092 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -08001093 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001094 }
buzbeefa57c472012-11-21 12:06:18 -08001095 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001096 if (entry->skeleton.opcode == 0x0F) {
buzbeefa57c472012-11-21 12:06:18 -08001097 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001098 if (entry->skeleton.extra_opcode1 == 0x38 || entry->skeleton.extra_opcode2 == 0x3A) {
buzbeefa57c472012-11-21 12:06:18 -08001099 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001100 } else {
1101 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
1102 }
1103 } else {
1104 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
1105 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
1106 }
1107 uint8_t modrm = (0 << 6) | (entry->skeleton.modrm_opcode << 3) | rBP;
buzbeefa57c472012-11-21 12:06:18 -08001108 cu->code_buffer.push_back(modrm);
1109 cu->code_buffer.push_back(disp & 0xFF);
1110 cu->code_buffer.push_back((disp >> 8) & 0xFF);
1111 cu->code_buffer.push_back((disp >> 16) & 0xFF);
1112 cu->code_buffer.push_back((disp >> 24) & 0xFF);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001113 DCHECK_EQ(0, entry->skeleton.ax_opcode);
1114 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
1115}
1116
buzbeefa57c472012-11-21 12:06:18 -08001117static void EmitPcRel(CompilationUnit* cu, const X86EncodingMap* entry, uint8_t reg,
Ian Rogers7caad772012-03-30 01:07:54 -07001118 int base_or_table, uint8_t index, int scale, int table_or_disp) {
1119 int disp;
1120 if (entry->opcode == kX86PcRelLoadRA) {
buzbeefa57c472012-11-21 12:06:18 -08001121 SwitchTable *tab_rec = reinterpret_cast<SwitchTable*>(table_or_disp);
1122 disp = tab_rec->offset;
Ian Rogers7caad772012-03-30 01:07:54 -07001123 } else {
1124 DCHECK(entry->opcode == kX86PcRelAdr);
buzbeefa57c472012-11-21 12:06:18 -08001125 FillArrayData *tab_rec = reinterpret_cast<FillArrayData*>(base_or_table);
1126 disp = tab_rec->offset;
Ian Rogers7caad772012-03-30 01:07:54 -07001127 }
1128 if (entry->skeleton.prefix1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -08001129 cu->code_buffer.push_back(entry->skeleton.prefix1);
Ian Rogers7caad772012-03-30 01:07:54 -07001130 if (entry->skeleton.prefix2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -08001131 cu->code_buffer.push_back(entry->skeleton.prefix2);
Ian Rogers7caad772012-03-30 01:07:54 -07001132 }
1133 } else {
1134 DCHECK_EQ(0, entry->skeleton.prefix2);
1135 }
buzbeef0504cd2012-11-13 16:31:10 -08001136 if (X86_FPREG(reg)) {
1137 reg = reg & X86_FP_REG_MASK;
Ian Rogers7caad772012-03-30 01:07:54 -07001138 }
1139 DCHECK_LT(reg, 8);
1140 if (entry->opcode == kX86PcRelLoadRA) {
buzbeefa57c472012-11-21 12:06:18 -08001141 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogers7caad772012-03-30 01:07:54 -07001142 DCHECK_EQ(0, entry->skeleton.extra_opcode1);
1143 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
buzbeef0504cd2012-11-13 16:31:10 -08001144 uint8_t modrm = (2 << 6) | (reg << 3) | rX86_SP;
buzbeefa57c472012-11-21 12:06:18 -08001145 cu->code_buffer.push_back(modrm);
Ian Rogers7caad772012-03-30 01:07:54 -07001146 DCHECK_LT(scale, 4);
1147 DCHECK_LT(index, 8);
1148 DCHECK_LT(base_or_table, 8);
1149 uint8_t base = static_cast<uint8_t>(base_or_table);
1150 uint8_t sib = (scale << 6) | (index << 3) | base;
buzbeefa57c472012-11-21 12:06:18 -08001151 cu->code_buffer.push_back(sib);
Ian Rogers7caad772012-03-30 01:07:54 -07001152 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
1153 } else {
buzbeefa57c472012-11-21 12:06:18 -08001154 cu->code_buffer.push_back(entry->skeleton.opcode + reg);
Ian Rogers7caad772012-03-30 01:07:54 -07001155 }
buzbeefa57c472012-11-21 12:06:18 -08001156 cu->code_buffer.push_back(disp & 0xFF);
1157 cu->code_buffer.push_back((disp >> 8) & 0xFF);
1158 cu->code_buffer.push_back((disp >> 16) & 0xFF);
1159 cu->code_buffer.push_back((disp >> 24) & 0xFF);
Ian Rogers7caad772012-03-30 01:07:54 -07001160 DCHECK_EQ(0, entry->skeleton.modrm_opcode);
1161 DCHECK_EQ(0, entry->skeleton.ax_opcode);
1162}
1163
buzbeefa57c472012-11-21 12:06:18 -08001164static void EmitMacro(CompilationUnit* cu, const X86EncodingMap* entry,
Ian Rogers7caad772012-03-30 01:07:54 -07001165 uint8_t reg, int offset) {
1166 DCHECK(entry->opcode == kX86StartOfMethod) << entry->name;
buzbeefa57c472012-11-21 12:06:18 -08001167 cu->code_buffer.push_back(0xE8); // call +0
1168 cu->code_buffer.push_back(0);
1169 cu->code_buffer.push_back(0);
1170 cu->code_buffer.push_back(0);
1171 cu->code_buffer.push_back(0);
Ian Rogers7caad772012-03-30 01:07:54 -07001172
1173 DCHECK_LT(reg, 8);
buzbeefa57c472012-11-21 12:06:18 -08001174 cu->code_buffer.push_back(0x58 + reg); // pop reg
Ian Rogers7caad772012-03-30 01:07:54 -07001175
buzbeefa57c472012-11-21 12:06:18 -08001176 EmitRegImm(cu, &EncodingMap[kX86Sub32RI], reg, offset + 5 /* size of call +0 */);
Ian Rogers7caad772012-03-30 01:07:54 -07001177}
1178
buzbeefa57c472012-11-21 12:06:18 -08001179static void EmitUnimplemented(CompilationUnit* cu, const X86EncodingMap* entry, LIR* lir) {
buzbee52a77fc2012-11-20 19:50:46 -08001180 UNIMPLEMENTED(WARNING) << "encoding kind for " << entry->name << " " << BuildInsnString(entry->fmt, lir, 0);
1181 for (int i = 0; i < GetInsnSize(lir); ++i) {
buzbeefa57c472012-11-21 12:06:18 -08001182 cu->code_buffer.push_back(0xCC); // push breakpoint instruction - int 3
Ian Rogers141b0c72012-03-15 18:18:52 -07001183 }
1184}
1185
buzbeee88dfbf2012-03-05 11:19:57 -08001186/*
1187 * Assemble the LIR into binary instruction format. Note that we may
1188 * discover that pc-relative displacements may not fit the selected
1189 * instruction. In those cases we will try to substitute a new code
1190 * sequence or request that the trace be shortened and retried.
1191 */
buzbeefa57c472012-11-21 12:06:18 -08001192AssemblerStatus AssembleInstructions(CompilationUnit *cu, uintptr_t start_addr) {
Ian Rogersb5d09b22012-03-06 22:14:17 -08001193 LIR *lir;
1194 AssemblerStatus res = kSuccess; // Assume success
buzbeee88dfbf2012-03-05 11:19:57 -08001195
Ian Rogers141d6222012-04-05 12:23:06 -07001196 const bool kVerbosePcFixup = false;
buzbeefa57c472012-11-21 12:06:18 -08001197 for (lir = cu->first_lir_insn; lir; lir = NEXT_LIR(lir)) {
Ian Rogersb5d09b22012-03-06 22:14:17 -08001198 if (lir->opcode < 0) {
1199 continue;
buzbeee88dfbf2012-03-05 11:19:57 -08001200 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001201
buzbeefa57c472012-11-21 12:06:18 -08001202 if (lir->flags.is_nop) {
Ian Rogersb5d09b22012-03-06 22:14:17 -08001203 continue;
1204 }
1205
1206 if (lir->flags.pcRelFixup) {
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001207 switch (lir->opcode) {
Ian Rogersb41b33b2012-03-20 14:22:54 -07001208 case kX86Jcc8: {
buzbeefa57c472012-11-21 12:06:18 -08001209 LIR *target_lir = lir->target;
1210 DCHECK(target_lir != NULL);
Ian Rogersb41b33b2012-03-20 14:22:54 -07001211 int delta = 0;
buzbeecbd6d442012-11-17 14:11:25 -08001212 uintptr_t pc;
Ian Rogersb41b33b2012-03-20 14:22:54 -07001213 if (IS_SIMM8(lir->operands[0])) {
1214 pc = lir->offset + 2 /* opcode + rel8 */;
1215 } else {
1216 pc = lir->offset + 6 /* 2 byte opcode + rel32 */;
1217 }
buzbeefa57c472012-11-21 12:06:18 -08001218 uintptr_t target = target_lir->offset;
Ian Rogersb41b33b2012-03-20 14:22:54 -07001219 delta = target - pc;
1220 if (IS_SIMM8(delta) != IS_SIMM8(lir->operands[0])) {
Ian Rogersc6f3bb82012-03-21 20:40:33 -07001221 if (kVerbosePcFixup) {
1222 LOG(INFO) << "Retry for JCC growth at " << lir->offset
1223 << " delta: " << delta << " old delta: " << lir->operands[0];
1224 }
Ian Rogersb41b33b2012-03-20 14:22:54 -07001225 lir->opcode = kX86Jcc32;
buzbeefa57c472012-11-21 12:06:18 -08001226 SetupResourceMasks(cu, lir);
Ian Rogersb41b33b2012-03-20 14:22:54 -07001227 res = kRetryAll;
1228 }
Ian Rogers7caad772012-03-30 01:07:54 -07001229 if (kVerbosePcFixup) {
1230 LOG(INFO) << "Source:";
buzbeefa57c472012-11-21 12:06:18 -08001231 DumpLIRInsn(cu, lir, 0);
Ian Rogers7caad772012-03-30 01:07:54 -07001232 LOG(INFO) << "Target:";
buzbeefa57c472012-11-21 12:06:18 -08001233 DumpLIRInsn(cu, target_lir, 0);
Ian Rogers7caad772012-03-30 01:07:54 -07001234 LOG(INFO) << "Delta " << delta;
1235 }
1236 lir->operands[0] = delta;
1237 break;
1238 }
1239 case kX86Jcc32: {
buzbeefa57c472012-11-21 12:06:18 -08001240 LIR *target_lir = lir->target;
1241 DCHECK(target_lir != NULL);
buzbeecbd6d442012-11-17 14:11:25 -08001242 uintptr_t pc = lir->offset + 6 /* 2 byte opcode + rel32 */;
buzbeefa57c472012-11-21 12:06:18 -08001243 uintptr_t target = target_lir->offset;
Ian Rogers7caad772012-03-30 01:07:54 -07001244 int delta = target - pc;
1245 if (kVerbosePcFixup) {
1246 LOG(INFO) << "Source:";
buzbeefa57c472012-11-21 12:06:18 -08001247 DumpLIRInsn(cu, lir, 0);
Ian Rogers7caad772012-03-30 01:07:54 -07001248 LOG(INFO) << "Target:";
buzbeefa57c472012-11-21 12:06:18 -08001249 DumpLIRInsn(cu, target_lir, 0);
Ian Rogers7caad772012-03-30 01:07:54 -07001250 LOG(INFO) << "Delta " << delta;
1251 }
Ian Rogersb41b33b2012-03-20 14:22:54 -07001252 lir->operands[0] = delta;
1253 break;
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001254 }
Ian Rogersb41b33b2012-03-20 14:22:54 -07001255 case kX86Jmp8: {
buzbeefa57c472012-11-21 12:06:18 -08001256 LIR *target_lir = lir->target;
1257 DCHECK(target_lir != NULL);
Ian Rogersb41b33b2012-03-20 14:22:54 -07001258 int delta = 0;
buzbeecbd6d442012-11-17 14:11:25 -08001259 uintptr_t pc;
Ian Rogersb41b33b2012-03-20 14:22:54 -07001260 if (IS_SIMM8(lir->operands[0])) {
1261 pc = lir->offset + 2 /* opcode + rel8 */;
1262 } else {
1263 pc = lir->offset + 5 /* opcode + rel32 */;
1264 }
buzbeefa57c472012-11-21 12:06:18 -08001265 uintptr_t target = target_lir->offset;
Ian Rogersb41b33b2012-03-20 14:22:54 -07001266 delta = target - pc;
buzbeefa57c472012-11-21 12:06:18 -08001267 if (!(cu->disable_opt & (1 << kSafeOptimizations)) && delta == 0) {
Ian Rogersb41b33b2012-03-20 14:22:54 -07001268 // Useless branch
buzbeefa57c472012-11-21 12:06:18 -08001269 lir->flags.is_nop = true;
Ian Rogersc6f3bb82012-03-21 20:40:33 -07001270 if (kVerbosePcFixup) {
1271 LOG(INFO) << "Retry for useless branch at " << lir->offset;
1272 }
Ian Rogersb41b33b2012-03-20 14:22:54 -07001273 res = kRetryAll;
1274 } else if (IS_SIMM8(delta) != IS_SIMM8(lir->operands[0])) {
Ian Rogersc6f3bb82012-03-21 20:40:33 -07001275 if (kVerbosePcFixup) {
1276 LOG(INFO) << "Retry for JMP growth at " << lir->offset;
1277 }
Ian Rogersb41b33b2012-03-20 14:22:54 -07001278 lir->opcode = kX86Jmp32;
buzbeefa57c472012-11-21 12:06:18 -08001279 SetupResourceMasks(cu, lir);
Ian Rogersb41b33b2012-03-20 14:22:54 -07001280 res = kRetryAll;
1281 }
1282 lir->operands[0] = delta;
1283 break;
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001284 }
Ian Rogers7caad772012-03-30 01:07:54 -07001285 case kX86Jmp32: {
buzbeefa57c472012-11-21 12:06:18 -08001286 LIR *target_lir = lir->target;
1287 DCHECK(target_lir != NULL);
buzbeecbd6d442012-11-17 14:11:25 -08001288 uintptr_t pc = lir->offset + 5 /* opcode + rel32 */;
buzbeefa57c472012-11-21 12:06:18 -08001289 uintptr_t target = target_lir->offset;
Ian Rogers7caad772012-03-30 01:07:54 -07001290 int delta = target - pc;
1291 lir->operands[0] = delta;
1292 break;
1293 }
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001294 default:
1295 break;
1296 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001297 }
1298
1299 /*
1300 * If one of the pc-relative instructions expanded we'll have
1301 * to make another pass. Don't bother to fully assemble the
1302 * instruction.
1303 */
1304 if (res != kSuccess) {
1305 continue;
1306 }
buzbeefa57c472012-11-21 12:06:18 -08001307 CHECK_EQ(static_cast<size_t>(lir->offset), cu->code_buffer.size());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001308 const X86EncodingMap *entry = &EncodingMap[lir->opcode];
buzbeefa57c472012-11-21 12:06:18 -08001309 size_t starting_cbuf_size = cu->code_buffer.size();
Elliott Hughesb25c3f62012-03-26 16:35:06 -07001310 switch (entry->kind) {
Ian Rogersb5d09b22012-03-06 22:14:17 -08001311 case kData: // 4 bytes of data
buzbeefa57c472012-11-21 12:06:18 -08001312 cu->code_buffer.push_back(lir->operands[0]);
Ian Rogersb5d09b22012-03-06 22:14:17 -08001313 break;
1314 case kNullary: // 1 byte of opcode
1315 DCHECK_EQ(0, entry->skeleton.prefix1);
1316 DCHECK_EQ(0, entry->skeleton.prefix2);
buzbeefa57c472012-11-21 12:06:18 -08001317 cu->code_buffer.push_back(entry->skeleton.opcode);
Ian Rogersc6f3bb82012-03-21 20:40:33 -07001318 if (entry->skeleton.extra_opcode1 != 0) {
buzbeefa57c472012-11-21 12:06:18 -08001319 cu->code_buffer.push_back(entry->skeleton.extra_opcode1);
Ian Rogersc6f3bb82012-03-21 20:40:33 -07001320 if (entry->skeleton.extra_opcode2 != 0) {
buzbeefa57c472012-11-21 12:06:18 -08001321 cu->code_buffer.push_back(entry->skeleton.extra_opcode2);
Ian Rogersc6f3bb82012-03-21 20:40:33 -07001322 }
1323 } else {
1324 DCHECK_EQ(0, entry->skeleton.extra_opcode2);
1325 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001326 DCHECK_EQ(0, entry->skeleton.modrm_opcode);
1327 DCHECK_EQ(0, entry->skeleton.ax_opcode);
1328 DCHECK_EQ(0, entry->skeleton.immediate_bytes);
1329 break;
1330 case kReg: // lir operands - 0: reg
buzbeefa57c472012-11-21 12:06:18 -08001331 EmitOpReg(cu, entry, lir->operands[0]);
Ian Rogersb5d09b22012-03-06 22:14:17 -08001332 break;
1333 case kMem: // lir operands - 0: base, 1: disp
buzbeefa57c472012-11-21 12:06:18 -08001334 EmitOpMem(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogersb5d09b22012-03-06 22:14:17 -08001335 break;
1336 case kMemReg: // lir operands - 0: base, 1: disp, 2: reg
buzbeefa57c472012-11-21 12:06:18 -08001337 EmitMemReg(cu, entry, lir->operands[0], lir->operands[1], lir->operands[2]);
Ian Rogersb5d09b22012-03-06 22:14:17 -08001338 break;
Ian Rogersb41b33b2012-03-20 14:22:54 -07001339 case kArrayReg: // lir operands - 0: base, 1: index, 2: scale, 3: disp, 4: reg
buzbeefa57c472012-11-21 12:06:18 -08001340 EmitArrayReg(cu, entry, lir->operands[0], lir->operands[1], lir->operands[2],
Ian Rogersb41b33b2012-03-20 14:22:54 -07001341 lir->operands[3], lir->operands[4]);
1342 break;
Ian Rogersb5d09b22012-03-06 22:14:17 -08001343 case kRegMem: // lir operands - 0: reg, 1: base, 2: disp
buzbeefa57c472012-11-21 12:06:18 -08001344 EmitRegMem(cu, entry, lir->operands[0], lir->operands[1], lir->operands[2]);
Ian Rogersb5d09b22012-03-06 22:14:17 -08001345 break;
1346 case kRegArray: // lir operands - 0: reg, 1: base, 2: index, 3: scale, 4: disp
buzbeefa57c472012-11-21 12:06:18 -08001347 EmitRegArray(cu, entry, lir->operands[0], lir->operands[1], lir->operands[2],
Ian Rogersb5d09b22012-03-06 22:14:17 -08001348 lir->operands[3], lir->operands[4]);
1349 break;
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001350 case kRegThread: // lir operands - 0: reg, 1: disp
buzbeefa57c472012-11-21 12:06:18 -08001351 EmitRegThread(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001352 break;
Ian Rogersb5d09b22012-03-06 22:14:17 -08001353 case kRegReg: // lir operands - 0: reg1, 1: reg2
buzbeefa57c472012-11-21 12:06:18 -08001354 EmitRegReg(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogersb5d09b22012-03-06 22:14:17 -08001355 break;
jeffhaofdffdf82012-07-11 16:08:43 -07001356 case kRegRegStore: // lir operands - 0: reg2, 1: reg1
buzbeefa57c472012-11-21 12:06:18 -08001357 EmitRegReg(cu, entry, lir->operands[1], lir->operands[0]);
jeffhaofdffdf82012-07-11 16:08:43 -07001358 break;
Elliott Hughes225ae522012-04-16 20:21:45 -07001359 case kRegRegImm:
buzbeefa57c472012-11-21 12:06:18 -08001360 EmitRegRegImm(cu, entry, lir->operands[0], lir->operands[1], lir->operands[2]);
Elliott Hughes225ae522012-04-16 20:21:45 -07001361 break;
Ian Rogersb5d09b22012-03-06 22:14:17 -08001362 case kRegImm: // lir operands - 0: reg, 1: immediate
buzbeefa57c472012-11-21 12:06:18 -08001363 EmitRegImm(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogersb5d09b22012-03-06 22:14:17 -08001364 break;
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001365 case kThreadImm: // lir operands - 0: disp, 1: immediate
buzbeefa57c472012-11-21 12:06:18 -08001366 EmitThreadImm(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001367 break;
1368 case kMovRegImm: // lir operands - 0: reg, 1: immediate
buzbeefa57c472012-11-21 12:06:18 -08001369 EmitMovRegImm(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001370 break;
Ian Rogersb41b33b2012-03-20 14:22:54 -07001371 case kShiftRegImm: // lir operands - 0: reg, 1: immediate
buzbeefa57c472012-11-21 12:06:18 -08001372 EmitShiftRegImm(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogersb41b33b2012-03-20 14:22:54 -07001373 break;
Ian Rogers7caad772012-03-30 01:07:54 -07001374 case kShiftRegCl: // lir operands - 0: reg, 1: cl
buzbeefa57c472012-11-21 12:06:18 -08001375 EmitShiftRegCl(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogers7caad772012-03-30 01:07:54 -07001376 break;
1377 case kRegCond: // lir operands - 0: reg, 1: condition
buzbeefa57c472012-11-21 12:06:18 -08001378 EmitRegCond(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogers7caad772012-03-30 01:07:54 -07001379 break;
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001380 case kJmp: // lir operands - 0: rel
buzbeefa57c472012-11-21 12:06:18 -08001381 EmitJmp(cu, entry, lir->operands[0]);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001382 break;
1383 case kJcc: // lir operands - 0: rel, 1: CC, target assigned
buzbeefa57c472012-11-21 12:06:18 -08001384 EmitJcc(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001385 break;
1386 case kCall:
Elliott Hughesb25c3f62012-03-26 16:35:06 -07001387 switch (entry->opcode) {
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001388 case kX86CallM: // lir operands - 0: base, 1: disp
buzbeefa57c472012-11-21 12:06:18 -08001389 EmitCallMem(cu, entry, lir->operands[0], lir->operands[1]);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001390 break;
1391 case kX86CallT: // lir operands - 0: disp
buzbeefa57c472012-11-21 12:06:18 -08001392 EmitCallThread(cu, entry, lir->operands[0]);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001393 break;
1394 default:
buzbeefa57c472012-11-21 12:06:18 -08001395 EmitUnimplemented(cu, entry, lir);
Ian Rogersb3ab25b2012-03-19 01:12:01 -07001396 break;
1397 }
1398 break;
Ian Rogers7caad772012-03-30 01:07:54 -07001399 case kPcRel: // lir operands - 0: reg, 1: base, 2: index, 3: scale, 4: table
buzbeefa57c472012-11-21 12:06:18 -08001400 EmitPcRel(cu, entry, lir->operands[0], lir->operands[1], lir->operands[2],
Ian Rogers7caad772012-03-30 01:07:54 -07001401 lir->operands[3], lir->operands[4]);
1402 break;
1403 case kMacro:
buzbeefa57c472012-11-21 12:06:18 -08001404 EmitMacro(cu, entry, lir->operands[0], lir->offset);
Ian Rogers7caad772012-03-30 01:07:54 -07001405 break;
Ian Rogersb5d09b22012-03-06 22:14:17 -08001406 default:
buzbeefa57c472012-11-21 12:06:18 -08001407 EmitUnimplemented(cu, entry, lir);
Ian Rogersb5d09b22012-03-06 22:14:17 -08001408 break;
1409 }
buzbee52a77fc2012-11-20 19:50:46 -08001410 CHECK_EQ(static_cast<size_t>(GetInsnSize(lir)),
buzbeefa57c472012-11-21 12:06:18 -08001411 cu->code_buffer.size() - starting_cbuf_size)
Ian Rogers7caad772012-03-30 01:07:54 -07001412 << "Instruction size mismatch for entry: " << EncodingMap[lir->opcode].name;
Ian Rogersb5d09b22012-03-06 22:14:17 -08001413 }
1414 return res;
buzbeee88dfbf2012-03-05 11:19:57 -08001415}
1416
buzbeee88dfbf2012-03-05 11:19:57 -08001417/*
1418 * Target-dependent offset assignment.
1419 * independent.
1420 */
buzbeefa57c472012-11-21 12:06:18 -08001421int AssignInsnOffsets(CompilationUnit* cu)
buzbeee88dfbf2012-03-05 11:19:57 -08001422{
1423 LIR* x86LIR;
1424 int offset = 0;
1425
buzbeefa57c472012-11-21 12:06:18 -08001426 for (x86LIR = cu->first_lir_insn; x86LIR; x86LIR = NEXT_LIR(x86LIR)) {
buzbeee88dfbf2012-03-05 11:19:57 -08001427 x86LIR->offset = offset;
1428 if (x86LIR->opcode >= 0) {
buzbeefa57c472012-11-21 12:06:18 -08001429 if (!x86LIR->flags.is_nop) {
buzbeee88dfbf2012-03-05 11:19:57 -08001430 offset += x86LIR->flags.size;
1431 }
1432 } else if (x86LIR->opcode == kPseudoPseudoAlign4) {
1433 if (offset & 0x2) {
1434 offset += 2;
1435 x86LIR->operands[0] = 1;
1436 } else {
1437 x86LIR->operands[0] = 0;
1438 }
1439 }
1440 /* Pseudo opcodes don't consume space */
1441 }
1442
1443 return offset;
1444}
1445
1446} // namespace art