blob: 70c17da6ad18678b55a3c75001a3b62db35658b4 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070024#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000025#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "dex/backend.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010027#include "dex/quick/resource_mask.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "driver/compiler_driver.h"
Andreas Gampe7cd26f32014-06-18 17:01:15 -070029#include "instruction_set.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080030#include "leb128.h"
Andreas Gampe98430592014-07-27 19:44:50 -070031#include "entrypoints/quick/quick_entrypoints_enum.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070032#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010033#include "utils/array_ref.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000034#include "utils/arena_allocator.h"
35#include "utils/growable_array.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010036#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070037
38namespace art {
39
buzbee0d829482013-10-11 15:24:55 -070040/*
41 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
42 * add type safety (see runtime/offsets.h).
43 */
44typedef uint32_t DexOffset; // Dex offset in code units.
45typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
46typedef uint32_t CodeOffset; // Native code offset in bytes.
47
Brian Carlstrom7940e442013-07-12 13:46:57 -070048// Set to 1 to measure cost of suspend check.
49#define NO_SUSPEND 0
50
51#define IS_BINARY_OP (1ULL << kIsBinaryOp)
52#define IS_BRANCH (1ULL << kIsBranch)
53#define IS_IT (1ULL << kIsIT)
Serban Constantinescu63999682014-07-15 17:44:21 +010054#define IS_MOVE (1ULL << kIsMoveOp)
Brian Carlstrom7940e442013-07-12 13:46:57 -070055#define IS_LOAD (1ULL << kMemLoad)
56#define IS_QUAD_OP (1ULL << kIsQuadOp)
57#define IS_QUIN_OP (1ULL << kIsQuinOp)
58#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
59#define IS_STORE (1ULL << kMemStore)
60#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
61#define IS_UNARY_OP (1ULL << kIsUnaryOp)
Serban Constantinescu63999682014-07-15 17:44:21 +010062#define IS_VOLATILE (1ULL << kMemVolatile)
Brian Carlstrom7940e442013-07-12 13:46:57 -070063#define NEEDS_FIXUP (1ULL << kPCRelFixup)
64#define NO_OPERAND (1ULL << kNoOperand)
65#define REG_DEF0 (1ULL << kRegDef0)
66#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080067#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070068#define REG_DEFA (1ULL << kRegDefA)
69#define REG_DEFD (1ULL << kRegDefD)
70#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
71#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
72#define REG_DEF_LIST0 (1ULL << kRegDefList0)
73#define REG_DEF_LIST1 (1ULL << kRegDefList1)
74#define REG_DEF_LR (1ULL << kRegDefLR)
75#define REG_DEF_SP (1ULL << kRegDefSP)
76#define REG_USE0 (1ULL << kRegUse0)
77#define REG_USE1 (1ULL << kRegUse1)
78#define REG_USE2 (1ULL << kRegUse2)
79#define REG_USE3 (1ULL << kRegUse3)
80#define REG_USE4 (1ULL << kRegUse4)
81#define REG_USEA (1ULL << kRegUseA)
82#define REG_USEC (1ULL << kRegUseC)
83#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000084#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070085#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
86#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
87#define REG_USE_LIST0 (1ULL << kRegUseList0)
88#define REG_USE_LIST1 (1ULL << kRegUseList1)
89#define REG_USE_LR (1ULL << kRegUseLR)
90#define REG_USE_PC (1ULL << kRegUsePC)
91#define REG_USE_SP (1ULL << kRegUseSP)
92#define SETS_CCODES (1ULL << kSetsCCodes)
93#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070094#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070095#define REG_USE_LO (1ULL << kUseLo)
96#define REG_USE_HI (1ULL << kUseHi)
97#define REG_DEF_LO (1ULL << kDefLo)
98#define REG_DEF_HI (1ULL << kDefHi)
Serban Constantinescu63999682014-07-15 17:44:21 +010099#define SCALED_OFFSET_X0 (1ULL << kMemScaledx0)
100#define SCALED_OFFSET_X2 (1ULL << kMemScaledx2)
101#define SCALED_OFFSET_X4 (1ULL << kMemScaledx4)
102
103// Special load/stores
104#define IS_LOADX (IS_LOAD | IS_VOLATILE)
105#define IS_LOAD_OFF (IS_LOAD | SCALED_OFFSET_X0)
106#define IS_LOAD_OFF2 (IS_LOAD | SCALED_OFFSET_X2)
107#define IS_LOAD_OFF4 (IS_LOAD | SCALED_OFFSET_X4)
108
109#define IS_STOREX (IS_STORE | IS_VOLATILE)
110#define IS_STORE_OFF (IS_STORE | SCALED_OFFSET_X0)
111#define IS_STORE_OFF2 (IS_STORE | SCALED_OFFSET_X2)
112#define IS_STORE_OFF4 (IS_STORE | SCALED_OFFSET_X4)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113
114// Common combo register usage patterns.
115#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100116#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
118#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
119#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
120#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000121#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700122#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
123#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
124#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
125#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
126#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
127#define REG_USE012 (REG_USE01 | REG_USE2)
128#define REG_USE014 (REG_USE01 | REG_USE4)
129#define REG_USE01 (REG_USE0 | REG_USE1)
130#define REG_USE02 (REG_USE0 | REG_USE2)
131#define REG_USE12 (REG_USE1 | REG_USE2)
132#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000133#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700134
buzbee695d13a2014-04-19 13:32:20 -0700135// TODO: #includes need a cleanup
136#ifndef INVALID_SREG
137#define INVALID_SREG (-1)
138#endif
139
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140struct BasicBlock;
141struct CallInfo;
142struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000143struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700144struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700145struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000147class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148class MIRGraph;
149class Mir2Lir;
150
151typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
152 const MethodReference& target_method,
153 uint32_t method_idx, uintptr_t direct_code,
154 uintptr_t direct_method, InvokeType type);
155
156typedef std::vector<uint8_t> CodeBuffer;
157
buzbeeb48819d2013-09-14 16:15:25 -0700158struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100159 const ResourceMask* use_mask; // Resource mask for use.
160 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700161};
162
163struct AssemblyInfo {
164 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700165};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166
167struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700168 CodeOffset offset; // Offset of this instruction.
169 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700170 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171 LIR* next;
172 LIR* prev;
173 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700175 unsigned int alias_info:17; // For Dalvik register disambiguation.
176 bool is_nop:1; // LIR is optimized away.
177 unsigned int size:4; // Note: size of encoded instruction is in bytes.
178 bool use_def_invalid:1; // If true, masks should not be used.
179 unsigned int generation:1; // Used to track visitation state during fixup pass.
180 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700182 union {
buzbee0d829482013-10-11 15:24:55 -0700183 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000184 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700185 } u;
buzbee0d829482013-10-11 15:24:55 -0700186 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187};
188
189// Target-specific initialization.
190Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
191 ArenaAllocator* const arena);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100192Mir2Lir* Arm64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
193 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700194Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
195 ArenaAllocator* const arena);
196Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
197 ArenaAllocator* const arena);
198
199// Utility macros to traverse the LIR list.
200#define NEXT_LIR(lir) (lir->next)
201#define PREV_LIR(lir) (lir->prev)
202
203// Defines for alias_info (tracks Dalvik register references).
204#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700205#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
207#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
208
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800209#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
210#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
211 do { \
212 low_reg = both_regs & 0xff; \
213 high_reg = (both_regs >> 8) & 0xff; \
214 } while (false)
215
buzbeeb5860fb2014-06-21 15:31:01 -0700216// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
217#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700218
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700219// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700220#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
221#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
222#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
223#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
224#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700225
226class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700228 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
229 static constexpr bool kReportSizeError = true && kIsDebugBuild;
230
buzbee0d829482013-10-11 15:24:55 -0700231 /*
232 * Auxiliary information describing the location of data embedded in the Dalvik
233 * byte code stream.
234 */
235 struct EmbeddedData {
236 CodeOffset offset; // Code offset of data block.
237 const uint16_t* table; // Original dex data.
238 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700239 };
240
buzbee0d829482013-10-11 15:24:55 -0700241 struct FillArrayData : EmbeddedData {
242 int32_t size;
243 };
244
245 struct SwitchTable : EmbeddedData {
246 LIR* anchor; // Reference instruction for relative offsets.
247 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700248 };
249
250 /* Static register use counts */
251 struct RefCounts {
252 int count;
253 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700254 };
255
256 /*
buzbee091cc402014-03-31 10:14:40 -0700257 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
258 * and native register storage. The primary purpose is to reuse previuosly
259 * loaded values, if possible, and otherwise to keep the value in register
260 * storage as long as possible.
261 *
262 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
263 * this register (or pair). For example, a 64-bit register containing a 32-bit
264 * Dalvik value would have wide_value==false even though the storage container itself
265 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
266 * would have wide_value==true (and additionally would have its partner field set to the
267 * other half whose wide_value field would also be true.
268 *
269 * NOTE 2: In the case of a register pair, you can determine which of the partners
270 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
271 *
272 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
273 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
274 * value, and the s_reg of the high word is implied (s_reg + 1).
275 *
276 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
277 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
278 * If is_temp==true and live==false, no other fields have
279 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
280 * and def_end describe the relationship between the temp register/register pair and
281 * the Dalvik value[s] described by s_reg/s_reg+1.
282 *
283 * The fields used_storage, master_storage and storage_mask are used to track allocation
284 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
285 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
286 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
287 * change once initialized. The "used_storage" field tracks current allocation status.
288 * Although each record contains this field, only the field from the largest member of
289 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
290 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
291 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
292 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
293 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
294 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
295 *
296 * For an X86 vector register example, storage_mask would be:
297 * 0x00000001 for 32-bit view of xmm1
298 * 0x00000003 for 64-bit view of xmm1
299 * 0x0000000f for 128-bit view of xmm1
300 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
301 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
302 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
303 *
buzbee30adc732014-05-09 15:10:18 -0700304 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
305 * held in the widest member of an aliased set. Note, though, that for a temp register to
306 * reused as live, it must both be marked live and the associated SReg() must match the
307 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
308 * members of an aliased set will share the same liveness flags, but each will individually
309 * maintain s_reg_. In this way we can know that at least one member of an
310 * aliased set is live, but will only fully match on the appropriate alias view. For example,
311 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
312 * because it is wide), its aliases s2 and s3 will show as live, but will have
313 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
314 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
315 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
316 * report that v9 is currently not live as a single (which is what we want).
317 *
buzbee091cc402014-03-31 10:14:40 -0700318 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
319 * to treat xmm registers:
320 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
321 * o This more closely matches reality, but means you'd need to be able to get
322 * to the associated RegisterInfo struct to figure out how it's being used.
323 * o This is how 64-bit core registers will be used - always 64 bits, but the
324 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
325 * 2. View the xmm registers based on contents.
326 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
327 * be a k64BitVector.
328 * o Note that the two uses above would be considered distinct registers (but with
329 * the aliasing mechanism, we could detect interference).
330 * o This is how aliased double and single float registers will be handled on
331 * Arm and MIPS.
332 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
333 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700334 */
buzbee091cc402014-03-31 10:14:40 -0700335 class RegisterInfo {
336 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100337 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700338 ~RegisterInfo() {}
339 static void* operator new(size_t size, ArenaAllocator* arena) {
340 return arena->Alloc(size, kArenaAllocRegAlloc);
341 }
342
buzbee85089dd2014-05-25 15:10:52 -0700343 static const uint32_t k32SoloStorageMask = 0x00000001;
344 static const uint32_t kLowSingleStorageMask = 0x00000001;
345 static const uint32_t kHighSingleStorageMask = 0x00000002;
346 static const uint32_t k64SoloStorageMask = 0x00000003;
347 static const uint32_t k128SoloStorageMask = 0x0000000f;
348 static const uint32_t k256SoloStorageMask = 0x000000ff;
349 static const uint32_t k512SoloStorageMask = 0x0000ffff;
350 static const uint32_t k1024SoloStorageMask = 0xffffffff;
351
buzbee091cc402014-03-31 10:14:40 -0700352 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
353 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
354 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700355 // No part of the containing storage is live in this view.
356 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
357 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700358 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700359 void MarkLive(int s_reg) {
360 // TODO: Anything useful to assert here?
361 s_reg_ = s_reg;
362 master_->liveness_ |= storage_mask_;
363 }
buzbee30adc732014-05-09 15:10:18 -0700364 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700365 if (SReg() != INVALID_SREG) {
366 s_reg_ = INVALID_SREG;
367 master_->liveness_ &= ~storage_mask_;
368 ResetDefBody();
369 }
buzbee30adc732014-05-09 15:10:18 -0700370 }
buzbee091cc402014-03-31 10:14:40 -0700371 RegStorage GetReg() { return reg_; }
372 void SetReg(RegStorage reg) { reg_ = reg; }
373 bool IsTemp() { return is_temp_; }
374 void SetIsTemp(bool val) { is_temp_ = val; }
375 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700376 void SetIsWide(bool val) {
377 wide_value_ = val;
378 if (!val) {
379 // If not wide, reset partner to self.
380 SetPartner(GetReg());
381 }
382 }
buzbee091cc402014-03-31 10:14:40 -0700383 bool IsDirty() { return dirty_; }
384 void SetIsDirty(bool val) { dirty_ = val; }
385 RegStorage Partner() { return partner_; }
386 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700387 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100388 const ResourceMask& DefUseMask() { return def_use_mask_; }
389 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700390 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700391 void SetMaster(RegisterInfo* master) {
392 master_ = master;
393 if (master != this) {
394 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700395 DCHECK(alias_chain_ == nullptr);
396 alias_chain_ = master_->alias_chain_;
397 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700398 }
399 }
400 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700401 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700402 uint32_t StorageMask() { return storage_mask_; }
403 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
404 LIR* DefStart() { return def_start_; }
405 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
406 LIR* DefEnd() { return def_end_; }
407 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
408 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700409 // Find member of aliased set matching storage_used; return nullptr if none.
410 RegisterInfo* FindMatchingView(uint32_t storage_used) {
411 RegisterInfo* res = Master();
412 for (; res != nullptr; res = res->GetAliasChain()) {
413 if (res->StorageMask() == storage_used)
414 break;
415 }
416 return res;
417 }
buzbee091cc402014-03-31 10:14:40 -0700418
419 private:
420 RegStorage reg_;
421 bool is_temp_; // Can allocate as temp?
422 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700423 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700424 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700425 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
426 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100427 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700428 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700429 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700430 RegisterInfo* master_; // Pointer to controlling storage mask.
431 uint32_t storage_mask_; // Track allocation of sub-units.
432 LIR *def_start_; // Starting inst in last def sequence.
433 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700434 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700435 };
436
buzbee091cc402014-03-31 10:14:40 -0700437 class RegisterPool {
438 public:
buzbeeb01bf152014-05-13 15:59:07 -0700439 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100440 const ArrayRef<const RegStorage>& core_regs,
441 const ArrayRef<const RegStorage>& core64_regs,
442 const ArrayRef<const RegStorage>& sp_regs,
443 const ArrayRef<const RegStorage>& dp_regs,
444 const ArrayRef<const RegStorage>& reserved_regs,
445 const ArrayRef<const RegStorage>& reserved64_regs,
446 const ArrayRef<const RegStorage>& core_temps,
447 const ArrayRef<const RegStorage>& core64_temps,
448 const ArrayRef<const RegStorage>& sp_temps,
449 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700450 ~RegisterPool() {}
451 static void* operator new(size_t size, ArenaAllocator* arena) {
452 return arena->Alloc(size, kArenaAllocRegAlloc);
453 }
454 void ResetNextTemp() {
455 next_core_reg_ = 0;
456 next_sp_reg_ = 0;
457 next_dp_reg_ = 0;
458 }
459 GrowableArray<RegisterInfo*> core_regs_;
460 int next_core_reg_;
buzbeeb01bf152014-05-13 15:59:07 -0700461 GrowableArray<RegisterInfo*> core64_regs_;
462 int next_core64_reg_;
buzbee091cc402014-03-31 10:14:40 -0700463 GrowableArray<RegisterInfo*> sp_regs_; // Single precision float.
464 int next_sp_reg_;
465 GrowableArray<RegisterInfo*> dp_regs_; // Double precision float.
466 int next_dp_reg_;
buzbeea0cd2d72014-06-01 09:33:49 -0700467 GrowableArray<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
468 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700469
470 private:
471 Mir2Lir* const m2l_;
472 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700473
474 struct PromotionMap {
475 RegLocationType core_location:3;
476 uint8_t core_reg;
477 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700478 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700479 bool first_in_pair;
480 };
481
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800482 //
483 // Slow paths. This object is used generate a sequence of code that is executed in the
484 // slow path. For example, resolving a string or class is slow as it will only be executed
485 // once (after that it is resolved and doesn't need to be done again). We want slow paths
486 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
487 // branch over them.
488 //
489 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
490 // the Compile() function that will be called near the end of the code generated by the
491 // method.
492 //
493 // The basic flow for a slow path is:
494 //
495 // CMP reg, #value
496 // BEQ fromfast
497 // cont:
498 // ...
499 // fast path code
500 // ...
501 // more code
502 // ...
503 // RETURN
504 ///
505 // fromfast:
506 // ...
507 // slow path code
508 // ...
509 // B cont
510 //
511 // So you see we need two labels and two branches. The first branch (called fromfast) is
512 // the conditional branch to the slow path code. The second label (called cont) is used
513 // as an unconditional branch target for getting back to the code after the slow path
514 // has completed.
515 //
516
517 class LIRSlowPath {
518 public:
519 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
520 LIR* cont = nullptr) :
Andreas Gampe2f244e92014-05-08 03:35:25 -0700521 m2l_(m2l), cu_(m2l->cu_), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
Mark Mendelle9f3e712014-07-03 21:34:41 -0400522 m2l->StartSlowPath(this);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800523 }
524 virtual ~LIRSlowPath() {}
525 virtual void Compile() = 0;
526
527 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000528 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800529 }
530
Mark Mendelle87f9b52014-04-30 14:13:18 -0400531 LIR *GetContinuationLabel() {
532 return cont_;
533 }
534
535 LIR *GetFromFast() {
536 return fromfast_;
537 }
538
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800539 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700540 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800541
542 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700543 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800544 const DexOffset current_dex_pc_;
545 LIR* const fromfast_;
546 LIR* const cont_;
547 };
548
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100549 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
550 class ScopedMemRefType {
551 public:
552 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
553 : m2l_(m2l),
554 old_mem_ref_type_(m2l->mem_ref_type_) {
555 m2l_->mem_ref_type_ = new_mem_ref_type;
556 }
557
558 ~ScopedMemRefType() {
559 m2l_->mem_ref_type_ = old_mem_ref_type_;
560 }
561
562 private:
563 Mir2Lir* const m2l_;
564 ResourceMask::ResourceBit old_mem_ref_type_;
565
566 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
567 };
568
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700569 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700570
Serban Constantinescu63999682014-07-15 17:44:21 +0100571 /**
572 * @brief Decodes the LIR offset.
573 * @return Returns the scaled offset of LIR.
574 */
575 virtual size_t GetInstructionOffset(LIR* lir);
576
Brian Carlstrom7940e442013-07-12 13:46:57 -0700577 int32_t s4FromSwitchData(const void* switch_data) {
578 return *reinterpret_cast<const int32_t*>(switch_data);
579 }
580
buzbee091cc402014-03-31 10:14:40 -0700581 /*
582 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
583 * it was introduced, it was intended to be a quick best guess of type without having to
584 * take the time to do type analysis. Currently, though, we have a much better idea of
585 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
586 * just use our knowledge of type to select the most appropriate register class?
587 */
588 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700589 if (size == kReference) {
590 return kRefReg;
591 } else {
592 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
593 size == kSignedByte) ? kCoreReg : kAnyReg;
594 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 }
596
597 size_t CodeBufferSizeInBytes() {
598 return code_buffer_.size() / sizeof(code_buffer_[0]);
599 }
600
Vladimir Marko306f0172014-01-07 18:21:20 +0000601 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700602 return (opcode < 0);
603 }
604
buzbee0d829482013-10-11 15:24:55 -0700605 /*
606 * LIR operands are 32-bit integers. Sometimes, (especially for managing
607 * instructions which require PC-relative fixups), we need the operands to carry
608 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
609 * hold that index in the operand array.
610 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
611 * may be worth conditionally-compiling a set of identity functions here.
612 */
613 uint32_t WrapPointer(void* pointer) {
614 uint32_t res = pointer_storage_.Size();
615 pointer_storage_.Insert(pointer);
616 return res;
617 }
618
619 void* UnwrapPointer(size_t index) {
620 return pointer_storage_.Get(index);
621 }
622
623 // strdup(), but allocates from the arena.
624 char* ArenaStrdup(const char* str) {
625 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000626 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700627 if (res != NULL) {
628 strncpy(res, str, len);
629 }
630 return res;
631 }
632
Brian Carlstrom7940e442013-07-12 13:46:57 -0700633 // Shared by all targets - implemented in codegen_util.cc
634 void AppendLIR(LIR* lir);
635 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
636 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
637
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800638 /**
639 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
640 * to place in a frame.
641 * @return Returns the maximum number of compiler temporaries.
642 */
643 size_t GetMaxPossibleCompilerTemps() const;
644
645 /**
646 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
647 * @return Returns the size in bytes for space needed for compiler temporary spill region.
648 */
649 size_t GetNumBytesForCompilerTempSpillRegion();
650
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800651 DexOffset GetCurrentDexPc() const {
652 return current_dalvik_offset_;
653 }
654
buzbeea0cd2d72014-06-01 09:33:49 -0700655 RegisterClass ShortyToRegClass(char shorty_type);
656 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 int ComputeFrameSize();
658 virtual void Materialize();
659 virtual CompiledMethod* GetCompiledMethod();
660 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000661 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100662 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
664 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100665 void SetupRegMask(ResourceMask* mask, int reg);
Serban Constantinescu63999682014-07-15 17:44:21 +0100666 void ClearRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700667 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
Serban Constantinescu63999682014-07-15 17:44:21 +0100668 void EliminateLoad(LIR* lir, int reg_id);
669 void DumpDependentInsnPair(LIR* check_lir, LIR* this_lir, const char* type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700670 void DumpPromotionMap();
671 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700672 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700673 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
674 LIR* NewLIR0(int opcode);
675 LIR* NewLIR1(int opcode, int dest);
676 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800677 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700678 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
679 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
680 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
681 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
682 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100683 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700684 LIR* AddWordData(LIR* *constant_list_p, int value);
685 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
686 void ProcessSwitchTables();
687 void DumpSparseSwitchTable(const uint16_t* table);
688 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700689 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700691 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700692 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
693 bool IsInexpensiveConstant(RegLocation rl_src);
694 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000695 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800696 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700697 void InstallSwitchTables();
698 void InstallFillArrayData();
699 bool VerifyCatchEntries();
700 void CreateMappingTables();
701 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700702 int AssignLiteralOffset(CodeOffset offset);
703 int AssignSwitchTablesOffset(CodeOffset offset);
704 int AssignFillArrayDataOffset(CodeOffset offset);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400705 virtual LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
buzbee0d829482013-10-11 15:24:55 -0700706 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
707 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400708
Mark Mendelle9f3e712014-07-03 21:34:41 -0400709 virtual void StartSlowPath(LIRSlowPath* slowpath) {}
Mark Mendelle87f9b52014-04-30 14:13:18 -0400710 virtual void BeginInvoke(CallInfo* info) {}
711 virtual void EndInvoke(CallInfo* info) {}
712
713
buzbee85089dd2014-05-25 15:10:52 -0700714 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400715 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700716
717 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800718 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700719 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
720 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400721 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700722
723 // Shared by all targets - implemented in ralloc_util.cc
724 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700725 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700726 void SimpleRegAlloc();
727 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700728 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
729 void DumpRegPool(GrowableArray<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700730 void DumpCoreRegPool();
731 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700732 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700733 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800734 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700735 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700736 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700737 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800738 void RecordCorePromotion(RegStorage reg, int s_reg);
739 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700740 void RecordFpPromotion(RegStorage reg, int s_reg);
741 RegStorage AllocPreservedFpReg(int s_reg);
742 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700743 virtual RegStorage AllocPreservedDouble(int s_reg);
744 RegStorage AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700745 virtual RegStorage AllocTemp(bool required = true);
746 virtual RegStorage AllocTempWide(bool required = true);
747 virtual RegStorage AllocTempRef(bool required = true);
748 virtual RegStorage AllocTempSingle(bool required = true);
749 virtual RegStorage AllocTempDouble(bool required = true);
750 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
751 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700752 void FlushReg(RegStorage reg);
753 void FlushRegWide(RegStorage reg);
754 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
755 RegStorage FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400756 virtual void FreeTemp(RegStorage reg);
757 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
758 virtual bool IsLive(RegStorage reg);
759 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700760 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800761 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400762 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800763 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700764 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700765 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
766 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700767 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700768 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700769 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700770 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800771 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700772 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800773 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700774 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800775 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800776 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700777 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700778 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700779 void MarkClean(RegLocation loc);
780 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800781 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400783 virtual RegLocation UpdateLoc(RegLocation loc);
784 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700785 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800786
787 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100788 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800789 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100790 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800791 * @param reg_class Type of register needed.
792 * @param update Whether the liveness information should be updated.
793 * @return Returns the properly typed temporary in physical register pairs.
794 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400795 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800796
797 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100798 * @brief Used to prepare a register location to receive a value.
799 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800800 * @param reg_class Type of register needed.
801 * @param update Whether the liveness information should be updated.
802 * @return Returns the properly typed temporary in physical register.
803 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400804 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800805
buzbeec729a6b2013-09-14 16:04:31 -0700806 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700807 void DumpCounts(const RefCounts* arr, int size, const char* msg);
808 void DoPromotion();
809 int VRegOffset(int v_reg);
810 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700811 RegLocation GetReturnWide(RegisterClass reg_class);
812 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700813 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700814
815 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700816 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100817 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
818 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700819 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400820 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700821 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700822 void GenDivZeroException();
823 // c_code holds condition code that's generated from testing divisor against 0.
824 void GenDivZeroCheck(ConditionCode c_code);
825 // reg holds divisor.
826 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700827 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
828 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700829 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800830 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000831 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800832 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800833 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800834 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700835 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000836 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700837 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
838 RegLocation rl_src2, LIR* taken, LIR* fall_through);
839 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
840 LIR* taken, LIR* fall_through);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100841 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700842 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
843 RegLocation rl_src);
844 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
845 RegLocation rl_src);
846 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000847 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700848 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000849 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000851 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000853 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700855 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
856 RegLocation rl_src);
857
Brian Carlstrom7940e442013-07-12 13:46:57 -0700858 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
859 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
860 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
861 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800862 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
863 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700864 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
865 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100866 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700867 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700868 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
869 RegLocation rl_src, int lit);
870 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
871 RegLocation rl_src1, RegLocation rl_src2);
Andreas Gampe98430592014-07-27 19:44:50 -0700872 void GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400873 virtual void GenSuspendTest(int opt_flags);
874 virtual void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800875
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000876 // This will be overridden by x86 implementation.
877 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800878 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
879 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700880
881 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe98430592014-07-27 19:44:50 -0700882 LIR* CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000883 bool use_link = true);
Andreas Gampe98430592014-07-27 19:44:50 -0700884 RegStorage CallHelperSetup(QuickEntrypointEnum trampoline);
885
886 void CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc);
887 void CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
888 void CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0, bool safepoint_pc);
889 void CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700890 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700891 void CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700892 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700893 void CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0, RegLocation arg1,
894 bool safepoint_pc);
895 void CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0, int arg1,
896 bool safepoint_pc);
897 void CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700898 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700899 void CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700900 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700901 void CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
902 void CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700903 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700904 void CallRuntimeHelperRegMethodRegLocation(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700905 RegLocation arg2, bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700906 void CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
907 RegLocation arg1, bool safepoint_pc);
908 void CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0, RegStorage arg1,
909 bool safepoint_pc);
910 void CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
911 RegStorage arg1, int arg2, bool safepoint_pc);
912 void CallRuntimeHelperImmMethodRegLocation(QuickEntrypointEnum trampoline, int arg0,
913 RegLocation arg2, bool safepoint_pc);
914 void CallRuntimeHelperImmMethodImm(QuickEntrypointEnum trampoline, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700915 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700916 void CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
917 RegLocation arg1, RegLocation arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700918 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700919 void CallRuntimeHelperRegLocationRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersa9a82542013-10-04 11:17:26 -0700920 RegLocation arg0, RegLocation arg1,
921 RegLocation arg2,
922 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700923 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000924 void GenInvokeNoInline(CallInfo* info);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100925 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700926 virtual int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927 NextCallInsn next_call_insn,
928 const MethodReference& target_method,
929 uint32_t vtable_idx,
930 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
931 bool skip_this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700932 virtual int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 NextCallInsn next_call_insn,
934 const MethodReference& target_method,
935 uint32_t vtable_idx,
936 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
937 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800938
939 /**
940 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700941 * @details This is needed during generation of inline intrinsics because it finds destination
942 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800943 * either the physical register or the target of move-result.
944 * @param info Information about the invoke.
945 * @return Returns the destination location.
946 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700947 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800948
949 /**
950 * @brief Used to determine the wide register location of destination.
951 * @see InlineTarget
952 * @param info Information about the invoke.
953 * @return Returns the destination location.
954 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955 RegLocation InlineTargetWide(CallInfo* info);
956
Fred Shih4ee7a662014-07-11 09:59:27 -0700957 bool GenInlinedGet(CallInfo* info);
Andreas Gampe98430592014-07-27 19:44:50 -0700958 virtual bool GenInlinedCharAt(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700959 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100960 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000961 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700962 bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100963 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100964 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
965 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 bool GenInlinedFloatCvt(CallInfo* info);
967 bool GenInlinedDoubleCvt(CallInfo* info);
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100968 virtual bool GenInlinedCeil(CallInfo* info);
969 virtual bool GenInlinedFloor(CallInfo* info);
970 virtual bool GenInlinedRint(CallInfo* info);
971 virtual bool GenInlinedRound(CallInfo* info, bool is_double);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700972 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800973 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700974 bool GenInlinedStringCompareTo(CallInfo* info);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700975 virtual bool GenInlinedCurrentThread(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700976 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
977 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
978 bool is_volatile, bool is_ordered);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100979 virtual int LoadArgRegs(CallInfo* info, int call_state,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700980 NextCallInsn next_call_insn,
981 const MethodReference& target_method,
982 uint32_t vtable_idx,
983 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
984 bool skip_this);
985
986 // Shared by all targets - implemented in gen_loadstore.cc.
987 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800988 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400989 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700990 // Natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400991 virtual LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000992 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700993 }
994 // Load 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400995 virtual LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000996 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700997 }
998 // Load a reference at base + displacement and decompress into register.
Andreas Gampe3c12c512014-06-24 18:46:29 +0000999 virtual LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
1000 VolatileKind is_volatile) {
1001 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
1002 }
1003 // Load a reference at base + index and decompress into register.
Matteo Franchin255e0142014-07-04 13:50:41 +01001004 virtual LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1005 int scale) {
1006 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001007 }
1008 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001009 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbeea0cd2d72014-06-01 09:33:49 -07001010 // Same as above, but derive the target register class from the location record.
1011 virtual RegLocation LoadValue(RegLocation rl_src);
buzbee695d13a2014-04-19 13:32:20 -07001012 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001013 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -07001014 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001015 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001016 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001017 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001018 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001019 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001020 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001021 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001022 // Store an item of natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001023 virtual LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001024 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001025 }
1026 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001027 virtual LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
1028 VolatileKind is_volatile) {
1029 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
1030 }
1031 // Store an uncompressed reference into a compressed 32-bit container by index.
Matteo Franchin255e0142014-07-04 13:50:41 +01001032 virtual LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1033 int scale) {
1034 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001035 }
1036 // Store 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001037 virtual LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001038 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001039 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001040
1041 /**
1042 * @brief Used to do the final store in the destination as per bytecode semantics.
1043 * @param rl_dest The destination dalvik register location.
1044 * @param rl_src The source register location. Can be either physical register or dalvik register.
1045 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001046 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001047
1048 /**
1049 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1050 * @see StoreValue
1051 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001052 * @param rl_src The source register location. Can be either physical register or dalvik
1053 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001054 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001055 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001056
Mark Mendelle02d48f2014-01-15 11:19:23 -08001057 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001058 * @brief Used to do the final store to a destination as per bytecode semantics.
1059 * @see StoreValue
1060 * @param rl_dest The destination dalvik register location.
1061 * @param rl_src The source register location. It must be kLocPhysReg
1062 *
1063 * This is used for x86 two operand computations, where we have computed the correct
1064 * register value that now needs to be properly registered. This is used to avoid an
1065 * extra register copy that would result if StoreValue was called.
1066 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001067 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001068
1069 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001070 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1071 * @see StoreValueWide
1072 * @param rl_dest The destination dalvik register location.
1073 * @param rl_src The source register location. It must be kLocPhysReg
1074 *
1075 * This is used for x86 two operand computations, where we have computed the correct
1076 * register values that now need to be properly registered. This is used to avoid an
1077 * extra pair of register copies that would result if StoreValueWide was called.
1078 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001079 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001080
Brian Carlstrom7940e442013-07-12 13:46:57 -07001081 // Shared by all targets - implemented in mir_to_lir.cc.
1082 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001083 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001084 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001085 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001086 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001087 // Update LIR for verbose listings.
1088 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001089
Mark Mendell55d0eac2014-02-06 11:02:52 -08001090 /*
1091 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001092 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001093 * @param type How the method will be invoked.
1094 * @param register that will contain the code address.
1095 * @note register will be passed to TargetReg to get physical register.
1096 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001097 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001098 SpecialTargetRegister symbolic_reg);
1099
1100 /*
1101 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001102 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001103 * @param type How the method will be invoked.
1104 * @param register that will contain the code address.
1105 * @note register will be passed to TargetReg to get physical register.
1106 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001107 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001108 SpecialTargetRegister symbolic_reg);
1109
1110 /*
1111 * @brief Load the Class* of a Dex Class type into the register.
1112 * @param type How the method will be invoked.
1113 * @param register that will contain the code address.
1114 * @note register will be passed to TargetReg to get physical register.
1115 */
1116 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
1117
Mark Mendell766e9292014-01-27 07:55:47 -08001118 // Routines that work for the generic case, but may be overriden by target.
1119 /*
1120 * @brief Compare memory to immediate, and branch if condition true.
1121 * @param cond The condition code that when true will branch to the target.
1122 * @param temp_reg A temporary register that can be used if compare to memory is not
1123 * supported by the architecture.
1124 * @param base_reg The register holding the base address.
1125 * @param offset The offset from the base.
1126 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001127 * @param target branch target (or nullptr)
1128 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001129 * @returns The branch instruction that was generated.
1130 */
buzbee2700f7e2014-03-07 09:46:20 -08001131 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001132 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001133
1134 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001135 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001136 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001137 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001138 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001139
Andreas Gampe98430592014-07-27 19:44:50 -07001140 virtual RegStorage LoadHelper(QuickEntrypointEnum trampoline) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001141
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001142 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001143 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001144 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1145 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001146 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1147 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1148 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001149 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001150 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1151 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001152 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001153
1154 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001155
buzbeeb5860fb2014-06-21 15:31:01 -07001156 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1157 RegisterInfo* info1 = GetRegInfo(reg1);
1158 RegisterInfo* info2 = GetRegInfo(reg2);
1159 return (info1->Master() == info2->Master() &&
1160 (info1->StorageMask() & info2->StorageMask()) != 0);
1161 }
1162
Andreas Gampe4b537a82014-06-30 22:24:53 -07001163 /**
1164 * @brief Portable way of getting special registers from the backend.
1165 * @param reg Enumeration describing the purpose of the register.
1166 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1167 * @note This function is currently allowed to return any suitable view of the registers
1168 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1169 */
buzbee2700f7e2014-03-07 09:46:20 -08001170 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001171
1172 /**
1173 * @brief Portable way of getting special registers from the backend.
1174 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001175 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001176 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001177 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001178 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001179 * return. In that case, this function should return a pair where the first component of
1180 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001181 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001182 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1183 if (wide_kind == kWide) {
1184 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg7) || (kRet0 == reg));
1185 COMPILE_ASSERT((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1186 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1187 (kArg7 == kArg6 + 1), kargs_range_unexpected);
1188 COMPILE_ASSERT((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1189 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1190 (kFArg7 == kFArg6 + 1), kfargs_range_unexpected);
1191 COMPILE_ASSERT(kRet1 == kRet0 + 1, kret_range_unexpected);
1192 return RegStorage::MakeRegPair(TargetReg(reg),
1193 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1194 } else {
1195 return TargetReg(reg);
1196 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001197 }
1198
Chao-ying Fua77ee512014-07-01 17:43:41 -07001199 /**
1200 * @brief Portable way of getting a special register for storing a pointer.
1201 * @see TargetReg()
1202 */
1203 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1204 return TargetReg(reg);
1205 }
1206
Andreas Gampe4b537a82014-06-30 22:24:53 -07001207 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1208 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1209 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001210 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001211 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001212 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001213 }
1214 }
1215
buzbee2700f7e2014-03-07 09:46:20 -08001216 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 virtual RegLocation GetReturnAlt() = 0;
1218 virtual RegLocation GetReturnWideAlt() = 0;
1219 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001220 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001221 virtual RegLocation LocCReturnDouble() = 0;
1222 virtual RegLocation LocCReturnFloat() = 0;
1223 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001224 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001225 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001226 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001227 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001228 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001229 virtual void CompilerInitializeRegAlloc() = 0;
1230
1231 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001232 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001233 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1234 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1235 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001236 virtual const char* GetTargetInstFmt(int opcode) = 0;
1237 virtual const char* GetTargetInstName(int opcode) = 0;
1238 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001239
1240 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1241 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001242 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001243 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001244 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001245 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1246
Vladimir Marko674744e2014-04-24 15:18:26 +01001247 // Get the register class for load/store of a field.
1248 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1249
Brian Carlstrom7940e442013-07-12 13:46:57 -07001250 // Required for target - Dalvik-level generators.
1251 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1252 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001253 virtual void GenMulLong(Instruction::Code,
1254 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001255 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001256 virtual void GenAddLong(Instruction::Code,
1257 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001258 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001259 virtual void GenAndLong(Instruction::Code,
1260 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001261 RegLocation rl_src2) = 0;
1262 virtual void GenArithOpDouble(Instruction::Code opcode,
1263 RegLocation rl_dest, RegLocation rl_src1,
1264 RegLocation rl_src2) = 0;
1265 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1266 RegLocation rl_src1, RegLocation rl_src2) = 0;
1267 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1268 RegLocation rl_src1, RegLocation rl_src2) = 0;
1269 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1270 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001271 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001272
1273 /**
1274 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1275 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1276 * that applies on integers. The generated code will write the smallest or largest value
1277 * directly into the destination register as specified by the invoke information.
1278 * @param info Information about the invoke.
1279 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001280 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001281 * @return Returns true if successfully generated
1282 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001283 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1284 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001285
Brian Carlstrom7940e442013-07-12 13:46:57 -07001286 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001287 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1288 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001289 virtual void GenNotLong(RegLocation rl_dest, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001290 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001291 virtual void GenOrLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001292 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001293 virtual void GenSubLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001294 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001295 virtual void GenXorLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001296 RegLocation rl_src2) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001297 virtual void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1298 RegLocation rl_src2, bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001299 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001300 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001301 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001302 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001303 /*
1304 * @brief Generate an integer div or rem operation by a literal.
1305 * @param rl_dest Destination Location.
1306 * @param rl_src1 Numerator Location.
1307 * @param rl_src2 Divisor Location.
1308 * @param is_div 'true' if this is a division, 'false' for a remainder.
1309 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
1310 */
1311 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
1312 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
1313 /*
1314 * @brief Generate an integer div or rem operation by a literal.
1315 * @param rl_dest Destination Location.
1316 * @param rl_src Numerator Location.
1317 * @param lit Divisor.
1318 * @param is_div 'true' if this is a division, 'false' for a remainder.
1319 */
buzbee2700f7e2014-03-07 09:46:20 -08001320 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1321 bool is_div) = 0;
1322 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001323
1324 /**
1325 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001326 * @details This is used for generating DivideByZero checks when divisor is held in two
1327 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001328 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001329 */
Mingyao Yange643a172014-04-08 11:02:52 -07001330 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001331
buzbee2700f7e2014-03-07 09:46:20 -08001332 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001333 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001334 virtual void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) = 0;
1335 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001336 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001337
Mark Mendelld65c51a2014-04-29 16:55:20 -04001338 /*
1339 * @brief Handle Machine Specific MIR Extended opcodes.
1340 * @param bb The basic block in which the MIR is from.
1341 * @param mir The MIR whose opcode is not standard extended MIR.
1342 * @note Base class implementation will abort for unknown opcodes.
1343 */
1344 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1345
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001346 /**
1347 * @brief Lowers the kMirOpSelect MIR into LIR.
1348 * @param bb The basic block in which the MIR is from.
1349 * @param mir The MIR whose opcode is kMirOpSelect.
1350 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001351 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001352
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001353 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001354 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001355 */
1356 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1357 int32_t true_val, int32_t false_val, RegStorage rs_dest,
1358 int dest_reg_class) = 0;
1359
1360 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001361 * @brief Used to generate a memory barrier in an architecture specific way.
1362 * @details The last generated LIR will be considered for use as barrier. Namely,
1363 * if the last LIR can be updated in a way where it will serve the semantics of
1364 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1365 * that can keep the semantics.
1366 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001367 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001368 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001369 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001370
Brian Carlstrom7940e442013-07-12 13:46:57 -07001371 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001372 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1373 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001374 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1375 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001376 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1377 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001378 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1379 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1380 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001381 RegLocation rl_index, RegLocation rl_src, int scale,
1382 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001383 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1384 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001385
1386 // Required for target - single operation generators.
1387 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001388 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1389 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1390 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001391 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001392 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1393 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001394 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001395 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001396 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1397 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1398 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001399 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001400 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1401 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001402 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001403
1404 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001405 * @brief Used to generate an LIR that does a load from mem to reg.
1406 * @param r_dest The destination physical register.
1407 * @param r_base The base physical register for memory operand.
1408 * @param offset The displacement for memory operand.
1409 * @param move_type Specification on the move desired (size, alignment, register kind).
1410 * @return Returns the generate move LIR.
1411 */
buzbee2700f7e2014-03-07 09:46:20 -08001412 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1413 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001414
1415 /**
1416 * @brief Used to generate an LIR that does a store from reg to mem.
1417 * @param r_base The base physical register for memory operand.
1418 * @param offset The displacement for memory operand.
1419 * @param r_src The destination physical register.
1420 * @param bytes_to_move The number of bytes to move.
1421 * @param is_aligned Whether the memory location is known to be aligned.
1422 * @return Returns the generate move LIR.
1423 */
buzbee2700f7e2014-03-07 09:46:20 -08001424 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1425 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001426
1427 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001428 * @brief Used for generating a conditional register to register operation.
1429 * @param op The opcode kind.
1430 * @param cc The condition code that when true will perform the opcode.
1431 * @param r_dest The destination physical register.
1432 * @param r_src The source physical register.
1433 * @return Returns the newly created LIR or null in case of creation failure.
1434 */
buzbee2700f7e2014-03-07 09:46:20 -08001435 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001436
buzbee2700f7e2014-03-07 09:46:20 -08001437 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1438 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1439 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001440 virtual LIR* OpTestSuspend(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001441 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1442 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001443 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001444 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1445 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1446 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1447 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1448
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001449 // May be optimized by targets.
1450 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1451 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1452
Brian Carlstrom7940e442013-07-12 13:46:57 -07001453 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001454 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001455
Andreas Gampe98430592014-07-27 19:44:50 -07001456 virtual LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) = 0;
1457
Brian Carlstrom7940e442013-07-12 13:46:57 -07001458 protected:
1459 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1460
1461 CompilationUnit* GetCompilationUnit() {
1462 return cu_;
1463 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001464 /*
1465 * @brief Returns the index of the lowest set bit in 'x'.
1466 * @param x Value to be examined.
1467 * @returns The bit number of the lowest bit set in the value.
1468 */
1469 int32_t LowestSetBit(uint64_t x);
1470 /*
1471 * @brief Is this value a power of two?
1472 * @param x Value to be examined.
1473 * @returns 'true' if only 1 bit is set in the value.
1474 */
1475 bool IsPowerOfTwo(uint64_t x);
1476 /*
1477 * @brief Do these SRs overlap?
1478 * @param rl_op1 One RegLocation
1479 * @param rl_op2 The other RegLocation
1480 * @return 'true' if the VR pairs overlap
1481 *
1482 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1483 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1484 * dex, we'll want to make this case illegal.
1485 */
1486 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001487
Mark Mendelle02d48f2014-01-15 11:19:23 -08001488 /*
1489 * @brief Force a location (in a register) into a temporary register
1490 * @param loc location of result
1491 * @returns update location
1492 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001493 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001494
1495 /*
1496 * @brief Force a wide location (in registers) into temporary registers
1497 * @param loc location of result
1498 * @returns update location
1499 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001500 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001501
Vladimir Marko455759b2014-05-06 20:49:36 +01001502 static constexpr OpSize LoadStoreOpSize(bool wide, bool ref) {
1503 return wide ? k64 : ref ? kReference : k32;
1504 }
1505
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001506 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1507 RegLocation rl_dest, RegLocation rl_src);
1508
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001509 void AddSlowPath(LIRSlowPath* slowpath);
1510
Serguei Katkov9ee45192014-07-17 14:39:03 +07001511 /*
1512 *
1513 * @brief Implement Set up instanceof a class.
1514 * @param needs_access_check 'true' if we must check the access.
1515 * @param type_known_final 'true' if the type is known to be a final class.
1516 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1517 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1518 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1519 * @param type_idx Type index to use if use_declaring_class is 'false'.
1520 * @param rl_dest Result to be set to 0 or 1.
1521 * @param rl_src Object to be tested.
1522 */
1523 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1524 bool type_known_abstract, bool use_declaring_class,
1525 bool can_assume_type_is_in_dex_cache,
1526 uint32_t type_idx, RegLocation rl_dest,
1527 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001528 /*
1529 * @brief Generate the debug_frame FDE information if possible.
1530 * @returns pointer to vector containg CFE information, or NULL.
1531 */
1532 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001533
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001534 /**
1535 * @brief Used to insert marker that can be used to associate MIR with LIR.
1536 * @details Only inserts marker if verbosity is enabled.
1537 * @param mir The mir that is currently being generated.
1538 */
1539 void GenPrintLabel(MIR* mir);
1540
1541 /**
1542 * @brief Used to generate return sequence when there is no frame.
1543 * @details Assumes that the return registers have already been populated.
1544 */
1545 virtual void GenSpecialExitSequence() = 0;
1546
1547 /**
1548 * @brief Used to generate code for special methods that are known to be
1549 * small enough to work in frameless mode.
1550 * @param bb The basic block of the first MIR.
1551 * @param mir The first MIR of the special method.
1552 * @param special Information about the special method.
1553 * @return Returns whether or not this was handled successfully. Returns false
1554 * if caller should punt to normal MIR2LIR conversion.
1555 */
1556 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1557
Mark Mendelle87f9b52014-04-30 14:13:18 -04001558 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001559 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001560 void SetCurrentDexPc(DexOffset dexpc) {
1561 current_dalvik_offset_ = dexpc;
1562 }
1563
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001564 /**
1565 * @brief Used to lock register if argument at in_position was passed that way.
1566 * @details Does nothing if the argument is passed via stack.
1567 * @param in_position The argument number whose register to lock.
1568 * @param wide Whether the argument is wide.
1569 */
1570 void LockArg(int in_position, bool wide = false);
1571
1572 /**
1573 * @brief Used to load VR argument to a physical register.
1574 * @details The load is only done if the argument is not already in physical register.
1575 * LockArg must have been previously called.
1576 * @param in_position The argument number to load.
1577 * @param wide Whether the argument is 64-bit or not.
1578 * @return Returns the register (or register pair) for the loaded argument.
1579 */
Vladimir Markoc93ac8b2014-05-13 17:53:49 +01001580 RegStorage LoadArg(int in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001581
1582 /**
1583 * @brief Used to load a VR argument directly to a specified register location.
1584 * @param in_position The argument number to place in register.
1585 * @param rl_dest The register location where to place argument.
1586 */
1587 void LoadArgDirect(int in_position, RegLocation rl_dest);
1588
1589 /**
1590 * @brief Used to generate LIR for special getter method.
1591 * @param mir The mir that represents the iget.
1592 * @param special Information about the special getter method.
1593 * @return Returns whether LIR was successfully generated.
1594 */
1595 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1596
1597 /**
1598 * @brief Used to generate LIR for special setter method.
1599 * @param mir The mir that represents the iput.
1600 * @param special Information about the special setter method.
1601 * @return Returns whether LIR was successfully generated.
1602 */
1603 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1604
1605 /**
1606 * @brief Used to generate LIR for special return-args method.
1607 * @param mir The mir that represents the return of argument.
1608 * @param special Information about the special return-args method.
1609 * @return Returns whether LIR was successfully generated.
1610 */
1611 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1612
Mingyao Yang42894562014-04-07 12:42:16 -07001613 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001614
Mingyao Yang80365d92014-04-18 12:10:58 -07001615 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1616 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001617 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1618
1619 /**
1620 * @brief Load Constant into RegLocation
1621 * @param rl_dest Destination RegLocation
1622 * @param value Constant value
1623 */
1624 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001625
Serguei Katkov59a42af2014-07-05 00:55:46 +07001626 /**
1627 * Returns true iff wide GPRs are just different views on the same physical register.
1628 */
1629 virtual bool WideGPRsAreAliases() = 0;
1630
1631 /**
1632 * Returns true iff wide FPRs are just different views on the same physical register.
1633 */
1634 virtual bool WideFPRsAreAliases() = 0;
1635
1636
Andreas Gampe4b537a82014-06-30 22:24:53 -07001637 enum class WidenessCheck { // private
1638 kIgnoreWide,
1639 kCheckWide,
1640 kCheckNotWide
1641 };
1642
1643 enum class RefCheck { // private
1644 kIgnoreRef,
1645 kCheckRef,
1646 kCheckNotRef
1647 };
1648
1649 enum class FPCheck { // private
1650 kIgnoreFP,
1651 kCheckFP,
1652 kCheckNotFP
1653 };
1654
1655 /**
1656 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1657 * that it has the expected form for the flags.
1658 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1659 */
1660 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1661 bool report)
1662 const;
1663
1664 /**
1665 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1666 * that it has the expected size.
1667 */
1668 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1669
1670 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1671 // kReportSizeError.
1672 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1673 // See CheckRegLocationImpl.
1674 void CheckRegLocation(RegLocation rl) const;
1675
Brian Carlstrom7940e442013-07-12 13:46:57 -07001676 public:
1677 // TODO: add accessors for these.
1678 LIR* literal_list_; // Constants.
1679 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001680 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001681 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001682 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001683
1684 protected:
1685 CompilationUnit* const cu_;
1686 MIRGraph* const mir_graph_;
1687 GrowableArray<SwitchTable*> switch_tables_;
1688 GrowableArray<FillArrayData*> fill_array_data_;
buzbeebd663de2013-09-10 15:41:31 -07001689 GrowableArray<RegisterInfo*> tempreg_info_;
1690 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001691 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001692 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1693 CodeOffset data_offset_; // starting offset of literal pool.
1694 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001695 LIR* block_label_list_;
1696 PromotionMap* promotion_map_;
1697 /*
1698 * TODO: The code generation utilities don't have a built-in
1699 * mechanism to propagate the original Dalvik opcode address to the
1700 * associated generated instructions. For the trace compiler, this wasn't
1701 * necessary because the interpreter handled all throws and debugging
1702 * requests. For now we'll handle this by placing the Dalvik offset
1703 * in the CompilationUnit struct before codegen for each instruction.
1704 * The low-level LIR creation utilites will pull it from here. Rework this.
1705 */
buzbee0d829482013-10-11 15:24:55 -07001706 DexOffset current_dalvik_offset_;
1707 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001708 RegisterPool* reg_pool_;
1709 /*
1710 * Sanity checking for the register temp tracking. The same ssa
1711 * name should never be associated with one temp register per
1712 * instruction compilation.
1713 */
1714 int live_sreg_;
1715 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001716 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001717 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001718 std::vector<uint32_t> core_vmap_table_;
1719 std::vector<uint32_t> fp_vmap_table_;
1720 std::vector<uint8_t> native_gc_map_;
1721 int num_core_spills_;
1722 int num_fp_spills_;
1723 int frame_size_;
1724 unsigned int core_spill_mask_;
1725 unsigned int fp_spill_mask_;
1726 LIR* first_lir_insn_;
1727 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001728
1729 GrowableArray<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001730
1731 // The memory reference type for new LIRs.
1732 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1733 // invoke RawLIR() would clutter the code and reduce the readability.
1734 ResourceMask::ResourceBit mem_ref_type_;
1735
1736 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1737 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1738 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1739 // to deduplicate the masks.
1740 ResourceMaskCache mask_cache_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001741}; // Class Mir2Lir
1742
1743} // namespace art
1744
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001745#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_