blob: c0ad9161f69d0df2425c3305669227f22c6c01df [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
18#define ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "mips_lir.h"
22
23namespace art {
24
Ian Rogerse2143c02014-03-28 08:47:16 -070025class MipsMir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 MipsMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen utilities.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe2f244e92014-05-08 03:35:25 -070034 RegStorage LoadHelper(ThreadOffset<4> offset) OVERRIDE;
35 RegStorage LoadHelper(ThreadOffset<8> offset) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010036 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000037 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080038 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010039 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080040 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010041 RegStorage r_dest, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080042 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
43 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko3bf7c602014-05-07 14:55:43 +010044 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000045 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080046 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010047 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080048 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010049 RegStorage r_src, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080050 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070051
52 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -080053 RegStorage TargetReg(SpecialTargetRegister reg);
54 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070055 RegLocation GetReturnAlt();
56 RegLocation GetReturnWideAlt();
57 RegLocation LocCReturn();
buzbeea0cd2d72014-06-01 09:33:49 -070058 RegLocation LocCReturnRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -070059 RegLocation LocCReturnDouble();
60 RegLocation LocCReturnFloat();
61 RegLocation LocCReturnWide();
Vladimir Marko8dea81c2014-06-06 14:50:36 +010062 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070063 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000064 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 void FreeCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -070067 void MarkPreservedSingle(int v_reg, RegStorage reg);
68 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 void CompilerInitializeRegAlloc();
70
71 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070072 void AssembleLIR();
73 int AssignInsnOffsets();
74 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070075 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010076 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
77 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
78 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 const char* GetTargetInstFmt(int opcode);
80 const char* GetTargetInstName(int opcode);
81 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010082 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -070084 size_t GetInsnSize(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070085 bool IsUnconditionalBranch(LIR* lir);
86
Vladimir Marko674744e2014-04-24 15:18:26 +010087 // Check support for volatile load/store of a given size.
88 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
89 // Get the register class for load/store of a field.
90 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
91
Brian Carlstrom7940e442013-07-12 13:46:57 -070092 // Required for target - Dalvik-level generators.
93 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
buzbee2700f7e2014-03-07 09:46:20 -080094 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070095 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -070096 RegLocation rl_index, RegLocation rl_dest, int scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -070098 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
buzbee2700f7e2014-03-07 09:46:20 -080099 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
100 RegLocation rl_shift);
101 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
102 RegLocation rl_src2);
103 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
104 RegLocation rl_src2);
105 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
106 RegLocation rl_src2);
107 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700108 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800109 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
110 RegLocation rl_src2);
111 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
112 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000114 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
116 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000117 bool GenInlinedPeek(CallInfo* info, OpSize size);
118 bool GenInlinedPoke(CallInfo* info, OpSize size);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100119 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700120 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800121 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
122 RegLocation rl_src2);
123 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
124 RegLocation rl_src2);
125 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
126 RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100127 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
128 RegLocation rl_src2, bool is_div);
buzbee2700f7e2014-03-07 09:46:20 -0800129 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
130 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700132 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
134 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800135 void GenSpecialExitSequence();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 void GenFillArrayData(uint32_t table_offset, RegLocation rl_src);
137 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
138 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
139 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700140 bool GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141 void GenMoveException(RegLocation rl_dest);
142 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800143 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700144 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
145 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
146 void GenPackedSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
147 void GenSparseSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800148 bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149
150 // Required for target - single operation generators.
151 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800152 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
153 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800155 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
156 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 LIR* OpIT(ConditionCode cond, const char* guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700158 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800159 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
160 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
161 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700162 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800163 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
164 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
165 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
166 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
167 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
168 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
169 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
170 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
171 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700172 LIR* OpTestSuspend(LIR* target);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700173 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) OVERRIDE;
174 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800175 LIR* OpVldm(RegStorage r_base, int count);
176 LIR* OpVstm(RegStorage r_base, int count);
177 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
178 void OpRegCopyWide(RegStorage dest, RegStorage src);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700179 void OpTlsCmp(ThreadOffset<4> offset, int val) OVERRIDE;
180 void OpTlsCmp(ThreadOffset<8> offset, int val) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181
buzbee2700f7e2014-03-07 09:46:20 -0800182 // TODO: collapse r_dest.
183 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100184 RegStorage r_dest_hi, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800185 // TODO: collapse r_src.
186 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
187 RegStorage r_src_hi, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700188 void SpillCoreRegs();
189 void UnSpillCoreRegs();
190 static const MipsEncodingMap EncodingMap[kMipsLast];
191 bool InexpensiveConstantInt(int32_t value);
192 bool InexpensiveConstantFloat(int32_t value);
193 bool InexpensiveConstantLong(int64_t value);
194 bool InexpensiveConstantDouble(int64_t value);
195
196 private:
197 void ConvertShortToLongBranch(LIR* lir);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800198 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
199 RegLocation rl_src2, bool is_div, bool check_zero);
200 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700201};
202
203} // namespace art
204
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700205#endif // ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_