blob: 1914f69f0491786ae7941918a9a85f587d2f3dc5 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
Ian Rogers0f678472014-03-10 16:18:37 -070020#include <stdint.h>
21
Andreas Gampe53c913b2014-08-12 23:19:23 -070022#include "compiler_ir.h"
buzbee311ca162013-02-28 15:56:43 -080023#include "dex_file.h"
24#include "dex_instruction.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070025#include "driver/dex_compilation_unit.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000026#include "invoke_type.h"
Vladimir Markof096aad2014-01-23 15:51:58 +000027#include "mir_field_info.h"
28#include "mir_method_info.h"
Nicolas Geoffray0e336432014-02-26 18:24:38 +000029#include "utils/arena_bit_vector.h"
Vladimir Marko8081d2b2014-07-31 15:33:43 +010030#include "utils/arena_containers.h"
Vladimir Marko55fff042014-07-10 12:42:52 +010031#include "utils/scoped_arena_containers.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070032#include "reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000033#include "reg_storage.h"
buzbee311ca162013-02-28 15:56:43 -080034
35namespace art {
36
Vladimir Marko95a05972014-05-30 10:01:32 +010037class GlobalValueNumbering;
38
buzbeeee17e0a2013-07-31 10:47:37 -070039enum InstructionAnalysisAttributePos {
40 kUninterestingOp = 0,
41 kArithmeticOp,
42 kFPOp,
43 kSingleOp,
44 kDoubleOp,
45 kIntOp,
46 kLongOp,
47 kBranchOp,
48 kInvokeOp,
49 kArrayOp,
50 kHeavyweightOp,
51 kSimpleConstOp,
buzbeefe9ca402013-08-21 09:48:11 -070052 kMoveOp,
53 kSwitch
buzbeeee17e0a2013-07-31 10:47:37 -070054};
55
56#define AN_NONE (1 << kUninterestingOp)
57#define AN_MATH (1 << kArithmeticOp)
58#define AN_FP (1 << kFPOp)
59#define AN_LONG (1 << kLongOp)
60#define AN_INT (1 << kIntOp)
61#define AN_SINGLE (1 << kSingleOp)
62#define AN_DOUBLE (1 << kDoubleOp)
63#define AN_FLOATMATH (1 << kFPOp)
64#define AN_BRANCH (1 << kBranchOp)
65#define AN_INVOKE (1 << kInvokeOp)
66#define AN_ARRAYOP (1 << kArrayOp)
67#define AN_HEAVYWEIGHT (1 << kHeavyweightOp)
68#define AN_SIMPLECONST (1 << kSimpleConstOp)
69#define AN_MOVE (1 << kMoveOp)
buzbeefe9ca402013-08-21 09:48:11 -070070#define AN_SWITCH (1 << kSwitch)
buzbeeee17e0a2013-07-31 10:47:37 -070071#define AN_COMPUTATIONAL (AN_MATH | AN_ARRAYOP | AN_MOVE | AN_SIMPLECONST)
72
buzbee311ca162013-02-28 15:56:43 -080073enum DataFlowAttributePos {
74 kUA = 0,
75 kUB,
76 kUC,
77 kAWide,
78 kBWide,
79 kCWide,
80 kDA,
81 kIsMove,
82 kSetsConst,
83 kFormat35c,
84 kFormat3rc,
Udayan Banerjif2466a72014-07-09 19:14:53 -070085 kFormatExtended, // Extended format for extended MIRs.
buzbee311ca162013-02-28 15:56:43 -080086 kNullCheckSrc0, // Null check of uses[0].
87 kNullCheckSrc1, // Null check of uses[1].
88 kNullCheckSrc2, // Null check of uses[2].
89 kNullCheckOut0, // Null check out outgoing arg0.
90 kDstNonNull, // May assume dst is non-null.
91 kRetNonNull, // May assume retval is non-null.
92 kNullTransferSrc0, // Object copy src[0] -> dst.
93 kNullTransferSrcN, // Phi null check state transfer.
94 kRangeCheckSrc1, // Range check of uses[1].
95 kRangeCheckSrc2, // Range check of uses[2].
96 kRangeCheckSrc3, // Range check of uses[3].
97 kFPA,
98 kFPB,
99 kFPC,
100 kCoreA,
101 kCoreB,
102 kCoreC,
103 kRefA,
104 kRefB,
105 kRefC,
106 kUsesMethodStar, // Implicit use of Method*.
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000107 kUsesIField, // Accesses an instance field (IGET/IPUT).
108 kUsesSField, // Accesses a static field (SGET/SPUT).
buzbee1da1e2f2013-11-15 13:37:01 -0800109 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -0800110};
111
Ian Rogers0f678472014-03-10 16:18:37 -0700112#define DF_NOP UINT64_C(0)
113#define DF_UA (UINT64_C(1) << kUA)
114#define DF_UB (UINT64_C(1) << kUB)
115#define DF_UC (UINT64_C(1) << kUC)
116#define DF_A_WIDE (UINT64_C(1) << kAWide)
117#define DF_B_WIDE (UINT64_C(1) << kBWide)
118#define DF_C_WIDE (UINT64_C(1) << kCWide)
119#define DF_DA (UINT64_C(1) << kDA)
120#define DF_IS_MOVE (UINT64_C(1) << kIsMove)
121#define DF_SETS_CONST (UINT64_C(1) << kSetsConst)
122#define DF_FORMAT_35C (UINT64_C(1) << kFormat35c)
123#define DF_FORMAT_3RC (UINT64_C(1) << kFormat3rc)
Udayan Banerjif2466a72014-07-09 19:14:53 -0700124#define DF_FORMAT_EXTENDED (UINT64_C(1) << kFormatExtended)
Ian Rogers0f678472014-03-10 16:18:37 -0700125#define DF_NULL_CHK_0 (UINT64_C(1) << kNullCheckSrc0)
126#define DF_NULL_CHK_1 (UINT64_C(1) << kNullCheckSrc1)
127#define DF_NULL_CHK_2 (UINT64_C(1) << kNullCheckSrc2)
128#define DF_NULL_CHK_OUT0 (UINT64_C(1) << kNullCheckOut0)
129#define DF_NON_NULL_DST (UINT64_C(1) << kDstNonNull)
130#define DF_NON_NULL_RET (UINT64_C(1) << kRetNonNull)
131#define DF_NULL_TRANSFER_0 (UINT64_C(1) << kNullTransferSrc0)
132#define DF_NULL_TRANSFER_N (UINT64_C(1) << kNullTransferSrcN)
133#define DF_RANGE_CHK_1 (UINT64_C(1) << kRangeCheckSrc1)
134#define DF_RANGE_CHK_2 (UINT64_C(1) << kRangeCheckSrc2)
135#define DF_RANGE_CHK_3 (UINT64_C(1) << kRangeCheckSrc3)
136#define DF_FP_A (UINT64_C(1) << kFPA)
137#define DF_FP_B (UINT64_C(1) << kFPB)
138#define DF_FP_C (UINT64_C(1) << kFPC)
139#define DF_CORE_A (UINT64_C(1) << kCoreA)
140#define DF_CORE_B (UINT64_C(1) << kCoreB)
141#define DF_CORE_C (UINT64_C(1) << kCoreC)
142#define DF_REF_A (UINT64_C(1) << kRefA)
143#define DF_REF_B (UINT64_C(1) << kRefB)
144#define DF_REF_C (UINT64_C(1) << kRefC)
145#define DF_UMS (UINT64_C(1) << kUsesMethodStar)
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000146#define DF_IFIELD (UINT64_C(1) << kUsesIField)
147#define DF_SFIELD (UINT64_C(1) << kUsesSField)
Ian Rogers0f678472014-03-10 16:18:37 -0700148#define DF_LVN (UINT64_C(1) << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800149
150#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
151
152#define DF_HAS_DEFS (DF_DA)
153
154#define DF_HAS_NULL_CHKS (DF_NULL_CHK_0 | \
155 DF_NULL_CHK_1 | \
156 DF_NULL_CHK_2 | \
157 DF_NULL_CHK_OUT0)
158
159#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_1 | \
160 DF_RANGE_CHK_2 | \
161 DF_RANGE_CHK_3)
162
163#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
164 DF_HAS_RANGE_CHKS)
165
166#define DF_A_IS_REG (DF_UA | DF_DA)
167#define DF_B_IS_REG (DF_UB)
168#define DF_C_IS_REG (DF_UC)
169#define DF_IS_GETTER_OR_SETTER (DF_IS_GETTER | DF_IS_SETTER)
170#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000171#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
buzbee1fd33462013-03-25 13:40:45 -0700172enum OatMethodAttributes {
173 kIsLeaf, // Method is leaf.
174 kHasLoop, // Method contains simple loop.
175};
176
177#define METHOD_IS_LEAF (1 << kIsLeaf)
178#define METHOD_HAS_LOOP (1 << kHasLoop)
179
180// Minimum field size to contain Dalvik v_reg number.
181#define VREG_NUM_WIDTH 16
182
183#define INVALID_SREG (-1)
184#define INVALID_VREG (0xFFFFU)
buzbee1fd33462013-03-25 13:40:45 -0700185#define INVALID_OFFSET (0xDEADF00FU)
186
buzbee1fd33462013-03-25 13:40:45 -0700187#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
188#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
189#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
190#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
Vladimir Markobfea9c22014-01-17 17:49:33 +0000191#define MIR_IGNORE_CLINIT_CHECK (1 << kMIRIgnoreClInitCheck)
buzbee1fd33462013-03-25 13:40:45 -0700192#define MIR_INLINED (1 << kMIRInlined)
193#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
194#define MIR_CALLEE (1 << kMIRCallee)
195#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
196#define MIR_DUP (1 << kMIRDup)
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700197#define MIR_STORE_NON_TEMPORAL (1 << kMIRStoreNonTemporal)
buzbee1fd33462013-03-25 13:40:45 -0700198
buzbee862a7602013-04-05 10:58:54 -0700199#define BLOCK_NAME_LEN 80
200
buzbee0d829482013-10-11 15:24:55 -0700201typedef uint16_t BasicBlockId;
202static const BasicBlockId NullBasicBlockId = 0;
Wei Jin04f4d8a2014-05-29 18:04:29 -0700203static constexpr bool kLeafOptimization = false;
buzbee0d829482013-10-11 15:24:55 -0700204
buzbee1fd33462013-03-25 13:40:45 -0700205/*
206 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
207 * it is useful to have compiler-generated temporary registers and have them treated
208 * in the same manner as dx-generated virtual registers. This struct records the SSA
209 * name of compiler-introduced temporaries.
210 */
211struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800212 int32_t v_reg; // Virtual register number for temporary.
213 int32_t s_reg_low; // SSA name for low Dalvik word.
214};
215
216enum CompilerTempType {
217 kCompilerTempVR, // A virtual register temporary.
218 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700219 kCompilerTempBackend, // Temporary that is used by backend.
buzbee1fd33462013-03-25 13:40:45 -0700220};
221
222// When debug option enabled, records effectiveness of null and range check elimination.
223struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700224 int32_t null_checks;
225 int32_t null_checks_eliminated;
226 int32_t range_checks;
227 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700228};
229
230// Dataflow attributes of a basic block.
231struct BasicBlockDataFlow {
232 ArenaBitVector* use_v;
233 ArenaBitVector* def_v;
234 ArenaBitVector* live_in_v;
235 ArenaBitVector* phi_v;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700236 int32_t* vreg_to_ssa_map_exit;
Vladimir Markobfea9c22014-01-17 17:49:33 +0000237 ArenaBitVector* ending_check_v; // For null check and class init check elimination.
buzbee1fd33462013-03-25 13:40:45 -0700238};
239
240/*
241 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
242 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
243 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
244 * Following SSA renaming, this is the primary struct used by code generators to locate
245 * operand and result registers. This is a somewhat confusing and unhelpful convention that
246 * we may want to revisit in the future.
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700247 *
248 * TODO:
249 * 1. Add accessors for uses/defs and make data private
250 * 2. Change fp_use/fp_def to a bit array (could help memory usage)
251 * 3. Combine array storage into internal array and handled via accessors from 1.
buzbee1fd33462013-03-25 13:40:45 -0700252 */
253struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700254 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700255 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700256 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700257 bool* fp_def;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700258 int16_t num_uses_allocated;
259 int16_t num_defs_allocated;
260 int16_t num_uses;
261 int16_t num_defs;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700262
263 static uint32_t GetStartUseIndex(Instruction::Code opcode);
buzbee1fd33462013-03-25 13:40:45 -0700264};
265
266/*
267 * The Midlevel Intermediate Representation node, which may be largely considered a
268 * wrapper around a Dalvik byte code.
269 */
270struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700271 /*
272 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
273 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
274 * need to carry aux data pointer.
275 */
Ian Rogers29a26482014-05-02 15:27:29 -0700276 struct DecodedInstruction {
277 uint32_t vA;
278 uint32_t vB;
279 uint64_t vB_wide; /* for k51l */
280 uint32_t vC;
281 uint32_t arg[5]; /* vC/D/E/F/G in invoke or filled-new-array */
282 Instruction::Code opcode;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700283
284 explicit DecodedInstruction():vA(0), vB(0), vB_wide(0), vC(0), opcode(Instruction::NOP) {
285 }
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700286
287 /*
288 * Given a decoded instruction representing a const bytecode, it updates
289 * the out arguments with proper values as dictated by the constant bytecode.
290 */
291 bool GetConstant(int64_t* ptr_value, bool* wide) const;
292
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700293 static bool IsPseudoMirOp(Instruction::Code opcode) {
294 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
295 }
296
297 static bool IsPseudoMirOp(int opcode) {
298 return opcode >= static_cast<int>(kMirOpFirst);
299 }
300
301 bool IsInvoke() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700302 return ((FlagsOf() & Instruction::kInvoke) == Instruction::kInvoke);
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700303 }
304
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700305 bool IsStore() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700306 return ((FlagsOf() & Instruction::kStore) == Instruction::kStore);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700307 }
308
309 bool IsLoad() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700310 return ((FlagsOf() & Instruction::kLoad) == Instruction::kLoad);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700311 }
312
313 bool IsConditionalBranch() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700314 return (FlagsOf() == (Instruction::kContinue | Instruction::kBranch));
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700315 }
316
317 /**
318 * @brief Is the register C component of the decoded instruction a constant?
319 */
320 bool IsCFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700321 return ((FlagsOf() & Instruction::kRegCFieldOrConstant) == Instruction::kRegCFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700322 }
323
324 /**
325 * @brief Is the register C component of the decoded instruction a constant?
326 */
327 bool IsBFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700328 return ((FlagsOf() & Instruction::kRegBFieldOrConstant) == Instruction::kRegBFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700329 }
330
331 bool IsCast() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700332 return ((FlagsOf() & Instruction::kCast) == Instruction::kCast);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700333 }
334
335 /**
336 * @brief Does the instruction clobber memory?
337 * @details Clobber means that the instruction changes the memory not in a punctual way.
338 * Therefore any supposition on memory aliasing or memory contents should be disregarded
339 * when crossing such an instruction.
340 */
341 bool Clobbers() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700342 return ((FlagsOf() & Instruction::kClobber) == Instruction::kClobber);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700343 }
344
345 bool IsLinear() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700346 return (FlagsOf() & (Instruction::kAdd | Instruction::kSubtract)) != 0;
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700347 }
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700348
349 int FlagsOf() const;
Ian Rogers29a26482014-05-02 15:27:29 -0700350 } dalvikInsn;
351
buzbee0d829482013-10-11 15:24:55 -0700352 NarrowDexOffset offset; // Offset of the instruction in code units.
353 uint16_t optimization_flags;
354 int16_t m_unit_index; // From which method was this MIR included
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700355 BasicBlockId bb;
buzbee1fd33462013-03-25 13:40:45 -0700356 MIR* next;
357 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700358 union {
buzbee0d829482013-10-11 15:24:55 -0700359 // Incoming edges for phi node.
360 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000361 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700362 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000363 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000364 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000365 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
366 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
367 uint32_t ifield_lowering_info;
368 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
369 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
370 uint32_t sfield_lowering_info;
Vladimir Markof096aad2014-01-23 15:51:58 +0000371 // INVOKE data index, points to MIRGraph::method_lowering_infos_.
372 uint32_t method_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700373 } meta;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700374
375 explicit MIR():offset(0), optimization_flags(0), m_unit_index(0), bb(NullBasicBlockId),
376 next(nullptr), ssa_rep(nullptr) {
377 memset(&meta, 0, sizeof(meta));
378 }
379
380 uint32_t GetStartUseIndex() const {
381 return SSARepresentation::GetStartUseIndex(dalvikInsn.opcode);
382 }
383
384 MIR* Copy(CompilationUnit *c_unit);
385 MIR* Copy(MIRGraph* mir_Graph);
386
387 static void* operator new(size_t size, ArenaAllocator* arena) {
388 return arena->Alloc(sizeof(MIR), kArenaAllocMIR);
389 }
390 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700391};
392
buzbee862a7602013-04-05 10:58:54 -0700393struct SuccessorBlockInfo;
394
buzbee1fd33462013-03-25 13:40:45 -0700395struct BasicBlock {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100396 BasicBlock(BasicBlockId block_id, BBType type, ArenaAllocator* allocator)
397 : id(block_id),
398 dfs_id(), start_offset(), fall_through(), taken(), i_dom(), nesting_depth(),
399 block_type(type),
400 successor_block_list_type(kNotUsed),
401 visited(), hidden(), catch_entry(), explicit_throw(), conditional_branch(),
402 terminated_by_return(), dominates_return(), use_lvn(), first_mir_insn(),
403 last_mir_insn(), data_flow_info(), dominators(), i_dominated(), dom_frontier(),
404 predecessors(allocator->Adapter(kArenaAllocBBPredecessors)),
405 successor_blocks(allocator->Adapter(kArenaAllocSuccessor)) {
406 }
buzbee0d829482013-10-11 15:24:55 -0700407 BasicBlockId id;
408 BasicBlockId dfs_id;
409 NarrowDexOffset start_offset; // Offset in code units.
410 BasicBlockId fall_through;
411 BasicBlockId taken;
412 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700413 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700414 BBType block_type:4;
415 BlockListType successor_block_list_type:4;
416 bool visited:1;
417 bool hidden:1;
418 bool catch_entry:1;
419 bool explicit_throw:1;
420 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800421 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
422 bool dominates_return:1; // Is a member of return extended basic block.
423 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700424 MIR* first_mir_insn;
425 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700426 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700427 ArenaBitVector* dominators;
428 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
429 ArenaBitVector* dom_frontier; // Dominance frontier.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100430 ArenaVector<BasicBlockId> predecessors;
431 ArenaVector<SuccessorBlockInfo*> successor_blocks;
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700432
433 void AppendMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700434 void AppendMIRList(MIR* first_list_mir, MIR* last_list_mir);
435 void AppendMIRList(const std::vector<MIR*>& insns);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700436 void PrependMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700437 void PrependMIRList(MIR* first_list_mir, MIR* last_list_mir);
438 void PrependMIRList(const std::vector<MIR*>& to_add);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700439 void InsertMIRAfter(MIR* current_mir, MIR* new_mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700440 void InsertMIRListAfter(MIR* insert_after, MIR* first_list_mir, MIR* last_list_mir);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700441 MIR* FindPreviousMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700442 void InsertMIRBefore(MIR* insert_before, MIR* list);
443 void InsertMIRListBefore(MIR* insert_before, MIR* first_list_mir, MIR* last_list_mir);
444 bool RemoveMIR(MIR* mir);
445 bool RemoveMIRList(MIR* first_list_mir, MIR* last_list_mir);
446
447 BasicBlock* Copy(CompilationUnit* c_unit);
448 BasicBlock* Copy(MIRGraph* mir_graph);
449
450 /**
451 * @brief Reset the optimization_flags field of each MIR.
452 */
453 void ResetOptimizationFlags(uint16_t reset_flags);
454
455 /**
456 * @brief Hide the BasicBlock.
457 * @details Set it to kDalvikByteCode, set hidden to true, remove all MIRs,
458 * remove itself from any predecessor edges, remove itself from any
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100459 * child's predecessor array.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700460 */
461 void Hide(CompilationUnit* c_unit);
462
463 /**
464 * @brief Is ssa_reg the last SSA definition of that VR in the block?
465 */
466 bool IsSSALiveOut(const CompilationUnit* c_unit, int ssa_reg);
467
468 /**
469 * @brief Replace the edge going to old_bb to now go towards new_bb.
470 */
471 bool ReplaceChild(BasicBlockId old_bb, BasicBlockId new_bb);
472
473 /**
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100474 * @brief Erase the predecessor old_pred.
475 */
476 void ErasePredecessor(BasicBlockId old_pred);
477
478 /**
479 * @brief Update the predecessor array from old_pred to new_pred.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700480 */
481 void UpdatePredecessor(BasicBlockId old_pred, BasicBlockId new_pred);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700482
483 /**
484 * @brief Used to obtain the next MIR that follows unconditionally.
485 * @details The implementation does not guarantee that a MIR does not
486 * follow even if this method returns nullptr.
487 * @param mir_graph the MIRGraph.
488 * @param current The MIR for which to find an unconditional follower.
489 * @return Returns the following MIR if one can be found.
490 */
491 MIR* GetNextUnconditionalMir(MIRGraph* mir_graph, MIR* current);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700492 bool IsExceptionBlock() const;
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700493
494 static void* operator new(size_t size, ArenaAllocator* arena) {
495 return arena->Alloc(sizeof(BasicBlock), kArenaAllocBB);
496 }
497 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700498};
499
500/*
501 * The "blocks" field in "successor_block_list" points to an array of elements with the type
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700502 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For switch
buzbee1fd33462013-03-25 13:40:45 -0700503 * blocks, key is the case value.
504 */
505struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700506 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700507 int key;
508};
509
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700510/**
511 * @class ChildBlockIterator
512 * @brief Enable an easy iteration of the children.
513 */
514class ChildBlockIterator {
515 public:
516 /**
517 * @brief Constructs a child iterator.
518 * @param bb The basic whose children we need to iterate through.
519 * @param mir_graph The MIRGraph used to get the basic block during iteration.
520 */
521 ChildBlockIterator(BasicBlock* bb, MIRGraph* mir_graph);
522 BasicBlock* Next();
523
524 private:
525 BasicBlock* basic_block_;
526 MIRGraph* mir_graph_;
527 bool visited_fallthrough_;
528 bool visited_taken_;
529 bool have_successors_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100530 ArenaVector<SuccessorBlockInfo*>::const_iterator successor_iter_;
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700531};
532
buzbee1fd33462013-03-25 13:40:45 -0700533/*
buzbee1fd33462013-03-25 13:40:45 -0700534 * Collection of information describing an invoke, and the destination of
535 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
536 * more efficient invoke code generation.
537 */
538struct CallInfo {
539 int num_arg_words; // Note: word count, not arg count.
540 RegLocation* args; // One for each word of arguments.
541 RegLocation result; // Eventual target of MOVE_RESULT.
542 int opt_flags;
543 InvokeType type;
544 uint32_t dex_idx;
545 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
546 uintptr_t direct_code;
547 uintptr_t direct_method;
548 RegLocation target; // Target of following move_result.
549 bool skip_this;
550 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700551 DexOffset offset; // Offset in code units.
Vladimir Markof096aad2014-01-23 15:51:58 +0000552 MIR* mir;
buzbee1fd33462013-03-25 13:40:45 -0700553};
554
555
buzbee091cc402014-03-31 10:14:40 -0700556const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, RegStorage(), INVALID_SREG,
557 INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800558
559class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700560 public:
buzbee862a7602013-04-05 10:58:54 -0700561 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Ian Rogers6282dc12013-04-18 15:54:02 -0700562 ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800563
Ian Rogers71fe2672013-03-19 20:45:02 -0700564 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700565 * Examine the graph to determine whether it's worthwile to spend the time compiling
566 * this method.
567 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700568 bool SkipCompilation(std::string* skip_message);
buzbeeee17e0a2013-07-31 10:47:37 -0700569
570 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800571 * Should we skip the compilation of this method based on its name?
572 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700573 bool SkipCompilationByName(const std::string& methodname);
Dave Allison39c3bfb2014-01-28 18:33:52 -0800574
575 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700576 * Parse dex method and add MIR at current insert point. Returns id (which is
577 * actually the index of the method in the m_units_ array).
578 */
579 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700580 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700581 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800582
Ian Rogers71fe2672013-03-19 20:45:02 -0700583 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700584 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700585 return FindBlock(code_offset, false, false, NULL);
586 }
buzbee311ca162013-02-28 15:56:43 -0800587
Ian Rogers71fe2672013-03-19 20:45:02 -0700588 const uint16_t* GetCurrentInsns() const {
589 return current_code_item_->insns_;
590 }
buzbee311ca162013-02-28 15:56:43 -0800591
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700592 /**
593 * @brief Used to obtain the raw dex bytecode instruction pointer.
594 * @param m_unit_index The method index in MIRGraph (caused by having multiple methods).
595 * This is guaranteed to contain index 0 which is the base method being compiled.
596 * @return Returns the raw instruction pointer.
597 */
Ian Rogers71fe2672013-03-19 20:45:02 -0700598 const uint16_t* GetInsns(int m_unit_index) const {
599 return m_units_[m_unit_index]->GetCodeItem()->insns_;
600 }
buzbee311ca162013-02-28 15:56:43 -0800601
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700602 /**
603 * @brief Used to obtain the raw data table.
604 * @param mir sparse switch, packed switch, of fill-array-data
605 * @param table_offset The table offset from start of method.
606 * @return Returns the raw table pointer.
607 */
608 const uint16_t* GetTable(MIR* mir, uint32_t table_offset) const {
609 return GetInsns(mir->m_unit_index) + mir->offset + table_offset;
610 }
611
Andreas Gampe44395962014-06-13 13:44:40 -0700612 unsigned int GetNumBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700613 return num_blocks_;
614 }
buzbee311ca162013-02-28 15:56:43 -0800615
Razvan A Lupusoru75035972014-09-11 15:24:59 -0700616 /**
617 * @brief Provides the total size in code units of all instructions in MIRGraph.
618 * @details Includes the sizes of all methods in compilation unit.
619 * @return Returns the cumulative sum of all insn sizes (in code units).
620 */
621 size_t GetNumDalvikInsns() const;
buzbeeee17e0a2013-07-31 10:47:37 -0700622
Ian Rogers71fe2672013-03-19 20:45:02 -0700623 ArenaBitVector* GetTryBlockAddr() const {
624 return try_block_addr_;
625 }
buzbee311ca162013-02-28 15:56:43 -0800626
Ian Rogers71fe2672013-03-19 20:45:02 -0700627 BasicBlock* GetEntryBlock() const {
628 return entry_block_;
629 }
buzbee311ca162013-02-28 15:56:43 -0800630
Ian Rogers71fe2672013-03-19 20:45:02 -0700631 BasicBlock* GetExitBlock() const {
632 return exit_block_;
633 }
buzbee311ca162013-02-28 15:56:43 -0800634
Andreas Gampe44395962014-06-13 13:44:40 -0700635 BasicBlock* GetBasicBlock(unsigned int block_id) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100636 DCHECK_LT(block_id, block_list_.size()); // NOTE: NullBasicBlockId is 0.
637 return (block_id == NullBasicBlockId) ? NULL : block_list_[block_id];
Ian Rogers71fe2672013-03-19 20:45:02 -0700638 }
buzbee311ca162013-02-28 15:56:43 -0800639
Ian Rogers71fe2672013-03-19 20:45:02 -0700640 size_t GetBasicBlockListCount() const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100641 return block_list_.size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700642 }
buzbee311ca162013-02-28 15:56:43 -0800643
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100644 const ArenaVector<BasicBlock*>& GetBlockList() {
645 return block_list_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700646 }
buzbee311ca162013-02-28 15:56:43 -0800647
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100648 const ArenaVector<BasicBlockId>& GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700649 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700650 }
buzbee311ca162013-02-28 15:56:43 -0800651
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100652 const ArenaVector<BasicBlockId>& GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700653 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700654 }
buzbee311ca162013-02-28 15:56:43 -0800655
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100656 const ArenaVector<BasicBlockId>& GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700657 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700658 }
buzbee311ca162013-02-28 15:56:43 -0800659
Ian Rogers71fe2672013-03-19 20:45:02 -0700660 int GetDefCount() const {
661 return def_count_;
662 }
buzbee311ca162013-02-28 15:56:43 -0800663
buzbee862a7602013-04-05 10:58:54 -0700664 ArenaAllocator* GetArena() {
665 return arena_;
666 }
667
Ian Rogers71fe2672013-03-19 20:45:02 -0700668 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700669 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000670 kArenaAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700671 }
buzbee311ca162013-02-28 15:56:43 -0800672
Ian Rogers71fe2672013-03-19 20:45:02 -0700673 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800674
Ian Rogers71fe2672013-03-19 20:45:02 -0700675 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
676 return m_units_[current_method_];
677 }
buzbee311ca162013-02-28 15:56:43 -0800678
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800679 /**
680 * @brief Dump a CFG into a dot file format.
681 * @param dir_prefix the directory the file will be created in.
682 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
683 * @param suffix does the filename require a suffix or not (default = nullptr).
684 */
685 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800686
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000687 bool HasFieldAccess() const {
688 return (merged_df_flags_ & (DF_IFIELD | DF_SFIELD)) != 0u;
689 }
690
Vladimir Markobfea9c22014-01-17 17:49:33 +0000691 bool HasStaticFieldAccess() const {
692 return (merged_df_flags_ & DF_SFIELD) != 0u;
693 }
694
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000695 bool HasInvokes() const {
696 // NOTE: These formats include the rare filled-new-array/range.
697 return (merged_df_flags_ & (DF_FORMAT_35C | DF_FORMAT_3RC)) != 0u;
698 }
699
Vladimir Markobe0e5462014-02-26 11:24:15 +0000700 void DoCacheFieldLoweringInfo();
701
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000702 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100703 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.size());
704 return ifield_lowering_infos_[mir->meta.ifield_lowering_info];
Vladimir Markobe0e5462014-02-26 11:24:15 +0000705 }
706
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000707 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100708 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.size());
709 return sfield_lowering_infos_[mir->meta.sfield_lowering_info];
Vladimir Markobe0e5462014-02-26 11:24:15 +0000710 }
711
Vladimir Markof096aad2014-01-23 15:51:58 +0000712 void DoCacheMethodLoweringInfo();
713
714 const MirMethodLoweringInfo& GetMethodLoweringInfo(MIR* mir) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100715 DCHECK_LT(mir->meta.method_lowering_info, method_lowering_infos_.size());
716 return method_lowering_infos_[mir->meta.method_lowering_info];
Vladimir Markof096aad2014-01-23 15:51:58 +0000717 }
718
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000719 void ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput);
720
buzbee1da1e2f2013-11-15 13:37:01 -0800721 void InitRegLocations();
722
723 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800724
Ian Rogers71fe2672013-03-19 20:45:02 -0700725 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800726
Ian Rogers71fe2672013-03-19 20:45:02 -0700727 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800728
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100729 const ArenaVector<BasicBlockId>& GetTopologicalSortOrder() {
730 DCHECK(!topological_order_.empty());
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700731 return topological_order_;
732 }
733
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100734 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderLoopEnds() {
735 DCHECK(!topological_order_loop_ends_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100736 return topological_order_loop_ends_;
737 }
738
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100739 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderIndexes() {
740 DCHECK(!topological_order_indexes_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100741 return topological_order_indexes_;
742 }
743
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100744 ArenaVector<std::pair<uint16_t, bool>>* GetTopologicalSortOrderLoopHeadStack() {
745 DCHECK(!topological_order_.empty()); // Checking the main array, not the stack.
746 return &topological_order_loop_head_stack_;
Vladimir Marko55fff042014-07-10 12:42:52 +0100747 }
748
Ian Rogers71fe2672013-03-19 20:45:02 -0700749 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700750 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700751 }
buzbee311ca162013-02-28 15:56:43 -0800752
Ian Rogers71fe2672013-03-19 20:45:02 -0700753 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800754 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700755 }
buzbee311ca162013-02-28 15:56:43 -0800756
Ian Rogers71fe2672013-03-19 20:45:02 -0700757 int32_t ConstantValue(RegLocation loc) const {
758 DCHECK(IsConst(loc));
759 return constant_values_[loc.orig_sreg];
760 }
buzbee311ca162013-02-28 15:56:43 -0800761
Ian Rogers71fe2672013-03-19 20:45:02 -0700762 int32_t ConstantValue(int32_t s_reg) const {
763 DCHECK(IsConst(s_reg));
764 return constant_values_[s_reg];
765 }
buzbee311ca162013-02-28 15:56:43 -0800766
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700767 /**
768 * @brief Used to obtain 64-bit value of a pair of ssa registers.
769 * @param s_reg_low The ssa register representing the low bits.
770 * @param s_reg_high The ssa register representing the high bits.
771 * @return Retusn the 64-bit constant value.
772 */
773 int64_t ConstantValueWide(int32_t s_reg_low, int32_t s_reg_high) const {
774 DCHECK(IsConst(s_reg_low));
775 DCHECK(IsConst(s_reg_high));
776 return (static_cast<int64_t>(constant_values_[s_reg_high]) << 32) |
777 Low32Bits(static_cast<int64_t>(constant_values_[s_reg_low]));
778 }
779
Ian Rogers71fe2672013-03-19 20:45:02 -0700780 int64_t ConstantValueWide(RegLocation loc) const {
781 DCHECK(IsConst(loc));
Andreas Gampede0b9962014-08-27 14:24:42 -0700782 DCHECK(!loc.high_word); // Do not allow asking for the high partner.
783 DCHECK_LT(loc.orig_sreg + 1, GetNumSSARegs());
Ian Rogers71fe2672013-03-19 20:45:02 -0700784 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
785 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
786 }
buzbee311ca162013-02-28 15:56:43 -0800787
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700788 /**
789 * @brief Used to mark ssa register as being constant.
790 * @param ssa_reg The ssa register.
791 * @param value The constant value of ssa register.
792 */
793 void SetConstant(int32_t ssa_reg, int32_t value);
794
795 /**
796 * @brief Used to mark ssa register and its wide counter-part as being constant.
797 * @param ssa_reg The ssa register.
798 * @param value The 64-bit constant value of ssa register and its pair.
799 */
800 void SetConstantWide(int32_t ssa_reg, int64_t value);
801
Ian Rogers71fe2672013-03-19 20:45:02 -0700802 bool IsConstantNullRef(RegLocation loc) const {
803 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
804 }
buzbee311ca162013-02-28 15:56:43 -0800805
Ian Rogers71fe2672013-03-19 20:45:02 -0700806 int GetNumSSARegs() const {
807 return num_ssa_regs_;
808 }
buzbee311ca162013-02-28 15:56:43 -0800809
Ian Rogers71fe2672013-03-19 20:45:02 -0700810 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700811 /*
812 * TODO: It's theoretically possible to exceed 32767, though any cases which did
813 * would be filtered out with current settings. When orig_sreg field is removed
814 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
815 */
Andreas Gampe0d8ea462014-07-17 18:04:32 -0700816 CHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700817 num_ssa_regs_ = new_num;
818 }
buzbee311ca162013-02-28 15:56:43 -0800819
buzbee862a7602013-04-05 10:58:54 -0700820 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700821 return num_reachable_blocks_;
822 }
buzbee311ca162013-02-28 15:56:43 -0800823
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100824 uint32_t GetUseCount(int sreg) const {
825 DCHECK_LT(static_cast<size_t>(sreg), use_counts_.size());
826 return use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700827 }
buzbee311ca162013-02-28 15:56:43 -0800828
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100829 uint32_t GetRawUseCount(int sreg) const {
830 DCHECK_LT(static_cast<size_t>(sreg), raw_use_counts_.size());
831 return raw_use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700832 }
buzbee311ca162013-02-28 15:56:43 -0800833
Ian Rogers71fe2672013-03-19 20:45:02 -0700834 int GetSSASubscript(int ssa_reg) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100835 DCHECK_LT(static_cast<size_t>(ssa_reg), ssa_subscripts_.size());
836 return ssa_subscripts_[ssa_reg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700837 }
buzbee311ca162013-02-28 15:56:43 -0800838
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700839 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700840 DCHECK(num < mir->ssa_rep->num_uses);
841 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
842 return res;
843 }
844
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700845 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700846 DCHECK_GT(mir->ssa_rep->num_defs, 0);
847 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
848 return res;
849 }
850
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700851 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700852 RegLocation res = GetRawDest(mir);
853 DCHECK(!res.wide);
854 return res;
855 }
856
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700857 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700858 RegLocation res = GetRawSrc(mir, num);
859 DCHECK(!res.wide);
860 return res;
861 }
862
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700863 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700864 RegLocation res = GetRawDest(mir);
865 DCHECK(res.wide);
866 return res;
867 }
868
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700869 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700870 RegLocation res = GetRawSrc(mir, low);
871 DCHECK(res.wide);
872 return res;
873 }
874
875 RegLocation GetBadLoc() {
876 return bad_loc;
877 }
878
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800879 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700880 return method_sreg_;
881 }
882
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800883 /**
884 * @brief Used to obtain the number of compiler temporaries being used.
885 * @return Returns the number of compiler temporaries.
886 */
887 size_t GetNumUsedCompilerTemps() const {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700888 // Assume that the special temps will always be used.
889 return GetNumNonSpecialCompilerTemps() + max_available_special_compiler_temps_;
890 }
891
892 /**
893 * @brief Used to obtain number of bytes needed for special temps.
894 * @details This space is always needed because temps have special location on stack.
895 * @return Returns number of bytes for the special temps.
896 */
897 size_t GetNumBytesForSpecialTemps() const;
898
899 /**
900 * @brief Used by backend as a hint for maximum number of bytes for non-special temps.
901 * @details Returns 4 bytes for each temp because that is the maximum amount needed
902 * for storing each temp. The BE could be smarter though and allocate a smaller
903 * spill region.
904 * @return Returns the maximum number of bytes needed for non-special temps.
905 */
906 size_t GetMaximumBytesForNonSpecialTemps() const {
907 return GetNumNonSpecialCompilerTemps() * sizeof(uint32_t);
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800908 }
909
910 /**
911 * @brief Used to obtain the number of non-special compiler temporaries being used.
912 * @return Returns the number of non-special compiler temporaries.
913 */
914 size_t GetNumNonSpecialCompilerTemps() const {
915 return num_non_special_compiler_temps_;
916 }
917
918 /**
919 * @brief Used to set the total number of available non-special compiler temporaries.
920 * @details Can fail setting the new max if there are more temps being used than the new_max.
921 * @param new_max The new maximum number of non-special compiler temporaries.
922 * @return Returns true if the max was set and false if failed to set.
923 */
924 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700925 // Make sure that enough temps still exist for backend and also that the
926 // new max can still keep around all of the already requested temps.
927 if (new_max < (GetNumNonSpecialCompilerTemps() + reserved_temps_for_backend_)) {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800928 return false;
929 } else {
930 max_available_non_special_compiler_temps_ = new_max;
931 return true;
932 }
933 }
934
935 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700936 * @brief Provides the number of non-special compiler temps available for use by ME.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800937 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700938 * Additionally, this makes sure to not use any temps reserved for BE only.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800939 * @return Returns the number of available temps.
940 */
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700941 size_t GetNumAvailableVRTemps();
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800942
943 /**
944 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
945 * @return Returns the maximum number of compiler temporaries, whether used or not.
946 */
947 size_t GetMaxPossibleCompilerTemps() const {
948 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
949 }
950
951 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700952 * @brief Used to signal that the compiler temps have been committed.
953 * @details This should be used once the number of temps can no longer change,
954 * such as after frame size is committed and cannot be changed.
955 */
956 void CommitCompilerTemps() {
957 compiler_temps_committed_ = true;
958 }
959
960 /**
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800961 * @brief Used to obtain a new unique compiler temporary.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700962 * @details Two things are done for convenience when allocating a new compiler
963 * temporary. The ssa register is automatically requested and the information
964 * about reg location is filled. This helps when the temp is requested post
965 * ssa initialization, such as when temps are requested by the backend.
966 * @warning If the temp requested will be used for ME and have multiple versions,
967 * the sreg provided by the temp will be invalidated on next ssa recalculation.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800968 * @param ct_type Type of compiler temporary requested.
969 * @param wide Whether we should allocate a wide temporary.
970 * @return Returns the newly created compiler temporary.
971 */
972 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
973
buzbee1fd33462013-03-25 13:40:45 -0700974 bool MethodIsLeaf() {
975 return attributes_ & METHOD_IS_LEAF;
976 }
977
978 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800979 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700980 return reg_location_[index];
981 }
982
983 RegLocation GetMethodLoc() {
984 return reg_location_[method_sreg_];
985 }
986
buzbee0d829482013-10-11 15:24:55 -0700987 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
988 return ((target_bb_id != NullBasicBlockId) &&
989 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700990 }
991
992 bool IsBackwardsBranch(BasicBlock* branch_bb) {
993 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
994 }
995
buzbee0d829482013-10-11 15:24:55 -0700996 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700997 if (target_offset <= current_offset_) {
998 backward_branches_++;
999 } else {
1000 forward_branches_++;
1001 }
1002 }
1003
1004 int GetBranchCount() {
1005 return backward_branches_ + forward_branches_;
1006 }
1007
buzbeeb1f1d642014-02-27 12:55:32 -08001008 // Is this vreg in the in set?
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001009 bool IsInVReg(uint32_t vreg) {
1010 return (vreg >= GetFirstInVR()) && (vreg < GetFirstTempVR());
1011 }
1012
1013 uint32_t GetNumOfCodeVRs() const {
1014 return current_code_item_->registers_size_;
1015 }
1016
1017 uint32_t GetNumOfCodeAndTempVRs() const {
1018 // Include all of the possible temps so that no structures overflow when initialized.
1019 return GetNumOfCodeVRs() + GetMaxPossibleCompilerTemps();
1020 }
1021
1022 uint32_t GetNumOfLocalCodeVRs() const {
1023 // This also refers to the first "in" VR.
1024 return GetNumOfCodeVRs() - current_code_item_->ins_size_;
1025 }
1026
1027 uint32_t GetNumOfInVRs() const {
1028 return current_code_item_->ins_size_;
1029 }
1030
1031 uint32_t GetNumOfOutVRs() const {
1032 return current_code_item_->outs_size_;
1033 }
1034
1035 uint32_t GetFirstInVR() const {
1036 return GetNumOfLocalCodeVRs();
1037 }
1038
1039 uint32_t GetFirstTempVR() const {
1040 // Temp VRs immediately follow code VRs.
1041 return GetNumOfCodeVRs();
1042 }
1043
1044 uint32_t GetFirstSpecialTempVR() const {
1045 // Special temps appear first in the ordering before non special temps.
1046 return GetFirstTempVR();
1047 }
1048
1049 uint32_t GetFirstNonSpecialTempVR() const {
1050 // We always leave space for all the special temps before the non-special ones.
1051 return GetFirstSpecialTempVR() + max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -08001052 }
1053
Ian Rogers71fe2672013-03-19 20:45:02 -07001054 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -07001055 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
1056 int SRegToVReg(int ssa_reg) const;
1057 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -07001058 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +00001059 void EliminateNullChecksAndInferTypesStart();
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001060 bool EliminateNullChecksAndInferTypes(BasicBlock* bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +00001061 void EliminateNullChecksAndInferTypesEnd();
1062 bool EliminateClassInitChecksGate();
1063 bool EliminateClassInitChecks(BasicBlock* bb);
1064 void EliminateClassInitChecksEnd();
Vladimir Marko95a05972014-05-30 10:01:32 +01001065 bool ApplyGlobalValueNumberingGate();
1066 bool ApplyGlobalValueNumbering(BasicBlock* bb);
1067 void ApplyGlobalValueNumberingEnd();
buzbee28c23002013-09-07 09:12:27 -07001068 /*
1069 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
1070 * we have to do some work to figure out the sreg type. For some operations it is
1071 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
1072 * may never know the "real" type.
1073 *
1074 * We perform the type inference operation by using an iterative walk over
1075 * the graph, propagating types "defined" by typed opcodes to uses and defs in
1076 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
1077 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
1078 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
1079 * tells whether our guess of the type is based on a previously typed definition.
1080 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
1081 * show multiple defined types because dx treats constants as untyped bit patterns.
1082 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
1083 * the current guess, and is used to know when to terminate the iterative walk.
1084 */
buzbee1fd33462013-03-25 13:40:45 -07001085 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -07001086 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -07001087 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -07001088 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -07001089 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -07001090 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -07001091 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -07001092 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -07001093 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -07001094 bool SetHigh(int index);
1095
buzbee8c7a02a2014-06-14 12:33:09 -07001096 bool PuntToInterpreter() {
1097 return punt_to_interpreter_;
1098 }
1099
1100 void SetPuntToInterpreter(bool val) {
1101 punt_to_interpreter_ = val;
1102 }
1103
Razvan A Lupusoru1500e6f2014-08-22 15:39:50 -07001104 void DisassembleExtendedInstr(const MIR* mir, std::string* decoded_mir);
buzbee1fd33462013-03-25 13:40:45 -07001105 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -07001106 void ReplaceSpecialChars(std::string& str);
1107 std::string GetSSAName(int ssa_reg);
1108 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
1109 void GetBlockName(BasicBlock* bb, char* name);
1110 const char* GetShortyFromTargetIdx(int);
1111 void DumpMIRGraph();
1112 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -07001113 BasicBlock* NewMemBB(BBType block_type, int block_id);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -07001114 MIR* NewMIR();
buzbee0d829482013-10-11 15:24:55 -07001115 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
1116 BasicBlock* NextDominatedBlock(BasicBlock* bb);
1117 bool LayoutBlocks(BasicBlock* bb);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -07001118 void ComputeTopologicalSortOrder();
Jean Christophe Beyler85127582014-05-11 23:36:41 -07001119 BasicBlock* CreateNewBB(BBType block_type);
buzbee311ca162013-02-28 15:56:43 -08001120
Razvan A Lupusorucb804742014-07-09 16:42:19 -07001121 bool InlineSpecialMethodsGate();
1122 void InlineSpecialMethodsStart();
1123 void InlineSpecialMethods(BasicBlock* bb);
1124 void InlineSpecialMethodsEnd();
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001125
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001126 /**
1127 * @brief Perform the initial preparation for the Method Uses.
1128 */
1129 void InitializeMethodUses();
1130
1131 /**
1132 * @brief Perform the initial preparation for the Constant Propagation.
1133 */
1134 void InitializeConstantPropagation();
1135
1136 /**
1137 * @brief Perform the initial preparation for the SSA Transformation.
1138 */
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001139 void SSATransformationStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001140
1141 /**
1142 * @brief Insert a the operands for the Phi nodes.
1143 * @param bb the considered BasicBlock.
1144 * @return true
1145 */
1146 bool InsertPhiNodeOperands(BasicBlock* bb);
1147
1148 /**
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001149 * @brief Perform the cleanup after the SSA Transformation.
1150 */
1151 void SSATransformationEnd();
1152
1153 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001154 * @brief Perform constant propagation on a BasicBlock.
1155 * @param bb the considered BasicBlock.
1156 */
1157 void DoConstantPropagation(BasicBlock* bb);
1158
1159 /**
1160 * @brief Count the uses in the BasicBlock
1161 * @param bb the BasicBlock
1162 */
1163 void CountUses(struct BasicBlock* bb);
1164
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001165 static uint64_t GetDataFlowAttributes(Instruction::Code opcode);
1166 static uint64_t GetDataFlowAttributes(MIR* mir);
1167
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001168 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001169 * @brief Combine BasicBlocks
1170 * @param the BasicBlock we are considering
1171 */
1172 void CombineBlocks(BasicBlock* bb);
1173
1174 void ClearAllVisitedFlags();
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001175
1176 void AllocateSSAUseData(MIR *mir, int num_uses);
1177 void AllocateSSADefData(MIR *mir, int num_defs);
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001178 void CalculateBasicBlockInformation();
1179 void InitializeBasicBlockData();
1180 void ComputeDFSOrders();
1181 void ComputeDefBlockMatrix();
1182 void ComputeDominators();
1183 void CompilerInitializeSSAConversion();
1184 void InsertPhiNodes();
1185 void DoDFSPreOrderSSARename(BasicBlock* block);
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001186
Ian Rogers71fe2672013-03-19 20:45:02 -07001187 /*
1188 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
1189 * we can verify that all catch entries have native PC entries.
1190 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001191 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -08001192
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001193 // TODO: make these private.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001194 RegLocation* reg_location_; // Map SSA names to location.
1195 ArenaSafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -07001196
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001197 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbeeee17e0a2013-07-31 10:47:37 -07001198 static const uint32_t analysis_attributes_[kMirOpLast];
buzbee1fd33462013-03-25 13:40:45 -07001199
Mark Mendelle87f9b52014-04-30 14:13:18 -04001200 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
1201 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001202
Wei Jin04f4d8a2014-05-29 18:04:29 -07001203 // Used for removing redudant suspend tests
1204 void AppendGenSuspendTestList(BasicBlock* bb) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001205 if (gen_suspend_test_list_.size() == 0 ||
1206 gen_suspend_test_list_.back() != bb) {
1207 gen_suspend_test_list_.push_back(bb);
Wei Jin04f4d8a2014-05-29 18:04:29 -07001208 }
1209 }
1210
1211 /* This is used to check if there is already a method call dominating the
1212 * source basic block of a backedge and being dominated by the target basic
1213 * block of the backedge.
1214 */
1215 bool HasSuspendTestBetween(BasicBlock* source, BasicBlockId target_id);
1216
Mark Mendelle87f9b52014-04-30 14:13:18 -04001217 protected:
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001218 int FindCommonParent(int block1, int block2);
1219 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
1220 const ArenaBitVector* src2);
1221 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
1222 ArenaBitVector* live_in_v, int dalvik_reg_id);
1223 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001224 void HandleExtended(ArenaBitVector* use_v, ArenaBitVector* def_v,
1225 ArenaBitVector* live_in_v,
1226 const MIR::DecodedInstruction& d_insn);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001227 bool DoSSAConversion(BasicBlock* bb);
Ian Rogers29a26482014-05-02 15:27:29 -07001228 int ParseInsn(const uint16_t* code_ptr, MIR::DecodedInstruction* decoded_instruction);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001229 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -07001230 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -07001231 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -07001232 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001233 BasicBlock** immed_pred_block_p);
1234 void ProcessTryCatchBlocks();
Vladimir Markoe8ae8142014-07-08 18:06:45 +01001235 bool IsBadMonitorExitCatch(NarrowDexOffset monitor_exit_offset, NarrowDexOffset catch_offset);
buzbee0d829482013-10-11 15:24:55 -07001236 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001237 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -08001238 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
1239 int flags);
buzbee0d829482013-10-11 15:24:55 -07001240 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001241 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
1242 const uint16_t* code_end);
1243 int AddNewSReg(int v_reg);
1244 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001245 void DataFlowSSAFormat35C(MIR* mir);
1246 void DataFlowSSAFormat3RC(MIR* mir);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001247 void DataFlowSSAFormatExtended(MIR* mir);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001248 bool FindLocalLiveIn(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001249 bool VerifyPredInfo(BasicBlock* bb);
1250 BasicBlock* NeedsVisit(BasicBlock* bb);
1251 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
1252 void MarkPreOrder(BasicBlock* bb);
1253 void RecordDFSOrders(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001254 void ComputeDomPostOrderTraversal(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001255 int GetSSAUseCount(int s_reg);
1256 bool BasicBlockOpt(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001257 bool BuildExtendedBBList(struct BasicBlock* bb);
1258 bool FillDefBlockMatrix(BasicBlock* bb);
1259 void InitializeDominationInfo(BasicBlock* bb);
1260 bool ComputeblockIDom(BasicBlock* bb);
1261 bool ComputeBlockDominators(BasicBlock* bb);
1262 bool SetDominators(BasicBlock* bb);
1263 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001264 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001265
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001266 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -07001267 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
Andreas Gampe060e6fe2014-06-19 11:34:06 -07001268 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default,
1269 std::string* skip_message);
buzbee311ca162013-02-28 15:56:43 -08001270
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001271 CompilationUnit* const cu_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001272 ArenaVector<int> ssa_base_vregs_;
1273 ArenaVector<int> ssa_subscripts_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001274 // Map original Dalvik virtual reg i to the current SSA name.
1275 int* vreg_to_ssa_map_; // length == method->registers_size
1276 int* ssa_last_defs_; // length == method->registers_size
1277 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
1278 int* constant_values_; // length == num_ssa_reg
1279 // Use counts of ssa names.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001280 ArenaVector<uint32_t> use_counts_; // Weighted by nesting depth
1281 ArenaVector<uint32_t> raw_use_counts_; // Not weighted
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001282 unsigned int num_reachable_blocks_;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001283 unsigned int max_num_reachable_blocks_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001284 ArenaVector<BasicBlockId> dfs_order_;
1285 ArenaVector<BasicBlockId> dfs_post_order_;
1286 ArenaVector<BasicBlockId> dom_post_order_traversal_;
1287 ArenaVector<BasicBlockId> topological_order_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001288 // Indexes in topological_order_ need to be only as big as the BasicBlockId.
1289 COMPILE_ASSERT(sizeof(BasicBlockId) == sizeof(uint16_t), assuming_16_bit_BasicBlockId);
1290 // For each loop head, remember the past-the-end index of the end of the loop. 0 if not loop head.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001291 ArenaVector<uint16_t> topological_order_loop_ends_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001292 // Map BB ids to topological_order_ indexes. 0xffff if not included (hidden or null block).
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001293 ArenaVector<uint16_t> topological_order_indexes_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001294 // Stack of the loop head indexes and recalculation flags for RepeatingTopologicalSortIterator.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001295 ArenaVector<std::pair<uint16_t, bool>> topological_order_loop_head_stack_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001296 int* i_dom_list_;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001297 ArenaBitVector** def_block_matrix_; // original num registers x num_blocks.
Ian Rogers700a4022014-05-19 16:49:03 -07001298 std::unique_ptr<ScopedArenaAllocator> temp_scoped_alloc_;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001299 uint16_t* temp_insn_data_;
1300 uint32_t temp_bit_vector_size_;
1301 ArenaBitVector* temp_bit_vector_;
Vladimir Marko95a05972014-05-30 10:01:32 +01001302 std::unique_ptr<GlobalValueNumbering> temp_gvn_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001303 static const int kInvalidEntry = -1;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001304 ArenaVector<BasicBlock*> block_list_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001305 ArenaBitVector* try_block_addr_;
1306 BasicBlock* entry_block_;
1307 BasicBlock* exit_block_;
Andreas Gampe44395962014-06-13 13:44:40 -07001308 unsigned int num_blocks_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001309 const DexFile::CodeItem* current_code_item_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001310 ArenaVector<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001311 ArenaVector<DexCompilationUnit*> m_units_; // List of methods included in this graph
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001312 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001313 ArenaVector<MIRLocation> method_stack_; // Include stack
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001314 int current_method_;
buzbee0d829482013-10-11 15:24:55 -07001315 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001316 int def_count_; // Used to estimate size of ssa name storage.
1317 int* opcode_count_; // Dex opcode coverage stats.
1318 int num_ssa_regs_; // Number of names following SSA transformation.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001319 ArenaVector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001320 int method_sreg_;
1321 unsigned int attributes_;
1322 Checkstats* checkstats_;
1323 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -07001324 int backward_branches_;
1325 int forward_branches_;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001326 size_t num_non_special_compiler_temps_; // Keeps track of allocated non-special compiler temps. These are VRs that are in compiler temp region on stack.
1327 size_t max_available_non_special_compiler_temps_; // Keeps track of maximum available non-special temps.
1328 size_t max_available_special_compiler_temps_; // Keeps track of maximum available special temps.
1329 bool requested_backend_temp_; // Keeps track whether BE temps have been requested.
1330 size_t reserved_temps_for_backend_; // Keeps track of the remaining temps that are reserved for BE.
1331 bool compiler_temps_committed_; // Keeps track whether number of temps has been frozen (for example post frame size calculation).
1332 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Marko3d73ba22014-03-06 15:18:04 +00001333 uint64_t merged_df_flags_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001334 ArenaVector<MirIFieldLoweringInfo> ifield_lowering_infos_;
1335 ArenaVector<MirSFieldLoweringInfo> sfield_lowering_infos_;
1336 ArenaVector<MirMethodLoweringInfo> method_lowering_infos_;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001337 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001338 ArenaVector<BasicBlock*> gen_suspend_test_list_; // List of blocks containing suspend tests
Vladimir Markof59f18b2014-02-17 15:53:57 +00001339
Vladimir Markobfea9c22014-01-17 17:49:33 +00001340 friend class ClassInitCheckEliminationTest;
Vladimir Marko95a05972014-05-30 10:01:32 +01001341 friend class GlobalValueNumberingTest;
Vladimir Markof59f18b2014-02-17 15:53:57 +00001342 friend class LocalValueNumberingTest;
Vladimir Marko55fff042014-07-10 12:42:52 +01001343 friend class TopologicalSortOrderTest;
buzbee311ca162013-02-28 15:56:43 -08001344};
1345
1346} // namespace art
1347
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001348#endif // ART_COMPILER_DEX_MIR_GRAPH_H_