blob: e913d1d5a4d6c3370c86860bae96430b22f67466 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "x86_lir.h"
22
23namespace art {
24
Ian Rogerse2143c02014-03-28 08:47:16 -070025class X86Mir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
Ian Rogersdd7624d2014-03-14 17:43:00 -070034 RegStorage LoadHelper(ThreadOffset<4> offset);
buzbee2700f7e2014-03-07 09:46:20 -080035 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size,
36 int s_reg);
37 LIR* LoadBaseDispWide(RegStorage r_base, int displacement, RegStorage r_dest, int s_reg);
38 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
39 OpSize size);
40 // TODO: collapse r_dest, r_dest_hi
41 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
42 RegStorage r_dest, RegStorage r_dest_hi, OpSize size, int s_reg);
43 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
44 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
45 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
46 LIR* StoreBaseDispWide(RegStorage r_base, int displacement, RegStorage r_src);
47 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
48 OpSize size);
49 // TODO: collapse r_src, r_src_hi
50 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
51 RegStorage r_src, RegStorage r_src_hi, OpSize size, int s_reg);
52 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070053
54 // Required for target - register utilities.
55 bool IsFpReg(int reg);
buzbee2700f7e2014-03-07 09:46:20 -080056 bool IsFpReg(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 bool SameRegType(int reg1, int reg2);
buzbee2700f7e2014-03-07 09:46:20 -080058 RegStorage AllocTypedTemp(bool fp_hint, int reg_class);
Bill Buzbee00e1ec62014-02-27 23:44:13 +000059 RegStorage AllocTypedTempWide(bool fp_hint, int reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -070060 int S2d(int low_reg, int high_reg);
buzbee2700f7e2014-03-07 09:46:20 -080061 RegStorage TargetReg(SpecialTargetRegister reg);
62 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070063 RegLocation GetReturnAlt();
64 RegLocation GetReturnWideAlt();
65 RegLocation LocCReturn();
66 RegLocation LocCReturnDouble();
67 RegLocation LocCReturnFloat();
68 RegLocation LocCReturnWide();
69 uint32_t FpRegMask();
70 uint64_t GetRegMaskCommon(int reg);
71 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000072 void ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -080073 void FlushReg(RegStorage reg);
74 void FlushRegWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070075 void FreeCallTemps();
76 void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
77 void LockCallTemps();
78 void MarkPreservedSingle(int v_reg, int reg);
79 void CompilerInitializeRegAlloc();
80
81 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070082 void AssembleLIR();
83 int AssignInsnOffsets();
84 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070085 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Brian Carlstrom7940e442013-07-12 13:46:57 -070086 void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix);
buzbeeb48819d2013-09-14 16:15:25 -070087 void SetupTargetResourceMasks(LIR* lir, uint64_t flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -070088 const char* GetTargetInstFmt(int opcode);
89 const char* GetTargetInstName(int opcode);
90 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
91 uint64_t GetPCUseDefEncoding();
92 uint64_t GetTargetInstFlags(int opcode);
93 int GetInsnSize(LIR* lir);
94 bool IsUnconditionalBranch(LIR* lir);
95
96 // Required for target - Dalvik-level generators.
buzbee2700f7e2014-03-07 09:46:20 -080097 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
98 RegLocation rl_src2);
99 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
100 RegLocation rl_dest, int scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700102 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700103 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Ian Rogersa9a82542013-10-04 11:17:26 -0700104 RegLocation rl_src1, RegLocation rl_shift);
buzbee2700f7e2014-03-07 09:46:20 -0800105 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
106 RegLocation rl_src2);
107 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
108 RegLocation rl_src2);
109 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
110 RegLocation rl_src2);
111 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700112 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800113 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
114 RegLocation rl_src2);
115 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
116 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000118 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700119 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
120 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000121 bool GenInlinedPeek(CallInfo* info, OpSize size);
122 bool GenInlinedPoke(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800124 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
125 RegLocation rl_src2);
126 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
127 RegLocation rl_src2);
128 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
129 RegLocation rl_src2);
130 LIR* GenRegMemCheck(ConditionCode c_code, RegStorage reg1, RegStorage base, int offset,
131 ThrowKind kind);
132 LIR* GenMemImmedCheck(ConditionCode c_code, RegStorage base, int offset, int check_value,
Mark Mendell343adb52013-12-18 06:02:17 -0800133 ThrowKind kind);
buzbee2700f7e2014-03-07 09:46:20 -0800134 // TODO: collapse reg_lo, reg_hi
135 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
136 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800138 void GenDivZeroCheck(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
140 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800141 void GenSpecialExitSequence();
buzbee0d829482013-10-11 15:24:55 -0700142 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
144 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
145 void GenSelect(BasicBlock* bb, MIR* mir);
146 void GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 void GenMoveException(RegLocation rl_dest);
buzbee2700f7e2014-03-07 09:46:20 -0800148 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
149 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
151 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
buzbee0d829482013-10-11 15:24:55 -0700152 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
153 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800154
Mark Mendelle02d48f2014-01-15 11:19:23 -0800155 /*
156 * @brief Generate a two address long operation with a constant value
157 * @param rl_dest location of result
158 * @param rl_src constant source operand
159 * @param op Opcode to be generated
160 */
161 void GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
162 /*
163 * @brief Generate a three address long operation with a constant value
164 * @param rl_dest location of result
165 * @param rl_src1 source operand
166 * @param rl_src2 constant source operand
167 * @param op Opcode to be generated
168 */
buzbee2700f7e2014-03-07 09:46:20 -0800169 void GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
170 Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800171
172 /**
173 * @brief Generate a long arithmetic operation.
174 * @param rl_dest The destination.
175 * @param rl_src1 First operand.
176 * @param rl_src2 Second operand.
177 * @param op The DEX opcode for the operation.
178 * @param is_commutative The sources can be swapped if needed.
179 */
buzbee2700f7e2014-03-07 09:46:20 -0800180 void GenLongArith(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
181 Instruction::Code op, bool is_commutative);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800182
183 /**
184 * @brief Generate a two operand long arithmetic operation.
185 * @param rl_dest The destination.
186 * @param rl_src Second operand.
187 * @param op The DEX opcode for the operation.
188 */
189 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
190
191 /**
192 * @brief Generate a long operation.
193 * @param rl_dest The destination. Must be in a register
194 * @param rl_src The other operand. May be in a register or in memory.
195 * @param op The DEX opcode for the operation.
196 */
197 void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700198
Mark Mendelldf8ee2e2014-01-27 16:37:47 -0800199 /**
200 * @brief Implement instanceof a final class with x86 specific code.
201 * @param use_declaring_class 'true' if we can use the class itself.
202 * @param type_idx Type index to use if use_declaring_class is 'false'.
203 * @param rl_dest Result to be set to 0 or 1.
204 * @param rl_src Object to be tested.
205 */
buzbee2700f7e2014-03-07 09:46:20 -0800206 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
207 RegLocation rl_src);
Mark Mendell6607d972014-02-10 06:54:18 -0800208 /*
209 *
210 * @brief Implement Set up instanceof a class with x86 specific code.
211 * @param needs_access_check 'true' if we must check the access.
212 * @param type_known_final 'true' if the type is known to be a final class.
213 * @param type_known_abstract 'true' if the type is known to be an abstract class.
214 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
215 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
216 * @param type_idx Type index to use if use_declaring_class is 'false'.
217 * @param rl_dest Result to be set to 0 or 1.
218 * @param rl_src Object to be tested.
219 */
220 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
221 bool type_known_abstract, bool use_declaring_class,
222 bool can_assume_type_is_in_dex_cache,
buzbee2700f7e2014-03-07 09:46:20 -0800223 uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
Mark Mendell6607d972014-02-10 06:54:18 -0800224
Brian Carlstrom7940e442013-07-12 13:46:57 -0700225 // Single operation generators.
226 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800227 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
228 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700229 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800230 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
231 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232 LIR* OpIT(ConditionCode cond, const char* guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700233 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800234 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
235 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
236 LIR* OpReg(OpKind op, RegStorage r_dest_src);
237 LIR* OpRegCopy(RegStorage r_dest, RegStorage r_src);
238 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
239 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
240 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
241 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegLocation value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800242 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
buzbee2700f7e2014-03-07 09:46:20 -0800243 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
244 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
245 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
246 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
247 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
248 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700249 LIR* OpTestSuspend(LIR* target);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700250 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset);
buzbee2700f7e2014-03-07 09:46:20 -0800251 LIR* OpVldm(RegStorage r_base, int count);
252 LIR* OpVstm(RegStorage r_base, int count);
253 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
254 void OpRegCopyWide(RegStorage dest, RegStorage src);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700255 void OpTlsCmp(ThreadOffset<4> offset, int val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700256
Ian Rogersdd7624d2014-03-14 17:43:00 -0700257 void OpRegThreadMem(OpKind op, int r_dest, ThreadOffset<4> thread_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700258 void SpillCoreRegs();
259 void UnSpillCoreRegs();
260 static const X86EncodingMap EncodingMap[kX86Last];
261 bool InexpensiveConstantInt(int32_t value);
262 bool InexpensiveConstantFloat(int32_t value);
263 bool InexpensiveConstantLong(int64_t value);
264 bool InexpensiveConstantDouble(int64_t value);
265
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000266 RegLocation UpdateLocWide(RegLocation loc);
267 RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
268 RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
buzbee2700f7e2014-03-07 09:46:20 -0800269 RegStorage AllocTempDouble();
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000270 void ResetDefLocWide(RegLocation rl);
271
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800272 /*
273 * @brief x86 specific codegen for int operations.
274 * @param opcode Operation to perform.
275 * @param rl_dest Destination for the result.
276 * @param rl_lhs Left hand operand.
277 * @param rl_rhs Right hand operand.
278 */
buzbee2700f7e2014-03-07 09:46:20 -0800279 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_lhs,
280 RegLocation rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800281
Mark Mendell55d0eac2014-02-06 11:02:52 -0800282 /*
283 * @brief Dump a RegLocation using printf
284 * @param loc Register location to dump
285 */
286 static void DumpRegLocation(RegLocation loc);
287
288 /*
289 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -0700290 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800291 * @param type How the method will be invoked.
292 * @param register that will contain the code address.
293 * @note register will be passed to TargetReg to get physical register.
294 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700295 void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800296 SpecialTargetRegister symbolic_reg);
297
298 /*
299 * @brief Load the Class* of a Dex Class type into the register.
300 * @param type How the method will be invoked.
301 * @param register that will contain the code address.
302 * @note register will be passed to TargetReg to get physical register.
303 */
304 void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
305
306 /*
307 * @brief Generate a relative call to the method that will be patched at link time.
Jeff Hao49161ce2014-03-12 11:05:25 -0700308 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800309 * @param type How the method will be invoked.
310 * @returns Call instruction
311 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700312 LIR * CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800313
314 /*
315 * @brief Handle x86 specific literals
316 */
317 void InstallLiteralPools();
318
Mark Mendellae9fd932014-02-10 16:14:35 -0800319 /*
320 * @brief Generate the debug_frame CFI information.
321 * @returns pointer to vector containing CFE information
322 */
323 static std::vector<uint8_t>* ReturnCommonCallFrameInformation();
324
325 /*
326 * @brief Generate the debug_frame FDE information.
327 * @returns pointer to vector containing CFE information
328 */
329 std::vector<uint8_t>* ReturnCallFrameInformation();
330
Dave Allison754ddad2014-02-19 14:05:39 -0800331 // Entrypoint calls.
332 RegStorage CallHelperSetup(ThreadOffset<4> helper_offset);
333 LIR* CallHelper(RegStorage r_tgt, ThreadOffset<4> helper_offset,
334 bool safepoint_pc, bool use_link);
335
Brian Carlstrom7940e442013-07-12 13:46:57 -0700336 private:
Vladimir Marko057c74a2013-12-03 15:20:45 +0000337 void EmitPrefix(const X86EncodingMap* entry);
338 void EmitOpcode(const X86EncodingMap* entry);
339 void EmitPrefixAndOpcode(const X86EncodingMap* entry);
340 void EmitDisp(uint8_t base, int disp);
341 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int disp);
342 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale, int disp);
343 void EmitImm(const X86EncodingMap* entry, int imm);
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100344 void EmitOpRegOpcode(const X86EncodingMap* entry, uint8_t reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700345 void EmitOpReg(const X86EncodingMap* entry, uint8_t reg);
346 void EmitOpMem(const X86EncodingMap* entry, uint8_t base, int disp);
buzbee2700f7e2014-03-07 09:46:20 -0800347 void EmitOpArray(const X86EncodingMap* entry, uint8_t base, uint8_t index, int scale, int disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700348 void EmitMemReg(const X86EncodingMap* entry, uint8_t base, int disp, uint8_t reg);
Mark Mendell343adb52013-12-18 06:02:17 -0800349 void EmitMemImm(const X86EncodingMap* entry, uint8_t base, int disp, int32_t imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700350 void EmitRegMem(const X86EncodingMap* entry, uint8_t reg, uint8_t base, int disp);
351 void EmitRegArray(const X86EncodingMap* entry, uint8_t reg, uint8_t base, uint8_t index,
352 int scale, int disp);
353 void EmitArrayReg(const X86EncodingMap* entry, uint8_t base, uint8_t index, int scale, int disp,
354 uint8_t reg);
355 void EmitRegThread(const X86EncodingMap* entry, uint8_t reg, int disp);
356 void EmitRegReg(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2);
357 void EmitRegRegImm(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, int32_t imm);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800358 void EmitRegRegImmRev(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, int32_t imm);
buzbee2700f7e2014-03-07 09:46:20 -0800359 void EmitRegMemImm(const X86EncodingMap* entry, uint8_t reg1, uint8_t base, int disp,
360 int32_t imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700361 void EmitRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
362 void EmitThreadImm(const X86EncodingMap* entry, int disp, int imm);
363 void EmitMovRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
364 void EmitShiftRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800365 void EmitShiftMemCl(const X86EncodingMap* entry, uint8_t base, int displacement, uint8_t cl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700366 void EmitShiftRegCl(const X86EncodingMap* entry, uint8_t reg, uint8_t cl);
367 void EmitRegCond(const X86EncodingMap* entry, uint8_t reg, uint8_t condition);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800368
369 /**
370 * @brief Used for encoding conditional register to register operation.
371 * @param entry The entry in the encoding map for the opcode.
372 * @param reg1 The first physical register.
373 * @param reg2 The second physical register.
374 * @param condition The condition code for operation.
375 */
376 void EmitRegRegCond(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, uint8_t condition);
377
Brian Carlstrom7940e442013-07-12 13:46:57 -0700378 void EmitJmp(const X86EncodingMap* entry, int rel);
379 void EmitJcc(const X86EncodingMap* entry, int rel, uint8_t cc);
380 void EmitCallMem(const X86EncodingMap* entry, uint8_t base, int disp);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800381 void EmitCallImmediate(const X86EncodingMap* entry, int disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700382 void EmitCallThread(const X86EncodingMap* entry, int disp);
383 void EmitPcRel(const X86EncodingMap* entry, uint8_t reg, int base_or_table, uint8_t index,
384 int scale, int table_or_disp);
385 void EmitMacro(const X86EncodingMap* entry, uint8_t reg, int offset);
386 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
Mark Mendell412d4f82013-12-18 13:32:36 -0800387 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
388 int64_t val, ConditionCode ccode);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000389 void OpVectorRegCopyWide(uint8_t fp_reg, uint8_t low_reg, uint8_t high_reg);
390 void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800391
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800392 static bool ProvidesFullMemoryBarrier(X86OpCode opcode);
393
Mark Mendelle02d48f2014-01-15 11:19:23 -0800394 /*
Mark Mendell4028a6c2014-02-19 20:06:20 -0800395 * @brief generate inline code for fast case of Strng.indexOf.
396 * @param info Call parameters
397 * @param zero_based 'true' if the index into the string is 0.
398 * @returns 'true' if the call was inlined, 'false' if a regular call needs to be
399 * generated.
400 */
401 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
402
403 /*
Mark Mendelle02d48f2014-01-15 11:19:23 -0800404 * @brief Return the correct x86 opcode for the Dex operation
405 * @param op Dex opcode for the operation
406 * @param loc Register location of the operand
407 * @param is_high_op 'true' if this is an operation on the high word
408 * @param value Immediate value for the operation. Used for byte variants
409 * @returns the correct x86 opcode to perform the operation
410 */
411 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
412
413 /*
414 * @brief Return the correct x86 opcode for the Dex operation
415 * @param op Dex opcode for the operation
416 * @param dest location of the destination. May be register or memory.
417 * @param rhs Location for the rhs of the operation. May be in register or memory.
418 * @param is_high_op 'true' if this is an operation on the high word
419 * @returns the correct x86 opcode to perform the operation
420 * @note at most one location may refer to memory
421 */
422 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
423 bool is_high_op);
424
425 /*
426 * @brief Is this operation a no-op for this opcode and value
427 * @param op Dex opcode for the operation
428 * @param value Immediate value for the operation.
429 * @returns 'true' if the operation will have no effect
430 */
431 bool IsNoOp(Instruction::Code op, int32_t value);
432
Mark Mendell2bf31e62014-01-23 12:13:40 -0800433 /**
434 * @brief Calculate magic number and shift for a given divisor
435 * @param divisor divisor number for calculation
436 * @param magic hold calculated magic number
437 * @param shift hold calculated shift
438 */
439 void CalculateMagicAndShift(int divisor, int& magic, int& shift);
440
441 /*
442 * @brief Generate an integer div or rem operation.
443 * @param rl_dest Destination Location.
444 * @param rl_src1 Numerator Location.
445 * @param rl_src2 Divisor Location.
446 * @param is_div 'true' if this is a division, 'false' for a remainder.
447 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
448 */
buzbee2700f7e2014-03-07 09:46:20 -0800449 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
450 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800451
452 /*
453 * @brief Generate an integer div or rem operation by a literal.
454 * @param rl_dest Destination Location.
455 * @param rl_src Numerator Location.
456 * @param lit Divisor.
457 * @param is_div 'true' if this is a division, 'false' for a remainder.
458 */
459 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800460
461 /*
462 * Generate code to implement long shift operations.
463 * @param opcode The DEX opcode to specify the shift type.
464 * @param rl_dest The destination.
465 * @param rl_src The value to be shifted.
466 * @param shift_amount How much to shift.
467 * @returns the RegLocation of the result.
468 */
469 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
470 RegLocation rl_src, int shift_amount);
471 /*
472 * Generate an imul of a register by a constant or a better sequence.
473 * @param dest Destination Register.
474 * @param src Source Register.
475 * @param val Constant multiplier.
476 */
buzbee2700f7e2014-03-07 09:46:20 -0800477 void GenImulRegImm(RegStorage dest, RegStorage src, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800478
Mark Mendell4708dcd2014-01-22 09:05:18 -0800479 /*
480 * Generate an imul of a memory location by a constant or a better sequence.
481 * @param dest Destination Register.
482 * @param sreg Symbolic register.
483 * @param displacement Displacement on stack of Symbolic Register.
484 * @param val Constant multiplier.
485 */
buzbee2700f7e2014-03-07 09:46:20 -0800486 void GenImulMemImm(RegStorage dest, int sreg, int displacement, int val);
Mark Mendell766e9292014-01-27 07:55:47 -0800487
488 /*
489 * @brief Compare memory to immediate, and branch if condition true.
490 * @param cond The condition code that when true will branch to the target.
491 * @param temp_reg A temporary register that can be used if compare memory is not
492 * supported by the architecture.
493 * @param base_reg The register holding the base address.
494 * @param offset The offset from the base.
495 * @param check_value The immediate to compare to.
496 */
buzbee2700f7e2014-03-07 09:46:20 -0800497 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -0800498 int offset, int check_value, LIR* target);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800499
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800500 /*
501 * Can this operation be using core registers without temporaries?
502 * @param rl_lhs Left hand operand.
503 * @param rl_rhs Right hand operand.
504 * @returns 'true' if the operation can proceed without needing temporary regs.
505 */
506 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Mark Mendell67c39c42014-01-31 17:28:00 -0800507
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800508 /**
509 * @brief Generates inline code for conversion of long to FP by using x87/
510 * @param rl_dest The destination of the FP.
511 * @param rl_src The source of the long.
512 * @param is_double 'true' if dealing with double, 'false' for float.
513 */
514 void GenLongToFP(RegLocation rl_dest, RegLocation rl_src, bool is_double);
515
Mark Mendell67c39c42014-01-31 17:28:00 -0800516 /*
517 * @brief Perform MIR analysis before compiling method.
518 * @note Invokes Mir2LiR::Materialize after analysis.
519 */
520 void Materialize();
521
522 /*
523 * @brief Analyze MIR before generating code, to prepare for the code generation.
524 */
525 void AnalyzeMIR();
526
527 /*
528 * @brief Analyze one basic block.
529 * @param bb Basic block to analyze.
530 */
531 void AnalyzeBB(BasicBlock * bb);
532
533 /*
534 * @brief Analyze one extended MIR instruction
535 * @param opcode MIR instruction opcode.
536 * @param bb Basic block containing instruction.
537 * @param mir Extended instruction to analyze.
538 */
539 void AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir);
540
541 /*
542 * @brief Analyze one MIR instruction
543 * @param opcode MIR instruction opcode.
544 * @param bb Basic block containing instruction.
545 * @param mir Instruction to analyze.
546 */
547 void AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir);
548
549 /*
550 * @brief Analyze one MIR float/double instruction
551 * @param opcode MIR instruction opcode.
552 * @param bb Basic block containing instruction.
553 * @param mir Instruction to analyze.
554 */
555 void AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir);
556
557 /*
558 * @brief Analyze one use of a double operand.
559 * @param rl_use Double RegLocation for the operand.
560 */
561 void AnalyzeDoubleUse(RegLocation rl_use);
562
563 // Information derived from analysis of MIR
564
Mark Mendell55d0eac2014-02-06 11:02:52 -0800565 // The compiler temporary for the code address of the method.
566 CompilerTemp *base_of_code_;
567
Mark Mendell67c39c42014-01-31 17:28:00 -0800568 // Have we decided to compute a ptr to code and store in temporary VR?
569 bool store_method_addr_;
570
Mark Mendell55d0eac2014-02-06 11:02:52 -0800571 // Have we used the stored method address?
572 bool store_method_addr_used_;
573
574 // Instructions to remove if we didn't use the stored method address.
575 LIR* setup_method_address_[2];
576
577 // Instructions needing patching with Method* values.
578 GrowableArray<LIR*> method_address_insns_;
579
580 // Instructions needing patching with Class Type* values.
581 GrowableArray<LIR*> class_type_address_insns_;
582
583 // Instructions needing patching with PC relative code addresses.
584 GrowableArray<LIR*> call_method_insns_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800585
586 // Prologue decrement of stack pointer.
587 LIR* stack_decrement_;
588
589 // Epilogue increment of stack pointer.
590 LIR* stack_increment_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700591};
592
593} // namespace art
594
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700595#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_