blob: 117d8f016d010967a9452856b855c897558d34c6 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstrom7940e442013-07-12 13:46:57 -070017#include "codegen_arm.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080018
19#include "arch/arm/instruction_set_features_arm.h"
20#include "arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070022#include "dex/reg_storage_eq.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023
24namespace art {
25
26/* This file contains codegen for the Thumb ISA. */
27
buzbee0d829482013-10-11 15:24:55 -070028static int32_t EncodeImmSingle(int32_t value) {
29 int32_t res;
30 int32_t bit_a = (value & 0x80000000) >> 31;
31 int32_t not_bit_b = (value & 0x40000000) >> 30;
32 int32_t bit_b = (value & 0x20000000) >> 29;
33 int32_t b_smear = (value & 0x3e000000) >> 25;
34 int32_t slice = (value & 0x01f80000) >> 19;
35 int32_t zeroes = (value & 0x0007ffff);
Brian Carlstrom7940e442013-07-12 13:46:57 -070036 if (zeroes != 0)
37 return -1;
38 if (bit_b) {
39 if ((not_bit_b != 0) || (b_smear != 0x1f))
40 return -1;
41 } else {
42 if ((not_bit_b != 1) || (b_smear != 0x0))
43 return -1;
44 }
45 res = (bit_a << 7) | (bit_b << 6) | slice;
46 return res;
47}
48
49/*
50 * Determine whether value can be encoded as a Thumb2 floating point
51 * immediate. If not, return -1. If so return encoded 8-bit value.
52 */
buzbee0d829482013-10-11 15:24:55 -070053static int32_t EncodeImmDouble(int64_t value) {
54 int32_t res;
Ian Rogers0f678472014-03-10 16:18:37 -070055 int32_t bit_a = (value & INT64_C(0x8000000000000000)) >> 63;
56 int32_t not_bit_b = (value & INT64_C(0x4000000000000000)) >> 62;
57 int32_t bit_b = (value & INT64_C(0x2000000000000000)) >> 61;
58 int32_t b_smear = (value & INT64_C(0x3fc0000000000000)) >> 54;
59 int32_t slice = (value & INT64_C(0x003f000000000000)) >> 48;
60 uint64_t zeroes = (value & INT64_C(0x0000ffffffffffff));
buzbee0d829482013-10-11 15:24:55 -070061 if (zeroes != 0ull)
Brian Carlstrom7940e442013-07-12 13:46:57 -070062 return -1;
63 if (bit_b) {
64 if ((not_bit_b != 0) || (b_smear != 0xff))
65 return -1;
66 } else {
67 if ((not_bit_b != 1) || (b_smear != 0x0))
68 return -1;
69 }
70 res = (bit_a << 7) | (bit_b << 6) | slice;
71 return res;
72}
73
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070074LIR* ArmMir2Lir::LoadFPConstantValue(int r_dest, int value) {
buzbee091cc402014-03-31 10:14:40 -070075 DCHECK(RegStorage::IsSingle(r_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -070076 if (value == 0) {
77 // TODO: we need better info about the target CPU. a vector exclusive or
78 // would probably be better here if we could rely on its existance.
79 // Load an immediate +2.0 (which encodes to 0)
80 NewLIR2(kThumb2Vmovs_IMM8, r_dest, 0);
81 // +0.0 = +2.0 - +2.0
82 return NewLIR3(kThumb2Vsubs, r_dest, r_dest, r_dest);
83 } else {
84 int encoded_imm = EncodeImmSingle(value);
85 if (encoded_imm >= 0) {
86 return NewLIR2(kThumb2Vmovs_IMM8, r_dest, encoded_imm);
87 }
88 }
89 LIR* data_target = ScanLiteralPool(literal_list_, value, 0);
90 if (data_target == NULL) {
91 data_target = AddWordData(&literal_list_, value);
92 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +010093 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
Brian Carlstrom7940e442013-07-12 13:46:57 -070094 LIR* load_pc_rel = RawLIR(current_dalvik_offset_, kThumb2Vldrs,
buzbee091cc402014-03-31 10:14:40 -070095 r_dest, rs_r15pc.GetReg(), 0, 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -070096 AppendLIR(load_pc_rel);
97 return load_pc_rel;
98}
99
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100/*
101 * Determine whether value can be encoded as a Thumb2 modified
102 * immediate. If not, return -1. If so, return i:imm3:a:bcdefgh form.
103 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700104int ArmMir2Lir::ModifiedImmediate(uint32_t value) {
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700105 uint32_t b0 = value & 0xff;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700107 /* Note: case of value==0 must use 0:000:0:0000000 encoding */
108 if (value <= 0xFF)
109 return b0; // 0:000:a:bcdefgh
110 if (value == ((b0 << 16) | b0))
111 return (0x1 << 8) | b0; /* 0:001:a:bcdefgh */
112 if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0))
113 return (0x3 << 8) | b0; /* 0:011:a:bcdefgh */
114 b0 = (value >> 8) & 0xff;
115 if (value == ((b0 << 24) | (b0 << 8)))
116 return (0x2 << 8) | b0; /* 0:010:a:bcdefgh */
117 /* Can we do it with rotation? */
Vladimir Markoa29f6982014-11-25 16:32:34 +0000118 int z_leading = CLZ(value);
119 int z_trailing = CTZ(value);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700120 /* A run of eight or fewer active bits? */
121 if ((z_leading + z_trailing) < 24)
122 return -1; /* No - bail */
123 /* left-justify the constant, discarding msb (known to be 1) */
124 value <<= z_leading + 1;
125 /* Create bcdefgh */
126 value >>= 25;
127 /* Put it all together */
128 return value | ((0x8 + z_leading) << 7); /* [01000..11111]:bcdefgh */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700129}
130
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700131bool ArmMir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 return (ModifiedImmediate(value) >= 0) || (ModifiedImmediate(~value) >= 0);
133}
134
Vladimir Markoa29f6982014-11-25 16:32:34 +0000135bool ArmMir2Lir::InexpensiveConstantInt(int32_t value, Instruction::Code opcode) {
136 switch (opcode) {
137 case Instruction::ADD_INT:
138 case Instruction::ADD_INT_2ADDR:
139 case Instruction::SUB_INT:
140 case Instruction::SUB_INT_2ADDR:
141 if ((value >> 12) == (value >> 31)) { // Signed 12-bit, RRI12 versions of ADD/SUB.
142 return true;
143 }
144 FALLTHROUGH_INTENDED;
145 case Instruction::IF_EQ:
146 case Instruction::IF_NE:
147 case Instruction::IF_LT:
148 case Instruction::IF_GE:
149 case Instruction::IF_GT:
150 case Instruction::IF_LE:
151 return (ModifiedImmediate(value) >= 0) || (ModifiedImmediate(-value) >= 0);
152 case Instruction::SHL_INT:
153 case Instruction::SHL_INT_2ADDR:
154 case Instruction::SHR_INT:
155 case Instruction::SHR_INT_2ADDR:
156 case Instruction::USHR_INT:
157 case Instruction::USHR_INT_2ADDR:
158 return true;
159 case Instruction::AND_INT:
160 case Instruction::AND_INT_2ADDR:
161 case Instruction::AND_INT_LIT16:
162 case Instruction::AND_INT_LIT8:
163 case Instruction::OR_INT:
164 case Instruction::OR_INT_2ADDR:
165 case Instruction::OR_INT_LIT16:
166 case Instruction::OR_INT_LIT8:
167 return (ModifiedImmediate(value) >= 0) || (ModifiedImmediate(~value) >= 0);
168 case Instruction::XOR_INT:
169 case Instruction::XOR_INT_2ADDR:
170 case Instruction::XOR_INT_LIT16:
171 case Instruction::XOR_INT_LIT8:
172 return (ModifiedImmediate(value) >= 0);
173 case Instruction::MUL_INT:
174 case Instruction::MUL_INT_2ADDR:
175 case Instruction::MUL_INT_LIT8:
176 case Instruction::MUL_INT_LIT16:
177 case Instruction::DIV_INT:
178 case Instruction::DIV_INT_2ADDR:
179 case Instruction::DIV_INT_LIT8:
180 case Instruction::DIV_INT_LIT16:
181 case Instruction::REM_INT:
182 case Instruction::REM_INT_2ADDR:
183 case Instruction::REM_INT_LIT8:
184 case Instruction::REM_INT_LIT16: {
185 EasyMultiplyOp ops[2];
186 return GetEasyMultiplyTwoOps(value, ops);
187 }
188 default:
189 return false;
190 }
191}
192
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700193bool ArmMir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700194 return EncodeImmSingle(value) >= 0;
195}
196
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700197bool ArmMir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700198 return InexpensiveConstantInt(High32Bits(value)) && InexpensiveConstantInt(Low32Bits(value));
199}
200
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700201bool ArmMir2Lir::InexpensiveConstantDouble(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700202 return EncodeImmDouble(value) >= 0;
203}
204
205/*
206 * Load a immediate using a shortcut if possible; otherwise
207 * grab from the per-translation literal pool.
208 *
209 * No additional register clobbering operation performed. Use this version when
210 * 1) r_dest is freshly returned from AllocTemp or
211 * 2) The codegen is under fixed register usage
212 */
buzbee2700f7e2014-03-07 09:46:20 -0800213LIR* ArmMir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700214 LIR* res;
215 int mod_imm;
216
buzbee091cc402014-03-31 10:14:40 -0700217 if (r_dest.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -0800218 return LoadFPConstantValue(r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700219 }
220
221 /* See if the value can be constructed cheaply */
buzbee091cc402014-03-31 10:14:40 -0700222 if (r_dest.Low8() && (value >= 0) && (value <= 255)) {
buzbee2700f7e2014-03-07 09:46:20 -0800223 return NewLIR2(kThumbMovImm, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700224 }
225 /* Check Modified immediate special cases */
226 mod_imm = ModifiedImmediate(value);
227 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800228 res = NewLIR2(kThumb2MovI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700229 return res;
230 }
231 mod_imm = ModifiedImmediate(~value);
232 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800233 res = NewLIR2(kThumb2MvnI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700234 return res;
235 }
236 /* 16-bit immediate? */
237 if ((value & 0xffff) == value) {
buzbee2700f7e2014-03-07 09:46:20 -0800238 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700239 return res;
240 }
241 /* Do a low/high pair */
buzbee2700f7e2014-03-07 09:46:20 -0800242 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), Low16Bits(value));
243 NewLIR2(kThumb2MovImm16H, r_dest.GetReg(), High16Bits(value));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700244 return res;
245}
246
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700247LIR* ArmMir2Lir::OpUnconditionalBranch(LIR* target) {
buzbee091cc402014-03-31 10:14:40 -0700248 LIR* res = NewLIR1(kThumbBUncond, 0 /* offset to be patched during assembly */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700249 res->target = target;
250 return res;
251}
252
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700253LIR* ArmMir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Vladimir Marko174636d2014-11-26 12:33:45 +0000254 LIR* branch = NewLIR2(kThumbBCond, 0 /* offset to be patched */,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700255 ArmConditionEncoding(cc));
256 branch->target = target;
257 return branch;
258}
259
buzbee2700f7e2014-03-07 09:46:20 -0800260LIR* ArmMir2Lir::OpReg(OpKind op, RegStorage r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700261 ArmOpcode opcode = kThumbBkpt;
262 switch (op) {
263 case kOpBlx:
264 opcode = kThumbBlxR;
265 break;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700266 case kOpBx:
267 opcode = kThumbBx;
268 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700269 default:
270 LOG(FATAL) << "Bad opcode " << op;
271 }
buzbee2700f7e2014-03-07 09:46:20 -0800272 return NewLIR1(opcode, r_dest_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700273}
274
Ian Rogerse2143c02014-03-28 08:47:16 -0700275LIR* ArmMir2Lir::OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700276 int shift) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700277 bool thumb_form =
buzbee091cc402014-03-31 10:14:40 -0700278 ((shift == 0) && r_dest_src1.Low8() && r_src2.Low8());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700279 ArmOpcode opcode = kThumbBkpt;
280 switch (op) {
281 case kOpAdc:
282 opcode = (thumb_form) ? kThumbAdcRR : kThumb2AdcRRR;
283 break;
284 case kOpAnd:
285 opcode = (thumb_form) ? kThumbAndRR : kThumb2AndRRR;
286 break;
287 case kOpBic:
288 opcode = (thumb_form) ? kThumbBicRR : kThumb2BicRRR;
289 break;
290 case kOpCmn:
291 DCHECK_EQ(shift, 0);
292 opcode = (thumb_form) ? kThumbCmnRR : kThumb2CmnRR;
293 break;
294 case kOpCmp:
295 if (thumb_form)
296 opcode = kThumbCmpRR;
buzbee091cc402014-03-31 10:14:40 -0700297 else if ((shift == 0) && !r_dest_src1.Low8() && !r_src2.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700298 opcode = kThumbCmpHH;
buzbee091cc402014-03-31 10:14:40 -0700299 else if ((shift == 0) && r_dest_src1.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700300 opcode = kThumbCmpLH;
301 else if (shift == 0)
302 opcode = kThumbCmpHL;
303 else
304 opcode = kThumb2CmpRR;
305 break;
306 case kOpXor:
307 opcode = (thumb_form) ? kThumbEorRR : kThumb2EorRRR;
308 break;
309 case kOpMov:
310 DCHECK_EQ(shift, 0);
buzbee091cc402014-03-31 10:14:40 -0700311 if (r_dest_src1.Low8() && r_src2.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700312 opcode = kThumbMovRR;
buzbee091cc402014-03-31 10:14:40 -0700313 else if (!r_dest_src1.Low8() && !r_src2.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700314 opcode = kThumbMovRR_H2H;
buzbee091cc402014-03-31 10:14:40 -0700315 else if (r_dest_src1.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700316 opcode = kThumbMovRR_H2L;
317 else
318 opcode = kThumbMovRR_L2H;
319 break;
320 case kOpMul:
321 DCHECK_EQ(shift, 0);
322 opcode = (thumb_form) ? kThumbMul : kThumb2MulRRR;
323 break;
324 case kOpMvn:
325 opcode = (thumb_form) ? kThumbMvn : kThumb2MnvRR;
326 break;
327 case kOpNeg:
328 DCHECK_EQ(shift, 0);
329 opcode = (thumb_form) ? kThumbNeg : kThumb2NegRR;
330 break;
331 case kOpOr:
332 opcode = (thumb_form) ? kThumbOrr : kThumb2OrrRRR;
333 break;
334 case kOpSbc:
335 opcode = (thumb_form) ? kThumbSbc : kThumb2SbcRRR;
336 break;
337 case kOpTst:
338 opcode = (thumb_form) ? kThumbTst : kThumb2TstRR;
339 break;
340 case kOpLsl:
341 DCHECK_EQ(shift, 0);
342 opcode = (thumb_form) ? kThumbLslRR : kThumb2LslRRR;
343 break;
344 case kOpLsr:
345 DCHECK_EQ(shift, 0);
346 opcode = (thumb_form) ? kThumbLsrRR : kThumb2LsrRRR;
347 break;
348 case kOpAsr:
349 DCHECK_EQ(shift, 0);
350 opcode = (thumb_form) ? kThumbAsrRR : kThumb2AsrRRR;
351 break;
352 case kOpRor:
353 DCHECK_EQ(shift, 0);
354 opcode = (thumb_form) ? kThumbRorRR : kThumb2RorRRR;
355 break;
356 case kOpAdd:
357 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
358 break;
359 case kOpSub:
360 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
361 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100362 case kOpRev:
363 DCHECK_EQ(shift, 0);
364 if (!thumb_form) {
365 // Binary, but rm is encoded twice.
Ian Rogerse2143c02014-03-28 08:47:16 -0700366 return NewLIR3(kThumb2RevRR, r_dest_src1.GetReg(), r_src2.GetReg(), r_src2.GetReg());
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100367 }
368 opcode = kThumbRev;
369 break;
370 case kOpRevsh:
371 DCHECK_EQ(shift, 0);
372 if (!thumb_form) {
373 // Binary, but rm is encoded twice.
Ian Rogerse2143c02014-03-28 08:47:16 -0700374 return NewLIR3(kThumb2RevshRR, r_dest_src1.GetReg(), r_src2.GetReg(), r_src2.GetReg());
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100375 }
376 opcode = kThumbRevsh;
377 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700378 case kOp2Byte:
379 DCHECK_EQ(shift, 0);
Ian Rogerse2143c02014-03-28 08:47:16 -0700380 return NewLIR4(kThumb2Sbfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 8);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700381 case kOp2Short:
382 DCHECK_EQ(shift, 0);
Ian Rogerse2143c02014-03-28 08:47:16 -0700383 return NewLIR4(kThumb2Sbfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700384 case kOp2Char:
385 DCHECK_EQ(shift, 0);
Ian Rogerse2143c02014-03-28 08:47:16 -0700386 return NewLIR4(kThumb2Ubfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700387 default:
388 LOG(FATAL) << "Bad opcode: " << op;
389 break;
390 }
buzbee409fe942013-10-11 10:49:56 -0700391 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700392 if (EncodingMap[opcode].flags & IS_BINARY_OP) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700393 return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700394 } else if (EncodingMap[opcode].flags & IS_TERTIARY_OP) {
395 if (EncodingMap[opcode].field_loc[2].kind == kFmtShift) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700396 return NewLIR3(opcode, r_dest_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700397 } else {
Ian Rogerse2143c02014-03-28 08:47:16 -0700398 return NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700399 }
400 } else if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700401 return NewLIR4(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700402 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700403 LOG(FATAL) << "Unexpected encoding operand count";
404 return NULL;
405 }
406}
407
buzbee2700f7e2014-03-07 09:46:20 -0800408LIR* ArmMir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700409 return OpRegRegShift(op, r_dest_src1, r_src2, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700410}
411
buzbee2700f7e2014-03-07 09:46:20 -0800412LIR* ArmMir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700413 UNUSED(r_dest, r_base, offset, move_type);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800414 UNIMPLEMENTED(FATAL);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700415 UNREACHABLE();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800416}
417
buzbee2700f7e2014-03-07 09:46:20 -0800418LIR* ArmMir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700419 UNUSED(r_base, offset, r_src, move_type);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800420 UNIMPLEMENTED(FATAL);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700421 UNREACHABLE();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800422}
423
buzbee2700f7e2014-03-07 09:46:20 -0800424LIR* ArmMir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700425 UNUSED(op, cc, r_dest, r_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800426 LOG(FATAL) << "Unexpected use of OpCondRegReg for Arm";
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700427 UNREACHABLE();
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800428}
429
Ian Rogerse2143c02014-03-28 08:47:16 -0700430LIR* ArmMir2Lir::OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1,
431 RegStorage r_src2, int shift) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700432 ArmOpcode opcode = kThumbBkpt;
buzbee091cc402014-03-31 10:14:40 -0700433 bool thumb_form = (shift == 0) && r_dest.Low8() && r_src1.Low8() && r_src2.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700434 switch (op) {
435 case kOpAdd:
436 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
437 break;
438 case kOpSub:
439 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
440 break;
441 case kOpRsub:
442 opcode = kThumb2RsubRRR;
443 break;
444 case kOpAdc:
445 opcode = kThumb2AdcRRR;
446 break;
447 case kOpAnd:
448 opcode = kThumb2AndRRR;
449 break;
450 case kOpBic:
451 opcode = kThumb2BicRRR;
452 break;
453 case kOpXor:
454 opcode = kThumb2EorRRR;
455 break;
456 case kOpMul:
457 DCHECK_EQ(shift, 0);
458 opcode = kThumb2MulRRR;
459 break;
Dave Allison70202782013-10-22 17:52:19 -0700460 case kOpDiv:
461 DCHECK_EQ(shift, 0);
462 opcode = kThumb2SdivRRR;
463 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700464 case kOpOr:
465 opcode = kThumb2OrrRRR;
466 break;
467 case kOpSbc:
468 opcode = kThumb2SbcRRR;
469 break;
470 case kOpLsl:
471 DCHECK_EQ(shift, 0);
472 opcode = kThumb2LslRRR;
473 break;
474 case kOpLsr:
475 DCHECK_EQ(shift, 0);
476 opcode = kThumb2LsrRRR;
477 break;
478 case kOpAsr:
479 DCHECK_EQ(shift, 0);
480 opcode = kThumb2AsrRRR;
481 break;
482 case kOpRor:
483 DCHECK_EQ(shift, 0);
484 opcode = kThumb2RorRRR;
485 break;
486 default:
487 LOG(FATAL) << "Bad opcode: " << op;
488 break;
489 }
buzbee409fe942013-10-11 10:49:56 -0700490 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700491 if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700492 return NewLIR4(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700493 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700494 DCHECK(EncodingMap[opcode].flags & IS_TERTIARY_OP);
Ian Rogerse2143c02014-03-28 08:47:16 -0700495 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700496 }
497}
498
buzbee2700f7e2014-03-07 09:46:20 -0800499LIR* ArmMir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700500 return OpRegRegRegShift(op, r_dest, r_src1, r_src2, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700501}
502
buzbee2700f7e2014-03-07 09:46:20 -0800503LIR* ArmMir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700504 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700505 int32_t abs_value = (neg) ? -value : value;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700506 ArmOpcode opcode = kThumbBkpt;
507 ArmOpcode alt_opcode = kThumbBkpt;
buzbee091cc402014-03-31 10:14:40 -0700508 bool all_low_regs = r_dest.Low8() && r_src1.Low8();
buzbee0d829482013-10-11 15:24:55 -0700509 int32_t mod_imm = ModifiedImmediate(value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700510
511 switch (op) {
512 case kOpLsl:
513 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800514 return NewLIR3(kThumbLslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700515 else
buzbee2700f7e2014-03-07 09:46:20 -0800516 return NewLIR3(kThumb2LslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700517 case kOpLsr:
518 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800519 return NewLIR3(kThumbLsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 else
buzbee2700f7e2014-03-07 09:46:20 -0800521 return NewLIR3(kThumb2LsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700522 case kOpAsr:
523 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800524 return NewLIR3(kThumbAsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700525 else
buzbee2700f7e2014-03-07 09:46:20 -0800526 return NewLIR3(kThumb2AsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700527 case kOpRor:
buzbee2700f7e2014-03-07 09:46:20 -0800528 return NewLIR3(kThumb2RorRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700529 case kOpAdd:
buzbee091cc402014-03-31 10:14:40 -0700530 if (r_dest.Low8() && (r_src1 == rs_r13sp) && (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800531 return NewLIR3(kThumbAddSpRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
buzbee091cc402014-03-31 10:14:40 -0700532 } else if (r_dest.Low8() && (r_src1 == rs_r15pc) &&
Brian Carlstrom38f85e42013-07-18 14:45:22 -0700533 (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800534 return NewLIR3(kThumbAddPcRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700535 }
Ian Rogersfc787ec2014-10-09 21:56:44 -0700536 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700537 case kOpSub:
538 if (all_low_regs && ((abs_value & 0x7) == abs_value)) {
539 if (op == kOpAdd)
540 opcode = (neg) ? kThumbSubRRI3 : kThumbAddRRI3;
541 else
542 opcode = (neg) ? kThumbAddRRI3 : kThumbSubRRI3;
buzbee2700f7e2014-03-07 09:46:20 -0800543 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544 }
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000545 if (mod_imm < 0) {
546 mod_imm = ModifiedImmediate(-value);
547 if (mod_imm >= 0) {
548 op = (op == kOpAdd) ? kOpSub : kOpAdd;
549 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700550 }
Vladimir Markoa29f6982014-11-25 16:32:34 +0000551 if (mod_imm < 0 && (abs_value >> 12) == 0) {
Vladimir Markodbb8c492014-02-28 17:36:39 +0000552 // This is deliberately used only if modified immediate encoding is inadequate since
553 // we sometimes actually use the flags for small values but not necessarily low regs.
554 if (op == kOpAdd)
555 opcode = (neg) ? kThumb2SubRRI12 : kThumb2AddRRI12;
556 else
557 opcode = (neg) ? kThumb2AddRRI12 : kThumb2SubRRI12;
buzbee2700f7e2014-03-07 09:46:20 -0800558 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Vladimir Markodbb8c492014-02-28 17:36:39 +0000559 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700560 if (op == kOpSub) {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000561 opcode = kThumb2SubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700562 alt_opcode = kThumb2SubRRR;
563 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000564 opcode = kThumb2AddRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700565 alt_opcode = kThumb2AddRRR;
566 }
567 break;
568 case kOpRsub:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000569 opcode = kThumb2RsubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700570 alt_opcode = kThumb2RsubRRR;
571 break;
572 case kOpAdc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000573 opcode = kThumb2AdcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700574 alt_opcode = kThumb2AdcRRR;
575 break;
576 case kOpSbc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000577 opcode = kThumb2SbcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700578 alt_opcode = kThumb2SbcRRR;
579 break;
580 case kOpOr:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000581 opcode = kThumb2OrrRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700582 alt_opcode = kThumb2OrrRRR;
Vladimir Markoa29f6982014-11-25 16:32:34 +0000583 if (mod_imm < 0) {
584 mod_imm = ModifiedImmediate(~value);
585 if (mod_imm >= 0) {
586 opcode = kThumb2OrnRRI8M;
587 }
588 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700589 break;
590 case kOpAnd:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000591 if (mod_imm < 0) {
592 mod_imm = ModifiedImmediate(~value);
593 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800594 return NewLIR3(kThumb2BicRRI8M, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000595 }
596 }
597 opcode = kThumb2AndRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700598 alt_opcode = kThumb2AndRRR;
599 break;
600 case kOpXor:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000601 opcode = kThumb2EorRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700602 alt_opcode = kThumb2EorRRR;
603 break;
604 case kOpMul:
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700605 // TUNING: power of 2, shift & add
Brian Carlstrom7940e442013-07-12 13:46:57 -0700606 mod_imm = -1;
607 alt_opcode = kThumb2MulRRR;
608 break;
609 case kOpCmp: {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700610 LIR* res;
611 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800612 res = NewLIR2(kThumb2CmpRI8M, r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700613 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000614 mod_imm = ModifiedImmediate(-value);
615 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800616 res = NewLIR2(kThumb2CmnRI8M, r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000617 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800618 RegStorage r_tmp = AllocTemp();
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000619 res = LoadConstant(r_tmp, value);
620 OpRegReg(kOpCmp, r_src1, r_tmp);
621 FreeTemp(r_tmp);
622 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700623 }
624 return res;
625 }
626 default:
627 LOG(FATAL) << "Bad opcode: " << op;
628 }
629
630 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800631 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700632 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800633 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700634 LoadConstant(r_scratch, value);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800635 LIR* res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700636 if (EncodingMap[alt_opcode].flags & IS_QUAD_OP)
buzbee2700f7e2014-03-07 09:46:20 -0800637 res = NewLIR4(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 else
buzbee2700f7e2014-03-07 09:46:20 -0800639 res = NewLIR3(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700640 FreeTemp(r_scratch);
641 return res;
642 }
643}
644
645/* Handle Thumb-only variants here - otherwise punt to OpRegRegImm */
buzbee2700f7e2014-03-07 09:46:20 -0800646LIR* ArmMir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700647 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700648 int32_t abs_value = (neg) ? -value : value;
buzbee091cc402014-03-31 10:14:40 -0700649 bool short_form = (((abs_value & 0xff) == abs_value) && r_dest_src1.Low8());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700650 ArmOpcode opcode = kThumbBkpt;
651 switch (op) {
652 case kOpAdd:
buzbee2700f7e2014-03-07 09:46:20 -0800653 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 DCHECK_EQ((value & 0x3), 0);
655 return NewLIR1(kThumbAddSpI7, value >> 2);
656 } else if (short_form) {
657 opcode = (neg) ? kThumbSubRI8 : kThumbAddRI8;
658 }
659 break;
660 case kOpSub:
buzbee2700f7e2014-03-07 09:46:20 -0800661 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700662 DCHECK_EQ((value & 0x3), 0);
663 return NewLIR1(kThumbSubSpI7, value >> 2);
664 } else if (short_form) {
665 opcode = (neg) ? kThumbAddRI8 : kThumbSubRI8;
666 }
667 break;
668 case kOpCmp:
Vladimir Marko22479842013-11-19 17:04:50 +0000669 if (!neg && short_form) {
670 opcode = kThumbCmpRI8;
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700671 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700672 short_form = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700673 }
674 break;
675 default:
676 /* Punt to OpRegRegImm - if bad case catch it there */
677 short_form = false;
678 break;
679 }
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700680 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800681 return NewLIR2(opcode, r_dest_src1.GetReg(), abs_value);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700682 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700683 return OpRegRegImm(op, r_dest_src1, r_dest_src1, value);
684 }
685}
686
buzbee2700f7e2014-03-07 09:46:20 -0800687LIR* ArmMir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700688 LIR* res = NULL;
689 int32_t val_lo = Low32Bits(value);
690 int32_t val_hi = High32Bits(value);
buzbee091cc402014-03-31 10:14:40 -0700691 if (r_dest.IsFloat()) {
692 DCHECK(!r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700693 if ((val_lo == 0) && (val_hi == 0)) {
694 // TODO: we need better info about the target CPU. a vector exclusive or
695 // would probably be better here if we could rely on its existance.
696 // Load an immediate +2.0 (which encodes to 0)
buzbee091cc402014-03-31 10:14:40 -0700697 NewLIR2(kThumb2Vmovd_IMM8, r_dest.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698 // +0.0 = +2.0 - +2.0
buzbee091cc402014-03-31 10:14:40 -0700699 res = NewLIR3(kThumb2Vsubd, r_dest.GetReg(), r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700700 } else {
701 int encoded_imm = EncodeImmDouble(value);
702 if (encoded_imm >= 0) {
buzbee091cc402014-03-31 10:14:40 -0700703 res = NewLIR2(kThumb2Vmovd_IMM8, r_dest.GetReg(), encoded_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700704 }
705 }
706 } else {
buzbee091cc402014-03-31 10:14:40 -0700707 // NOTE: Arm32 assumption here.
708 DCHECK(r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709 if ((InexpensiveConstantInt(val_lo) && (InexpensiveConstantInt(val_hi)))) {
buzbee2700f7e2014-03-07 09:46:20 -0800710 res = LoadConstantNoClobber(r_dest.GetLow(), val_lo);
711 LoadConstantNoClobber(r_dest.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700712 }
713 }
714 if (res == NULL) {
715 // No short form - load from the literal pool.
716 LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi);
717 if (data_target == NULL) {
718 data_target = AddWideData(&literal_list_, val_lo, val_hi);
719 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100720 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee091cc402014-03-31 10:14:40 -0700721 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700722 res = RawLIR(current_dalvik_offset_, kThumb2Vldrd,
buzbee091cc402014-03-31 10:14:40 -0700723 r_dest.GetReg(), rs_r15pc.GetReg(), 0, 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800725 DCHECK(r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700726 res = RawLIR(current_dalvik_offset_, kThumb2LdrdPcRel8,
buzbee091cc402014-03-31 10:14:40 -0700727 r_dest.GetLowReg(), r_dest.GetHighReg(), rs_r15pc.GetReg(), 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700729 AppendLIR(res);
730 }
731 return res;
732}
733
734int ArmMir2Lir::EncodeShift(int code, int amount) {
735 return ((amount & 0x1f) << 2) | code;
736}
737
buzbee2700f7e2014-03-07 09:46:20 -0800738LIR* ArmMir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700739 int scale, OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700740 bool all_low_regs = r_base.Low8() && r_index.Low8() && r_dest.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700741 LIR* load;
742 ArmOpcode opcode = kThumbBkpt;
743 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800744 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700745
buzbee091cc402014-03-31 10:14:40 -0700746 if (r_dest.IsFloat()) {
747 if (r_dest.IsSingle()) {
buzbeefd698e62014-04-27 19:33:22 -0700748 DCHECK((size == k32) || (size == kSingle) || (size == kReference));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700749 opcode = kThumb2Vldrs;
750 size = kSingle;
751 } else {
buzbee091cc402014-03-31 10:14:40 -0700752 DCHECK(r_dest.IsDouble());
buzbee695d13a2014-04-19 13:32:20 -0700753 DCHECK((size == k64) || (size == kDouble));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700754 opcode = kThumb2Vldrd;
755 size = kDouble;
756 }
757 } else {
758 if (size == kSingle)
buzbee695d13a2014-04-19 13:32:20 -0700759 size = k32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700760 }
761
762 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700763 case kDouble: // fall-through
buzbee695d13a2014-04-19 13:32:20 -0700764 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700765 case kSingle:
766 reg_ptr = AllocTemp();
767 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800768 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700769 EncodeShift(kArmLsl, scale));
770 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800771 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700772 }
buzbee2700f7e2014-03-07 09:46:20 -0800773 load = NewLIR3(opcode, r_dest.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700774 FreeTemp(reg_ptr);
775 return load;
buzbee695d13a2014-04-19 13:32:20 -0700776 case k32:
777 // Intentional fall-though.
778 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700779 opcode = (thumb_form) ? kThumbLdrRRR : kThumb2LdrRRR;
780 break;
781 case kUnsignedHalf:
782 opcode = (thumb_form) ? kThumbLdrhRRR : kThumb2LdrhRRR;
783 break;
784 case kSignedHalf:
785 opcode = (thumb_form) ? kThumbLdrshRRR : kThumb2LdrshRRR;
786 break;
787 case kUnsignedByte:
788 opcode = (thumb_form) ? kThumbLdrbRRR : kThumb2LdrbRRR;
789 break;
790 case kSignedByte:
791 opcode = (thumb_form) ? kThumbLdrsbRRR : kThumb2LdrsbRRR;
792 break;
793 default:
794 LOG(FATAL) << "Bad size: " << size;
795 }
796 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800797 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700798 else
buzbee2700f7e2014-03-07 09:46:20 -0800799 load = NewLIR4(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700800
801 return load;
802}
803
buzbee2700f7e2014-03-07 09:46:20 -0800804LIR* ArmMir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700805 int scale, OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700806 bool all_low_regs = r_base.Low8() && r_index.Low8() && r_src.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700807 LIR* store = NULL;
808 ArmOpcode opcode = kThumbBkpt;
809 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800810 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700811
buzbee091cc402014-03-31 10:14:40 -0700812 if (r_src.IsFloat()) {
813 if (r_src.IsSingle()) {
buzbeefd698e62014-04-27 19:33:22 -0700814 DCHECK((size == k32) || (size == kSingle) || (size == kReference));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700815 opcode = kThumb2Vstrs;
816 size = kSingle;
817 } else {
buzbee091cc402014-03-31 10:14:40 -0700818 DCHECK(r_src.IsDouble());
buzbee695d13a2014-04-19 13:32:20 -0700819 DCHECK((size == k64) || (size == kDouble));
buzbee2700f7e2014-03-07 09:46:20 -0800820 DCHECK_EQ((r_src.GetReg() & 0x1), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700821 opcode = kThumb2Vstrd;
822 size = kDouble;
823 }
824 } else {
825 if (size == kSingle)
buzbee695d13a2014-04-19 13:32:20 -0700826 size = k32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700827 }
828
829 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700830 case kDouble: // fall-through
buzbee695d13a2014-04-19 13:32:20 -0700831 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700832 case kSingle:
833 reg_ptr = AllocTemp();
834 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800835 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700836 EncodeShift(kArmLsl, scale));
837 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800838 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700839 }
buzbee2700f7e2014-03-07 09:46:20 -0800840 store = NewLIR3(opcode, r_src.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700841 FreeTemp(reg_ptr);
842 return store;
buzbee695d13a2014-04-19 13:32:20 -0700843 case k32:
844 // Intentional fall-though.
845 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700846 opcode = (thumb_form) ? kThumbStrRRR : kThumb2StrRRR;
847 break;
848 case kUnsignedHalf:
buzbee695d13a2014-04-19 13:32:20 -0700849 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850 case kSignedHalf:
851 opcode = (thumb_form) ? kThumbStrhRRR : kThumb2StrhRRR;
852 break;
853 case kUnsignedByte:
buzbee695d13a2014-04-19 13:32:20 -0700854 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700855 case kSignedByte:
856 opcode = (thumb_form) ? kThumbStrbRRR : kThumb2StrbRRR;
857 break;
858 default:
859 LOG(FATAL) << "Bad size: " << size;
860 }
861 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800862 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700863 else
buzbee2700f7e2014-03-07 09:46:20 -0800864 store = NewLIR4(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700865
866 return store;
867}
868
Vladimir Markodb9d5232014-06-10 18:15:57 +0100869// Helper function for LoadBaseDispBody()/StoreBaseDispBody().
Vladimir Marko37573972014-06-16 10:32:25 +0100870LIR* ArmMir2Lir::LoadStoreUsingInsnWithOffsetImm8Shl2(ArmOpcode opcode, RegStorage r_base,
871 int displacement, RegStorage r_src_dest,
872 RegStorage r_work) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100873 DCHECK_EQ(displacement & 3, 0);
Vladimir Marko37573972014-06-16 10:32:25 +0100874 constexpr int kOffsetMask = 0xff << 2;
875 int encoded_disp = (displacement & kOffsetMask) >> 2; // Within range of the instruction.
Vladimir Markodb9d5232014-06-10 18:15:57 +0100876 RegStorage r_ptr = r_base;
Vladimir Marko37573972014-06-16 10:32:25 +0100877 if ((displacement & ~kOffsetMask) != 0) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100878 r_ptr = r_work.Valid() ? r_work : AllocTemp();
Vladimir Marko37573972014-06-16 10:32:25 +0100879 // Add displacement & ~kOffsetMask to base, it's a single instruction for up to +-256KiB.
880 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement & ~kOffsetMask);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100881 }
882 LIR* lir = nullptr;
883 if (!r_src_dest.IsPair()) {
884 lir = NewLIR3(opcode, r_src_dest.GetReg(), r_ptr.GetReg(), encoded_disp);
885 } else {
886 lir = NewLIR4(opcode, r_src_dest.GetLowReg(), r_src_dest.GetHighReg(), r_ptr.GetReg(),
887 encoded_disp);
888 }
Vladimir Marko37573972014-06-16 10:32:25 +0100889 if ((displacement & ~kOffsetMask) != 0 && !r_work.Valid()) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100890 FreeTemp(r_ptr);
891 }
892 return lir;
893}
894
Brian Carlstrom7940e442013-07-12 13:46:57 -0700895/*
896 * Load value from base + displacement. Optionally perform null check
897 * on base (which must have an associated s_reg and MIR). If not
898 * performing null check, incoming MIR can be null.
899 */
buzbee2700f7e2014-03-07 09:46:20 -0800900LIR* ArmMir2Lir::LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100901 OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700902 LIR* load = NULL;
903 ArmOpcode opcode = kThumbBkpt;
904 bool short_form = false;
905 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee091cc402014-03-31 10:14:40 -0700906 bool all_low = r_dest.Is32Bit() && r_base.Low8() && r_dest.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700907 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700908 bool already_generated = false;
909 switch (size) {
910 case kDouble:
buzbee695d13a2014-04-19 13:32:20 -0700911 // Intentional fall-though.
Vladimir Markodb9d5232014-06-10 18:15:57 +0100912 case k64:
buzbee091cc402014-03-31 10:14:40 -0700913 if (r_dest.IsFloat()) {
914 DCHECK(!r_dest.IsPair());
Vladimir Marko37573972014-06-16 10:32:25 +0100915 load = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vldrd, r_base, displacement, r_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700916 } else {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100917 DCHECK(r_dest.IsPair());
918 // Use the r_dest.GetLow() for the temporary pointer if needed.
Vladimir Marko37573972014-06-16 10:32:25 +0100919 load = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2LdrdI8, r_base, displacement, r_dest,
920 r_dest.GetLow());
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100921 }
922 already_generated = true;
buzbee2700f7e2014-03-07 09:46:20 -0800923 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700924 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700925 // Intentional fall-though.
926 case k32:
927 // Intentional fall-though.
928 case kReference:
buzbee091cc402014-03-31 10:14:40 -0700929 if (r_dest.IsFloat()) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100930 DCHECK(r_dest.IsSingle());
Vladimir Marko37573972014-06-16 10:32:25 +0100931 load = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vldrs, r_base, displacement, r_dest);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100932 already_generated = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 break;
934 }
buzbee091cc402014-03-31 10:14:40 -0700935 if (r_dest.Low8() && (r_base == rs_rARM_PC) && (displacement <= 1020) &&
936 (displacement >= 0)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700937 short_form = true;
938 encoded_disp >>= 2;
939 opcode = kThumbLdrPcRel;
buzbee091cc402014-03-31 10:14:40 -0700940 } else if (r_dest.Low8() && (r_base == rs_rARM_SP) && (displacement <= 1020) &&
941 (displacement >= 0)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700942 short_form = true;
943 encoded_disp >>= 2;
944 opcode = kThumbLdrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -0800945 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700946 DCHECK_EQ((displacement & 0x3), 0);
947 short_form = true;
948 encoded_disp >>= 2;
949 opcode = kThumbLdrRRI5;
950 } else if (thumb2Form) {
951 short_form = true;
952 opcode = kThumb2LdrRRI12;
953 }
954 break;
955 case kUnsignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -0800956 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700957 DCHECK_EQ((displacement & 0x1), 0);
958 short_form = true;
959 encoded_disp >>= 1;
960 opcode = kThumbLdrhRRI5;
961 } else if (displacement < 4092 && displacement >= 0) {
962 short_form = true;
963 opcode = kThumb2LdrhRRI12;
964 }
965 break;
966 case kSignedHalf:
967 if (thumb2Form) {
968 short_form = true;
969 opcode = kThumb2LdrshRRI12;
970 }
971 break;
972 case kUnsignedByte:
buzbee2700f7e2014-03-07 09:46:20 -0800973 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700974 short_form = true;
975 opcode = kThumbLdrbRRI5;
976 } else if (thumb2Form) {
977 short_form = true;
978 opcode = kThumb2LdrbRRI12;
979 }
980 break;
981 case kSignedByte:
982 if (thumb2Form) {
983 short_form = true;
984 opcode = kThumb2LdrsbRRI12;
985 }
986 break;
987 default:
988 LOG(FATAL) << "Bad size: " << size;
989 }
990
991 if (!already_generated) {
992 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800993 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700994 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800995 RegStorage reg_offset = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700996 LoadConstant(reg_offset, encoded_disp);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100997 DCHECK(!r_dest.IsFloat());
998 load = LoadBaseIndexed(r_base, reg_offset, r_dest, 0, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700999 FreeTemp(reg_offset);
1000 }
1001 }
1002
1003 // TODO: in future may need to differentiate Dalvik accesses w/ spills
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001004 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
Ian Rogersb28c1c02014-11-08 11:21:21 -08001005 DCHECK_EQ(r_base, rs_rARM_SP);
buzbee2700f7e2014-03-07 09:46:20 -08001006 AnnotateDalvikRegAccess(load, displacement >> 2, true /* is_load */, r_dest.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001007 }
1008 return load;
1009}
1010
Vladimir Marko674744e2014-04-24 15:18:26 +01001011LIR* ArmMir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001012 OpSize size, VolatileKind is_volatile) {
buzbee695d13a2014-04-19 13:32:20 -07001013 // TODO: base this on target.
1014 if (size == kWord) {
1015 size = k32;
1016 }
Andreas Gampe3c12c512014-06-24 18:46:29 +00001017 LIR* load;
Ian Rogers6f3dbba2014-10-14 17:41:57 -07001018 if (is_volatile == kVolatile && (size == k64 || size == kDouble) &&
1019 !cu_->compiler_driver->GetInstructionSetFeatures()->
Ian Rogersd582fa42014-11-05 23:46:43 -08001020 AsArmInstructionSetFeatures()->HasAtomicLdrdAndStrd()) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001021 // Only 64-bit load needs special handling.
1022 // If the cpu supports LPAE, aligned LDRD is atomic - fall through to LoadBaseDisp().
1023 DCHECK(!r_dest.IsFloat()); // See RegClassForFieldLoadSave().
1024 // Use LDREXD for the atomic load. (Expect displacement > 0, don't optimize for == 0.)
1025 RegStorage r_ptr = AllocTemp();
1026 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement);
1027 LIR* lir = NewLIR3(kThumb2Ldrexd, r_dest.GetLowReg(), r_dest.GetHighReg(), r_ptr.GetReg());
1028 FreeTemp(r_ptr);
1029 return lir;
1030 } else {
1031 load = LoadBaseDispBody(r_base, displacement, r_dest, size);
1032 }
1033
1034 if (UNLIKELY(is_volatile == kVolatile)) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001035 GenMemBarrier(kLoadAny);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001036 }
1037
1038 return load;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001039}
1040
Brian Carlstrom7940e442013-07-12 13:46:57 -07001041
buzbee2700f7e2014-03-07 09:46:20 -08001042LIR* ArmMir2Lir::StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
1043 OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001044 LIR* store = NULL;
1045 ArmOpcode opcode = kThumbBkpt;
1046 bool short_form = false;
1047 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee091cc402014-03-31 10:14:40 -07001048 bool all_low = r_src.Is32Bit() && r_base.Low8() && r_src.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001049 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001050 bool already_generated = false;
1051 switch (size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001052 case kDouble:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001053 // Intentional fall-though.
Vladimir Markodb9d5232014-06-10 18:15:57 +01001054 case k64:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001055 if (r_src.IsFloat()) {
Zheng Xu5667fdb2014-10-23 18:29:55 +08001056 // Note: If the register is retrieved by register allocator, it should never be a pair.
1057 // But some functions in mir2lir assume 64-bit registers are 32-bit register pairs.
1058 // TODO: Rework Mir2Lir::LoadArg() and Mir2Lir::LoadArgDirect().
1059 if (r_src.IsPair()) {
1060 r_src = As64BitFloatReg(r_src);
1061 }
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001062 DCHECK(!r_src.IsPair());
Vladimir Marko37573972014-06-16 10:32:25 +01001063 store = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vstrd, r_base, displacement, r_src);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001064 } else {
Vladimir Markodb9d5232014-06-10 18:15:57 +01001065 DCHECK(r_src.IsPair());
Vladimir Marko37573972014-06-16 10:32:25 +01001066 store = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2StrdI8, r_base, displacement, r_src);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001067 }
1068 already_generated = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001069 break;
1070 case kSingle:
buzbee091cc402014-03-31 10:14:40 -07001071 // Intentional fall-through.
buzbee695d13a2014-04-19 13:32:20 -07001072 case k32:
buzbee091cc402014-03-31 10:14:40 -07001073 // Intentional fall-through.
buzbee695d13a2014-04-19 13:32:20 -07001074 case kReference:
buzbee091cc402014-03-31 10:14:40 -07001075 if (r_src.IsFloat()) {
1076 DCHECK(r_src.IsSingle());
Vladimir Marko37573972014-06-16 10:32:25 +01001077 store = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vstrs, r_base, displacement, r_src);
Vladimir Markodb9d5232014-06-10 18:15:57 +01001078 already_generated = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001079 break;
1080 }
buzbee091cc402014-03-31 10:14:40 -07001081 if (r_src.Low8() && (r_base == rs_r13sp) && (displacement <= 1020) && (displacement >= 0)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001082 short_form = true;
1083 encoded_disp >>= 2;
1084 opcode = kThumbStrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -08001085 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001086 DCHECK_EQ((displacement & 0x3), 0);
1087 short_form = true;
1088 encoded_disp >>= 2;
1089 opcode = kThumbStrRRI5;
1090 } else if (thumb2Form) {
1091 short_form = true;
1092 opcode = kThumb2StrRRI12;
1093 }
1094 break;
1095 case kUnsignedHalf:
1096 case kSignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -08001097 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001098 DCHECK_EQ((displacement & 0x1), 0);
1099 short_form = true;
1100 encoded_disp >>= 1;
1101 opcode = kThumbStrhRRI5;
1102 } else if (thumb2Form) {
1103 short_form = true;
1104 opcode = kThumb2StrhRRI12;
1105 }
1106 break;
1107 case kUnsignedByte:
1108 case kSignedByte:
buzbee2700f7e2014-03-07 09:46:20 -08001109 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001110 short_form = true;
1111 opcode = kThumbStrbRRI5;
1112 } else if (thumb2Form) {
1113 short_form = true;
1114 opcode = kThumb2StrbRRI12;
1115 }
1116 break;
1117 default:
1118 LOG(FATAL) << "Bad size: " << size;
1119 }
1120 if (!already_generated) {
1121 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -08001122 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001123 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001124 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001125 LoadConstant(r_scratch, encoded_disp);
Vladimir Markodb9d5232014-06-10 18:15:57 +01001126 DCHECK(!r_src.IsFloat());
1127 store = StoreBaseIndexed(r_base, r_scratch, r_src, 0, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001128 FreeTemp(r_scratch);
1129 }
1130 }
1131
1132 // TODO: In future, may need to differentiate Dalvik & spill accesses
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001133 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
Ian Rogersb28c1c02014-11-08 11:21:21 -08001134 DCHECK_EQ(r_base, rs_rARM_SP);
buzbee2700f7e2014-03-07 09:46:20 -08001135 AnnotateDalvikRegAccess(store, displacement >> 2, false /* is_load */, r_src.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001136 }
1137 return store;
1138}
1139
Andreas Gampede686762014-06-24 18:42:06 +00001140LIR* ArmMir2Lir::StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001141 OpSize size, VolatileKind is_volatile) {
1142 if (UNLIKELY(is_volatile == kVolatile)) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001143 // Ensure that prior accesses become visible to other threads first.
1144 GenMemBarrier(kAnyStore);
Andreas Gampe2689fba2014-06-23 13:23:04 -07001145 }
Andreas Gampe3c12c512014-06-24 18:46:29 +00001146
1147 LIR* store;
Ian Rogers6f3dbba2014-10-14 17:41:57 -07001148 if (is_volatile == kVolatile && (size == k64 || size == kDouble) &&
1149 !cu_->compiler_driver->GetInstructionSetFeatures()->
Ian Rogersd582fa42014-11-05 23:46:43 -08001150 AsArmInstructionSetFeatures()->HasAtomicLdrdAndStrd()) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001151 // Only 64-bit store needs special handling.
1152 // If the cpu supports LPAE, aligned STRD is atomic - fall through to StoreBaseDisp().
1153 // Use STREXD for the atomic store. (Expect displacement > 0, don't optimize for == 0.)
1154 DCHECK(!r_src.IsFloat()); // See RegClassForFieldLoadSave().
1155 RegStorage r_ptr = AllocTemp();
1156 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement);
1157 LIR* fail_target = NewLIR0(kPseudoTargetLabel);
1158 // We have only 5 temporary registers available and if r_base, r_src and r_ptr already
1159 // take 4, we can't directly allocate 2 more for LDREXD temps. In that case clobber r_ptr
1160 // in LDREXD and recalculate it from r_base.
1161 RegStorage r_temp = AllocTemp();
Serguei Katkov9ee45192014-07-17 14:39:03 +07001162 RegStorage r_temp_high = AllocTemp(false); // We may not have another temp.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001163 if (r_temp_high.Valid()) {
1164 NewLIR3(kThumb2Ldrexd, r_temp.GetReg(), r_temp_high.GetReg(), r_ptr.GetReg());
1165 FreeTemp(r_temp_high);
1166 FreeTemp(r_temp);
1167 } else {
1168 // If we don't have another temp, clobber r_ptr in LDREXD and reload it.
1169 NewLIR3(kThumb2Ldrexd, r_temp.GetReg(), r_ptr.GetReg(), r_ptr.GetReg());
1170 FreeTemp(r_temp); // May need the temp for kOpAdd.
1171 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement);
1172 }
1173 store = NewLIR4(kThumb2Strexd, r_temp.GetReg(), r_src.GetLowReg(), r_src.GetHighReg(),
1174 r_ptr.GetReg());
1175 OpCmpImmBranch(kCondNe, r_temp, 0, fail_target);
1176 FreeTemp(r_ptr);
1177 } else {
1178 // TODO: base this on target.
1179 if (size == kWord) {
1180 size = k32;
1181 }
1182
1183 store = StoreBaseDispBody(r_base, displacement, r_src, size);
1184 }
1185
1186 if (UNLIKELY(is_volatile == kVolatile)) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001187 // Preserve order with respect to any subsequent volatile loads.
1188 // We need StoreLoad, but that generally requires the most expensive barrier.
1189 GenMemBarrier(kAnyAny);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001190 }
1191
1192 return store;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001193}
1194
buzbee2700f7e2014-03-07 09:46:20 -08001195LIR* ArmMir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001196 int opcode;
buzbee091cc402014-03-31 10:14:40 -07001197 DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble());
1198 if (r_dest.IsDouble()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001199 opcode = kThumb2Vmovd;
1200 } else {
buzbee091cc402014-03-31 10:14:40 -07001201 if (r_dest.IsSingle()) {
1202 opcode = r_src.IsSingle() ? kThumb2Vmovs : kThumb2Fmsr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001203 } else {
buzbee091cc402014-03-31 10:14:40 -07001204 DCHECK(r_src.IsSingle());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001205 opcode = kThumb2Fmrs;
1206 }
1207 }
buzbee2700f7e2014-03-07 09:46:20 -08001208 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001209 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
1210 res->flags.is_nop = true;
1211 }
1212 return res;
1213}
1214
buzbee2700f7e2014-03-07 09:46:20 -08001215LIR* ArmMir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001216 UNUSED(op, r_base, disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 LOG(FATAL) << "Unexpected use of OpMem for Arm";
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001218 UNREACHABLE();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001219}
1220
Andreas Gampe98430592014-07-27 19:44:50 -07001221LIR* ArmMir2Lir::InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001222 UNUSED(trampoline); // The address of the trampoline is already loaded into r_tgt.
Andreas Gampe98430592014-07-27 19:44:50 -07001223 return OpReg(op, r_tgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001224}
1225
Serban Constantinescu63999682014-07-15 17:44:21 +01001226size_t ArmMir2Lir::GetInstructionOffset(LIR* lir) {
1227 uint64_t check_flags = GetTargetInstFlags(lir->opcode);
1228 DCHECK((check_flags & IS_LOAD) || (check_flags & IS_STORE));
1229 size_t offset = (check_flags & IS_TERTIARY_OP) ? lir->operands[2] : 0;
1230
1231 if (check_flags & SCALED_OFFSET_X2) {
1232 offset = offset * 2;
1233 } else if (check_flags & SCALED_OFFSET_X4) {
1234 offset = offset * 4;
1235 }
1236 return offset;
1237}
1238
Brian Carlstrom7940e442013-07-12 13:46:57 -07001239} // namespace art