blob: 921ce10aaa05b123bc4571d4c397f3453571119e [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
Vladimir Markocac5a7e2016-02-22 10:39:50 +000020#include "arch/arm64/quick_method_frame_info_arm64.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010021#include "code_generator.h"
Calin Juravlee460d1d2015-09-29 04:52:17 +010022#include "common_arm64.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000023#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010024#include "nodes.h"
25#include "parallel_move_resolver.h"
Mathieu Chartierdc00f182016-07-14 10:10:44 -070026#include "string_reference.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010027#include "utils/arm64/assembler_arm64.h"
Vladimir Markodbb7f5b2016-03-30 13:23:58 +010028#include "utils/type_reference.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010029
Artem Serovaf4e42a2016-08-08 15:11:24 +010030// TODO(VIXL): Make VIXL compile with -Wshadow.
Scott Wakeling97c72b72016-06-24 16:19:36 +010031#pragma GCC diagnostic push
32#pragma GCC diagnostic ignored "-Wshadow"
Artem Serovaf4e42a2016-08-08 15:11:24 +010033#include "aarch64/disasm-aarch64.h"
34#include "aarch64/macro-assembler-aarch64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010035#pragma GCC diagnostic pop
Alexandre Rames5319def2014-10-23 10:03:10 +010036
37namespace art {
38namespace arm64 {
39
40class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080041
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000042// Use a local definition to prevent copying mistakes.
Andreas Gampe542451c2016-07-26 09:02:02 -070043static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize);
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000044
Scott Wakeling97c72b72016-06-24 16:19:36 +010045static const vixl::aarch64::Register kParameterCoreRegisters[] = {
46 vixl::aarch64::x1,
47 vixl::aarch64::x2,
48 vixl::aarch64::x3,
49 vixl::aarch64::x4,
50 vixl::aarch64::x5,
51 vixl::aarch64::x6,
52 vixl::aarch64::x7
Alexandre Rames5319def2014-10-23 10:03:10 +010053};
54static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +010055static const vixl::aarch64::FPRegister kParameterFPRegisters[] = {
56 vixl::aarch64::d0,
57 vixl::aarch64::d1,
58 vixl::aarch64::d2,
59 vixl::aarch64::d3,
60 vixl::aarch64::d4,
61 vixl::aarch64::d5,
62 vixl::aarch64::d6,
63 vixl::aarch64::d7
Alexandre Rames5319def2014-10-23 10:03:10 +010064};
65static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
66
Scott Wakeling97c72b72016-06-24 16:19:36 +010067// Thread Register
68const vixl::aarch64::Register tr = vixl::aarch64::x19;
69// Method register on invoke.
70static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0;
71const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0,
72 vixl::aarch64::ip1);
73const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010074
Scott Wakeling97c72b72016-06-24 16:19:36 +010075const vixl::aarch64::CPURegList runtime_reserved_core_registers(tr, vixl::aarch64::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000076
Serban Constantinescu9bd88b02015-04-22 16:24:46 +010077// Callee-saved registers AAPCS64 (without x19 - Thread Register)
Scott Wakeling97c72b72016-06-24 16:19:36 +010078const vixl::aarch64::CPURegList callee_saved_core_registers(vixl::aarch64::CPURegister::kRegister,
79 vixl::aarch64::kXRegSize,
80 vixl::aarch64::x20.GetCode(),
81 vixl::aarch64::x30.GetCode());
82const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister,
83 vixl::aarch64::kDRegSize,
84 vixl::aarch64::d8.GetCode(),
85 vixl::aarch64::d15.GetCode());
Alexandre Ramesa89086e2014-11-07 17:13:25 +000086Location ARM64ReturnLocation(Primitive::Type return_type);
87
Andreas Gampe878d58c2015-01-15 23:24:00 -080088class SlowPathCodeARM64 : public SlowPathCode {
89 public:
David Srbecky9cd6d372016-02-09 15:24:47 +000090 explicit SlowPathCodeARM64(HInstruction* instruction)
91 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Andreas Gampe878d58c2015-01-15 23:24:00 -080092
Scott Wakeling97c72b72016-06-24 16:19:36 +010093 vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; }
94 vixl::aarch64::Label* GetExitLabel() { return &exit_label_; }
Andreas Gampe878d58c2015-01-15 23:24:00 -080095
Zheng Xuda403092015-04-24 17:35:39 +080096 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
97 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
98
Andreas Gampe878d58c2015-01-15 23:24:00 -080099 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100100 vixl::aarch64::Label entry_label_;
101 vixl::aarch64::Label exit_label_;
Andreas Gampe878d58c2015-01-15 23:24:00 -0800102
103 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
104};
105
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100106class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800107 public:
108 explicit JumpTableARM64(HPackedSwitch* switch_instr)
109 : switch_instr_(switch_instr), table_start_() {}
110
Scott Wakeling97c72b72016-06-24 16:19:36 +0100111 vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; }
Zheng Xu3927c8b2015-11-18 17:46:25 +0800112
113 void EmitTable(CodeGeneratorARM64* codegen);
114
115 private:
116 HPackedSwitch* const switch_instr_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100117 vixl::aarch64::Label table_start_;
Zheng Xu3927c8b2015-11-18 17:46:25 +0800118
119 DISALLOW_COPY_AND_ASSIGN(JumpTableARM64);
120};
121
Scott Wakeling97c72b72016-06-24 16:19:36 +0100122static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] =
123 { vixl::aarch64::x0,
124 vixl::aarch64::x1,
125 vixl::aarch64::x2,
126 vixl::aarch64::x3,
127 vixl::aarch64::x4,
128 vixl::aarch64::x5,
129 vixl::aarch64::x6,
130 vixl::aarch64::x7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000131static constexpr size_t kRuntimeParameterCoreRegistersLength =
132 arraysize(kRuntimeParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100133static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] =
134 { vixl::aarch64::d0,
135 vixl::aarch64::d1,
136 vixl::aarch64::d2,
137 vixl::aarch64::d3,
138 vixl::aarch64::d4,
139 vixl::aarch64::d5,
140 vixl::aarch64::d6,
141 vixl::aarch64::d7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000142static constexpr size_t kRuntimeParameterFpuRegistersLength =
143 arraysize(kRuntimeParameterCoreRegisters);
144
Scott Wakeling97c72b72016-06-24 16:19:36 +0100145class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register,
146 vixl::aarch64::FPRegister> {
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000147 public:
148 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
149
150 InvokeRuntimeCallingConvention()
151 : CallingConvention(kRuntimeParameterCoreRegisters,
152 kRuntimeParameterCoreRegistersLength,
153 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700154 kRuntimeParameterFpuRegistersLength,
155 kArm64PointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000156
157 Location GetReturnLocation(Primitive::Type return_type);
158
159 private:
160 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
161};
162
Scott Wakeling97c72b72016-06-24 16:19:36 +0100163class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register,
164 vixl::aarch64::FPRegister> {
Alexandre Rames5319def2014-10-23 10:03:10 +0100165 public:
166 InvokeDexCallingConvention()
167 : CallingConvention(kParameterCoreRegisters,
168 kParameterCoreRegistersLength,
169 kParameterFPRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700170 kParameterFPRegistersLength,
171 kArm64PointerSize) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100172
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100173 Location GetReturnLocation(Primitive::Type return_type) const {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000174 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100175 }
176
177
178 private:
179 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
180};
181
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100182class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100183 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100184 InvokeDexCallingConventionVisitorARM64() {}
185 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100186
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100187 Location GetNextLocation(Primitive::Type type) OVERRIDE;
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100188 Location GetReturnLocation(Primitive::Type return_type) const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100189 return calling_convention.GetReturnLocation(return_type);
190 }
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100191 Location GetMethodLocation() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100192
193 private:
194 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100195
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100196 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100197};
198
Calin Juravlee460d1d2015-09-29 04:52:17 +0100199class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention {
200 public:
201 FieldAccessCallingConventionARM64() {}
202
203 Location GetObjectLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100204 return helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100205 }
206 Location GetFieldIndexLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100207 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100208 }
209 Location GetReturnLocation(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100210 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100211 }
212 Location GetSetValueLocation(Primitive::Type type, bool is_instance) const OVERRIDE {
213 return Primitive::Is64BitType(type)
Scott Wakeling97c72b72016-06-24 16:19:36 +0100214 ? helpers::LocationFrom(vixl::aarch64::x2)
Calin Juravlee460d1d2015-09-29 04:52:17 +0100215 : (is_instance
Scott Wakeling97c72b72016-06-24 16:19:36 +0100216 ? helpers::LocationFrom(vixl::aarch64::x2)
217 : helpers::LocationFrom(vixl::aarch64::x1));
Calin Juravlee460d1d2015-09-29 04:52:17 +0100218 }
219 Location GetFpuLocation(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100220 return helpers::LocationFrom(vixl::aarch64::d0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100221 }
222
223 private:
224 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64);
225};
226
Aart Bik42249c32016-01-07 15:33:50 -0800227class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator {
Alexandre Rames5319def2014-10-23 10:03:10 +0100228 public:
229 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
230
231#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000232 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100233
234 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
235 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300236 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100237
Alexandre Rames5319def2014-10-23 10:03:10 +0100238#undef DECLARE_VISIT_INSTRUCTION
239
Alexandre Ramesef20f712015-06-09 10:29:30 +0100240 void VisitInstruction(HInstruction* instruction) OVERRIDE {
241 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
242 << " (id " << instruction->GetId() << ")";
243 }
244
Alexandre Rames5319def2014-10-23 10:03:10 +0100245 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100246 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100247
248 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100249 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
250 vixl::aarch64::Register class_reg);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000251 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000252 void HandleBinaryOp(HBinaryOperation* instr);
Roland Levillain44015862016-01-22 11:47:17 +0000253
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100254 void HandleFieldSet(HInstruction* instruction,
255 const FieldInfo& field_info,
256 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100257 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000258 void HandleCondition(HCondition* instruction);
Roland Levillain44015862016-01-22 11:47:17 +0000259
260 // Generate a heap reference load using one register `out`:
261 //
262 // out <- *(out + offset)
263 //
264 // while honoring heap poisoning and/or read barriers (if any).
265 //
266 // Location `maybe_temp` is used when generating a read barrier and
267 // shall be a register in that case; it may be an invalid location
268 // otherwise.
269 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
270 Location out,
271 uint32_t offset,
272 Location maybe_temp);
273 // Generate a heap reference load using two different registers
274 // `out` and `obj`:
275 //
276 // out <- *(obj + offset)
277 //
278 // while honoring heap poisoning and/or read barriers (if any).
279 //
280 // Location `maybe_temp` is used when generating a Baker's (fast
281 // path) read barrier and shall be a register in that case; it may
282 // be an invalid location otherwise.
283 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
284 Location out,
285 Location obj,
286 uint32_t offset,
287 Location maybe_temp);
288 // Generate a GC root reference load:
289 //
290 // root <- *(obj + offset)
291 //
292 // while honoring read barriers (if any).
293 void GenerateGcRootFieldLoad(HInstruction* instruction,
294 Location root,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100295 vixl::aarch64::Register obj,
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000296 uint32_t offset,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100297 vixl::aarch64::Label* fixup_label = nullptr);
Roland Levillain44015862016-01-22 11:47:17 +0000298
Roland Levillain1a653882016-03-18 18:05:57 +0000299 // Generate a floating-point comparison.
300 void GenerateFcmp(HInstruction* instruction);
301
Serban Constantinescu02164b32014-11-13 14:05:07 +0000302 void HandleShift(HBinaryOperation* instr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700303 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000304 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100305 vixl::aarch64::Label* true_target,
306 vixl::aarch64::Label* false_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800307 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
308 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
309 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
310 void GenerateDivRemIntegral(HBinaryOperation* instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000311 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexandre Rames5319def2014-10-23 10:03:10 +0100312
313 Arm64Assembler* const assembler_;
314 CodeGeneratorARM64* const codegen_;
315
316 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
317};
318
319class LocationsBuilderARM64 : public HGraphVisitor {
320 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100321 LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
Alexandre Rames5319def2014-10-23 10:03:10 +0100322 : HGraphVisitor(graph), codegen_(codegen) {}
323
324#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000325 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100326
327 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
328 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300329 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100330
Alexandre Rames5319def2014-10-23 10:03:10 +0100331#undef DECLARE_VISIT_INSTRUCTION
332
Alexandre Ramesef20f712015-06-09 10:29:30 +0100333 void VisitInstruction(HInstruction* instruction) OVERRIDE {
334 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
335 << " (id " << instruction->GetId() << ")";
336 }
337
Alexandre Rames5319def2014-10-23 10:03:10 +0100338 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000339 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100340 void HandleFieldSet(HInstruction* instruction);
341 void HandleFieldGet(HInstruction* instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +0100342 void HandleInvoke(HInvoke* instr);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000343 void HandleCondition(HCondition* instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +0100344 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100345
346 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100347 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100348
349 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
350};
351
Zheng Xuad4450e2015-04-17 18:48:56 +0800352class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000353 public:
354 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800355 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000356
Zheng Xuad4450e2015-04-17 18:48:56 +0800357 protected:
358 void PrepareForEmitNativeCode() OVERRIDE;
359 void FinishEmitNativeCode() OVERRIDE;
360 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
361 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000362 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000363
364 private:
365 Arm64Assembler* GetAssembler() const;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100366 vixl::aarch64::MacroAssembler* GetVIXLAssembler() const {
Alexandre Rames087930f2016-08-02 13:45:28 +0100367 return GetAssembler()->GetVIXLAssembler();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000368 }
369
370 CodeGeneratorARM64* const codegen_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100371 vixl::aarch64::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000372
373 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
374};
375
Alexandre Rames5319def2014-10-23 10:03:10 +0100376class CodeGeneratorARM64 : public CodeGenerator {
377 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000378 CodeGeneratorARM64(HGraph* graph,
379 const Arm64InstructionSetFeatures& isa_features,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100380 const CompilerOptions& compiler_options,
381 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000382 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100383
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000384 void GenerateFrameEntry() OVERRIDE;
385 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100386
Scott Wakeling97c72b72016-06-24 16:19:36 +0100387 vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const;
388 vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100389
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000390 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100391
Scott Wakeling97c72b72016-06-24 16:19:36 +0100392 vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100393 block = FirstNonEmptyBlock(block);
394 return &(block_labels_[block->GetBlockId()]);
Alexandre Rames5319def2014-10-23 10:03:10 +0100395 }
396
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000397 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100398 return kArm64WordSize;
399 }
400
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500401 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
402 // Allocated in D registers, which are word sized.
403 return kArm64WordSize;
404 }
405
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100406 uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100407 vixl::aarch64::Label* block_entry_label = GetLabelOf(block);
Alexandre Rames67555f72014-11-18 10:55:16 +0000408 DCHECK(block_entry_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100409 return block_entry_label->GetLocation();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000410 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100411
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000412 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
413 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
414 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rameseb7b7392015-06-19 14:47:01 +0100415 const Arm64Assembler& GetAssembler() const OVERRIDE { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100416 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100417
418 // Emit a write barrier.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100419 void MarkGCCard(vixl::aarch64::Register object,
420 vixl::aarch64::Register value,
421 bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100422
Roland Levillain44015862016-01-22 11:47:17 +0000423 void GenerateMemoryBarrier(MemBarrierKind kind);
424
Alexandre Rames5319def2014-10-23 10:03:10 +0100425 // Register allocation.
426
David Brazdil58282f42016-01-14 12:45:10 +0000427 void SetupBlockedRegisters() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100428
Zheng Xuda403092015-04-24 17:35:39 +0800429 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
430 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
431 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
432 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100433
434 // The number of registers that can be allocated. The register allocator may
435 // decide to reserve and not use a few of them.
436 // We do not consider registers sp, xzr, wzr. They are either not allocatable
437 // (xzr, wzr), or make for poor allocatable registers (sp alignment
438 // requirements, etc.). This also facilitates our task as all other registers
439 // can easily be mapped via to or from their type and index or code.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100440 static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1;
441 static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100442 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
443
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000444 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
445 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100446
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000447 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100448 return InstructionSet::kArm64;
449 }
450
Serban Constantinescu579885a2015-02-22 20:51:33 +0000451 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
452 return isa_features_;
453 }
454
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000455 void Initialize() OVERRIDE {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100456 block_labels_.resize(GetGraph()->GetBlocks().size());
Alexandre Rames5319def2014-10-23 10:03:10 +0100457 }
458
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100459 // We want to use the STP and LDP instructions to spill and restore registers for slow paths.
460 // These instructions can only encode offsets that are multiples of the register size accessed.
Roland Levillain71280fc2016-07-18 16:03:05 +0100461 uint32_t GetPreferredSlotsAlignment() const OVERRIDE { return vixl::aarch64::kXRegSizeInBytes; }
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100462
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100463 JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) {
464 jump_tables_.emplace_back(new (GetGraph()->GetArena()) JumpTableARM64(switch_instr));
465 return jump_tables_.back().get();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800466 }
467
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000468 void Finalize(CodeAllocator* allocator) OVERRIDE;
469
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000470 // Code generation helpers.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100471 void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant);
Calin Juravle175dc732015-08-25 15:42:32 +0100472 void MoveConstant(Location destination, int32_t value) OVERRIDE;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100473 void MoveLocation(Location dst, Location src, Primitive::Type dst_type) OVERRIDE;
474 void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE;
475
Scott Wakeling97c72b72016-06-24 16:19:36 +0100476 void Load(Primitive::Type type,
477 vixl::aarch64::CPURegister dst,
478 const vixl::aarch64::MemOperand& src);
479 void Store(Primitive::Type type,
480 vixl::aarch64::CPURegister src,
481 const vixl::aarch64::MemOperand& dst);
Roland Levillain44015862016-01-22 11:47:17 +0000482 void LoadAcquire(HInstruction* instruction,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100483 vixl::aarch64::CPURegister dst,
484 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +0000485 bool needs_null_check);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100486 void StoreRelease(Primitive::Type type,
487 vixl::aarch64::CPURegister src,
488 const vixl::aarch64::MemOperand& dst);
Alexandre Rames67555f72014-11-18 10:55:16 +0000489
490 // Generate code to invoke a runtime entry point.
Calin Juravle175dc732015-08-25 15:42:32 +0100491 void InvokeRuntime(QuickEntrypointEnum entrypoint,
492 HInstruction* instruction,
493 uint32_t dex_pc,
494 SlowPathCode* slow_path) OVERRIDE;
495
Nicolas Geoffrayeeefa122015-03-13 18:52:59 +0000496 void InvokeRuntime(int32_t offset,
497 HInstruction* instruction,
498 uint32_t dex_pc,
499 SlowPathCode* slow_path);
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000500
Roland Levillaindec8f632016-07-22 17:10:06 +0100501 // Generate code to invoke a runtime entry point, but do not record
502 // PC-related information in a stack map.
503 void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
504 HInstruction* instruction,
505 SlowPathCode* slow_path);
506
Alexandre Ramese6dbf482015-10-19 10:10:41 +0100507 ParallelMoveResolverARM64* GetMoveResolver() OVERRIDE { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000508
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000509 bool NeedsTwoRegisters(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
510 return false;
511 }
512
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000513 // Check if the desired_string_load_kind is supported. If it is, return it,
514 // otherwise return a fall-back kind that should be used instead.
515 HLoadString::LoadKind GetSupportedLoadStringKind(
516 HLoadString::LoadKind desired_string_load_kind) OVERRIDE;
517
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100518 // Check if the desired_class_load_kind is supported. If it is, return it,
519 // otherwise return a fall-back kind that should be used instead.
520 HLoadClass::LoadKind GetSupportedLoadClassKind(
521 HLoadClass::LoadKind desired_class_load_kind) OVERRIDE;
522
Vladimir Markodc151b22015-10-15 18:02:30 +0100523 // Check if the desired_dispatch_info is supported. If it is, return it,
524 // otherwise return a fall-back info that should be used instead.
525 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
526 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
527 MethodReference target_method) OVERRIDE;
528
Andreas Gampe85b62f22015-09-09 13:15:38 -0700529 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp) OVERRIDE;
530 void GenerateVirtualCall(HInvokeVirtual* invoke, Location temp) OVERRIDE;
531
532 void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED,
533 Primitive::Type type ATTRIBUTE_UNUSED) OVERRIDE {
534 UNIMPLEMENTED(FATAL);
535 }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800536
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000537 // Add a new PC-relative string patch for an instruction and return the label
538 // to be bound before the instruction. The instruction will be either the
539 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
540 // to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100541 vixl::aarch64::Label* NewPcRelativeStringPatch(const DexFile& dex_file,
542 uint32_t string_index,
543 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000544
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100545 // Add a new PC-relative type patch for an instruction and return the label
546 // to be bound before the instruction. The instruction will be either the
547 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
548 // to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100549 vixl::aarch64::Label* NewPcRelativeTypePatch(const DexFile& dex_file,
550 uint32_t type_index,
551 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100552
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000553 // Add a new PC-relative dex cache array patch for an instruction and return
554 // the label to be bound before the instruction. The instruction will be
555 // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label`
556 // pointing to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100557 vixl::aarch64::Label* NewPcRelativeDexCacheArrayPatch(
558 const DexFile& dex_file,
559 uint32_t element_offset,
560 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000561
Scott Wakeling97c72b72016-06-24 16:19:36 +0100562 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageStringLiteral(const DexFile& dex_file,
563 uint32_t string_index);
564 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageTypeLiteral(const DexFile& dex_file,
565 uint32_t type_index);
566 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address);
567 vixl::aarch64::Literal<uint64_t>* DeduplicateDexCacheAddressLiteral(uint64_t address);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000568
Vladimir Marko58155012015-08-19 12:49:41 +0000569 void EmitLinkerPatches(ArenaVector<LinkerPatch>* linker_patches) OVERRIDE;
570
Roland Levillain44015862016-01-22 11:47:17 +0000571 // Fast path implementation of ReadBarrier::Barrier for a heap
572 // reference field load when Baker's read barriers are used.
573 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
574 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100575 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000576 uint32_t offset,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100577 vixl::aarch64::Register temp,
Roland Levillain44015862016-01-22 11:47:17 +0000578 bool needs_null_check,
579 bool use_load_acquire);
580 // Fast path implementation of ReadBarrier::Barrier for a heap
581 // reference array load when Baker's read barriers are used.
582 void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction,
583 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100584 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000585 uint32_t data_offset,
586 Location index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100587 vixl::aarch64::Register temp,
Roland Levillain44015862016-01-22 11:47:17 +0000588 bool needs_null_check);
Roland Levillainbfea3352016-06-23 13:48:47 +0100589 // Factored implementation used by GenerateFieldLoadWithBakerReadBarrier
590 // and GenerateArrayLoadWithBakerReadBarrier.
591 void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction,
592 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100593 vixl::aarch64::Register obj,
Roland Levillainbfea3352016-06-23 13:48:47 +0100594 uint32_t offset,
595 Location index,
596 size_t scale_factor,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100597 vixl::aarch64::Register temp,
Roland Levillainbfea3352016-06-23 13:48:47 +0100598 bool needs_null_check,
599 bool use_load_acquire);
Roland Levillain44015862016-01-22 11:47:17 +0000600
601 // Generate a read barrier for a heap reference within `instruction`
602 // using a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000603 //
604 // A read barrier for an object reference read from the heap is
605 // implemented as a call to the artReadBarrierSlow runtime entry
606 // point, which is passed the values in locations `ref`, `obj`, and
607 // `offset`:
608 //
609 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
610 // mirror::Object* obj,
611 // uint32_t offset);
612 //
613 // The `out` location contains the value returned by
614 // artReadBarrierSlow.
615 //
616 // When `index` is provided (i.e. for array accesses), the offset
617 // value passed to artReadBarrierSlow is adjusted to take `index`
618 // into account.
Roland Levillain44015862016-01-22 11:47:17 +0000619 void GenerateReadBarrierSlow(HInstruction* instruction,
620 Location out,
621 Location ref,
622 Location obj,
623 uint32_t offset,
624 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000625
Roland Levillain44015862016-01-22 11:47:17 +0000626 // If read barriers are enabled, generate a read barrier for a heap
627 // reference using a slow path. If heap poisoning is enabled, also
628 // unpoison the reference in `out`.
629 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
630 Location out,
631 Location ref,
632 Location obj,
633 uint32_t offset,
634 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000635
Roland Levillain44015862016-01-22 11:47:17 +0000636 // Generate a read barrier for a GC root within `instruction` using
637 // a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000638 //
639 // A read barrier for an object reference GC root is implemented as
640 // a call to the artReadBarrierForRootSlow runtime entry point,
641 // which is passed the value in location `root`:
642 //
643 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
644 //
645 // The `out` location contains the value returned by
646 // artReadBarrierForRootSlow.
Roland Levillain44015862016-01-22 11:47:17 +0000647 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000648
David Srbeckyc7098ff2016-02-09 14:30:11 +0000649 void GenerateNop();
650
Calin Juravle2ae48182016-03-16 14:05:09 +0000651 void GenerateImplicitNullCheck(HNullCheck* instruction);
652 void GenerateExplicitNullCheck(HNullCheck* instruction);
653
Alexandre Rames5319def2014-10-23 10:03:10 +0100654 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100655 using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>;
656 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>;
Vladimir Marko58155012015-08-19 12:49:41 +0000657 using MethodToLiteralMap = ArenaSafeMap<MethodReference,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100658 vixl::aarch64::Literal<uint64_t>*,
Vladimir Marko58155012015-08-19 12:49:41 +0000659 MethodReferenceComparator>;
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000660 using BootStringToLiteralMap = ArenaSafeMap<StringReference,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100661 vixl::aarch64::Literal<uint32_t>*,
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000662 StringReferenceValueComparator>;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100663 using BootTypeToLiteralMap = ArenaSafeMap<TypeReference,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100664 vixl::aarch64::Literal<uint32_t>*,
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100665 TypeReferenceValueComparator>;
Vladimir Marko58155012015-08-19 12:49:41 +0000666
Scott Wakeling97c72b72016-06-24 16:19:36 +0100667 vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value,
668 Uint32ToLiteralMap* map);
669 vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value);
670 vixl::aarch64::Literal<uint64_t>* DeduplicateMethodLiteral(MethodReference target_method,
671 MethodToLiteralMap* map);
672 vixl::aarch64::Literal<uint64_t>* DeduplicateMethodAddressLiteral(MethodReference target_method);
673 vixl::aarch64::Literal<uint64_t>* DeduplicateMethodCodeLiteral(MethodReference target_method);
Vladimir Marko58155012015-08-19 12:49:41 +0000674
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000675 // The PcRelativePatchInfo is used for PC-relative addressing of dex cache arrays
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100676 // and boot image strings/types. The only difference is the interpretation of the
677 // offset_or_index.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000678 struct PcRelativePatchInfo {
679 PcRelativePatchInfo(const DexFile& dex_file, uint32_t off_or_idx)
680 : target_dex_file(dex_file), offset_or_index(off_or_idx), label(), pc_insn_label() { }
Vladimir Marko58155012015-08-19 12:49:41 +0000681
682 const DexFile& target_dex_file;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100683 // Either the dex cache array element offset or the string/type index.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000684 uint32_t offset_or_index;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100685 vixl::aarch64::Label label;
686 vixl::aarch64::Label* pc_insn_label;
Vladimir Marko58155012015-08-19 12:49:41 +0000687 };
688
Scott Wakeling97c72b72016-06-24 16:19:36 +0100689 vixl::aarch64::Label* NewPcRelativePatch(const DexFile& dex_file,
690 uint32_t offset_or_index,
691 vixl::aarch64::Label* adrp_label,
692 ArenaDeque<PcRelativePatchInfo>* patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000693
Zheng Xu3927c8b2015-11-18 17:46:25 +0800694 void EmitJumpTables();
695
Alexandre Rames5319def2014-10-23 10:03:10 +0100696 // Labels for each block that will be compiled.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100697 // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory.
698 ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id.
699 vixl::aarch64::Label frame_entry_label_;
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100700 ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100701
702 LocationsBuilderARM64 location_builder_;
703 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000704 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100705 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000706 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100707
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000708 // Deduplication map for 32-bit literals, used for non-patchable boot image addresses.
709 Uint32ToLiteralMap uint32_literals_;
710 // Deduplication map for 64-bit literals, used for non-patchable method address, method code
711 // or string dex cache address.
Vladimir Marko58155012015-08-19 12:49:41 +0000712 Uint64ToLiteralMap uint64_literals_;
713 // Method patch info, map MethodReference to a literal for method address and method code.
714 MethodToLiteralMap method_patches_;
715 MethodToLiteralMap call_patches_;
716 // Relative call patch info.
717 // Using ArenaDeque<> which retains element addresses on push/emplace_back().
Scott Wakeling97c72b72016-06-24 16:19:36 +0100718 ArenaDeque<MethodPatchInfo<vixl::aarch64::Label>> relative_call_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +0000719 // PC-relative DexCache access info.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000720 ArenaDeque<PcRelativePatchInfo> pc_relative_dex_cache_patches_;
721 // Deduplication map for boot string literals for kBootImageLinkTimeAddress.
722 BootStringToLiteralMap boot_image_string_patches_;
723 // PC-relative String patch info.
724 ArenaDeque<PcRelativePatchInfo> pc_relative_string_patches_;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100725 // Deduplication map for boot type literals for kBootImageLinkTimeAddress.
726 BootTypeToLiteralMap boot_image_type_patches_;
727 // PC-relative type patch info.
728 ArenaDeque<PcRelativePatchInfo> pc_relative_type_patches_;
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000729 // Deduplication map for patchable boot image addresses.
730 Uint32ToLiteralMap boot_image_address_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +0000731
Alexandre Rames5319def2014-10-23 10:03:10 +0100732 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
733};
734
Alexandre Rames3e69f162014-12-10 10:36:50 +0000735inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
736 return codegen_->GetAssembler();
737}
738
Alexandre Rames5319def2014-10-23 10:03:10 +0100739} // namespace arm64
740} // namespace art
741
742#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_