blob: 80da9627ed22ad43e3d4a787ca405e93a25a1126 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070021#include "dex/quick/mir_to_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "x86_lir.h"
23
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070024#include <map>
Maxim Kazantsev6dccdc22014-08-18 18:43:55 +070025#include <vector>
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070026
Brian Carlstrom7940e442013-07-12 13:46:57 -070027namespace art {
28
Mark Mendelle87f9b52014-04-30 14:13:18 -040029class X86Mir2Lir : public Mir2Lir {
Ian Rogers0f9b9c52014-06-09 01:32:12 -070030 protected:
31 class InToRegStorageMapper {
32 public:
Serguei Katkov407a9d22014-07-05 03:09:32 +070033 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref) = 0;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070034 virtual ~InToRegStorageMapper() {}
35 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070036
Ian Rogers0f9b9c52014-06-09 01:32:12 -070037 class InToRegStorageX86_64Mapper : public InToRegStorageMapper {
38 public:
Chao-ying Fua77ee512014-07-01 17:43:41 -070039 explicit InToRegStorageX86_64Mapper(Mir2Lir* ml) : ml_(ml), cur_core_reg_(0), cur_fp_reg_(0) {}
Ian Rogers0f9b9c52014-06-09 01:32:12 -070040 virtual ~InToRegStorageX86_64Mapper() {}
Serguei Katkov407a9d22014-07-05 03:09:32 +070041 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref);
Chao-ying Fua77ee512014-07-01 17:43:41 -070042 protected:
43 Mir2Lir* ml_;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070044 private:
45 int cur_core_reg_;
46 int cur_fp_reg_;
47 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070048
Ian Rogers0f9b9c52014-06-09 01:32:12 -070049 class InToRegStorageMapping {
50 public:
51 InToRegStorageMapping() : max_mapped_in_(0), is_there_stack_mapped_(false),
52 initialized_(false) {}
53 void Initialize(RegLocation* arg_locs, int count, InToRegStorageMapper* mapper);
54 int GetMaxMappedIn() { return max_mapped_in_; }
55 bool IsThereStackMapped() { return is_there_stack_mapped_; }
56 RegStorage Get(int in_position);
57 bool IsInitialized() { return initialized_; }
58 private:
59 std::map<int, RegStorage> mapping_;
60 int max_mapped_in_;
61 bool is_there_stack_mapped_;
62 bool initialized_;
63 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070064
Maxim Kazantsev6dccdc22014-08-18 18:43:55 +070065 class ExplicitTempRegisterLock {
66 public:
67 ExplicitTempRegisterLock(X86Mir2Lir* mir_to_lir, int n_regs, ...);
68 ~ExplicitTempRegisterLock();
69 protected:
70 std::vector<RegStorage> temp_regs_;
71 X86Mir2Lir* const mir_to_lir_;
72 };
73
Ian Rogers0f9b9c52014-06-09 01:32:12 -070074 public:
Elena Sayapinadd644502014-07-01 18:39:52 +070075 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -070076
Ian Rogers0f9b9c52014-06-09 01:32:12 -070077 // Required for target - codegen helpers.
78 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +070079 RegLocation rl_dest, int lit) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070080 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
81 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070082 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070083 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000084 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070085 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010086 OpSize size) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070087 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
88 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Ian Rogers0f9b9c52014-06-09 01:32:12 -070089 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000090 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070091 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
92 OpSize size) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +070093 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) OVERRIDE;
94 void GenImplicitNullCheck(RegStorage reg, int opt_flags) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070095
Ian Rogers0f9b9c52014-06-09 01:32:12 -070096 // Required for target - register utilities.
Chao-ying Fua77ee512014-07-01 17:43:41 -070097 RegStorage TargetReg(SpecialTargetRegister reg) OVERRIDE;
Andreas Gampeccc60262014-07-04 18:02:38 -070098 RegStorage TargetReg(SpecialTargetRegister symbolic_reg, WideKind wide_kind) OVERRIDE {
99 if (wide_kind == kWide) {
100 if (cu_->target64) {
101 return As64BitReg(TargetReg32(symbolic_reg));
102 } else {
103 // x86: construct a pair.
104 DCHECK((kArg0 <= symbolic_reg && symbolic_reg < kArg3) ||
105 (kFArg0 <= symbolic_reg && symbolic_reg < kFArg3) ||
106 (kRet0 == symbolic_reg));
107 return RegStorage::MakeRegPair(TargetReg32(symbolic_reg),
108 TargetReg32(static_cast<SpecialTargetRegister>(symbolic_reg + 1)));
109 }
110 } else if (wide_kind == kRef && cu_->target64) {
111 return As64BitReg(TargetReg32(symbolic_reg));
Chao-ying Fua77ee512014-07-01 17:43:41 -0700112 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700113 return TargetReg32(symbolic_reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700114 }
115 }
Chao-ying Fua77ee512014-07-01 17:43:41 -0700116 RegStorage TargetPtrReg(SpecialTargetRegister symbolic_reg) OVERRIDE {
Andreas Gampeccc60262014-07-04 18:02:38 -0700117 return TargetReg(symbolic_reg, cu_->target64 ? kWide : kNotWide);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700118 }
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700119
120 RegStorage GetArgMappingToPhysicalReg(int arg_num) OVERRIDE;
121
122 RegLocation GetReturnAlt() OVERRIDE;
123 RegLocation GetReturnWideAlt() OVERRIDE;
124 RegLocation LocCReturn() OVERRIDE;
125 RegLocation LocCReturnRef() OVERRIDE;
126 RegLocation LocCReturnDouble() OVERRIDE;
127 RegLocation LocCReturnFloat() OVERRIDE;
128 RegLocation LocCReturnWide() OVERRIDE;
129
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100130 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700131 void AdjustSpillMask() OVERRIDE;
132 void ClobberCallerSave() OVERRIDE;
133 void FreeCallTemps() OVERRIDE;
134 void LockCallTemps() OVERRIDE;
135
136 void CompilerInitializeRegAlloc() OVERRIDE;
137 int VectorRegisterSize() OVERRIDE;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700138 int NumReservableVectorRegisters(bool long_or_fp) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700140 // Required for target - miscellaneous.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700141 void AssembleLIR() OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100142 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
143 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
144 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700145 const char* GetTargetInstFmt(int opcode) OVERRIDE;
146 const char* GetTargetInstName(int opcode) OVERRIDE;
147 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100148 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700149 uint64_t GetTargetInstFlags(int opcode) OVERRIDE;
Ian Rogers5aa6e042014-06-13 16:38:24 -0700150 size_t GetInsnSize(LIR* lir) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700151 bool IsUnconditionalBranch(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700153 // Get the register class for load/store of a field.
154 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +0100155
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700156 // Required for target - Dalvik-level generators.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700157 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700158 RegLocation rl_dest, int scale) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700159 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700160 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) OVERRIDE;
161
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700162 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700163 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700164 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700165 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700166 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700167 RegLocation rl_src2) OVERRIDE;
168 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
169
170 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) OVERRIDE;
171 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) OVERRIDE;
172 bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double) OVERRIDE;
Yixin Shou8c914c02014-07-28 14:17:09 -0400173 bool GenInlinedReverseBits(CallInfo* info, OpSize size) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700174 bool GenInlinedSqrt(CallInfo* info) OVERRIDE;
Yixin Shou7071c8d2014-03-05 06:07:48 -0500175 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
176 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700177 bool GenInlinedPeek(CallInfo* info, OpSize size) OVERRIDE;
178 bool GenInlinedPoke(CallInfo* info, OpSize size) OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -0700179 bool GenInlinedCharAt(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700180
181 // Long instructions.
Andreas Gampec76c6142014-08-04 16:30:03 -0700182 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
183 RegLocation rl_src2) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700184 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
185 RegLocation rl_src2) OVERRIDE;
186 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
187 RegLocation rl_src1, RegLocation rl_shift) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700188 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) OVERRIDE;
189 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
190 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
191 RegLocation rl_src1, RegLocation rl_shift) OVERRIDE;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800192
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700193 /*
194 * @brief Generate a two address long operation with a constant value
195 * @param rl_dest location of result
196 * @param rl_src constant source operand
197 * @param op Opcode to be generated
198 * @return success or not
199 */
200 bool GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700201
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700202 /*
203 * @brief Generate a three address long operation with a constant value
204 * @param rl_dest location of result
205 * @param rl_src1 source operand
206 * @param rl_src2 constant source operand
207 * @param op Opcode to be generated
208 * @return success or not
209 */
210 bool GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
211 Instruction::Code op);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700212 /**
213 * @brief Generate a long arithmetic operation.
214 * @param rl_dest The destination.
215 * @param rl_src1 First operand.
216 * @param rl_src2 Second operand.
217 * @param op The DEX opcode for the operation.
218 * @param is_commutative The sources can be swapped if needed.
219 */
220 virtual void GenLongArith(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
221 Instruction::Code op, bool is_commutative);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800222
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700223 /**
224 * @brief Generate a two operand long arithmetic operation.
225 * @param rl_dest The destination.
226 * @param rl_src Second operand.
227 * @param op The DEX opcode for the operation.
228 */
229 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800230
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700231 /**
232 * @brief Generate a long operation.
233 * @param rl_dest The destination. Must be in a register
234 * @param rl_src The other operand. May be in a register or in memory.
235 * @param op The DEX opcode for the operation.
236 */
237 virtual void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700239
240 // TODO: collapse reg_lo, reg_hi
241 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div)
242 OVERRIDE;
243 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) OVERRIDE;
244 void GenDivZeroCheckWide(RegStorage reg) OVERRIDE;
245 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) OVERRIDE;
246 void GenExitSequence() OVERRIDE;
247 void GenSpecialExitSequence() OVERRIDE;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700248 void GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700249 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) OVERRIDE;
250 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) OVERRIDE;
251 void GenSelect(BasicBlock* bb, MIR* mir) OVERRIDE;
252 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
253 int32_t true_val, int32_t false_val, RegStorage rs_dest,
254 int dest_reg_class) OVERRIDE;
255 bool GenMemBarrier(MemBarrierKind barrier_kind) OVERRIDE;
256 void GenMoveException(RegLocation rl_dest) OVERRIDE;
257 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
258 int first_bit, int second_bit) OVERRIDE;
259 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
260 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
Andreas Gampe48971b32014-08-06 10:09:01 -0700261 void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
262 void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700263
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700264 /**
265 * @brief Implement instanceof a final class with x86 specific code.
266 * @param use_declaring_class 'true' if we can use the class itself.
267 * @param type_idx Type index to use if use_declaring_class is 'false'.
268 * @param rl_dest Result to be set to 0 or 1.
269 * @param rl_src Object to be tested.
270 */
271 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700272 RegLocation rl_src) OVERRIDE;
Chao-ying Fua0147762014-06-06 18:38:49 -0700273
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700274 // Single operation generators.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700275 LIR* OpUnconditionalBranch(LIR* target) OVERRIDE;
276 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) OVERRIDE;
277 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target) OVERRIDE;
278 LIR* OpCondBranch(ConditionCode cc, LIR* target) OVERRIDE;
279 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) OVERRIDE;
280 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
281 LIR* OpIT(ConditionCode cond, const char* guide) OVERRIDE;
282 void OpEndIT(LIR* it) OVERRIDE;
283 LIR* OpMem(OpKind op, RegStorage r_base, int disp) OVERRIDE;
284 LIR* OpPcRelLoad(RegStorage reg, LIR* target) OVERRIDE;
285 LIR* OpReg(OpKind op, RegStorage r_dest_src) OVERRIDE;
286 void OpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
287 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) OVERRIDE;
288 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) OVERRIDE;
289 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) OVERRIDE;
290 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) OVERRIDE;
291 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) OVERRIDE;
292 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) OVERRIDE;
293 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) OVERRIDE;
294 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) OVERRIDE;
295 LIR* OpTestSuspend(LIR* target) OVERRIDE;
296 LIR* OpVldm(RegStorage r_base, int count) OVERRIDE;
297 LIR* OpVstm(RegStorage r_base, int count) OVERRIDE;
298 void OpRegCopyWide(RegStorage dest, RegStorage src) OVERRIDE;
299 bool GenInlinedCurrentThread(CallInfo* info) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700300
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700301 bool InexpensiveConstantInt(int32_t value) OVERRIDE;
302 bool InexpensiveConstantFloat(int32_t value) OVERRIDE;
303 bool InexpensiveConstantLong(int64_t value) OVERRIDE;
304 bool InexpensiveConstantDouble(int64_t value) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700305
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700306 /*
307 * @brief Should try to optimize for two address instructions?
308 * @return true if we try to avoid generating three operand instructions.
309 */
310 virtual bool GenerateTwoOperandInstructions() const { return true; }
Mark Mendelle87f9b52014-04-30 14:13:18 -0400311
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700312 /*
313 * @brief x86 specific codegen for int operations.
314 * @param opcode Operation to perform.
315 * @param rl_dest Destination for the result.
316 * @param rl_lhs Left hand operand.
317 * @param rl_rhs Right hand operand.
318 */
319 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_lhs,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700320 RegLocation rl_rhs) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800321
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700322 /*
323 * @brief Load the Method* of a dex method into the register.
324 * @param target_method The MethodReference of the method to be invoked.
325 * @param type How the method will be invoked.
326 * @param register that will contain the code address.
327 * @note register will be passed to TargetReg to get physical register.
328 */
329 void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700330 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800331
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700332 /*
333 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -0700334 * @param dex DexFile that contains the class type.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700335 * @param type How the method will be invoked.
336 * @param register that will contain the code address.
337 * @note register will be passed to TargetReg to get physical register.
338 */
Fred Shihe7f82e22014-08-06 10:46:37 -0700339 void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
340 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800341
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700342 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method) OVERRIDE;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700343
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700344 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700345 NextCallInsn next_call_insn,
346 const MethodReference& target_method,
347 uint32_t vtable_idx,
348 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700349 bool skip_this) OVERRIDE;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700350
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700351 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
352 NextCallInsn next_call_insn,
353 const MethodReference& target_method,
354 uint32_t vtable_idx,
355 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700356 bool skip_this) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800357
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700358 /*
359 * @brief Generate a relative call to the method that will be patched at link time.
360 * @param target_method The MethodReference of the method to be invoked.
361 * @param type How the method will be invoked.
362 * @returns Call instruction
363 */
364 virtual LIR * CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800365
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700366 /*
367 * @brief Handle x86 specific literals
368 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700369 void InstallLiteralPools() OVERRIDE;
Mark Mendellae9fd932014-02-10 16:14:35 -0800370
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700371 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700372 * @brief Generate the debug_frame FDE information.
373 * @returns pointer to vector containing CFE information
374 */
Tong Shen547cdfd2014-08-05 01:54:19 -0700375 std::vector<uint8_t>* ReturnFrameDescriptionEntry() OVERRIDE;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800376
Andreas Gampe98430592014-07-27 19:44:50 -0700377 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
378
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700379 protected:
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700380 RegStorage TargetReg32(SpecialTargetRegister reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700381 // Casting of RegStorage
382 RegStorage As32BitReg(RegStorage reg) {
383 DCHECK(!reg.IsPair());
384 if ((kFailOnSizeError || kReportSizeError) && !reg.Is64Bit()) {
385 if (kFailOnSizeError) {
386 LOG(FATAL) << "Expected 64b register " << reg.GetReg();
387 } else {
388 LOG(WARNING) << "Expected 64b register " << reg.GetReg();
389 return reg;
390 }
391 }
392 RegStorage ret_val = RegStorage(RegStorage::k32BitSolo,
393 reg.GetRawBits() & RegStorage::kRegTypeMask);
394 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k32SoloStorageMask)
395 ->GetReg().GetReg(),
396 ret_val.GetReg());
397 return ret_val;
398 }
399
400 RegStorage As64BitReg(RegStorage reg) {
401 DCHECK(!reg.IsPair());
402 if ((kFailOnSizeError || kReportSizeError) && !reg.Is32Bit()) {
403 if (kFailOnSizeError) {
404 LOG(FATAL) << "Expected 32b register " << reg.GetReg();
405 } else {
406 LOG(WARNING) << "Expected 32b register " << reg.GetReg();
407 return reg;
408 }
409 }
410 RegStorage ret_val = RegStorage(RegStorage::k64BitSolo,
411 reg.GetRawBits() & RegStorage::kRegTypeMask);
412 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k64SoloStorageMask)
413 ->GetReg().GetReg(),
414 ret_val.GetReg());
415 return ret_val;
416 }
417
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700418 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
419 RegStorage r_dest, OpSize size);
420 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700421 RegStorage r_src, OpSize size, int opt_flags = 0);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700422
423 RegStorage GetCoreArgMappingToPhysicalReg(int core_arg_num);
424
425 int AssignInsnOffsets();
426 void AssignOffsets();
427 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
428
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700429 size_t ComputeSize(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_index,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700430 int32_t raw_base, int32_t displacement);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700431 void CheckValidByteRegister(const X86EncodingMap* entry, int32_t raw_reg);
432 void EmitPrefix(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700433 int32_t raw_reg_r, int32_t raw_reg_x, int32_t raw_reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700434 void EmitOpcode(const X86EncodingMap* entry);
435 void EmitPrefixAndOpcode(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700436 int32_t reg_r, int32_t reg_x, int32_t reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700437 void EmitDisp(uint8_t base, int32_t disp);
438 void EmitModrmThread(uint8_t reg_or_opcode);
439 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int32_t disp);
440 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale,
441 int32_t disp);
442 void EmitImm(const X86EncodingMap* entry, int64_t imm);
443 void EmitNullary(const X86EncodingMap* entry);
444 void EmitOpRegOpcode(const X86EncodingMap* entry, int32_t raw_reg);
445 void EmitOpReg(const X86EncodingMap* entry, int32_t raw_reg);
446 void EmitOpMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
447 void EmitOpArray(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
448 int32_t disp);
449 void EmitMemReg(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_reg);
450 void EmitRegMem(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base, int32_t disp);
451 void EmitRegArray(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base,
452 int32_t raw_index, int scale, int32_t disp);
453 void EmitArrayReg(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
454 int32_t disp, int32_t raw_reg);
455 void EmitMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
456 void EmitArrayImm(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
457 int32_t raw_disp, int32_t imm);
458 void EmitRegThread(const X86EncodingMap* entry, int32_t raw_reg, int32_t disp);
459 void EmitRegReg(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2);
460 void EmitRegRegImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t imm);
461 void EmitRegMemImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
462 int32_t imm);
463 void EmitMemRegImm(const X86EncodingMap* entry, int32_t base, int32_t disp, int32_t raw_reg1,
464 int32_t imm);
465 void EmitRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
466 void EmitThreadImm(const X86EncodingMap* entry, int32_t disp, int32_t imm);
467 void EmitMovRegImm(const X86EncodingMap* entry, int32_t raw_reg, int64_t imm);
468 void EmitShiftRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
469 void EmitShiftRegCl(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_cl);
470 void EmitShiftMemCl(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_cl);
Yixin Shouf40f8902014-08-14 14:10:32 -0400471 void EmitShiftRegRegCl(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2,
472 int32_t raw_cl);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700473 void EmitShiftMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
474 void EmitRegCond(const X86EncodingMap* entry, int32_t raw_reg, int32_t cc);
475 void EmitMemCond(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t cc);
476 void EmitRegRegCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t cc);
477 void EmitRegMemCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
478 int32_t cc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800479
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700480 void EmitJmp(const X86EncodingMap* entry, int32_t rel);
481 void EmitJcc(const X86EncodingMap* entry, int32_t rel, int32_t cc);
482 void EmitCallMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
483 void EmitCallImmediate(const X86EncodingMap* entry, int32_t disp);
484 void EmitCallThread(const X86EncodingMap* entry, int32_t disp);
485 void EmitPcRel(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base_or_table,
486 int32_t raw_index, int scale, int32_t table_or_disp);
487 void EmitMacro(const X86EncodingMap* entry, int32_t raw_reg, int32_t offset);
488 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
489 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
490 int64_t val, ConditionCode ccode);
491 void GenConstWide(RegLocation rl_dest, int64_t value);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700492 void GenMultiplyVectorSignedByte(RegStorage rs_dest_src1, RegStorage rs_src2);
493 void GenMultiplyVectorLong(RegStorage rs_dest_src1, RegStorage rs_src2);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700494 void GenShiftByteVector(BasicBlock *bb, MIR *mir);
Yixin Shouf40f8902014-08-14 14:10:32 -0400495 void AndMaskVectorRegister(RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3,
496 uint32_t m4);
497 void MaskVectorRegister(X86OpCode opcode, RegStorage rs_src1, uint32_t m1, uint32_t m2,
498 uint32_t m3, uint32_t m4);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700499 void AppendOpcodeWithConst(X86OpCode opcode, int reg, MIR* mir);
Mark Mendell0a1174e2014-09-11 14:51:02 -0400500 virtual void LoadVectorRegister(RegStorage rs_dest, RegStorage rs_src, OpSize opsize,
501 int op_mov);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400502
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700503 static bool ProvidesFullMemoryBarrier(X86OpCode opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800504
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700505 /*
506 * @brief Ensure that a temporary register is byte addressable.
507 * @returns a temporary guarenteed to be byte addressable.
508 */
509 virtual RegStorage AllocateByteRegister();
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800510
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700511 /*
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700512 * @brief Use a wide temporary as a 128-bit register
513 * @returns a 128-bit temporary register.
514 */
515 virtual RegStorage Get128BitRegister(RegStorage reg);
516
517 /*
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700518 * @brief Check if a register is byte addressable.
519 * @returns true if a register is byte addressable.
520 */
521 bool IsByteRegister(RegStorage reg);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700522
523 void GenDivRemLongLit(RegLocation rl_dest, RegLocation rl_src, int64_t imm, bool is_div);
524
DaniilSokolov70c4f062014-06-24 17:34:00 -0700525 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700526
527 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700528 * @brief generate inline code for fast case of Strng.indexOf.
529 * @param info Call parameters
530 * @param zero_based 'true' if the index into the string is 0.
531 * @returns 'true' if the call was inlined, 'false' if a regular call needs to be
532 * generated.
533 */
534 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400535
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700536 /**
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700537 * @brief Used to reserve a range of vector registers.
538 * @see kMirOpReserveVectorRegisters
539 * @param mir The extended MIR for reservation.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700540 */
541 void ReserveVectorRegisters(MIR* mir);
542
543 /**
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700544 * @brief Used to return a range of vector registers.
545 * @see kMirOpReturnVectorRegisters
546 * @param mir The extended MIR for returning vector regs.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700547 */
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700548 void ReturnVectorRegisters(MIR* mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700549
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700550 /*
551 * @brief Load 128 bit constant into vector register.
552 * @param bb The basic block in which the MIR is from.
553 * @param mir The MIR whose opcode is kMirConstVector
554 * @note vA is the TypeSize for the register.
555 * @note vB is the destination XMM register. arg[0..3] are 32 bit constant values.
556 */
557 void GenConst128(BasicBlock* bb, MIR* mir);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800558
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700559 /*
560 * @brief MIR to move a vectorized register to another.
561 * @param bb The basic block in which the MIR is from.
562 * @param mir The MIR whose opcode is kMirConstVector.
563 * @note vA: TypeSize
564 * @note vB: destination
565 * @note vC: source
566 */
567 void GenMoveVector(BasicBlock *bb, MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400568
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700569 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400570 * @brief Packed multiply of units in two vector registers: vB = vB .* @note vC using vA to know
571 * the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700572 * @param bb The basic block in which the MIR is from.
573 * @param mir The MIR whose opcode is kMirConstVector.
574 * @note vA: TypeSize
575 * @note vB: destination and source
576 * @note vC: source
577 */
578 void GenMultiplyVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400579
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700580 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400581 * @brief Packed addition of units in two vector registers: vB = vB .+ vC using vA to know the
582 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700583 * @param bb The basic block in which the MIR is from.
584 * @param mir The MIR whose opcode is kMirConstVector.
585 * @note vA: TypeSize
586 * @note vB: destination and source
587 * @note vC: source
588 */
589 void GenAddVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400590
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700591 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400592 * @brief Packed subtraction of units in two vector registers: vB = vB .- vC using vA to know the
593 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700594 * @param bb The basic block in which the MIR is from.
595 * @param mir The MIR whose opcode is kMirConstVector.
596 * @note vA: TypeSize
597 * @note vB: destination and source
598 * @note vC: source
599 */
600 void GenSubtractVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400601
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700602 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400603 * @brief Packed shift left of units in two vector registers: vB = vB .<< vC using vA to know the
604 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700605 * @param bb The basic block in which the MIR is from.
606 * @param mir The MIR whose opcode is kMirConstVector.
607 * @note vA: TypeSize
608 * @note vB: destination and source
609 * @note vC: immediate
610 */
611 void GenShiftLeftVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400612
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700613 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400614 * @brief Packed signed shift right of units in two vector registers: vB = vB .>> vC using vA to
615 * know the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700616 * @param bb The basic block in which the MIR is from.
617 * @param mir The MIR whose opcode is kMirConstVector.
618 * @note vA: TypeSize
619 * @note vB: destination and source
620 * @note vC: immediate
621 */
622 void GenSignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400623
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700624 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400625 * @brief Packed unsigned shift right of units in two vector registers: vB = vB .>>> vC using vA
626 * to know the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700627 * @param bb The basic block in which the MIR is from..
628 * @param mir The MIR whose opcode is kMirConstVector.
629 * @note vA: TypeSize
630 * @note vB: destination and source
631 * @note vC: immediate
632 */
633 void GenUnsignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400634
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700635 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400636 * @brief Packed bitwise and of units in two vector registers: vB = vB .& vC using vA to know the
637 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700638 * @note vA: TypeSize
639 * @note vB: destination and source
640 * @note vC: source
641 */
642 void GenAndVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400643
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700644 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400645 * @brief Packed bitwise or of units in two vector registers: vB = vB .| vC using vA to know the
646 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700647 * @param bb The basic block in which the MIR is from.
648 * @param mir The MIR whose opcode is kMirConstVector.
649 * @note vA: TypeSize
650 * @note vB: destination and source
651 * @note vC: source
652 */
653 void GenOrVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400654
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700655 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400656 * @brief Packed bitwise xor of units in two vector registers: vB = vB .^ vC using vA to know the
657 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700658 * @param bb The basic block in which the MIR is from.
659 * @param mir The MIR whose opcode is kMirConstVector.
660 * @note vA: TypeSize
661 * @note vB: destination and source
662 * @note vC: source
663 */
664 void GenXorVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400665
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700666 /*
667 * @brief Reduce a 128-bit packed element into a single VR by taking lower bits
668 * @param bb The basic block in which the MIR is from.
669 * @param mir The MIR whose opcode is kMirConstVector.
670 * @details Instruction does a horizontal addition of the packed elements and then adds it to VR.
671 * @note vA: TypeSize
672 * @note vB: destination and source VR (not vector register)
673 * @note vC: source (vector register)
674 */
675 void GenAddReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400676
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700677 /*
678 * @brief Extract a packed element into a single VR.
679 * @param bb The basic block in which the MIR is from.
680 * @param mir The MIR whose opcode is kMirConstVector.
681 * @note vA: TypeSize
682 * @note vB: destination VR (not vector register)
683 * @note vC: source (vector register)
684 * @note arg[0]: The index to use for extraction from vector register (which packed element).
685 */
686 void GenReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400687
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700688 /*
689 * @brief Create a vector value, with all TypeSize values equal to vC
690 * @param bb The basic block in which the MIR is from.
691 * @param mir The MIR whose opcode is kMirConstVector.
692 * @note vA: TypeSize.
693 * @note vB: destination vector register.
694 * @note vC: source VR (not vector register).
695 */
696 void GenSetVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400697
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700698 /**
699 * @brief Used to generate code for kMirOpPackedArrayGet.
700 * @param bb The basic block of MIR.
701 * @param mir The mir whose opcode is kMirOpPackedArrayGet.
702 */
703 void GenPackedArrayGet(BasicBlock *bb, MIR *mir);
704
705 /**
706 * @brief Used to generate code for kMirOpPackedArrayPut.
707 * @param bb The basic block of MIR.
708 * @param mir The mir whose opcode is kMirOpPackedArrayPut.
709 */
710 void GenPackedArrayPut(BasicBlock *bb, MIR *mir);
711
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700712 /*
713 * @brief Generate code for a vector opcode.
714 * @param bb The basic block in which the MIR is from.
715 * @param mir The MIR whose opcode is a non-standard opcode.
716 */
717 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400718
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700719 /*
720 * @brief Return the correct x86 opcode for the Dex operation
721 * @param op Dex opcode for the operation
722 * @param loc Register location of the operand
723 * @param is_high_op 'true' if this is an operation on the high word
724 * @param value Immediate value for the operation. Used for byte variants
725 * @returns the correct x86 opcode to perform the operation
726 */
727 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400728
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700729 /*
730 * @brief Return the correct x86 opcode for the Dex operation
731 * @param op Dex opcode for the operation
732 * @param dest location of the destination. May be register or memory.
733 * @param rhs Location for the rhs of the operation. May be in register or memory.
734 * @param is_high_op 'true' if this is an operation on the high word
735 * @returns the correct x86 opcode to perform the operation
736 * @note at most one location may refer to memory
737 */
738 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
739 bool is_high_op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800740
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700741 /*
742 * @brief Is this operation a no-op for this opcode and value
743 * @param op Dex opcode for the operation
744 * @param value Immediate value for the operation.
745 * @returns 'true' if the operation will have no effect
746 */
747 bool IsNoOp(Instruction::Code op, int32_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800748
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700749 /**
750 * @brief Calculate magic number and shift for a given divisor
751 * @param divisor divisor number for calculation
752 * @param magic hold calculated magic number
753 * @param shift hold calculated shift
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700754 * @param is_long 'true' if divisor is jlong, 'false' for jint.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700755 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700756 void CalculateMagicAndShift(int64_t divisor, int64_t& magic, int& shift, bool is_long);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800757
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700758 /*
759 * @brief Generate an integer div or rem operation.
760 * @param rl_dest Destination Location.
761 * @param rl_src1 Numerator Location.
762 * @param rl_src2 Divisor Location.
763 * @param is_div 'true' if this is a division, 'false' for a remainder.
764 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
765 */
766 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
767 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800768
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700769 /*
770 * @brief Generate an integer div or rem operation by a literal.
771 * @param rl_dest Destination Location.
772 * @param rl_src Numerator Location.
773 * @param lit Divisor.
774 * @param is_div 'true' if this is a division, 'false' for a remainder.
775 */
776 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800777
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700778 /*
779 * Generate code to implement long shift operations.
780 * @param opcode The DEX opcode to specify the shift type.
781 * @param rl_dest The destination.
782 * @param rl_src The value to be shifted.
783 * @param shift_amount How much to shift.
784 * @returns the RegLocation of the result.
785 */
786 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
787 RegLocation rl_src, int shift_amount);
788 /*
789 * Generate an imul of a register by a constant or a better sequence.
790 * @param dest Destination Register.
791 * @param src Source Register.
792 * @param val Constant multiplier.
793 */
794 void GenImulRegImm(RegStorage dest, RegStorage src, int val);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800795
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700796 /*
797 * Generate an imul of a memory location by a constant or a better sequence.
798 * @param dest Destination Register.
799 * @param sreg Symbolic register.
800 * @param displacement Displacement on stack of Symbolic Register.
801 * @param val Constant multiplier.
802 */
803 void GenImulMemImm(RegStorage dest, int sreg, int displacement, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800804
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700805 /*
806 * @brief Compare memory to immediate, and branch if condition true.
807 * @param cond The condition code that when true will branch to the target.
808 * @param temp_reg A temporary register that can be used if compare memory is not
809 * supported by the architecture.
810 * @param base_reg The register holding the base address.
811 * @param offset The offset from the base.
812 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +0000813 * @param target branch target (or nullptr)
814 * @param compare output for getting LIR for comparison (or nullptr)
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700815 */
816 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +0000817 int offset, int check_value, LIR* target, LIR** compare);
Mark Mendell766e9292014-01-27 07:55:47 -0800818
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700819 void GenRemFP(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2, bool is_double);
820
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700821 /*
822 * Can this operation be using core registers without temporaries?
823 * @param rl_lhs Left hand operand.
824 * @param rl_rhs Right hand operand.
825 * @returns 'true' if the operation can proceed without needing temporary regs.
826 */
827 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800828
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700829 /**
830 * @brief Generates inline code for conversion of long to FP by using x87/
831 * @param rl_dest The destination of the FP.
832 * @param rl_src The source of the long.
833 * @param is_double 'true' if dealing with double, 'false' for float.
834 */
835 virtual void GenLongToFP(RegLocation rl_dest, RegLocation rl_src, bool is_double);
Mark Mendell67c39c42014-01-31 17:28:00 -0800836
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700837 void GenArrayBoundsCheck(RegStorage index, RegStorage array_base, int32_t len_offset);
838 void GenArrayBoundsCheck(int32_t index, RegStorage array_base, int32_t len_offset);
839
840 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
841 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegLocation value);
842 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
843 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset);
844 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset);
845 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset);
846 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset);
847 void OpTlsCmp(ThreadOffset<4> offset, int val);
848 void OpTlsCmp(ThreadOffset<8> offset, int val);
849
850 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
851
Andreas Gampec76c6142014-08-04 16:30:03 -0700852 // Try to do a long multiplication where rl_src2 is a constant. This simplified setup might fail,
853 // in which case false will be returned.
854 bool GenMulLongConst(RegLocation rl_dest, RegLocation rl_src1, int64_t val);
855 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
856 RegLocation rl_src2);
857 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
858 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
859 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
860 RegLocation rl_src2, bool is_div);
861
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700862 void SpillCoreRegs();
863 void UnSpillCoreRegs();
864 void UnSpillFPRegs();
865 void SpillFPRegs();
866
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700867 /*
868 * @brief Perform MIR analysis before compiling method.
869 * @note Invokes Mir2LiR::Materialize after analysis.
870 */
871 void Materialize();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800872
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700873 /*
874 * Mir2Lir's UpdateLoc() looks to see if the Dalvik value is currently live in any temp register
875 * without regard to data type. In practice, this can result in UpdateLoc returning a
876 * location record for a Dalvik float value in a core register, and vis-versa. For targets
877 * which can inexpensively move data between core and float registers, this can often be a win.
878 * However, for x86 this is generally not a win. These variants of UpdateLoc()
879 * take a register class argument - and will return an in-register location record only if
880 * the value is live in a temp register of the correct class. Additionally, if the value is in
881 * a temp register of the wrong register class, it will be clobbered.
882 */
883 RegLocation UpdateLocTyped(RegLocation loc, int reg_class);
884 RegLocation UpdateLocWideTyped(RegLocation loc, int reg_class);
Mark Mendell67c39c42014-01-31 17:28:00 -0800885
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700886 /*
887 * @brief Analyze MIR before generating code, to prepare for the code generation.
888 */
889 void AnalyzeMIR();
buzbee30adc732014-05-09 15:10:18 -0700890
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700891 /*
892 * @brief Analyze one basic block.
893 * @param bb Basic block to analyze.
894 */
895 void AnalyzeBB(BasicBlock * bb);
Mark Mendell67c39c42014-01-31 17:28:00 -0800896
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700897 /*
898 * @brief Analyze one extended MIR instruction
899 * @param opcode MIR instruction opcode.
900 * @param bb Basic block containing instruction.
901 * @param mir Extended instruction to analyze.
902 */
903 void AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800904
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700905 /*
906 * @brief Analyze one MIR instruction
907 * @param opcode MIR instruction opcode.
908 * @param bb Basic block containing instruction.
909 * @param mir Instruction to analyze.
910 */
911 virtual void AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800912
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700913 /*
914 * @brief Analyze one MIR float/double instruction
915 * @param opcode MIR instruction opcode.
916 * @param bb Basic block containing instruction.
917 * @param mir Instruction to analyze.
918 */
Mark Mendell0a1174e2014-09-11 14:51:02 -0400919 virtual void AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800920
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700921 /*
922 * @brief Analyze one use of a double operand.
923 * @param rl_use Double RegLocation for the operand.
924 */
925 void AnalyzeDoubleUse(RegLocation rl_use);
Mark Mendell67c39c42014-01-31 17:28:00 -0800926
Yixin Shou7071c8d2014-03-05 06:07:48 -0500927 /*
928 * @brief Analyze one invoke-static MIR instruction
929 * @param opcode MIR instruction opcode.
930 * @param bb Basic block containing instruction.
931 * @param mir Instruction to analyze.
932 */
933 void AnalyzeInvokeStatic(int opcode, BasicBlock * bb, MIR *mir);
934
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700935 // Information derived from analysis of MIR
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700936
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700937 // The compiler temporary for the code address of the method.
938 CompilerTemp *base_of_code_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800939
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700940 // Have we decided to compute a ptr to code and store in temporary VR?
941 bool store_method_addr_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800942
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700943 // Have we used the stored method address?
944 bool store_method_addr_used_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800945
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700946 // Instructions to remove if we didn't use the stored method address.
947 LIR* setup_method_address_[2];
Mark Mendell55d0eac2014-02-06 11:02:52 -0800948
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700949 // Instructions needing patching with Method* values.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100950 ArenaVector<LIR*> method_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800951
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700952 // Instructions needing patching with Class Type* values.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100953 ArenaVector<LIR*> class_type_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800954
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700955 // Instructions needing patching with PC relative code addresses.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100956 ArenaVector<LIR*> call_method_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800957
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700958 // Prologue decrement of stack pointer.
959 LIR* stack_decrement_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800960
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700961 // Epilogue increment of stack pointer.
962 LIR* stack_increment_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800963
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700964 // The list of const vector literals.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700965 LIR* const_vectors_;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400966
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700967 /*
968 * @brief Search for a matching vector literal
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700969 * @param constants An array of size 4 which contains all of 32-bit constants.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700970 * @returns pointer to matching LIR constant, or nullptr if not found.
971 */
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700972 LIR* ScanVectorLiteral(int32_t* constants);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400973
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700974 /*
975 * @brief Add a constant vector literal
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700976 * @param constants An array of size 4 which contains all of 32-bit constants.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700977 */
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700978 LIR* AddVectorLiteral(int32_t* constants);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400979
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700980 InToRegStorageMapping in_to_reg_storage_mapping_;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700981
Serguei Katkov59a42af2014-07-05 00:55:46 +0700982 bool WideGPRsAreAliases() OVERRIDE {
983 return cu_->target64; // On 64b, we have 64b GPRs.
984 }
985 bool WideFPRsAreAliases() OVERRIDE {
986 return true; // xmm registers have 64b views even on x86.
987 }
988
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700989 /*
990 * @brief Dump a RegLocation using printf
991 * @param loc Register location to dump
992 */
993 static void DumpRegLocation(RegLocation loc);
994
995 static const X86EncodingMap EncodingMap[kX86Last];
996
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700997 private:
Yixin Shou8c914c02014-07-28 14:17:09 -0400998 void SwapBits(RegStorage result_reg, int shift, int32_t value);
999 void SwapBits64(RegStorage result_reg, int shift, int64_t value);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001000};
1001
1002} // namespace art
1003
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001004#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_