Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "trampoline_compiler.h" |
| 18 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 19 | #include "base/arena_allocator.h" |
Ian Rogers | 68d8b42 | 2014-07-17 11:09:10 -0700 | [diff] [blame] | 20 | #include "jni_env_ext.h" |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 21 | |
| 22 | #ifdef ART_ENABLE_CODEGEN_arm |
Anton Kirilov | ba8023b | 2016-08-09 14:13:59 +0100 | [diff] [blame] | 23 | #include "utils/arm/assembler_arm_vixl.h" |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 24 | #endif |
| 25 | |
| 26 | #ifdef ART_ENABLE_CODEGEN_arm64 |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 27 | #include "utils/arm64/assembler_arm64.h" |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 28 | #endif |
| 29 | |
| 30 | #ifdef ART_ENABLE_CODEGEN_mips |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 31 | #include "utils/mips/assembler_mips.h" |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 32 | #endif |
| 33 | |
| 34 | #ifdef ART_ENABLE_CODEGEN_mips64 |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 35 | #include "utils/mips64/assembler_mips64.h" |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 36 | #endif |
| 37 | |
| 38 | #ifdef ART_ENABLE_CODEGEN_x86 |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 39 | #include "utils/x86/assembler_x86.h" |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 40 | #endif |
| 41 | |
| 42 | #ifdef ART_ENABLE_CODEGEN_x86_64 |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 43 | #include "utils/x86_64/assembler_x86_64.h" |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 44 | #endif |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 45 | |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 46 | #define __ assembler. |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 47 | |
| 48 | namespace art { |
| 49 | |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 50 | #ifdef ART_ENABLE_CODEGEN_arm |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 51 | namespace arm { |
Anton Kirilov | ba8023b | 2016-08-09 14:13:59 +0100 | [diff] [blame] | 52 | |
| 53 | #ifdef ___ |
| 54 | #error "ARM Assembler macro already defined." |
| 55 | #else |
| 56 | #define ___ assembler.GetVIXLAssembler()-> |
| 57 | #endif |
| 58 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 59 | static std::unique_ptr<const std::vector<uint8_t>> CreateTrampoline( |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 60 | ArenaAllocator* arena, EntryPointCallingConvention abi, ThreadOffset32 offset) { |
Anton Kirilov | ba8023b | 2016-08-09 14:13:59 +0100 | [diff] [blame] | 61 | using vixl::aarch32::MemOperand; |
| 62 | using vixl::aarch32::pc; |
| 63 | using vixl::aarch32::r0; |
| 64 | ArmVIXLAssembler assembler(arena); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 65 | |
| 66 | switch (abi) { |
| 67 | case kInterpreterAbi: // Thread* is first argument (R0) in interpreter ABI. |
Anton Kirilov | ba8023b | 2016-08-09 14:13:59 +0100 | [diff] [blame] | 68 | ___ Ldr(pc, MemOperand(r0, offset.Int32Value())); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 69 | break; |
Anton Kirilov | ba8023b | 2016-08-09 14:13:59 +0100 | [diff] [blame] | 70 | case kJniAbi: { // Load via Thread* held in JNIEnv* in first argument (R0). |
| 71 | vixl::aarch32::UseScratchRegisterScope temps(assembler.GetVIXLAssembler()); |
| 72 | const vixl::aarch32::Register temp_reg = temps.Acquire(); |
| 73 | |
| 74 | // VIXL will use the destination as a scratch register if |
| 75 | // the offset is not encodable as an immediate operand. |
| 76 | ___ Ldr(temp_reg, MemOperand(r0, JNIEnvExt::SelfOffset(4).Int32Value())); |
| 77 | ___ Ldr(pc, MemOperand(temp_reg, offset.Int32Value())); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 78 | break; |
Anton Kirilov | ba8023b | 2016-08-09 14:13:59 +0100 | [diff] [blame] | 79 | } |
| 80 | case kQuickAbi: // TR holds Thread*. |
| 81 | ___ Ldr(pc, MemOperand(tr, offset.Int32Value())); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 82 | } |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 83 | |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 84 | __ FinalizeCode(); |
| 85 | size_t cs = __ CodeSize(); |
Ian Rogers | 700a402 | 2014-05-19 16:49:03 -0700 | [diff] [blame] | 86 | std::unique_ptr<std::vector<uint8_t>> entry_stub(new std::vector<uint8_t>(cs)); |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 87 | MemoryRegion code(entry_stub->data(), entry_stub->size()); |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 88 | __ FinalizeInstructions(code); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 89 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 90 | return std::move(entry_stub); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 91 | } |
Anton Kirilov | ba8023b | 2016-08-09 14:13:59 +0100 | [diff] [blame] | 92 | |
| 93 | #undef ___ |
| 94 | |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 95 | } // namespace arm |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 96 | #endif // ART_ENABLE_CODEGEN_arm |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 97 | |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 98 | #ifdef ART_ENABLE_CODEGEN_arm64 |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 99 | namespace arm64 { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 100 | static std::unique_ptr<const std::vector<uint8_t>> CreateTrampoline( |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 101 | ArenaAllocator* arena, EntryPointCallingConvention abi, ThreadOffset64 offset) { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 102 | Arm64Assembler assembler(arena); |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 103 | |
| 104 | switch (abi) { |
| 105 | case kInterpreterAbi: // Thread* is first argument (X0) in interpreter ABI. |
Alexandre Rames | 37c92df | 2014-10-17 14:35:27 +0100 | [diff] [blame] | 106 | __ JumpTo(Arm64ManagedRegister::FromXRegister(X0), Offset(offset.Int32Value()), |
| 107 | Arm64ManagedRegister::FromXRegister(IP1)); |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 108 | |
| 109 | break; |
| 110 | case kJniAbi: // Load via Thread* held in JNIEnv* in first argument (X0). |
Alexandre Rames | 37c92df | 2014-10-17 14:35:27 +0100 | [diff] [blame] | 111 | __ LoadRawPtr(Arm64ManagedRegister::FromXRegister(IP1), |
| 112 | Arm64ManagedRegister::FromXRegister(X0), |
Andreas Gampe | 4d98c84 | 2015-12-09 15:14:04 -0800 | [diff] [blame] | 113 | Offset(JNIEnvExt::SelfOffset(8).Int32Value())); |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 114 | |
Alexandre Rames | 37c92df | 2014-10-17 14:35:27 +0100 | [diff] [blame] | 115 | __ JumpTo(Arm64ManagedRegister::FromXRegister(IP1), Offset(offset.Int32Value()), |
| 116 | Arm64ManagedRegister::FromXRegister(IP0)); |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 117 | |
| 118 | break; |
Elliott Hughes | 956af0f | 2014-12-11 14:34:28 -0800 | [diff] [blame] | 119 | case kQuickAbi: // X18 holds Thread*. |
Alexandre Rames | 37c92df | 2014-10-17 14:35:27 +0100 | [diff] [blame] | 120 | __ JumpTo(Arm64ManagedRegister::FromXRegister(TR), Offset(offset.Int32Value()), |
| 121 | Arm64ManagedRegister::FromXRegister(IP0)); |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 122 | |
| 123 | break; |
| 124 | } |
| 125 | |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 126 | __ FinalizeCode(); |
| 127 | size_t cs = __ CodeSize(); |
Ian Rogers | 700a402 | 2014-05-19 16:49:03 -0700 | [diff] [blame] | 128 | std::unique_ptr<std::vector<uint8_t>> entry_stub(new std::vector<uint8_t>(cs)); |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 129 | MemoryRegion code(entry_stub->data(), entry_stub->size()); |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 130 | __ FinalizeInstructions(code); |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 131 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 132 | return std::move(entry_stub); |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 133 | } |
| 134 | } // namespace arm64 |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 135 | #endif // ART_ENABLE_CODEGEN_arm64 |
Stuart Monteith | b95a534 | 2014-03-12 13:32:32 +0000 | [diff] [blame] | 136 | |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 137 | #ifdef ART_ENABLE_CODEGEN_mips |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 138 | namespace mips { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 139 | static std::unique_ptr<const std::vector<uint8_t>> CreateTrampoline( |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 140 | ArenaAllocator* arena, EntryPointCallingConvention abi, ThreadOffset32 offset) { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 141 | MipsAssembler assembler(arena); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 142 | |
| 143 | switch (abi) { |
| 144 | case kInterpreterAbi: // Thread* is first argument (A0) in interpreter ABI. |
| 145 | __ LoadFromOffset(kLoadWord, T9, A0, offset.Int32Value()); |
| 146 | break; |
| 147 | case kJniAbi: // Load via Thread* held in JNIEnv* in first argument (A0). |
Andreas Gampe | 4d98c84 | 2015-12-09 15:14:04 -0800 | [diff] [blame] | 148 | __ LoadFromOffset(kLoadWord, T9, A0, JNIEnvExt::SelfOffset(4).Int32Value()); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 149 | __ LoadFromOffset(kLoadWord, T9, T9, offset.Int32Value()); |
| 150 | break; |
Elliott Hughes | 956af0f | 2014-12-11 14:34:28 -0800 | [diff] [blame] | 151 | case kQuickAbi: // S1 holds Thread*. |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 152 | __ LoadFromOffset(kLoadWord, T9, S1, offset.Int32Value()); |
| 153 | } |
| 154 | __ Jr(T9); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 155 | __ NopIfNoReordering(); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 156 | __ Break(); |
| 157 | |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 158 | __ FinalizeCode(); |
| 159 | size_t cs = __ CodeSize(); |
Ian Rogers | 700a402 | 2014-05-19 16:49:03 -0700 | [diff] [blame] | 160 | std::unique_ptr<std::vector<uint8_t>> entry_stub(new std::vector<uint8_t>(cs)); |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 161 | MemoryRegion code(entry_stub->data(), entry_stub->size()); |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 162 | __ FinalizeInstructions(code); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 163 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 164 | return std::move(entry_stub); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 165 | } |
| 166 | } // namespace mips |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 167 | #endif // ART_ENABLE_CODEGEN_mips |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 168 | |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 169 | #ifdef ART_ENABLE_CODEGEN_mips64 |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 170 | namespace mips64 { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 171 | static std::unique_ptr<const std::vector<uint8_t>> CreateTrampoline( |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 172 | ArenaAllocator* arena, EntryPointCallingConvention abi, ThreadOffset64 offset) { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 173 | Mips64Assembler assembler(arena); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 174 | |
| 175 | switch (abi) { |
| 176 | case kInterpreterAbi: // Thread* is first argument (A0) in interpreter ABI. |
| 177 | __ LoadFromOffset(kLoadDoubleword, T9, A0, offset.Int32Value()); |
| 178 | break; |
| 179 | case kJniAbi: // Load via Thread* held in JNIEnv* in first argument (A0). |
Andreas Gampe | 4d98c84 | 2015-12-09 15:14:04 -0800 | [diff] [blame] | 180 | __ LoadFromOffset(kLoadDoubleword, T9, A0, JNIEnvExt::SelfOffset(8).Int32Value()); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 181 | __ LoadFromOffset(kLoadDoubleword, T9, T9, offset.Int32Value()); |
| 182 | break; |
| 183 | case kQuickAbi: // Fall-through. |
| 184 | __ LoadFromOffset(kLoadDoubleword, T9, S1, offset.Int32Value()); |
| 185 | } |
| 186 | __ Jr(T9); |
| 187 | __ Nop(); |
| 188 | __ Break(); |
| 189 | |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 190 | __ FinalizeCode(); |
| 191 | size_t cs = __ CodeSize(); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 192 | std::unique_ptr<std::vector<uint8_t>> entry_stub(new std::vector<uint8_t>(cs)); |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 193 | MemoryRegion code(entry_stub->data(), entry_stub->size()); |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 194 | __ FinalizeInstructions(code); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 195 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 196 | return std::move(entry_stub); |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 197 | } |
| 198 | } // namespace mips64 |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 199 | #endif // ART_ENABLE_CODEGEN_mips |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 200 | |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 201 | #ifdef ART_ENABLE_CODEGEN_x86 |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 202 | namespace x86 { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 203 | static std::unique_ptr<const std::vector<uint8_t>> CreateTrampoline(ArenaAllocator* arena, |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 204 | ThreadOffset32 offset) { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 205 | X86Assembler assembler(arena); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 206 | |
| 207 | // All x86 trampolines call via the Thread* held in fs. |
| 208 | __ fs()->jmp(Address::Absolute(offset)); |
| 209 | __ int3(); |
| 210 | |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 211 | __ FinalizeCode(); |
| 212 | size_t cs = __ CodeSize(); |
Ian Rogers | 700a402 | 2014-05-19 16:49:03 -0700 | [diff] [blame] | 213 | std::unique_ptr<std::vector<uint8_t>> entry_stub(new std::vector<uint8_t>(cs)); |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 214 | MemoryRegion code(entry_stub->data(), entry_stub->size()); |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 215 | __ FinalizeInstructions(code); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 216 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 217 | return std::move(entry_stub); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 218 | } |
| 219 | } // namespace x86 |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 220 | #endif // ART_ENABLE_CODEGEN_x86 |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 221 | |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 222 | #ifdef ART_ENABLE_CODEGEN_x86_64 |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 223 | namespace x86_64 { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 224 | static std::unique_ptr<const std::vector<uint8_t>> CreateTrampoline(ArenaAllocator* arena, |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 225 | ThreadOffset64 offset) { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 226 | x86_64::X86_64Assembler assembler(arena); |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 227 | |
| 228 | // All x86 trampolines call via the Thread* held in gs. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 229 | __ gs()->jmp(x86_64::Address::Absolute(offset, true)); |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 230 | __ int3(); |
| 231 | |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 232 | __ FinalizeCode(); |
| 233 | size_t cs = __ CodeSize(); |
Ian Rogers | 700a402 | 2014-05-19 16:49:03 -0700 | [diff] [blame] | 234 | std::unique_ptr<std::vector<uint8_t>> entry_stub(new std::vector<uint8_t>(cs)); |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 235 | MemoryRegion code(entry_stub->data(), entry_stub->size()); |
Vladimir Marko | cf93a5c | 2015-06-16 11:33:24 +0000 | [diff] [blame] | 236 | __ FinalizeInstructions(code); |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 237 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 238 | return std::move(entry_stub); |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 239 | } |
| 240 | } // namespace x86_64 |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 241 | #endif // ART_ENABLE_CODEGEN_x86_64 |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 242 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 243 | std::unique_ptr<const std::vector<uint8_t>> CreateTrampoline64(InstructionSet isa, |
| 244 | EntryPointCallingConvention abi, |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 245 | ThreadOffset64 offset) { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 246 | ArenaPool pool; |
| 247 | ArenaAllocator arena(&pool); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 248 | switch (isa) { |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 249 | #ifdef ART_ENABLE_CODEGEN_arm64 |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 250 | case kArm64: |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 251 | return arm64::CreateTrampoline(&arena, abi, offset); |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 252 | #endif |
| 253 | #ifdef ART_ENABLE_CODEGEN_mips64 |
Andreas Gampe | 57b3429 | 2015-01-14 15:45:59 -0800 | [diff] [blame] | 254 | case kMips64: |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 255 | return mips64::CreateTrampoline(&arena, abi, offset); |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 256 | #endif |
| 257 | #ifdef ART_ENABLE_CODEGEN_x86_64 |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 258 | case kX86_64: |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 259 | return x86_64::CreateTrampoline(&arena, offset); |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 260 | #endif |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 261 | default: |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 262 | UNUSED(abi); |
| 263 | UNUSED(offset); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 264 | LOG(FATAL) << "Unexpected InstructionSet: " << isa; |
Ian Rogers | d4c4d95 | 2014-10-16 20:31:53 -0700 | [diff] [blame] | 265 | UNREACHABLE(); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 266 | } |
| 267 | } |
| 268 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 269 | std::unique_ptr<const std::vector<uint8_t>> CreateTrampoline32(InstructionSet isa, |
| 270 | EntryPointCallingConvention abi, |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 271 | ThreadOffset32 offset) { |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 272 | ArenaPool pool; |
| 273 | ArenaAllocator arena(&pool); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 274 | switch (isa) { |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 275 | #ifdef ART_ENABLE_CODEGEN_arm |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 276 | case kArm: |
| 277 | case kThumb2: |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 278 | return arm::CreateTrampoline(&arena, abi, offset); |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 279 | #endif |
| 280 | #ifdef ART_ENABLE_CODEGEN_mips |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 281 | case kMips: |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 282 | return mips::CreateTrampoline(&arena, abi, offset); |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 283 | #endif |
| 284 | #ifdef ART_ENABLE_CODEGEN_x86 |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 285 | case kX86: |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 286 | UNUSED(abi); |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 287 | return x86::CreateTrampoline(&arena, offset); |
Alex Light | 50fa993 | 2015-08-10 15:30:07 -0700 | [diff] [blame] | 288 | #endif |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 289 | default: |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 290 | LOG(FATAL) << "Unexpected InstructionSet: " << isa; |
Ian Rogers | d4c4d95 | 2014-10-16 20:31:53 -0700 | [diff] [blame] | 291 | UNREACHABLE(); |
Ian Rogers | 659efe7 | 2013-08-07 22:54:13 -0700 | [diff] [blame] | 292 | } |
| 293 | } |
| 294 | |
| 295 | } // namespace art |