blob: ff4f097ed78d9400e6d28ea07f197f7036a89ca6 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070024#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000025#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "dex/backend.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010027#include "dex/quick/resource_mask.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "driver/compiler_driver.h"
Andreas Gampe7cd26f32014-06-18 17:01:15 -070029#include "instruction_set.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080030#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070031#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010032#include "utils/array_ref.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000033#include "utils/arena_allocator.h"
34#include "utils/growable_array.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010035#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070036
37namespace art {
38
buzbee0d829482013-10-11 15:24:55 -070039/*
40 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
41 * add type safety (see runtime/offsets.h).
42 */
43typedef uint32_t DexOffset; // Dex offset in code units.
44typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
45typedef uint32_t CodeOffset; // Native code offset in bytes.
46
Brian Carlstrom7940e442013-07-12 13:46:57 -070047// Set to 1 to measure cost of suspend check.
48#define NO_SUSPEND 0
49
50#define IS_BINARY_OP (1ULL << kIsBinaryOp)
51#define IS_BRANCH (1ULL << kIsBranch)
52#define IS_IT (1ULL << kIsIT)
Serban Constantinescufcc36ba2014-07-15 17:44:21 +010053#define IS_MOVE (1ULL << kIsMoveOp)
Brian Carlstrom7940e442013-07-12 13:46:57 -070054#define IS_LOAD (1ULL << kMemLoad)
55#define IS_QUAD_OP (1ULL << kIsQuadOp)
56#define IS_QUIN_OP (1ULL << kIsQuinOp)
57#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
58#define IS_STORE (1ULL << kMemStore)
59#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
60#define IS_UNARY_OP (1ULL << kIsUnaryOp)
Serban Constantinescufcc36ba2014-07-15 17:44:21 +010061#define IS_VOLATILE (1ULL << kMemVolatile)
Brian Carlstrom7940e442013-07-12 13:46:57 -070062#define NEEDS_FIXUP (1ULL << kPCRelFixup)
63#define NO_OPERAND (1ULL << kNoOperand)
64#define REG_DEF0 (1ULL << kRegDef0)
65#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080066#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070067#define REG_DEFA (1ULL << kRegDefA)
68#define REG_DEFD (1ULL << kRegDefD)
69#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
70#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
71#define REG_DEF_LIST0 (1ULL << kRegDefList0)
72#define REG_DEF_LIST1 (1ULL << kRegDefList1)
73#define REG_DEF_LR (1ULL << kRegDefLR)
74#define REG_DEF_SP (1ULL << kRegDefSP)
75#define REG_USE0 (1ULL << kRegUse0)
76#define REG_USE1 (1ULL << kRegUse1)
77#define REG_USE2 (1ULL << kRegUse2)
78#define REG_USE3 (1ULL << kRegUse3)
79#define REG_USE4 (1ULL << kRegUse4)
80#define REG_USEA (1ULL << kRegUseA)
81#define REG_USEC (1ULL << kRegUseC)
82#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000083#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070084#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
85#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
86#define REG_USE_LIST0 (1ULL << kRegUseList0)
87#define REG_USE_LIST1 (1ULL << kRegUseList1)
88#define REG_USE_LR (1ULL << kRegUseLR)
89#define REG_USE_PC (1ULL << kRegUsePC)
90#define REG_USE_SP (1ULL << kRegUseSP)
91#define SETS_CCODES (1ULL << kSetsCCodes)
92#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070093#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070094#define REG_USE_LO (1ULL << kUseLo)
95#define REG_USE_HI (1ULL << kUseHi)
96#define REG_DEF_LO (1ULL << kDefLo)
97#define REG_DEF_HI (1ULL << kDefHi)
Serban Constantinescufcc36ba2014-07-15 17:44:21 +010098#define SCALED_OFFSET_X0 (1ULL << kMemScaledx0)
99#define SCALED_OFFSET_X2 (1ULL << kMemScaledx2)
100#define SCALED_OFFSET_X4 (1ULL << kMemScaledx4)
101
102// Special load/stores
103#define IS_LOADX (IS_LOAD | IS_VOLATILE)
104#define IS_LOAD_OFF (IS_LOAD | SCALED_OFFSET_X0)
105#define IS_LOAD_OFF2 (IS_LOAD | SCALED_OFFSET_X2)
106#define IS_LOAD_OFF4 (IS_LOAD | SCALED_OFFSET_X4)
107
108#define IS_STOREX (IS_STORE | IS_VOLATILE)
109#define IS_STORE_OFF (IS_STORE | SCALED_OFFSET_X0)
110#define IS_STORE_OFF2 (IS_STORE | SCALED_OFFSET_X2)
111#define IS_STORE_OFF4 (IS_STORE | SCALED_OFFSET_X4)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700112
113// Common combo register usage patterns.
114#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100115#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
117#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
118#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
119#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000120#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
122#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
123#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
124#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
125#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
126#define REG_USE012 (REG_USE01 | REG_USE2)
127#define REG_USE014 (REG_USE01 | REG_USE4)
128#define REG_USE01 (REG_USE0 | REG_USE1)
129#define REG_USE02 (REG_USE0 | REG_USE2)
130#define REG_USE12 (REG_USE1 | REG_USE2)
131#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000132#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133
buzbee695d13a2014-04-19 13:32:20 -0700134// TODO: #includes need a cleanup
135#ifndef INVALID_SREG
136#define INVALID_SREG (-1)
137#endif
138
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139struct BasicBlock;
140struct CallInfo;
141struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000142struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700144struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000146class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147class MIRGraph;
148class Mir2Lir;
149
150typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
151 const MethodReference& target_method,
152 uint32_t method_idx, uintptr_t direct_code,
153 uintptr_t direct_method, InvokeType type);
154
155typedef std::vector<uint8_t> CodeBuffer;
156
buzbeeb48819d2013-09-14 16:15:25 -0700157struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100158 const ResourceMask* use_mask; // Resource mask for use.
159 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700160};
161
162struct AssemblyInfo {
163 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700164};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700165
166struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700167 CodeOffset offset; // Offset of this instruction.
168 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700169 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170 LIR* next;
171 LIR* prev;
172 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700174 unsigned int alias_info:17; // For Dalvik register disambiguation.
175 bool is_nop:1; // LIR is optimized away.
176 unsigned int size:4; // Note: size of encoded instruction is in bytes.
177 bool use_def_invalid:1; // If true, masks should not be used.
178 unsigned int generation:1; // Used to track visitation state during fixup pass.
179 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700181 union {
buzbee0d829482013-10-11 15:24:55 -0700182 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000183 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700184 } u;
buzbee0d829482013-10-11 15:24:55 -0700185 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186};
187
188// Target-specific initialization.
189Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
190 ArenaAllocator* const arena);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100191Mir2Lir* Arm64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
192 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
194 ArenaAllocator* const arena);
195Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
196 ArenaAllocator* const arena);
197
198// Utility macros to traverse the LIR list.
199#define NEXT_LIR(lir) (lir->next)
200#define PREV_LIR(lir) (lir->prev)
201
202// Defines for alias_info (tracks Dalvik register references).
203#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700204#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700205#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
206#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
207
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800208#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
209#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
210 do { \
211 low_reg = both_regs & 0xff; \
212 high_reg = (both_regs >> 8) & 0xff; \
213 } while (false)
214
buzbeeb5860fb2014-06-21 15:31:01 -0700215// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
216#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700217
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700218// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700219#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
220#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
221#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
222#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
223#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700224
225class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700226 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700227 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
228 static constexpr bool kReportSizeError = true && kIsDebugBuild;
229
buzbee0d829482013-10-11 15:24:55 -0700230 /*
231 * Auxiliary information describing the location of data embedded in the Dalvik
232 * byte code stream.
233 */
234 struct EmbeddedData {
235 CodeOffset offset; // Code offset of data block.
236 const uint16_t* table; // Original dex data.
237 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238 };
239
buzbee0d829482013-10-11 15:24:55 -0700240 struct FillArrayData : EmbeddedData {
241 int32_t size;
242 };
243
244 struct SwitchTable : EmbeddedData {
245 LIR* anchor; // Reference instruction for relative offsets.
246 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700247 };
248
249 /* Static register use counts */
250 struct RefCounts {
251 int count;
252 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700253 };
254
255 /*
buzbee091cc402014-03-31 10:14:40 -0700256 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
257 * and native register storage. The primary purpose is to reuse previuosly
258 * loaded values, if possible, and otherwise to keep the value in register
259 * storage as long as possible.
260 *
261 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
262 * this register (or pair). For example, a 64-bit register containing a 32-bit
263 * Dalvik value would have wide_value==false even though the storage container itself
264 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
265 * would have wide_value==true (and additionally would have its partner field set to the
266 * other half whose wide_value field would also be true.
267 *
268 * NOTE 2: In the case of a register pair, you can determine which of the partners
269 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
270 *
271 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
272 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
273 * value, and the s_reg of the high word is implied (s_reg + 1).
274 *
275 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
276 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
277 * If is_temp==true and live==false, no other fields have
278 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
279 * and def_end describe the relationship between the temp register/register pair and
280 * the Dalvik value[s] described by s_reg/s_reg+1.
281 *
282 * The fields used_storage, master_storage and storage_mask are used to track allocation
283 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
284 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
285 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
286 * change once initialized. The "used_storage" field tracks current allocation status.
287 * Although each record contains this field, only the field from the largest member of
288 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
289 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
290 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
291 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
292 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
293 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
294 *
295 * For an X86 vector register example, storage_mask would be:
296 * 0x00000001 for 32-bit view of xmm1
297 * 0x00000003 for 64-bit view of xmm1
298 * 0x0000000f for 128-bit view of xmm1
299 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
300 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
301 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
302 *
buzbee30adc732014-05-09 15:10:18 -0700303 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
304 * held in the widest member of an aliased set. Note, though, that for a temp register to
305 * reused as live, it must both be marked live and the associated SReg() must match the
306 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
307 * members of an aliased set will share the same liveness flags, but each will individually
308 * maintain s_reg_. In this way we can know that at least one member of an
309 * aliased set is live, but will only fully match on the appropriate alias view. For example,
310 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
311 * because it is wide), its aliases s2 and s3 will show as live, but will have
312 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
313 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
314 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
315 * report that v9 is currently not live as a single (which is what we want).
316 *
buzbee091cc402014-03-31 10:14:40 -0700317 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
318 * to treat xmm registers:
319 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
320 * o This more closely matches reality, but means you'd need to be able to get
321 * to the associated RegisterInfo struct to figure out how it's being used.
322 * o This is how 64-bit core registers will be used - always 64 bits, but the
323 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
324 * 2. View the xmm registers based on contents.
325 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
326 * be a k64BitVector.
327 * o Note that the two uses above would be considered distinct registers (but with
328 * the aliasing mechanism, we could detect interference).
329 * o This is how aliased double and single float registers will be handled on
330 * Arm and MIPS.
331 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
332 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700333 */
buzbee091cc402014-03-31 10:14:40 -0700334 class RegisterInfo {
335 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100336 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700337 ~RegisterInfo() {}
338 static void* operator new(size_t size, ArenaAllocator* arena) {
339 return arena->Alloc(size, kArenaAllocRegAlloc);
340 }
341
buzbee85089dd2014-05-25 15:10:52 -0700342 static const uint32_t k32SoloStorageMask = 0x00000001;
343 static const uint32_t kLowSingleStorageMask = 0x00000001;
344 static const uint32_t kHighSingleStorageMask = 0x00000002;
345 static const uint32_t k64SoloStorageMask = 0x00000003;
346 static const uint32_t k128SoloStorageMask = 0x0000000f;
347 static const uint32_t k256SoloStorageMask = 0x000000ff;
348 static const uint32_t k512SoloStorageMask = 0x0000ffff;
349 static const uint32_t k1024SoloStorageMask = 0xffffffff;
350
buzbee091cc402014-03-31 10:14:40 -0700351 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
352 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
353 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700354 // No part of the containing storage is live in this view.
355 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
356 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700357 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700358 void MarkLive(int s_reg) {
359 // TODO: Anything useful to assert here?
360 s_reg_ = s_reg;
361 master_->liveness_ |= storage_mask_;
362 }
buzbee30adc732014-05-09 15:10:18 -0700363 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700364 if (SReg() != INVALID_SREG) {
365 s_reg_ = INVALID_SREG;
366 master_->liveness_ &= ~storage_mask_;
367 ResetDefBody();
368 }
buzbee30adc732014-05-09 15:10:18 -0700369 }
buzbee091cc402014-03-31 10:14:40 -0700370 RegStorage GetReg() { return reg_; }
371 void SetReg(RegStorage reg) { reg_ = reg; }
372 bool IsTemp() { return is_temp_; }
373 void SetIsTemp(bool val) { is_temp_ = val; }
374 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700375 void SetIsWide(bool val) {
376 wide_value_ = val;
377 if (!val) {
378 // If not wide, reset partner to self.
379 SetPartner(GetReg());
380 }
381 }
buzbee091cc402014-03-31 10:14:40 -0700382 bool IsDirty() { return dirty_; }
383 void SetIsDirty(bool val) { dirty_ = val; }
384 RegStorage Partner() { return partner_; }
385 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700386 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100387 const ResourceMask& DefUseMask() { return def_use_mask_; }
388 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700389 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700390 void SetMaster(RegisterInfo* master) {
391 master_ = master;
392 if (master != this) {
393 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700394 DCHECK(alias_chain_ == nullptr);
395 alias_chain_ = master_->alias_chain_;
396 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700397 }
398 }
399 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700400 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700401 uint32_t StorageMask() { return storage_mask_; }
402 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
403 LIR* DefStart() { return def_start_; }
404 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
405 LIR* DefEnd() { return def_end_; }
406 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
407 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700408 // Find member of aliased set matching storage_used; return nullptr if none.
409 RegisterInfo* FindMatchingView(uint32_t storage_used) {
410 RegisterInfo* res = Master();
411 for (; res != nullptr; res = res->GetAliasChain()) {
412 if (res->StorageMask() == storage_used)
413 break;
414 }
415 return res;
416 }
buzbee091cc402014-03-31 10:14:40 -0700417
418 private:
419 RegStorage reg_;
420 bool is_temp_; // Can allocate as temp?
421 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700422 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700423 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700424 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
425 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100426 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700427 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700428 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700429 RegisterInfo* master_; // Pointer to controlling storage mask.
430 uint32_t storage_mask_; // Track allocation of sub-units.
431 LIR *def_start_; // Starting inst in last def sequence.
432 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700433 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700434 };
435
buzbee091cc402014-03-31 10:14:40 -0700436 class RegisterPool {
437 public:
buzbeeb01bf152014-05-13 15:59:07 -0700438 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100439 const ArrayRef<const RegStorage>& core_regs,
440 const ArrayRef<const RegStorage>& core64_regs,
441 const ArrayRef<const RegStorage>& sp_regs,
442 const ArrayRef<const RegStorage>& dp_regs,
443 const ArrayRef<const RegStorage>& reserved_regs,
444 const ArrayRef<const RegStorage>& reserved64_regs,
445 const ArrayRef<const RegStorage>& core_temps,
446 const ArrayRef<const RegStorage>& core64_temps,
447 const ArrayRef<const RegStorage>& sp_temps,
448 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700449 ~RegisterPool() {}
450 static void* operator new(size_t size, ArenaAllocator* arena) {
451 return arena->Alloc(size, kArenaAllocRegAlloc);
452 }
453 void ResetNextTemp() {
454 next_core_reg_ = 0;
455 next_sp_reg_ = 0;
456 next_dp_reg_ = 0;
457 }
458 GrowableArray<RegisterInfo*> core_regs_;
459 int next_core_reg_;
buzbeeb01bf152014-05-13 15:59:07 -0700460 GrowableArray<RegisterInfo*> core64_regs_;
461 int next_core64_reg_;
buzbee091cc402014-03-31 10:14:40 -0700462 GrowableArray<RegisterInfo*> sp_regs_; // Single precision float.
463 int next_sp_reg_;
464 GrowableArray<RegisterInfo*> dp_regs_; // Double precision float.
465 int next_dp_reg_;
buzbeea0cd2d72014-06-01 09:33:49 -0700466 GrowableArray<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
467 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700468
469 private:
470 Mir2Lir* const m2l_;
471 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700472
473 struct PromotionMap {
474 RegLocationType core_location:3;
475 uint8_t core_reg;
476 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700477 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700478 bool first_in_pair;
479 };
480
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800481 //
482 // Slow paths. This object is used generate a sequence of code that is executed in the
483 // slow path. For example, resolving a string or class is slow as it will only be executed
484 // once (after that it is resolved and doesn't need to be done again). We want slow paths
485 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
486 // branch over them.
487 //
488 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
489 // the Compile() function that will be called near the end of the code generated by the
490 // method.
491 //
492 // The basic flow for a slow path is:
493 //
494 // CMP reg, #value
495 // BEQ fromfast
496 // cont:
497 // ...
498 // fast path code
499 // ...
500 // more code
501 // ...
502 // RETURN
503 ///
504 // fromfast:
505 // ...
506 // slow path code
507 // ...
508 // B cont
509 //
510 // So you see we need two labels and two branches. The first branch (called fromfast) is
511 // the conditional branch to the slow path code. The second label (called cont) is used
512 // as an unconditional branch target for getting back to the code after the slow path
513 // has completed.
514 //
515
516 class LIRSlowPath {
517 public:
518 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
519 LIR* cont = nullptr) :
Andreas Gampe2f244e92014-05-08 03:35:25 -0700520 m2l_(m2l), cu_(m2l->cu_), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
Mark Mendelle9f3e712014-07-03 21:34:41 -0400521 m2l->StartSlowPath(this);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800522 }
523 virtual ~LIRSlowPath() {}
524 virtual void Compile() = 0;
525
526 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000527 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800528 }
529
Mark Mendelle87f9b52014-04-30 14:13:18 -0400530 LIR *GetContinuationLabel() {
531 return cont_;
532 }
533
534 LIR *GetFromFast() {
535 return fromfast_;
536 }
537
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800538 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700539 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800540
541 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700542 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800543 const DexOffset current_dex_pc_;
544 LIR* const fromfast_;
545 LIR* const cont_;
546 };
547
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100548 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
549 class ScopedMemRefType {
550 public:
551 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
552 : m2l_(m2l),
553 old_mem_ref_type_(m2l->mem_ref_type_) {
554 m2l_->mem_ref_type_ = new_mem_ref_type;
555 }
556
557 ~ScopedMemRefType() {
558 m2l_->mem_ref_type_ = old_mem_ref_type_;
559 }
560
561 private:
562 Mir2Lir* const m2l_;
563 ResourceMask::ResourceBit old_mem_ref_type_;
564
565 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
566 };
567
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700568 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700569
Serban Constantinescufcc36ba2014-07-15 17:44:21 +0100570 /**
571 * @brief Decodes the LIR offset.
572 * @return Returns the scaled offset of LIR.
573 */
574 virtual size_t GetInstructionOffset(LIR* lir);
575
Brian Carlstrom7940e442013-07-12 13:46:57 -0700576 int32_t s4FromSwitchData(const void* switch_data) {
577 return *reinterpret_cast<const int32_t*>(switch_data);
578 }
579
buzbee091cc402014-03-31 10:14:40 -0700580 /*
581 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
582 * it was introduced, it was intended to be a quick best guess of type without having to
583 * take the time to do type analysis. Currently, though, we have a much better idea of
584 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
585 * just use our knowledge of type to select the most appropriate register class?
586 */
587 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700588 if (size == kReference) {
589 return kRefReg;
590 } else {
591 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
592 size == kSignedByte) ? kCoreReg : kAnyReg;
593 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700594 }
595
596 size_t CodeBufferSizeInBytes() {
597 return code_buffer_.size() / sizeof(code_buffer_[0]);
598 }
599
Vladimir Marko306f0172014-01-07 18:21:20 +0000600 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700601 return (opcode < 0);
602 }
603
buzbee0d829482013-10-11 15:24:55 -0700604 /*
605 * LIR operands are 32-bit integers. Sometimes, (especially for managing
606 * instructions which require PC-relative fixups), we need the operands to carry
607 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
608 * hold that index in the operand array.
609 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
610 * may be worth conditionally-compiling a set of identity functions here.
611 */
612 uint32_t WrapPointer(void* pointer) {
613 uint32_t res = pointer_storage_.Size();
614 pointer_storage_.Insert(pointer);
615 return res;
616 }
617
618 void* UnwrapPointer(size_t index) {
619 return pointer_storage_.Get(index);
620 }
621
622 // strdup(), but allocates from the arena.
623 char* ArenaStrdup(const char* str) {
624 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000625 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700626 if (res != NULL) {
627 strncpy(res, str, len);
628 }
629 return res;
630 }
631
Brian Carlstrom7940e442013-07-12 13:46:57 -0700632 // Shared by all targets - implemented in codegen_util.cc
633 void AppendLIR(LIR* lir);
634 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
635 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
636
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800637 /**
638 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
639 * to place in a frame.
640 * @return Returns the maximum number of compiler temporaries.
641 */
642 size_t GetMaxPossibleCompilerTemps() const;
643
644 /**
645 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
646 * @return Returns the size in bytes for space needed for compiler temporary spill region.
647 */
648 size_t GetNumBytesForCompilerTempSpillRegion();
649
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800650 DexOffset GetCurrentDexPc() const {
651 return current_dalvik_offset_;
652 }
653
buzbeea0cd2d72014-06-01 09:33:49 -0700654 RegisterClass ShortyToRegClass(char shorty_type);
655 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700656 int ComputeFrameSize();
657 virtual void Materialize();
658 virtual CompiledMethod* GetCompiledMethod();
659 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000660 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100661 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700662 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
663 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100664 void SetupRegMask(ResourceMask* mask, int reg);
Serban Constantinescufcc36ba2014-07-15 17:44:21 +0100665 void ClearRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700666 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
Serban Constantinescufcc36ba2014-07-15 17:44:21 +0100667 void EliminateLoad(LIR* lir, int reg_id);
668 void DumpDependentInsnPair(LIR* check_lir, LIR* this_lir, const char* type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700669 void DumpPromotionMap();
670 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700671 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700672 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
673 LIR* NewLIR0(int opcode);
674 LIR* NewLIR1(int opcode, int dest);
675 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800676 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700677 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
678 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
679 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
680 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
681 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100682 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700683 LIR* AddWordData(LIR* *constant_list_p, int value);
684 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
685 void ProcessSwitchTables();
686 void DumpSparseSwitchTable(const uint16_t* table);
687 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700688 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700689 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700690 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
692 bool IsInexpensiveConstant(RegLocation rl_src);
693 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000694 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800695 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696 void InstallSwitchTables();
697 void InstallFillArrayData();
698 bool VerifyCatchEntries();
699 void CreateMappingTables();
700 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700701 int AssignLiteralOffset(CodeOffset offset);
702 int AssignSwitchTablesOffset(CodeOffset offset);
703 int AssignFillArrayDataOffset(CodeOffset offset);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400704 virtual LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
buzbee0d829482013-10-11 15:24:55 -0700705 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
706 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400707
Mark Mendelle9f3e712014-07-03 21:34:41 -0400708 virtual void StartSlowPath(LIRSlowPath* slowpath) {}
Mark Mendelle87f9b52014-04-30 14:13:18 -0400709 virtual void BeginInvoke(CallInfo* info) {}
710 virtual void EndInvoke(CallInfo* info) {}
711
712
buzbee85089dd2014-05-25 15:10:52 -0700713 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400714 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700715
716 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800717 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700718 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
719 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400720 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700721
722 // Shared by all targets - implemented in ralloc_util.cc
723 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700724 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 void SimpleRegAlloc();
726 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700727 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
728 void DumpRegPool(GrowableArray<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700729 void DumpCoreRegPool();
730 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700731 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700732 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800733 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700734 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700735 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700736 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800737 void RecordCorePromotion(RegStorage reg, int s_reg);
738 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700739 void RecordFpPromotion(RegStorage reg, int s_reg);
740 RegStorage AllocPreservedFpReg(int s_reg);
741 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700742 virtual RegStorage AllocPreservedDouble(int s_reg);
743 RegStorage AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700744 virtual RegStorage AllocTemp(bool required = true);
745 virtual RegStorage AllocTempWide(bool required = true);
746 virtual RegStorage AllocTempRef(bool required = true);
747 virtual RegStorage AllocTempSingle(bool required = true);
748 virtual RegStorage AllocTempDouble(bool required = true);
749 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
750 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700751 void FlushReg(RegStorage reg);
752 void FlushRegWide(RegStorage reg);
753 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
754 RegStorage FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400755 virtual void FreeTemp(RegStorage reg);
756 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
757 virtual bool IsLive(RegStorage reg);
758 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700759 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800760 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400761 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800762 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700763 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700764 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
765 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700766 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700767 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700768 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700769 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800770 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700771 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800772 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700773 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800774 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800775 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700776 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700777 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700778 void MarkClean(RegLocation loc);
779 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800780 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700781 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400782 virtual RegLocation UpdateLoc(RegLocation loc);
783 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700784 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800785
786 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100787 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800788 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100789 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800790 * @param reg_class Type of register needed.
791 * @param update Whether the liveness information should be updated.
792 * @return Returns the properly typed temporary in physical register pairs.
793 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400794 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800795
796 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100797 * @brief Used to prepare a register location to receive a value.
798 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800799 * @param reg_class Type of register needed.
800 * @param update Whether the liveness information should be updated.
801 * @return Returns the properly typed temporary in physical register.
802 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400803 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800804
buzbeec729a6b2013-09-14 16:04:31 -0700805 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700806 void DumpCounts(const RefCounts* arr, int size, const char* msg);
807 void DoPromotion();
808 int VRegOffset(int v_reg);
809 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700810 RegLocation GetReturnWide(RegisterClass reg_class);
811 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700812 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700813
814 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700815 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100816 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
817 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700818 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400819 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700820 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700821 void GenDivZeroException();
822 // c_code holds condition code that's generated from testing divisor against 0.
823 void GenDivZeroCheck(ConditionCode c_code);
824 // reg holds divisor.
825 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700826 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
827 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700828 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800829 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000830 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800831 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800832 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
833 LIR* GenImmedCheck(ConditionCode c_code, RegStorage reg, int imm_val, ThrowKind kind);
834 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700835 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000836 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700837 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
838 RegLocation rl_src2, LIR* taken, LIR* fall_through);
839 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
840 LIR* taken, LIR* fall_through);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100841 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700842 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
843 RegLocation rl_src);
844 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
845 RegLocation rl_src);
846 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000847 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700848 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000849 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000851 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000853 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700855 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
856 RegLocation rl_src);
857
Brian Carlstrom7940e442013-07-12 13:46:57 -0700858 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
859 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
860 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
861 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800862 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
863 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700864 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
865 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100866 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700867 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700868 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
869 RegLocation rl_src, int lit);
870 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
871 RegLocation rl_src1, RegLocation rl_src2);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700872 template <size_t pointer_size>
873 void GenConversionCall(ThreadOffset<pointer_size> func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700874 RegLocation rl_src);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400875 virtual void GenSuspendTest(int opt_flags);
876 virtual void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800877
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000878 // This will be overridden by x86 implementation.
879 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800880 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
881 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700882
883 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe2f244e92014-05-08 03:35:25 -0700884 template <size_t pointer_size>
885 LIR* CallHelper(RegStorage r_tgt, ThreadOffset<pointer_size> helper_offset, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000886 bool use_link = true);
887 RegStorage CallHelperSetup(ThreadOffset<4> helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700888 RegStorage CallHelperSetup(ThreadOffset<8> helper_offset);
889 template <size_t pointer_size>
890 void CallRuntimeHelper(ThreadOffset<pointer_size> helper_offset, bool safepoint_pc);
891 template <size_t pointer_size>
892 void CallRuntimeHelperImm(ThreadOffset<pointer_size> helper_offset, int arg0, bool safepoint_pc);
893 template <size_t pointer_size>
894 void CallRuntimeHelperReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0, bool safepoint_pc);
895 template <size_t pointer_size>
896 void CallRuntimeHelperRegLocation(ThreadOffset<pointer_size> helper_offset, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700897 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700898 template <size_t pointer_size>
899 void CallRuntimeHelperImmImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700900 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700901 template <size_t pointer_size>
902 void CallRuntimeHelperImmRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700903 RegLocation arg1, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700904 template <size_t pointer_size>
905 void CallRuntimeHelperRegLocationImm(ThreadOffset<pointer_size> helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700906 int arg1, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700907 template <size_t pointer_size>
908 void CallRuntimeHelperImmReg(ThreadOffset<pointer_size> helper_offset, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700909 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700910 template <size_t pointer_size>
911 void CallRuntimeHelperRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700912 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700913 template <size_t pointer_size>
914 void CallRuntimeHelperImmMethod(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700915 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700916 template <size_t pointer_size>
917 void CallRuntimeHelperRegMethod(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700918 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700919 template <size_t pointer_size>
920 void CallRuntimeHelperRegMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
921 RegStorage arg0, RegLocation arg2, bool safepoint_pc);
922 template <size_t pointer_size>
923 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700924 RegLocation arg0, RegLocation arg1,
925 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700926 template <size_t pointer_size>
927 void CallRuntimeHelperRegReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
928 RegStorage arg1, bool safepoint_pc);
929 template <size_t pointer_size>
930 void CallRuntimeHelperRegRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
931 RegStorage arg1, int arg2, bool safepoint_pc);
932 template <size_t pointer_size>
933 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700934 RegLocation arg2, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700935 template <size_t pointer_size>
936 void CallRuntimeHelperImmMethodImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700937 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700938 template <size_t pointer_size>
939 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700940 int arg0, RegLocation arg1, RegLocation arg2,
941 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700942 template <size_t pointer_size>
943 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700944 RegLocation arg0, RegLocation arg1,
945 RegLocation arg2,
946 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700947 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000948 void GenInvokeNoInline(CallInfo* info);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100949 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700950 virtual int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700951 NextCallInsn next_call_insn,
952 const MethodReference& target_method,
953 uint32_t vtable_idx,
954 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
955 bool skip_this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700956 virtual int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700957 NextCallInsn next_call_insn,
958 const MethodReference& target_method,
959 uint32_t vtable_idx,
960 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
961 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800962
963 /**
964 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700965 * @details This is needed during generation of inline intrinsics because it finds destination
966 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800967 * either the physical register or the target of move-result.
968 * @param info Information about the invoke.
969 * @return Returns the destination location.
970 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700971 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800972
973 /**
974 * @brief Used to determine the wide register location of destination.
975 * @see InlineTarget
976 * @param info Information about the invoke.
977 * @return Returns the destination location.
978 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700979 RegLocation InlineTargetWide(CallInfo* info);
980
Fred Shih4ee7a662014-07-11 09:59:27 -0700981 bool GenInlinedGet(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700982 bool GenInlinedCharAt(CallInfo* info);
983 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100984 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000985 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700986 bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100987 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100988 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
989 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700990 bool GenInlinedFloatCvt(CallInfo* info);
991 bool GenInlinedDoubleCvt(CallInfo* info);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700992 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800993 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700994 bool GenInlinedStringCompareTo(CallInfo* info);
995 bool GenInlinedCurrentThread(CallInfo* info);
996 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
997 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
998 bool is_volatile, bool is_ordered);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100999 virtual int LoadArgRegs(CallInfo* info, int call_state,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001000 NextCallInsn next_call_insn,
1001 const MethodReference& target_method,
1002 uint32_t vtable_idx,
1003 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
1004 bool skip_this);
1005
1006 // Shared by all targets - implemented in gen_loadstore.cc.
1007 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -08001008 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001009 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -07001010 // Natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001011 virtual LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001012 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001013 }
1014 // Load 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001015 virtual LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001016 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001017 }
1018 // Load a reference at base + displacement and decompress into register.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001019 virtual LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
1020 VolatileKind is_volatile) {
1021 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
1022 }
1023 // Load a reference at base + index and decompress into register.
Matteo Franchin255e0142014-07-04 13:50:41 +01001024 virtual LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1025 int scale) {
1026 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001027 }
1028 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001029 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbeea0cd2d72014-06-01 09:33:49 -07001030 // Same as above, but derive the target register class from the location record.
1031 virtual RegLocation LoadValue(RegLocation rl_src);
buzbee695d13a2014-04-19 13:32:20 -07001032 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001033 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -07001034 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001035 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001036 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001037 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001038 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001039 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001040 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001041 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001042 // Store an item of natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001043 virtual LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001044 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001045 }
1046 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001047 virtual LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
1048 VolatileKind is_volatile) {
1049 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
1050 }
1051 // Store an uncompressed reference into a compressed 32-bit container by index.
Matteo Franchin255e0142014-07-04 13:50:41 +01001052 virtual LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1053 int scale) {
1054 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001055 }
1056 // Store 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001057 virtual LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001058 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001059 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001060
1061 /**
1062 * @brief Used to do the final store in the destination as per bytecode semantics.
1063 * @param rl_dest The destination dalvik register location.
1064 * @param rl_src The source register location. Can be either physical register or dalvik register.
1065 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001066 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001067
1068 /**
1069 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1070 * @see StoreValue
1071 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001072 * @param rl_src The source register location. Can be either physical register or dalvik
1073 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001074 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001075 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001076
Mark Mendelle02d48f2014-01-15 11:19:23 -08001077 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001078 * @brief Used to do the final store to a destination as per bytecode semantics.
1079 * @see StoreValue
1080 * @param rl_dest The destination dalvik register location.
1081 * @param rl_src The source register location. It must be kLocPhysReg
1082 *
1083 * This is used for x86 two operand computations, where we have computed the correct
1084 * register value that now needs to be properly registered. This is used to avoid an
1085 * extra register copy that would result if StoreValue was called.
1086 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001087 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001088
1089 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001090 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1091 * @see StoreValueWide
1092 * @param rl_dest The destination dalvik register location.
1093 * @param rl_src The source register location. It must be kLocPhysReg
1094 *
1095 * This is used for x86 two operand computations, where we have computed the correct
1096 * register values that now need to be properly registered. This is used to avoid an
1097 * extra pair of register copies that would result if StoreValueWide was called.
1098 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001099 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001100
Brian Carlstrom7940e442013-07-12 13:46:57 -07001101 // Shared by all targets - implemented in mir_to_lir.cc.
1102 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001103 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001104 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001105 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001106 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001107 // Update LIR for verbose listings.
1108 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001109
Mark Mendell55d0eac2014-02-06 11:02:52 -08001110 /*
1111 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001112 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001113 * @param type How the method will be invoked.
1114 * @param register that will contain the code address.
1115 * @note register will be passed to TargetReg to get physical register.
1116 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001117 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001118 SpecialTargetRegister symbolic_reg);
1119
1120 /*
1121 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001122 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001123 * @param type How the method will be invoked.
1124 * @param register that will contain the code address.
1125 * @note register will be passed to TargetReg to get physical register.
1126 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001127 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001128 SpecialTargetRegister symbolic_reg);
1129
1130 /*
1131 * @brief Load the Class* of a Dex Class type into the register.
1132 * @param type How the method will be invoked.
1133 * @param register that will contain the code address.
1134 * @note register will be passed to TargetReg to get physical register.
1135 */
1136 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
1137
Mark Mendell766e9292014-01-27 07:55:47 -08001138 // Routines that work for the generic case, but may be overriden by target.
1139 /*
1140 * @brief Compare memory to immediate, and branch if condition true.
1141 * @param cond The condition code that when true will branch to the target.
1142 * @param temp_reg A temporary register that can be used if compare to memory is not
1143 * supported by the architecture.
1144 * @param base_reg The register holding the base address.
1145 * @param offset The offset from the base.
1146 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001147 * @param target branch target (or nullptr)
1148 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001149 * @returns The branch instruction that was generated.
1150 */
buzbee2700f7e2014-03-07 09:46:20 -08001151 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001152 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001153
1154 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001155 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001156 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001157 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001158 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001159
Ian Rogersdd7624d2014-03-14 17:43:00 -07001160 virtual RegStorage LoadHelper(ThreadOffset<4> offset) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001161 virtual RegStorage LoadHelper(ThreadOffset<8> offset) = 0;
1162
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001163 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001164 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001165 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1166 int scale, OpSize size) = 0;
1167 virtual LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001168 int displacement, RegStorage r_dest, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001169 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1170 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1171 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001172 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001173 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1174 int scale, OpSize size) = 0;
1175 virtual LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001176 int displacement, RegStorage r_src, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001177 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001178
1179 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001180
buzbeeb5860fb2014-06-21 15:31:01 -07001181 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1182 RegisterInfo* info1 = GetRegInfo(reg1);
1183 RegisterInfo* info2 = GetRegInfo(reg2);
1184 return (info1->Master() == info2->Master() &&
1185 (info1->StorageMask() & info2->StorageMask()) != 0);
1186 }
1187
Andreas Gampe4b537a82014-06-30 22:24:53 -07001188 /**
1189 * @brief Portable way of getting special registers from the backend.
1190 * @param reg Enumeration describing the purpose of the register.
1191 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1192 * @note This function is currently allowed to return any suitable view of the registers
1193 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1194 */
buzbee2700f7e2014-03-07 09:46:20 -08001195 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001196
1197 /**
1198 * @brief Portable way of getting special registers from the backend.
1199 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001200 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001201 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001202 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001203 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001204 * return. In that case, this function should return a pair where the first component of
1205 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001206 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001207 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1208 if (wide_kind == kWide) {
1209 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg7) || (kRet0 == reg));
1210 COMPILE_ASSERT((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1211 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1212 (kArg7 == kArg6 + 1), kargs_range_unexpected);
1213 COMPILE_ASSERT((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1214 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1215 (kFArg7 == kFArg6 + 1), kfargs_range_unexpected);
1216 COMPILE_ASSERT(kRet1 == kRet0 + 1, kret_range_unexpected);
1217 return RegStorage::MakeRegPair(TargetReg(reg),
1218 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1219 } else {
1220 return TargetReg(reg);
1221 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001222 }
1223
Chao-ying Fua77ee512014-07-01 17:43:41 -07001224 /**
1225 * @brief Portable way of getting a special register for storing a pointer.
1226 * @see TargetReg()
1227 */
1228 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1229 return TargetReg(reg);
1230 }
1231
Andreas Gampe4b537a82014-06-30 22:24:53 -07001232 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1233 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1234 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001235 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001236 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001237 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001238 }
1239 }
1240
buzbee2700f7e2014-03-07 09:46:20 -08001241 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001242 virtual RegLocation GetReturnAlt() = 0;
1243 virtual RegLocation GetReturnWideAlt() = 0;
1244 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001245 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001246 virtual RegLocation LocCReturnDouble() = 0;
1247 virtual RegLocation LocCReturnFloat() = 0;
1248 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001249 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001250 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001251 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001252 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001253 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001254 virtual void CompilerInitializeRegAlloc() = 0;
1255
1256 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001257 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001258 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1259 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1260 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001261 virtual const char* GetTargetInstFmt(int opcode) = 0;
1262 virtual const char* GetTargetInstName(int opcode) = 0;
1263 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001264
1265 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1266 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001267 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001268 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001269 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001270 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1271
Vladimir Marko674744e2014-04-24 15:18:26 +01001272 // Get the register class for load/store of a field.
1273 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1274
Brian Carlstrom7940e442013-07-12 13:46:57 -07001275 // Required for target - Dalvik-level generators.
1276 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1277 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001278 virtual void GenMulLong(Instruction::Code,
1279 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001280 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001281 virtual void GenAddLong(Instruction::Code,
1282 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001283 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001284 virtual void GenAndLong(Instruction::Code,
1285 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001286 RegLocation rl_src2) = 0;
1287 virtual void GenArithOpDouble(Instruction::Code opcode,
1288 RegLocation rl_dest, RegLocation rl_src1,
1289 RegLocation rl_src2) = 0;
1290 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1291 RegLocation rl_src1, RegLocation rl_src2) = 0;
1292 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1293 RegLocation rl_src1, RegLocation rl_src2) = 0;
1294 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1295 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001296 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001297
1298 /**
1299 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1300 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1301 * that applies on integers. The generated code will write the smallest or largest value
1302 * directly into the destination register as specified by the invoke information.
1303 * @param info Information about the invoke.
1304 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001305 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001306 * @return Returns true if successfully generated
1307 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001308 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1309 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001310
Brian Carlstrom7940e442013-07-12 13:46:57 -07001311 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001312 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1313 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001314 virtual void GenNotLong(RegLocation rl_dest, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001315 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001316 virtual void GenOrLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001317 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001318 virtual void GenSubLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001319 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001320 virtual void GenXorLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001321 RegLocation rl_src2) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001322 virtual void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1323 RegLocation rl_src2, bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001324 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001325 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001326 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001327 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001328 /*
1329 * @brief Generate an integer div or rem operation by a literal.
1330 * @param rl_dest Destination Location.
1331 * @param rl_src1 Numerator Location.
1332 * @param rl_src2 Divisor Location.
1333 * @param is_div 'true' if this is a division, 'false' for a remainder.
1334 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
1335 */
1336 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
1337 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
1338 /*
1339 * @brief Generate an integer div or rem operation by a literal.
1340 * @param rl_dest Destination Location.
1341 * @param rl_src Numerator Location.
1342 * @param lit Divisor.
1343 * @param is_div 'true' if this is a division, 'false' for a remainder.
1344 */
buzbee2700f7e2014-03-07 09:46:20 -08001345 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1346 bool is_div) = 0;
1347 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001348
1349 /**
1350 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001351 * @details This is used for generating DivideByZero checks when divisor is held in two
1352 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001353 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001354 */
Mingyao Yange643a172014-04-08 11:02:52 -07001355 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001356
buzbee2700f7e2014-03-07 09:46:20 -08001357 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001358 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001359 virtual void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) = 0;
1360 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001361 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001362
Mark Mendelld65c51a2014-04-29 16:55:20 -04001363 /*
1364 * @brief Handle Machine Specific MIR Extended opcodes.
1365 * @param bb The basic block in which the MIR is from.
1366 * @param mir The MIR whose opcode is not standard extended MIR.
1367 * @note Base class implementation will abort for unknown opcodes.
1368 */
1369 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1370
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001371 /**
1372 * @brief Lowers the kMirOpSelect MIR into LIR.
1373 * @param bb The basic block in which the MIR is from.
1374 * @param mir The MIR whose opcode is kMirOpSelect.
1375 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001376 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001377
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001378 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001379 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001380 */
1381 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1382 int32_t true_val, int32_t false_val, RegStorage rs_dest,
1383 int dest_reg_class) = 0;
1384
1385 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001386 * @brief Used to generate a memory barrier in an architecture specific way.
1387 * @details The last generated LIR will be considered for use as barrier. Namely,
1388 * if the last LIR can be updated in a way where it will serve the semantics of
1389 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1390 * that can keep the semantics.
1391 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001392 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001393 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001394 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001395
Brian Carlstrom7940e442013-07-12 13:46:57 -07001396 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001397 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1398 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001399 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1400 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001401 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1402 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001403 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1404 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1405 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001406 RegLocation rl_index, RegLocation rl_src, int scale,
1407 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001408 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1409 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001410
1411 // Required for target - single operation generators.
1412 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001413 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1414 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1415 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001416 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001417 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1418 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001419 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001420 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001421 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1422 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1423 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001424 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001425 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1426 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
1427 virtual LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) = 0;
1428 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001429
1430 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001431 * @brief Used to generate an LIR that does a load from mem to reg.
1432 * @param r_dest The destination physical register.
1433 * @param r_base The base physical register for memory operand.
1434 * @param offset The displacement for memory operand.
1435 * @param move_type Specification on the move desired (size, alignment, register kind).
1436 * @return Returns the generate move LIR.
1437 */
buzbee2700f7e2014-03-07 09:46:20 -08001438 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1439 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001440
1441 /**
1442 * @brief Used to generate an LIR that does a store from reg to mem.
1443 * @param r_base The base physical register for memory operand.
1444 * @param offset The displacement for memory operand.
1445 * @param r_src The destination physical register.
1446 * @param bytes_to_move The number of bytes to move.
1447 * @param is_aligned Whether the memory location is known to be aligned.
1448 * @return Returns the generate move LIR.
1449 */
buzbee2700f7e2014-03-07 09:46:20 -08001450 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1451 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001452
1453 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001454 * @brief Used for generating a conditional register to register operation.
1455 * @param op The opcode kind.
1456 * @param cc The condition code that when true will perform the opcode.
1457 * @param r_dest The destination physical register.
1458 * @param r_src The source physical register.
1459 * @return Returns the newly created LIR or null in case of creation failure.
1460 */
buzbee2700f7e2014-03-07 09:46:20 -08001461 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001462
buzbee2700f7e2014-03-07 09:46:20 -08001463 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1464 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1465 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001466 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001467 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001468 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001469 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1470 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
1471 virtual void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale,
1472 int offset) = 0;
1473 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001474 virtual void OpTlsCmp(ThreadOffset<4> offset, int val) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001475 virtual void OpTlsCmp(ThreadOffset<8> offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001476 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1477 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1478 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1479 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1480
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001481 // May be optimized by targets.
1482 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1483 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1484
Brian Carlstrom7940e442013-07-12 13:46:57 -07001485 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001486 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001487
1488 protected:
1489 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1490
1491 CompilationUnit* GetCompilationUnit() {
1492 return cu_;
1493 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001494 /*
1495 * @brief Returns the index of the lowest set bit in 'x'.
1496 * @param x Value to be examined.
1497 * @returns The bit number of the lowest bit set in the value.
1498 */
1499 int32_t LowestSetBit(uint64_t x);
1500 /*
1501 * @brief Is this value a power of two?
1502 * @param x Value to be examined.
1503 * @returns 'true' if only 1 bit is set in the value.
1504 */
1505 bool IsPowerOfTwo(uint64_t x);
1506 /*
1507 * @brief Do these SRs overlap?
1508 * @param rl_op1 One RegLocation
1509 * @param rl_op2 The other RegLocation
1510 * @return 'true' if the VR pairs overlap
1511 *
1512 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1513 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1514 * dex, we'll want to make this case illegal.
1515 */
1516 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001517
Mark Mendelle02d48f2014-01-15 11:19:23 -08001518 /*
1519 * @brief Force a location (in a register) into a temporary register
1520 * @param loc location of result
1521 * @returns update location
1522 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001523 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001524
1525 /*
1526 * @brief Force a wide location (in registers) into temporary registers
1527 * @param loc location of result
1528 * @returns update location
1529 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001530 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001531
Vladimir Marko455759b2014-05-06 20:49:36 +01001532 static constexpr OpSize LoadStoreOpSize(bool wide, bool ref) {
1533 return wide ? k64 : ref ? kReference : k32;
1534 }
1535
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001536 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1537 RegLocation rl_dest, RegLocation rl_src);
1538
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001539 void AddSlowPath(LIRSlowPath* slowpath);
1540
Serguei Katkov9ee45192014-07-17 14:39:03 +07001541 /*
1542 *
1543 * @brief Implement Set up instanceof a class.
1544 * @param needs_access_check 'true' if we must check the access.
1545 * @param type_known_final 'true' if the type is known to be a final class.
1546 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1547 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1548 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1549 * @param type_idx Type index to use if use_declaring_class is 'false'.
1550 * @param rl_dest Result to be set to 0 or 1.
1551 * @param rl_src Object to be tested.
1552 */
1553 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1554 bool type_known_abstract, bool use_declaring_class,
1555 bool can_assume_type_is_in_dex_cache,
1556 uint32_t type_idx, RegLocation rl_dest,
1557 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001558 /*
1559 * @brief Generate the debug_frame FDE information if possible.
1560 * @returns pointer to vector containg CFE information, or NULL.
1561 */
1562 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001563
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001564 /**
1565 * @brief Used to insert marker that can be used to associate MIR with LIR.
1566 * @details Only inserts marker if verbosity is enabled.
1567 * @param mir The mir that is currently being generated.
1568 */
1569 void GenPrintLabel(MIR* mir);
1570
1571 /**
1572 * @brief Used to generate return sequence when there is no frame.
1573 * @details Assumes that the return registers have already been populated.
1574 */
1575 virtual void GenSpecialExitSequence() = 0;
1576
1577 /**
1578 * @brief Used to generate code for special methods that are known to be
1579 * small enough to work in frameless mode.
1580 * @param bb The basic block of the first MIR.
1581 * @param mir The first MIR of the special method.
1582 * @param special Information about the special method.
1583 * @return Returns whether or not this was handled successfully. Returns false
1584 * if caller should punt to normal MIR2LIR conversion.
1585 */
1586 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1587
Mark Mendelle87f9b52014-04-30 14:13:18 -04001588 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001589 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001590 void SetCurrentDexPc(DexOffset dexpc) {
1591 current_dalvik_offset_ = dexpc;
1592 }
1593
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001594 /**
1595 * @brief Used to lock register if argument at in_position was passed that way.
1596 * @details Does nothing if the argument is passed via stack.
1597 * @param in_position The argument number whose register to lock.
1598 * @param wide Whether the argument is wide.
1599 */
1600 void LockArg(int in_position, bool wide = false);
1601
1602 /**
1603 * @brief Used to load VR argument to a physical register.
1604 * @details The load is only done if the argument is not already in physical register.
1605 * LockArg must have been previously called.
1606 * @param in_position The argument number to load.
1607 * @param wide Whether the argument is 64-bit or not.
1608 * @return Returns the register (or register pair) for the loaded argument.
1609 */
Vladimir Markoc93ac8b2014-05-13 17:53:49 +01001610 RegStorage LoadArg(int in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001611
1612 /**
1613 * @brief Used to load a VR argument directly to a specified register location.
1614 * @param in_position The argument number to place in register.
1615 * @param rl_dest The register location where to place argument.
1616 */
1617 void LoadArgDirect(int in_position, RegLocation rl_dest);
1618
1619 /**
1620 * @brief Used to generate LIR for special getter method.
1621 * @param mir The mir that represents the iget.
1622 * @param special Information about the special getter method.
1623 * @return Returns whether LIR was successfully generated.
1624 */
1625 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1626
1627 /**
1628 * @brief Used to generate LIR for special setter method.
1629 * @param mir The mir that represents the iput.
1630 * @param special Information about the special setter method.
1631 * @return Returns whether LIR was successfully generated.
1632 */
1633 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1634
1635 /**
1636 * @brief Used to generate LIR for special return-args method.
1637 * @param mir The mir that represents the return of argument.
1638 * @param special Information about the special return-args method.
1639 * @return Returns whether LIR was successfully generated.
1640 */
1641 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1642
Mingyao Yang42894562014-04-07 12:42:16 -07001643 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001644
Mingyao Yang80365d92014-04-18 12:10:58 -07001645 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1646 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001647 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1648
1649 /**
1650 * @brief Load Constant into RegLocation
1651 * @param rl_dest Destination RegLocation
1652 * @param value Constant value
1653 */
1654 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001655
Serguei Katkov59a42af2014-07-05 00:55:46 +07001656 /**
1657 * Returns true iff wide GPRs are just different views on the same physical register.
1658 */
1659 virtual bool WideGPRsAreAliases() = 0;
1660
1661 /**
1662 * Returns true iff wide FPRs are just different views on the same physical register.
1663 */
1664 virtual bool WideFPRsAreAliases() = 0;
1665
1666
Andreas Gampe4b537a82014-06-30 22:24:53 -07001667 enum class WidenessCheck { // private
1668 kIgnoreWide,
1669 kCheckWide,
1670 kCheckNotWide
1671 };
1672
1673 enum class RefCheck { // private
1674 kIgnoreRef,
1675 kCheckRef,
1676 kCheckNotRef
1677 };
1678
1679 enum class FPCheck { // private
1680 kIgnoreFP,
1681 kCheckFP,
1682 kCheckNotFP
1683 };
1684
1685 /**
1686 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1687 * that it has the expected form for the flags.
1688 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1689 */
1690 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1691 bool report)
1692 const;
1693
1694 /**
1695 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1696 * that it has the expected size.
1697 */
1698 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1699
1700 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1701 // kReportSizeError.
1702 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1703 // See CheckRegLocationImpl.
1704 void CheckRegLocation(RegLocation rl) const;
1705
Brian Carlstrom7940e442013-07-12 13:46:57 -07001706 public:
1707 // TODO: add accessors for these.
1708 LIR* literal_list_; // Constants.
1709 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001710 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001711 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001712 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001713
1714 protected:
1715 CompilationUnit* const cu_;
1716 MIRGraph* const mir_graph_;
1717 GrowableArray<SwitchTable*> switch_tables_;
1718 GrowableArray<FillArrayData*> fill_array_data_;
buzbeebd663de2013-09-10 15:41:31 -07001719 GrowableArray<RegisterInfo*> tempreg_info_;
1720 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001721 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001722 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1723 CodeOffset data_offset_; // starting offset of literal pool.
1724 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001725 LIR* block_label_list_;
1726 PromotionMap* promotion_map_;
1727 /*
1728 * TODO: The code generation utilities don't have a built-in
1729 * mechanism to propagate the original Dalvik opcode address to the
1730 * associated generated instructions. For the trace compiler, this wasn't
1731 * necessary because the interpreter handled all throws and debugging
1732 * requests. For now we'll handle this by placing the Dalvik offset
1733 * in the CompilationUnit struct before codegen for each instruction.
1734 * The low-level LIR creation utilites will pull it from here. Rework this.
1735 */
buzbee0d829482013-10-11 15:24:55 -07001736 DexOffset current_dalvik_offset_;
1737 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001738 RegisterPool* reg_pool_;
1739 /*
1740 * Sanity checking for the register temp tracking. The same ssa
1741 * name should never be associated with one temp register per
1742 * instruction compilation.
1743 */
1744 int live_sreg_;
1745 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001746 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001747 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001748 std::vector<uint32_t> core_vmap_table_;
1749 std::vector<uint32_t> fp_vmap_table_;
1750 std::vector<uint8_t> native_gc_map_;
1751 int num_core_spills_;
1752 int num_fp_spills_;
1753 int frame_size_;
1754 unsigned int core_spill_mask_;
1755 unsigned int fp_spill_mask_;
1756 LIR* first_lir_insn_;
1757 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001758
1759 GrowableArray<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001760
1761 // The memory reference type for new LIRs.
1762 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1763 // invoke RawLIR() would clutter the code and reduce the readability.
1764 ResourceMask::ResourceBit mem_ref_type_;
1765
1766 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1767 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1768 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1769 // to deduplicate the masks.
1770 ResourceMaskCache mask_cache_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001771}; // Class Mir2Lir
1772
1773} // namespace art
1774
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001775#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_