blob: 5773459ff5ac1313fa17ba675afe6bfbd9fd05b2 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070023#include "utils/dwarf_cfi.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Ian Rogersb033c752011-07-20 12:22:35 -070028std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
29 return os << "XMM" << static_cast<int>(reg);
30}
31
32std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
33 return os << "ST" << static_cast<int>(reg);
34}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogers2c8f6532011-09-02 17:16:34 -070036void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
38 EmitUint8(0xFF);
39 EmitRegisterOperand(2, reg);
40}
41
42
Ian Rogers2c8f6532011-09-02 17:16:34 -070043void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
45 EmitUint8(0xFF);
46 EmitOperand(2, address);
47}
48
49
Ian Rogers2c8f6532011-09-02 17:16:34 -070050void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
52 EmitUint8(0xE8);
53 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000054 // Offset by one because we already have emitted the opcode.
55 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070056}
57
58
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000059void X86Assembler::call(const ExternalLabel& label) {
60 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
61 intptr_t call_start = buffer_.GetPosition();
62 EmitUint8(0xE8);
63 EmitInt32(label.address());
64 static const intptr_t kCallExternalLabelSize = 5;
65 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
66}
67
68
Ian Rogers2c8f6532011-09-02 17:16:34 -070069void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070070 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
71 EmitUint8(0x50 + reg);
72}
73
74
Ian Rogers2c8f6532011-09-02 17:16:34 -070075void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070076 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
77 EmitUint8(0xFF);
78 EmitOperand(6, address);
79}
80
81
Ian Rogers2c8f6532011-09-02 17:16:34 -070082void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070083 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070084 if (imm.is_int8()) {
85 EmitUint8(0x6A);
86 EmitUint8(imm.value() & 0xFF);
87 } else {
88 EmitUint8(0x68);
89 EmitImmediate(imm);
90 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070091}
92
93
Ian Rogers2c8f6532011-09-02 17:16:34 -070094void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070095 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
96 EmitUint8(0x58 + reg);
97}
98
99
Ian Rogers2c8f6532011-09-02 17:16:34 -0700100void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700101 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
102 EmitUint8(0x8F);
103 EmitOperand(0, address);
104}
105
106
Ian Rogers2c8f6532011-09-02 17:16:34 -0700107void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700108 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
109 EmitUint8(0xB8 + dst);
110 EmitImmediate(imm);
111}
112
113
Ian Rogers2c8f6532011-09-02 17:16:34 -0700114void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700115 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
116 EmitUint8(0x89);
117 EmitRegisterOperand(src, dst);
118}
119
120
Ian Rogers2c8f6532011-09-02 17:16:34 -0700121void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700122 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
123 EmitUint8(0x8B);
124 EmitOperand(dst, src);
125}
126
127
Ian Rogers2c8f6532011-09-02 17:16:34 -0700128void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700129 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
130 EmitUint8(0x89);
131 EmitOperand(src, dst);
132}
133
134
Ian Rogers2c8f6532011-09-02 17:16:34 -0700135void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700136 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
137 EmitUint8(0xC7);
138 EmitOperand(0, dst);
139 EmitImmediate(imm);
140}
141
Ian Rogersbdb03912011-09-14 00:55:44 -0700142void X86Assembler::movl(const Address& dst, Label* lbl) {
143 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
144 EmitUint8(0xC7);
145 EmitOperand(0, dst);
146 EmitLabel(lbl, dst.length_ + 5);
147}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700148
Mark Mendell09ed1a32015-03-25 08:30:06 -0400149void X86Assembler::bswapl(Register dst) {
150 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
151 EmitUint8(0x0F);
152 EmitUint8(0xC8 + dst);
153}
154
Ian Rogers2c8f6532011-09-02 17:16:34 -0700155void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xB6);
159 EmitRegisterOperand(dst, src);
160}
161
162
Ian Rogers2c8f6532011-09-02 17:16:34 -0700163void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700164 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
165 EmitUint8(0x0F);
166 EmitUint8(0xB6);
167 EmitOperand(dst, src);
168}
169
170
Ian Rogers2c8f6532011-09-02 17:16:34 -0700171void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700172 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
173 EmitUint8(0x0F);
174 EmitUint8(0xBE);
175 EmitRegisterOperand(dst, src);
176}
177
178
Ian Rogers2c8f6532011-09-02 17:16:34 -0700179void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700180 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
181 EmitUint8(0x0F);
182 EmitUint8(0xBE);
183 EmitOperand(dst, src);
184}
185
186
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700187void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700188 LOG(FATAL) << "Use movzxb or movsxb instead.";
189}
190
191
Ian Rogers2c8f6532011-09-02 17:16:34 -0700192void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
194 EmitUint8(0x88);
195 EmitOperand(src, dst);
196}
197
198
Ian Rogers2c8f6532011-09-02 17:16:34 -0700199void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700200 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
201 EmitUint8(0xC6);
202 EmitOperand(EAX, dst);
203 CHECK(imm.is_int8());
204 EmitUint8(imm.value() & 0xFF);
205}
206
207
Ian Rogers2c8f6532011-09-02 17:16:34 -0700208void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700209 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
210 EmitUint8(0x0F);
211 EmitUint8(0xB7);
212 EmitRegisterOperand(dst, src);
213}
214
215
Ian Rogers2c8f6532011-09-02 17:16:34 -0700216void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700217 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
218 EmitUint8(0x0F);
219 EmitUint8(0xB7);
220 EmitOperand(dst, src);
221}
222
223
Ian Rogers2c8f6532011-09-02 17:16:34 -0700224void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700225 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
226 EmitUint8(0x0F);
227 EmitUint8(0xBF);
228 EmitRegisterOperand(dst, src);
229}
230
231
Ian Rogers2c8f6532011-09-02 17:16:34 -0700232void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700233 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
234 EmitUint8(0x0F);
235 EmitUint8(0xBF);
236 EmitOperand(dst, src);
237}
238
239
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700240void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700241 LOG(FATAL) << "Use movzxw or movsxw instead.";
242}
243
244
Ian Rogers2c8f6532011-09-02 17:16:34 -0700245void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700246 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
247 EmitOperandSizeOverride();
248 EmitUint8(0x89);
249 EmitOperand(src, dst);
250}
251
252
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100253void X86Assembler::movw(const Address& dst, const Immediate& imm) {
254 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
255 EmitOperandSizeOverride();
256 EmitUint8(0xC7);
257 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100258 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100259 EmitUint8(imm.value() & 0xFF);
260 EmitUint8(imm.value() >> 8);
261}
262
263
Ian Rogers2c8f6532011-09-02 17:16:34 -0700264void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700265 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
266 EmitUint8(0x8D);
267 EmitOperand(dst, src);
268}
269
270
Ian Rogers2c8f6532011-09-02 17:16:34 -0700271void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700272 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
273 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700274 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700275 EmitRegisterOperand(dst, src);
276}
277
278
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000279void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700280 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
281 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700282 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000283 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700284}
285
286
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100287void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
288 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
289 EmitUint8(0x0F);
290 EmitUint8(0x28);
291 EmitXmmRegisterOperand(dst, src);
292}
293
294
Ian Rogers2c8f6532011-09-02 17:16:34 -0700295void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700296 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
297 EmitUint8(0xF3);
298 EmitUint8(0x0F);
299 EmitUint8(0x10);
300 EmitOperand(dst, src);
301}
302
303
Ian Rogers2c8f6532011-09-02 17:16:34 -0700304void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700305 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
306 EmitUint8(0xF3);
307 EmitUint8(0x0F);
308 EmitUint8(0x11);
309 EmitOperand(src, dst);
310}
311
312
Ian Rogers2c8f6532011-09-02 17:16:34 -0700313void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700314 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
315 EmitUint8(0xF3);
316 EmitUint8(0x0F);
317 EmitUint8(0x11);
318 EmitXmmRegisterOperand(src, dst);
319}
320
321
Ian Rogers2c8f6532011-09-02 17:16:34 -0700322void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700323 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
324 EmitUint8(0x66);
325 EmitUint8(0x0F);
326 EmitUint8(0x6E);
327 EmitOperand(dst, Operand(src));
328}
329
330
Ian Rogers2c8f6532011-09-02 17:16:34 -0700331void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700332 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
333 EmitUint8(0x66);
334 EmitUint8(0x0F);
335 EmitUint8(0x7E);
336 EmitOperand(src, Operand(dst));
337}
338
339
Ian Rogers2c8f6532011-09-02 17:16:34 -0700340void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700341 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
342 EmitUint8(0xF3);
343 EmitUint8(0x0F);
344 EmitUint8(0x58);
345 EmitXmmRegisterOperand(dst, src);
346}
347
348
Ian Rogers2c8f6532011-09-02 17:16:34 -0700349void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700350 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
351 EmitUint8(0xF3);
352 EmitUint8(0x0F);
353 EmitUint8(0x58);
354 EmitOperand(dst, src);
355}
356
357
Ian Rogers2c8f6532011-09-02 17:16:34 -0700358void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700359 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
360 EmitUint8(0xF3);
361 EmitUint8(0x0F);
362 EmitUint8(0x5C);
363 EmitXmmRegisterOperand(dst, src);
364}
365
366
Ian Rogers2c8f6532011-09-02 17:16:34 -0700367void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700368 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
369 EmitUint8(0xF3);
370 EmitUint8(0x0F);
371 EmitUint8(0x5C);
372 EmitOperand(dst, src);
373}
374
375
Ian Rogers2c8f6532011-09-02 17:16:34 -0700376void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700377 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
378 EmitUint8(0xF3);
379 EmitUint8(0x0F);
380 EmitUint8(0x59);
381 EmitXmmRegisterOperand(dst, src);
382}
383
384
Ian Rogers2c8f6532011-09-02 17:16:34 -0700385void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700386 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
387 EmitUint8(0xF3);
388 EmitUint8(0x0F);
389 EmitUint8(0x59);
390 EmitOperand(dst, src);
391}
392
393
Ian Rogers2c8f6532011-09-02 17:16:34 -0700394void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700395 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
396 EmitUint8(0xF3);
397 EmitUint8(0x0F);
398 EmitUint8(0x5E);
399 EmitXmmRegisterOperand(dst, src);
400}
401
402
Ian Rogers2c8f6532011-09-02 17:16:34 -0700403void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700404 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
405 EmitUint8(0xF3);
406 EmitUint8(0x0F);
407 EmitUint8(0x5E);
408 EmitOperand(dst, src);
409}
410
411
Ian Rogers2c8f6532011-09-02 17:16:34 -0700412void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700413 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
414 EmitUint8(0xD9);
415 EmitOperand(0, src);
416}
417
418
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500419void X86Assembler::fsts(const Address& dst) {
420 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
421 EmitUint8(0xD9);
422 EmitOperand(2, dst);
423}
424
425
Ian Rogers2c8f6532011-09-02 17:16:34 -0700426void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700427 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
428 EmitUint8(0xD9);
429 EmitOperand(3, dst);
430}
431
432
Ian Rogers2c8f6532011-09-02 17:16:34 -0700433void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700434 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
435 EmitUint8(0xF2);
436 EmitUint8(0x0F);
437 EmitUint8(0x10);
438 EmitOperand(dst, src);
439}
440
441
Ian Rogers2c8f6532011-09-02 17:16:34 -0700442void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700443 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
444 EmitUint8(0xF2);
445 EmitUint8(0x0F);
446 EmitUint8(0x11);
447 EmitOperand(src, dst);
448}
449
450
Ian Rogers2c8f6532011-09-02 17:16:34 -0700451void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700452 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
453 EmitUint8(0xF2);
454 EmitUint8(0x0F);
455 EmitUint8(0x11);
456 EmitXmmRegisterOperand(src, dst);
457}
458
459
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000460void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
461 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
462 EmitUint8(0x66);
463 EmitUint8(0x0F);
464 EmitUint8(0x16);
465 EmitOperand(dst, src);
466}
467
468
469void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
470 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
471 EmitUint8(0x66);
472 EmitUint8(0x0F);
473 EmitUint8(0x17);
474 EmitOperand(src, dst);
475}
476
477
478void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
479 DCHECK(shift_count.is_uint8());
480
481 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
482 EmitUint8(0x66);
483 EmitUint8(0x0F);
484 EmitUint8(0x73);
485 EmitXmmRegisterOperand(3, reg);
486 EmitUint8(shift_count.value());
487}
488
489
Calin Juravle52c48962014-12-16 17:02:57 +0000490void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
491 DCHECK(shift_count.is_uint8());
492
493 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
494 EmitUint8(0x66);
495 EmitUint8(0x0F);
496 EmitUint8(0x73);
497 EmitXmmRegisterOperand(2, reg);
498 EmitUint8(shift_count.value());
499}
500
501
502void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
503 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
504 EmitUint8(0x66);
505 EmitUint8(0x0F);
506 EmitUint8(0x62);
507 EmitXmmRegisterOperand(dst, src);
508}
509
510
Ian Rogers2c8f6532011-09-02 17:16:34 -0700511void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700512 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
513 EmitUint8(0xF2);
514 EmitUint8(0x0F);
515 EmitUint8(0x58);
516 EmitXmmRegisterOperand(dst, src);
517}
518
519
Ian Rogers2c8f6532011-09-02 17:16:34 -0700520void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700521 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
522 EmitUint8(0xF2);
523 EmitUint8(0x0F);
524 EmitUint8(0x58);
525 EmitOperand(dst, src);
526}
527
528
Ian Rogers2c8f6532011-09-02 17:16:34 -0700529void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700530 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
531 EmitUint8(0xF2);
532 EmitUint8(0x0F);
533 EmitUint8(0x5C);
534 EmitXmmRegisterOperand(dst, src);
535}
536
537
Ian Rogers2c8f6532011-09-02 17:16:34 -0700538void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700539 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
540 EmitUint8(0xF2);
541 EmitUint8(0x0F);
542 EmitUint8(0x5C);
543 EmitOperand(dst, src);
544}
545
546
Ian Rogers2c8f6532011-09-02 17:16:34 -0700547void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700548 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
549 EmitUint8(0xF2);
550 EmitUint8(0x0F);
551 EmitUint8(0x59);
552 EmitXmmRegisterOperand(dst, src);
553}
554
555
Ian Rogers2c8f6532011-09-02 17:16:34 -0700556void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700557 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
558 EmitUint8(0xF2);
559 EmitUint8(0x0F);
560 EmitUint8(0x59);
561 EmitOperand(dst, src);
562}
563
564
Ian Rogers2c8f6532011-09-02 17:16:34 -0700565void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700566 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
567 EmitUint8(0xF2);
568 EmitUint8(0x0F);
569 EmitUint8(0x5E);
570 EmitXmmRegisterOperand(dst, src);
571}
572
573
Ian Rogers2c8f6532011-09-02 17:16:34 -0700574void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700575 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
576 EmitUint8(0xF2);
577 EmitUint8(0x0F);
578 EmitUint8(0x5E);
579 EmitOperand(dst, src);
580}
581
582
Ian Rogers2c8f6532011-09-02 17:16:34 -0700583void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700584 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
585 EmitUint8(0xF3);
586 EmitUint8(0x0F);
587 EmitUint8(0x2A);
588 EmitOperand(dst, Operand(src));
589}
590
591
Ian Rogers2c8f6532011-09-02 17:16:34 -0700592void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700593 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
594 EmitUint8(0xF2);
595 EmitUint8(0x0F);
596 EmitUint8(0x2A);
597 EmitOperand(dst, Operand(src));
598}
599
600
Ian Rogers2c8f6532011-09-02 17:16:34 -0700601void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700602 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
603 EmitUint8(0xF3);
604 EmitUint8(0x0F);
605 EmitUint8(0x2D);
606 EmitXmmRegisterOperand(dst, src);
607}
608
609
Ian Rogers2c8f6532011-09-02 17:16:34 -0700610void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700611 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
612 EmitUint8(0xF3);
613 EmitUint8(0x0F);
614 EmitUint8(0x5A);
615 EmitXmmRegisterOperand(dst, src);
616}
617
618
Ian Rogers2c8f6532011-09-02 17:16:34 -0700619void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700620 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
621 EmitUint8(0xF2);
622 EmitUint8(0x0F);
623 EmitUint8(0x2D);
624 EmitXmmRegisterOperand(dst, src);
625}
626
627
Ian Rogers2c8f6532011-09-02 17:16:34 -0700628void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700629 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
630 EmitUint8(0xF3);
631 EmitUint8(0x0F);
632 EmitUint8(0x2C);
633 EmitXmmRegisterOperand(dst, src);
634}
635
636
Ian Rogers2c8f6532011-09-02 17:16:34 -0700637void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700638 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
639 EmitUint8(0xF2);
640 EmitUint8(0x0F);
641 EmitUint8(0x2C);
642 EmitXmmRegisterOperand(dst, src);
643}
644
645
Ian Rogers2c8f6532011-09-02 17:16:34 -0700646void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700647 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
648 EmitUint8(0xF2);
649 EmitUint8(0x0F);
650 EmitUint8(0x5A);
651 EmitXmmRegisterOperand(dst, src);
652}
653
654
Ian Rogers2c8f6532011-09-02 17:16:34 -0700655void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700656 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
657 EmitUint8(0xF3);
658 EmitUint8(0x0F);
659 EmitUint8(0xE6);
660 EmitXmmRegisterOperand(dst, src);
661}
662
663
Ian Rogers2c8f6532011-09-02 17:16:34 -0700664void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700665 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
666 EmitUint8(0x0F);
667 EmitUint8(0x2F);
668 EmitXmmRegisterOperand(a, b);
669}
670
671
Ian Rogers2c8f6532011-09-02 17:16:34 -0700672void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700673 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
674 EmitUint8(0x66);
675 EmitUint8(0x0F);
676 EmitUint8(0x2F);
677 EmitXmmRegisterOperand(a, b);
678}
679
680
Calin Juravleddb7df22014-11-25 20:56:51 +0000681void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
682 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
683 EmitUint8(0x0F);
684 EmitUint8(0x2E);
685 EmitXmmRegisterOperand(a, b);
686}
687
688
689void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
690 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
691 EmitUint8(0x66);
692 EmitUint8(0x0F);
693 EmitUint8(0x2E);
694 EmitXmmRegisterOperand(a, b);
695}
696
697
Ian Rogers2c8f6532011-09-02 17:16:34 -0700698void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700699 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
700 EmitUint8(0xF2);
701 EmitUint8(0x0F);
702 EmitUint8(0x51);
703 EmitXmmRegisterOperand(dst, src);
704}
705
706
Ian Rogers2c8f6532011-09-02 17:16:34 -0700707void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700708 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
709 EmitUint8(0xF3);
710 EmitUint8(0x0F);
711 EmitUint8(0x51);
712 EmitXmmRegisterOperand(dst, src);
713}
714
715
Ian Rogers2c8f6532011-09-02 17:16:34 -0700716void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700717 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
718 EmitUint8(0x66);
719 EmitUint8(0x0F);
720 EmitUint8(0x57);
721 EmitOperand(dst, src);
722}
723
724
Ian Rogers2c8f6532011-09-02 17:16:34 -0700725void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700726 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
727 EmitUint8(0x66);
728 EmitUint8(0x0F);
729 EmitUint8(0x57);
730 EmitXmmRegisterOperand(dst, src);
731}
732
733
Mark Mendell09ed1a32015-03-25 08:30:06 -0400734void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
735 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
736 EmitUint8(0x0F);
737 EmitUint8(0x54);
738 EmitXmmRegisterOperand(dst, src);
739}
740
741
742void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
743 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
744 EmitUint8(0x66);
745 EmitUint8(0x0F);
746 EmitUint8(0x54);
747 EmitXmmRegisterOperand(dst, src);
748}
749
750
751void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
752 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
753 EmitUint8(0x66);
754 EmitUint8(0x0F);
755 EmitUint8(0x56);
756 EmitXmmRegisterOperand(dst, src);
757}
758
759
Ian Rogers2c8f6532011-09-02 17:16:34 -0700760void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700761 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
762 EmitUint8(0x0F);
763 EmitUint8(0x57);
764 EmitOperand(dst, src);
765}
766
767
Mark Mendell09ed1a32015-03-25 08:30:06 -0400768void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
769 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
770 EmitUint8(0x0F);
771 EmitUint8(0x56);
772 EmitXmmRegisterOperand(dst, src);
773}
774
775
Ian Rogers2c8f6532011-09-02 17:16:34 -0700776void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700777 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
778 EmitUint8(0x0F);
779 EmitUint8(0x57);
780 EmitXmmRegisterOperand(dst, src);
781}
782
783
Mark Mendell09ed1a32015-03-25 08:30:06 -0400784void X86Assembler::andps(XmmRegister dst, const Address& src) {
785 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
786 EmitUint8(0x0F);
787 EmitUint8(0x54);
788 EmitOperand(dst, src);
789}
790
791
Ian Rogers2c8f6532011-09-02 17:16:34 -0700792void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700793 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
794 EmitUint8(0x66);
795 EmitUint8(0x0F);
796 EmitUint8(0x54);
797 EmitOperand(dst, src);
798}
799
800
Ian Rogers2c8f6532011-09-02 17:16:34 -0700801void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700802 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
803 EmitUint8(0xDD);
804 EmitOperand(0, src);
805}
806
807
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500808void X86Assembler::fstl(const Address& dst) {
809 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
810 EmitUint8(0xDD);
811 EmitOperand(2, dst);
812}
813
814
Ian Rogers2c8f6532011-09-02 17:16:34 -0700815void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700816 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
817 EmitUint8(0xDD);
818 EmitOperand(3, dst);
819}
820
821
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500822void X86Assembler::fstsw() {
823 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
824 EmitUint8(0x9B);
825 EmitUint8(0xDF);
826 EmitUint8(0xE0);
827}
828
829
Ian Rogers2c8f6532011-09-02 17:16:34 -0700830void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700831 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
832 EmitUint8(0xD9);
833 EmitOperand(7, dst);
834}
835
836
Ian Rogers2c8f6532011-09-02 17:16:34 -0700837void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700838 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
839 EmitUint8(0xD9);
840 EmitOperand(5, src);
841}
842
843
Ian Rogers2c8f6532011-09-02 17:16:34 -0700844void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700845 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
846 EmitUint8(0xDF);
847 EmitOperand(7, dst);
848}
849
850
Ian Rogers2c8f6532011-09-02 17:16:34 -0700851void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700852 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
853 EmitUint8(0xDB);
854 EmitOperand(3, dst);
855}
856
857
Ian Rogers2c8f6532011-09-02 17:16:34 -0700858void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700859 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
860 EmitUint8(0xDF);
861 EmitOperand(5, src);
862}
863
864
Ian Rogers2c8f6532011-09-02 17:16:34 -0700865void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700866 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
867 EmitUint8(0xD9);
868 EmitUint8(0xF7);
869}
870
871
Ian Rogers2c8f6532011-09-02 17:16:34 -0700872void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700873 CHECK_LT(index.value(), 7);
874 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
875 EmitUint8(0xDD);
876 EmitUint8(0xC0 + index.value());
877}
878
879
Ian Rogers2c8f6532011-09-02 17:16:34 -0700880void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700881 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
882 EmitUint8(0xD9);
883 EmitUint8(0xFE);
884}
885
886
Ian Rogers2c8f6532011-09-02 17:16:34 -0700887void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700888 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
889 EmitUint8(0xD9);
890 EmitUint8(0xFF);
891}
892
893
Ian Rogers2c8f6532011-09-02 17:16:34 -0700894void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700895 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
896 EmitUint8(0xD9);
897 EmitUint8(0xF2);
898}
899
900
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500901void X86Assembler::fucompp() {
902 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
903 EmitUint8(0xDA);
904 EmitUint8(0xE9);
905}
906
907
908void X86Assembler::fprem() {
909 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
910 EmitUint8(0xD9);
911 EmitUint8(0xF8);
912}
913
914
Ian Rogers2c8f6532011-09-02 17:16:34 -0700915void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700916 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
917 EmitUint8(0x87);
918 EmitRegisterOperand(dst, src);
919}
920
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100921
Ian Rogers7caad772012-03-30 01:07:54 -0700922void X86Assembler::xchgl(Register reg, const Address& address) {
923 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
924 EmitUint8(0x87);
925 EmitOperand(reg, address);
926}
927
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700928
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100929void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
930 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
931 EmitUint8(0x66);
932 EmitComplex(7, address, imm);
933}
934
935
Ian Rogers2c8f6532011-09-02 17:16:34 -0700936void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700937 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
938 EmitComplex(7, Operand(reg), imm);
939}
940
941
Ian Rogers2c8f6532011-09-02 17:16:34 -0700942void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700943 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
944 EmitUint8(0x3B);
945 EmitOperand(reg0, Operand(reg1));
946}
947
948
Ian Rogers2c8f6532011-09-02 17:16:34 -0700949void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700950 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
951 EmitUint8(0x3B);
952 EmitOperand(reg, address);
953}
954
955
Ian Rogers2c8f6532011-09-02 17:16:34 -0700956void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700957 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
958 EmitUint8(0x03);
959 EmitRegisterOperand(dst, src);
960}
961
962
Ian Rogers2c8f6532011-09-02 17:16:34 -0700963void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700964 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
965 EmitUint8(0x03);
966 EmitOperand(reg, address);
967}
968
969
Ian Rogers2c8f6532011-09-02 17:16:34 -0700970void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700971 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
972 EmitUint8(0x39);
973 EmitOperand(reg, address);
974}
975
976
Ian Rogers2c8f6532011-09-02 17:16:34 -0700977void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700978 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
979 EmitComplex(7, address, imm);
980}
981
982
Ian Rogers2c8f6532011-09-02 17:16:34 -0700983void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700984 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
985 EmitUint8(0x85);
986 EmitRegisterOperand(reg1, reg2);
987}
988
989
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100990void X86Assembler::testl(Register reg, const Address& address) {
991 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
992 EmitUint8(0x85);
993 EmitOperand(reg, address);
994}
995
996
Ian Rogers2c8f6532011-09-02 17:16:34 -0700997void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700998 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
999 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1000 // we only test the byte register to keep the encoding short.
1001 if (immediate.is_uint8() && reg < 4) {
1002 // Use zero-extended 8-bit immediate.
1003 if (reg == EAX) {
1004 EmitUint8(0xA8);
1005 } else {
1006 EmitUint8(0xF6);
1007 EmitUint8(0xC0 + reg);
1008 }
1009 EmitUint8(immediate.value() & 0xFF);
1010 } else if (reg == EAX) {
1011 // Use short form if the destination is EAX.
1012 EmitUint8(0xA9);
1013 EmitImmediate(immediate);
1014 } else {
1015 EmitUint8(0xF7);
1016 EmitOperand(0, Operand(reg));
1017 EmitImmediate(immediate);
1018 }
1019}
1020
1021
Ian Rogers2c8f6532011-09-02 17:16:34 -07001022void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001023 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1024 EmitUint8(0x23);
1025 EmitOperand(dst, Operand(src));
1026}
1027
1028
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001029void X86Assembler::andl(Register reg, const Address& address) {
1030 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1031 EmitUint8(0x23);
1032 EmitOperand(reg, address);
1033}
1034
1035
Ian Rogers2c8f6532011-09-02 17:16:34 -07001036void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1038 EmitComplex(4, Operand(dst), imm);
1039}
1040
1041
Ian Rogers2c8f6532011-09-02 17:16:34 -07001042void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1044 EmitUint8(0x0B);
1045 EmitOperand(dst, Operand(src));
1046}
1047
1048
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001049void X86Assembler::orl(Register reg, const Address& address) {
1050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1051 EmitUint8(0x0B);
1052 EmitOperand(reg, address);
1053}
1054
1055
Ian Rogers2c8f6532011-09-02 17:16:34 -07001056void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001057 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1058 EmitComplex(1, Operand(dst), imm);
1059}
1060
1061
Ian Rogers2c8f6532011-09-02 17:16:34 -07001062void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001063 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1064 EmitUint8(0x33);
1065 EmitOperand(dst, Operand(src));
1066}
1067
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001068
1069void X86Assembler::xorl(Register reg, const Address& address) {
1070 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1071 EmitUint8(0x33);
1072 EmitOperand(reg, address);
1073}
1074
1075
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001076void X86Assembler::xorl(Register dst, const Immediate& imm) {
1077 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1078 EmitComplex(6, Operand(dst), imm);
1079}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001080
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001081
Ian Rogers2c8f6532011-09-02 17:16:34 -07001082void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001083 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1084 EmitComplex(0, Operand(reg), imm);
1085}
1086
1087
Ian Rogers2c8f6532011-09-02 17:16:34 -07001088void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001089 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1090 EmitUint8(0x01);
1091 EmitOperand(reg, address);
1092}
1093
1094
Ian Rogers2c8f6532011-09-02 17:16:34 -07001095void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001096 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1097 EmitComplex(0, address, imm);
1098}
1099
1100
Ian Rogers2c8f6532011-09-02 17:16:34 -07001101void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001102 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1103 EmitComplex(2, Operand(reg), imm);
1104}
1105
1106
Ian Rogers2c8f6532011-09-02 17:16:34 -07001107void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001108 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1109 EmitUint8(0x13);
1110 EmitOperand(dst, Operand(src));
1111}
1112
1113
Ian Rogers2c8f6532011-09-02 17:16:34 -07001114void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001115 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1116 EmitUint8(0x13);
1117 EmitOperand(dst, address);
1118}
1119
1120
Ian Rogers2c8f6532011-09-02 17:16:34 -07001121void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001122 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1123 EmitUint8(0x2B);
1124 EmitOperand(dst, Operand(src));
1125}
1126
1127
Ian Rogers2c8f6532011-09-02 17:16:34 -07001128void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001129 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1130 EmitComplex(5, Operand(reg), imm);
1131}
1132
1133
Ian Rogers2c8f6532011-09-02 17:16:34 -07001134void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1136 EmitUint8(0x2B);
1137 EmitOperand(reg, address);
1138}
1139
1140
Mark Mendell09ed1a32015-03-25 08:30:06 -04001141void X86Assembler::subl(const Address& address, Register reg) {
1142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1143 EmitUint8(0x29);
1144 EmitOperand(reg, address);
1145}
1146
1147
Ian Rogers2c8f6532011-09-02 17:16:34 -07001148void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1150 EmitUint8(0x99);
1151}
1152
1153
Ian Rogers2c8f6532011-09-02 17:16:34 -07001154void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001155 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1156 EmitUint8(0xF7);
1157 EmitUint8(0xF8 | reg);
1158}
1159
1160
Ian Rogers2c8f6532011-09-02 17:16:34 -07001161void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1163 EmitUint8(0x0F);
1164 EmitUint8(0xAF);
1165 EmitOperand(dst, Operand(src));
1166}
1167
1168
Ian Rogers2c8f6532011-09-02 17:16:34 -07001169void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001170 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1171 EmitUint8(0x69);
1172 EmitOperand(reg, Operand(reg));
1173 EmitImmediate(imm);
1174}
1175
1176
Ian Rogers2c8f6532011-09-02 17:16:34 -07001177void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001178 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1179 EmitUint8(0x0F);
1180 EmitUint8(0xAF);
1181 EmitOperand(reg, address);
1182}
1183
1184
Ian Rogers2c8f6532011-09-02 17:16:34 -07001185void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1187 EmitUint8(0xF7);
1188 EmitOperand(5, Operand(reg));
1189}
1190
1191
Ian Rogers2c8f6532011-09-02 17:16:34 -07001192void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1194 EmitUint8(0xF7);
1195 EmitOperand(5, address);
1196}
1197
1198
Ian Rogers2c8f6532011-09-02 17:16:34 -07001199void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001200 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1201 EmitUint8(0xF7);
1202 EmitOperand(4, Operand(reg));
1203}
1204
1205
Ian Rogers2c8f6532011-09-02 17:16:34 -07001206void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001207 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1208 EmitUint8(0xF7);
1209 EmitOperand(4, address);
1210}
1211
1212
Ian Rogers2c8f6532011-09-02 17:16:34 -07001213void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1215 EmitUint8(0x1B);
1216 EmitOperand(dst, Operand(src));
1217}
1218
1219
Ian Rogers2c8f6532011-09-02 17:16:34 -07001220void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001221 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1222 EmitComplex(3, Operand(reg), imm);
1223}
1224
1225
Ian Rogers2c8f6532011-09-02 17:16:34 -07001226void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001227 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1228 EmitUint8(0x1B);
1229 EmitOperand(dst, address);
1230}
1231
1232
Mark Mendell09ed1a32015-03-25 08:30:06 -04001233void X86Assembler::sbbl(const Address& address, Register src) {
1234 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1235 EmitUint8(0x19);
1236 EmitOperand(src, address);
1237}
1238
1239
Ian Rogers2c8f6532011-09-02 17:16:34 -07001240void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001241 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1242 EmitUint8(0x40 + reg);
1243}
1244
1245
Ian Rogers2c8f6532011-09-02 17:16:34 -07001246void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001247 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1248 EmitUint8(0xFF);
1249 EmitOperand(0, address);
1250}
1251
1252
Ian Rogers2c8f6532011-09-02 17:16:34 -07001253void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001254 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1255 EmitUint8(0x48 + reg);
1256}
1257
1258
Ian Rogers2c8f6532011-09-02 17:16:34 -07001259void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001260 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1261 EmitUint8(0xFF);
1262 EmitOperand(1, address);
1263}
1264
1265
Ian Rogers2c8f6532011-09-02 17:16:34 -07001266void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001267 EmitGenericShift(4, reg, imm);
1268}
1269
1270
Ian Rogers2c8f6532011-09-02 17:16:34 -07001271void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001272 EmitGenericShift(4, operand, shifter);
1273}
1274
1275
Ian Rogers2c8f6532011-09-02 17:16:34 -07001276void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001277 EmitGenericShift(5, reg, imm);
1278}
1279
1280
Ian Rogers2c8f6532011-09-02 17:16:34 -07001281void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001282 EmitGenericShift(5, operand, shifter);
1283}
1284
1285
Ian Rogers2c8f6532011-09-02 17:16:34 -07001286void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001287 EmitGenericShift(7, reg, imm);
1288}
1289
1290
Ian Rogers2c8f6532011-09-02 17:16:34 -07001291void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001292 EmitGenericShift(7, operand, shifter);
1293}
1294
1295
Calin Juravle9aec02f2014-11-18 23:06:35 +00001296void X86Assembler::shld(Register dst, Register src, Register shifter) {
1297 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001298 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1299 EmitUint8(0x0F);
1300 EmitUint8(0xA5);
1301 EmitRegisterOperand(src, dst);
1302}
1303
1304
Calin Juravle9aec02f2014-11-18 23:06:35 +00001305void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1306 DCHECK_EQ(ECX, shifter);
1307 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1308 EmitUint8(0x0F);
1309 EmitUint8(0xAD);
1310 EmitRegisterOperand(src, dst);
1311}
1312
1313
Ian Rogers2c8f6532011-09-02 17:16:34 -07001314void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001315 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1316 EmitUint8(0xF7);
1317 EmitOperand(3, Operand(reg));
1318}
1319
1320
Ian Rogers2c8f6532011-09-02 17:16:34 -07001321void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1323 EmitUint8(0xF7);
1324 EmitUint8(0xD0 | reg);
1325}
1326
1327
Ian Rogers2c8f6532011-09-02 17:16:34 -07001328void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001329 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1330 EmitUint8(0xC8);
1331 CHECK(imm.is_uint16());
1332 EmitUint8(imm.value() & 0xFF);
1333 EmitUint8((imm.value() >> 8) & 0xFF);
1334 EmitUint8(0x00);
1335}
1336
1337
Ian Rogers2c8f6532011-09-02 17:16:34 -07001338void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001339 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1340 EmitUint8(0xC9);
1341}
1342
1343
Ian Rogers2c8f6532011-09-02 17:16:34 -07001344void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001345 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1346 EmitUint8(0xC3);
1347}
1348
1349
Ian Rogers2c8f6532011-09-02 17:16:34 -07001350void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001351 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1352 EmitUint8(0xC2);
1353 CHECK(imm.is_uint16());
1354 EmitUint8(imm.value() & 0xFF);
1355 EmitUint8((imm.value() >> 8) & 0xFF);
1356}
1357
1358
1359
Ian Rogers2c8f6532011-09-02 17:16:34 -07001360void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001361 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1362 EmitUint8(0x90);
1363}
1364
1365
Ian Rogers2c8f6532011-09-02 17:16:34 -07001366void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001367 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1368 EmitUint8(0xCC);
1369}
1370
1371
Ian Rogers2c8f6532011-09-02 17:16:34 -07001372void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001373 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1374 EmitUint8(0xF4);
1375}
1376
1377
Ian Rogers2c8f6532011-09-02 17:16:34 -07001378void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001379 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1380 if (label->IsBound()) {
1381 static const int kShortSize = 2;
1382 static const int kLongSize = 6;
1383 int offset = label->Position() - buffer_.Size();
1384 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001385 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001386 EmitUint8(0x70 + condition);
1387 EmitUint8((offset - kShortSize) & 0xFF);
1388 } else {
1389 EmitUint8(0x0F);
1390 EmitUint8(0x80 + condition);
1391 EmitInt32(offset - kLongSize);
1392 }
1393 } else {
1394 EmitUint8(0x0F);
1395 EmitUint8(0x80 + condition);
1396 EmitLabelLink(label);
1397 }
1398}
1399
1400
Ian Rogers2c8f6532011-09-02 17:16:34 -07001401void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001402 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1403 EmitUint8(0xFF);
1404 EmitRegisterOperand(4, reg);
1405}
1406
Ian Rogers7caad772012-03-30 01:07:54 -07001407void X86Assembler::jmp(const Address& address) {
1408 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1409 EmitUint8(0xFF);
1410 EmitOperand(4, address);
1411}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001412
Ian Rogers2c8f6532011-09-02 17:16:34 -07001413void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001414 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1415 if (label->IsBound()) {
1416 static const int kShortSize = 2;
1417 static const int kLongSize = 5;
1418 int offset = label->Position() - buffer_.Size();
1419 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001420 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001421 EmitUint8(0xEB);
1422 EmitUint8((offset - kShortSize) & 0xFF);
1423 } else {
1424 EmitUint8(0xE9);
1425 EmitInt32(offset - kLongSize);
1426 }
1427 } else {
1428 EmitUint8(0xE9);
1429 EmitLabelLink(label);
1430 }
1431}
1432
1433
Ian Rogers2c8f6532011-09-02 17:16:34 -07001434X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001435 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1436 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001437 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001438}
1439
1440
Ian Rogers2c8f6532011-09-02 17:16:34 -07001441void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001442 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1443 EmitUint8(0x0F);
1444 EmitUint8(0xB1);
1445 EmitOperand(reg, address);
1446}
1447
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001448void X86Assembler::mfence() {
1449 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1450 EmitUint8(0x0F);
1451 EmitUint8(0xAE);
1452 EmitUint8(0xF0);
1453}
1454
Ian Rogers2c8f6532011-09-02 17:16:34 -07001455X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001456 // TODO: fs is a prefix and not an instruction
1457 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1458 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001459 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001460}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001461
Ian Rogersbefbd572014-03-06 01:13:39 -08001462X86Assembler* X86Assembler::gs() {
1463 // TODO: fs is a prefix and not an instruction
1464 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1465 EmitUint8(0x65);
1466 return this;
1467}
1468
Ian Rogers2c8f6532011-09-02 17:16:34 -07001469void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001470 int value = imm.value();
1471 if (value > 0) {
1472 if (value == 1) {
1473 incl(reg);
1474 } else if (value != 0) {
1475 addl(reg, imm);
1476 }
1477 } else if (value < 0) {
1478 value = -value;
1479 if (value == 1) {
1480 decl(reg);
1481 } else if (value != 0) {
1482 subl(reg, Immediate(value));
1483 }
1484 }
1485}
1486
1487
Roland Levillain647b9ed2014-11-27 12:06:00 +00001488void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1489 // TODO: Need to have a code constants table.
1490 pushl(Immediate(High32Bits(value)));
1491 pushl(Immediate(Low32Bits(value)));
1492 movsd(dst, Address(ESP, 0));
1493 addl(ESP, Immediate(2 * sizeof(int32_t)));
1494}
1495
1496
Ian Rogers2c8f6532011-09-02 17:16:34 -07001497void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001498 // TODO: Need to have a code constants table.
1499 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001500 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001501}
1502
1503
Ian Rogers2c8f6532011-09-02 17:16:34 -07001504void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001505 CHECK(IsPowerOfTwo(alignment));
1506 // Emit nop instruction until the real position is aligned.
1507 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1508 nop();
1509 }
1510}
1511
1512
Ian Rogers2c8f6532011-09-02 17:16:34 -07001513void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001514 int bound = buffer_.Size();
1515 CHECK(!label->IsBound()); // Labels can only be bound once.
1516 while (label->IsLinked()) {
1517 int position = label->LinkPosition();
1518 int next = buffer_.Load<int32_t>(position);
1519 buffer_.Store<int32_t>(position, bound - (position + 4));
1520 label->position_ = next;
1521 }
1522 label->BindTo(bound);
1523}
1524
1525
Ian Rogers44fb0d02012-03-23 16:46:24 -07001526void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1527 CHECK_GE(reg_or_opcode, 0);
1528 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001529 const int length = operand.length_;
1530 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001531 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001532 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001533 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001534 // Emit the rest of the encoded operand.
1535 for (int i = 1; i < length; i++) {
1536 EmitUint8(operand.encoding_[i]);
1537 }
1538}
1539
1540
Ian Rogers2c8f6532011-09-02 17:16:34 -07001541void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001542 EmitInt32(imm.value());
1543}
1544
1545
Ian Rogers44fb0d02012-03-23 16:46:24 -07001546void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001547 const Operand& operand,
1548 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001549 CHECK_GE(reg_or_opcode, 0);
1550 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001551 if (immediate.is_int8()) {
1552 // Use sign-extended 8-bit immediate.
1553 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001554 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001555 EmitUint8(immediate.value() & 0xFF);
1556 } else if (operand.IsRegister(EAX)) {
1557 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001558 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001559 EmitImmediate(immediate);
1560 } else {
1561 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001562 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001563 EmitImmediate(immediate);
1564 }
1565}
1566
1567
Ian Rogers2c8f6532011-09-02 17:16:34 -07001568void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001569 if (label->IsBound()) {
1570 int offset = label->Position() - buffer_.Size();
1571 CHECK_LE(offset, 0);
1572 EmitInt32(offset - instruction_size);
1573 } else {
1574 EmitLabelLink(label);
1575 }
1576}
1577
1578
Ian Rogers2c8f6532011-09-02 17:16:34 -07001579void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001580 CHECK(!label->IsBound());
1581 int position = buffer_.Size();
1582 EmitInt32(label->position_);
1583 label->LinkTo(position);
1584}
1585
1586
Ian Rogers44fb0d02012-03-23 16:46:24 -07001587void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001588 Register reg,
1589 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001590 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1591 CHECK(imm.is_int8());
1592 if (imm.value() == 1) {
1593 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001594 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001595 } else {
1596 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001597 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001598 EmitUint8(imm.value() & 0xFF);
1599 }
1600}
1601
1602
Ian Rogers44fb0d02012-03-23 16:46:24 -07001603void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001604 Register operand,
1605 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001606 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1607 CHECK_EQ(shifter, ECX);
1608 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001609 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001610}
1611
Tong Shen547cdfd2014-08-05 01:54:19 -07001612void X86Assembler::InitializeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001613 WriteFDEHeader(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001614}
1615
1616void X86Assembler::FinalizeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001617 WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001618 PadCFI(&cfi_info_);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001619 WriteCFILength(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001620}
1621
Ian Rogers790a6b72014-04-01 10:36:00 -07001622constexpr size_t kFramePointerSize = 4;
1623
Ian Rogers2c8f6532011-09-02 17:16:34 -07001624void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001625 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001626 const ManagedRegisterEntrySpills& entry_spills) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001627 cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack
1628 cfi_pc_ = buffer_.Size(); // Nothing emitted yet
1629 DCHECK_EQ(cfi_pc_, 0U);
1630
1631 uint32_t reg_offset = 1;
Elliott Hughes06b37d92011-10-16 11:51:29 -07001632 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001633 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001634 for (int i = spill_regs.size() - 1; i >= 0; --i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001635 x86::X86ManagedRegister spill = spill_regs.at(i).AsX86();
1636 DCHECK(spill.IsCpuRegister());
1637 pushl(spill.AsCpuRegister());
1638 gpr_count++;
Tong Shen547cdfd2014-08-05 01:54:19 -07001639
1640 // DW_CFA_advance_loc
1641 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1642 cfi_pc_ = buffer_.Size();
1643 // DW_CFA_def_cfa_offset
1644 cfi_cfa_offset_ += kFramePointerSize;
1645 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1646 // DW_CFA_offset reg offset
1647 reg_offset++;
1648 DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset);
jeffhao703f2cd2012-07-13 17:25:52 -07001649 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001650
Ian Rogersb033c752011-07-20 12:22:35 -07001651 // return address then method on stack
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001652 int32_t adjust = frame_size - (gpr_count * kFramePointerSize) -
Tong Shen547cdfd2014-08-05 01:54:19 -07001653 sizeof(StackReference<mirror::ArtMethod>) /*method*/ -
1654 kFramePointerSize /*return address*/;
1655 addl(ESP, Immediate(-adjust));
1656 // DW_CFA_advance_loc
1657 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1658 cfi_pc_ = buffer_.Size();
1659 // DW_CFA_def_cfa_offset
1660 cfi_cfa_offset_ += adjust;
1661 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1662
Ian Rogers2c8f6532011-09-02 17:16:34 -07001663 pushl(method_reg.AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001664 // DW_CFA_advance_loc
1665 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1666 cfi_pc_ = buffer_.Size();
1667 // DW_CFA_def_cfa_offset
1668 cfi_cfa_offset_ += kFramePointerSize;
1669 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1670
Ian Rogersb5d09b22012-03-06 22:14:17 -08001671 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001672 ManagedRegisterSpill spill = entry_spills.at(i);
1673 if (spill.AsX86().IsCpuRegister()) {
1674 movl(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsCpuRegister());
1675 } else {
1676 DCHECK(spill.AsX86().IsXmmRegister());
1677 if (spill.getSize() == 8) {
1678 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1679 } else {
1680 CHECK_EQ(spill.getSize(), 4);
1681 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1682 }
1683 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001684 }
Ian Rogersb033c752011-07-20 12:22:35 -07001685}
1686
Ian Rogers2c8f6532011-09-02 17:16:34 -07001687void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001688 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001689 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001690 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1691 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001692 for (size_t i = 0; i < spill_regs.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001693 x86::X86ManagedRegister spill = spill_regs.at(i).AsX86();
1694 DCHECK(spill.IsCpuRegister());
1695 popl(spill.AsCpuRegister());
jeffhao703f2cd2012-07-13 17:25:52 -07001696 }
Ian Rogersb033c752011-07-20 12:22:35 -07001697 ret();
1698}
1699
Ian Rogers2c8f6532011-09-02 17:16:34 -07001700void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001701 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001702 addl(ESP, Immediate(-adjust));
Tong Shen547cdfd2014-08-05 01:54:19 -07001703 // DW_CFA_advance_loc
1704 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1705 cfi_pc_ = buffer_.Size();
1706 // DW_CFA_def_cfa_offset
1707 cfi_cfa_offset_ += adjust;
1708 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
Ian Rogersb033c752011-07-20 12:22:35 -07001709}
1710
Ian Rogers2c8f6532011-09-02 17:16:34 -07001711void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001712 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001713 addl(ESP, Immediate(adjust));
1714}
1715
Ian Rogers2c8f6532011-09-02 17:16:34 -07001716void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1717 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001718 if (src.IsNoRegister()) {
1719 CHECK_EQ(0u, size);
1720 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001721 CHECK_EQ(4u, size);
1722 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001723 } else if (src.IsRegisterPair()) {
1724 CHECK_EQ(8u, size);
1725 movl(Address(ESP, offs), src.AsRegisterPairLow());
1726 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1727 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001728 } else if (src.IsX87Register()) {
1729 if (size == 4) {
1730 fstps(Address(ESP, offs));
1731 } else {
1732 fstpl(Address(ESP, offs));
1733 }
1734 } else {
1735 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001736 if (size == 4) {
1737 movss(Address(ESP, offs), src.AsXmmRegister());
1738 } else {
1739 movsd(Address(ESP, offs), src.AsXmmRegister());
1740 }
1741 }
1742}
1743
Ian Rogers2c8f6532011-09-02 17:16:34 -07001744void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1745 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001746 CHECK(src.IsCpuRegister());
1747 movl(Address(ESP, dest), src.AsCpuRegister());
1748}
1749
Ian Rogers2c8f6532011-09-02 17:16:34 -07001750void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1751 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001752 CHECK(src.IsCpuRegister());
1753 movl(Address(ESP, dest), src.AsCpuRegister());
1754}
1755
Ian Rogers2c8f6532011-09-02 17:16:34 -07001756void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1757 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001758 movl(Address(ESP, dest), Immediate(imm));
1759}
1760
Ian Rogersdd7624d2014-03-14 17:43:00 -07001761void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001762 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001763 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001764}
1765
Ian Rogersdd7624d2014-03-14 17:43:00 -07001766void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001767 FrameOffset fr_offs,
1768 ManagedRegister mscratch) {
1769 X86ManagedRegister scratch = mscratch.AsX86();
1770 CHECK(scratch.IsCpuRegister());
1771 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1772 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1773}
1774
Ian Rogersdd7624d2014-03-14 17:43:00 -07001775void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001776 fs()->movl(Address::Absolute(thr_offs), ESP);
1777}
1778
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001779void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1780 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001781 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1782}
1783
1784void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1785 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001786 if (dest.IsNoRegister()) {
1787 CHECK_EQ(0u, size);
1788 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001789 CHECK_EQ(4u, size);
1790 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001791 } else if (dest.IsRegisterPair()) {
1792 CHECK_EQ(8u, size);
1793 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1794 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001795 } else if (dest.IsX87Register()) {
1796 if (size == 4) {
1797 flds(Address(ESP, src));
1798 } else {
1799 fldl(Address(ESP, src));
1800 }
Ian Rogersb033c752011-07-20 12:22:35 -07001801 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001802 CHECK(dest.IsXmmRegister());
1803 if (size == 4) {
1804 movss(dest.AsXmmRegister(), Address(ESP, src));
1805 } else {
1806 movsd(dest.AsXmmRegister(), Address(ESP, src));
1807 }
Ian Rogersb033c752011-07-20 12:22:35 -07001808 }
1809}
1810
Ian Rogersdd7624d2014-03-14 17:43:00 -07001811void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001812 X86ManagedRegister dest = mdest.AsX86();
1813 if (dest.IsNoRegister()) {
1814 CHECK_EQ(0u, size);
1815 } else if (dest.IsCpuRegister()) {
1816 CHECK_EQ(4u, size);
1817 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1818 } else if (dest.IsRegisterPair()) {
1819 CHECK_EQ(8u, size);
1820 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001821 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001822 } else if (dest.IsX87Register()) {
1823 if (size == 4) {
1824 fs()->flds(Address::Absolute(src));
1825 } else {
1826 fs()->fldl(Address::Absolute(src));
1827 }
1828 } else {
1829 CHECK(dest.IsXmmRegister());
1830 if (size == 4) {
1831 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1832 } else {
1833 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1834 }
1835 }
1836}
1837
Ian Rogers2c8f6532011-09-02 17:16:34 -07001838void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1839 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001840 CHECK(dest.IsCpuRegister());
1841 movl(dest.AsCpuRegister(), Address(ESP, src));
1842}
1843
Ian Rogers2c8f6532011-09-02 17:16:34 -07001844void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1845 MemberOffset offs) {
1846 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001847 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001848 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001849 if (kPoisonHeapReferences) {
1850 negl(dest.AsCpuRegister());
1851 }
Ian Rogersb033c752011-07-20 12:22:35 -07001852}
1853
Ian Rogers2c8f6532011-09-02 17:16:34 -07001854void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1855 Offset offs) {
1856 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001857 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001858 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001859}
1860
Ian Rogersdd7624d2014-03-14 17:43:00 -07001861void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1862 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001863 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001864 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001865 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001866}
1867
jeffhao58136ca2012-05-24 13:40:11 -07001868void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1869 X86ManagedRegister reg = mreg.AsX86();
1870 CHECK(size == 1 || size == 2) << size;
1871 CHECK(reg.IsCpuRegister()) << reg;
1872 if (size == 1) {
1873 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1874 } else {
1875 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1876 }
1877}
1878
jeffhaocee4d0c2012-06-15 14:42:01 -07001879void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1880 X86ManagedRegister reg = mreg.AsX86();
1881 CHECK(size == 1 || size == 2) << size;
1882 CHECK(reg.IsCpuRegister()) << reg;
1883 if (size == 1) {
1884 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1885 } else {
1886 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1887 }
1888}
1889
Ian Rogersb5d09b22012-03-06 22:14:17 -08001890void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001891 X86ManagedRegister dest = mdest.AsX86();
1892 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001893 if (!dest.Equals(src)) {
1894 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1895 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001896 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1897 // Pass via stack and pop X87 register
1898 subl(ESP, Immediate(16));
1899 if (size == 4) {
1900 CHECK_EQ(src.AsX87Register(), ST0);
1901 fstps(Address(ESP, 0));
1902 movss(dest.AsXmmRegister(), Address(ESP, 0));
1903 } else {
1904 CHECK_EQ(src.AsX87Register(), ST0);
1905 fstpl(Address(ESP, 0));
1906 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1907 }
1908 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001909 } else {
1910 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001911 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001912 }
1913 }
1914}
1915
Ian Rogers2c8f6532011-09-02 17:16:34 -07001916void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1917 ManagedRegister mscratch) {
1918 X86ManagedRegister scratch = mscratch.AsX86();
1919 CHECK(scratch.IsCpuRegister());
1920 movl(scratch.AsCpuRegister(), Address(ESP, src));
1921 movl(Address(ESP, dest), scratch.AsCpuRegister());
1922}
1923
Ian Rogersdd7624d2014-03-14 17:43:00 -07001924void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1925 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001926 ManagedRegister mscratch) {
1927 X86ManagedRegister scratch = mscratch.AsX86();
1928 CHECK(scratch.IsCpuRegister());
1929 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1930 Store(fr_offs, scratch, 4);
1931}
1932
Ian Rogersdd7624d2014-03-14 17:43:00 -07001933void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001934 FrameOffset fr_offs,
1935 ManagedRegister mscratch) {
1936 X86ManagedRegister scratch = mscratch.AsX86();
1937 CHECK(scratch.IsCpuRegister());
1938 Load(scratch, fr_offs, 4);
1939 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1940}
1941
1942void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1943 ManagedRegister mscratch,
1944 size_t size) {
1945 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001946 if (scratch.IsCpuRegister() && size == 8) {
1947 Load(scratch, src, 4);
1948 Store(dest, scratch, 4);
1949 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1950 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1951 } else {
1952 Load(scratch, src, size);
1953 Store(dest, scratch, size);
1954 }
1955}
1956
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001957void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1958 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001959 UNIMPLEMENTED(FATAL);
1960}
1961
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001962void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1963 ManagedRegister scratch, size_t size) {
1964 CHECK(scratch.IsNoRegister());
1965 CHECK_EQ(size, 4u);
1966 pushl(Address(ESP, src));
1967 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1968}
1969
Ian Rogersdc51b792011-09-22 20:41:37 -07001970void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1971 ManagedRegister mscratch, size_t size) {
1972 Register scratch = mscratch.AsX86().AsCpuRegister();
1973 CHECK_EQ(size, 4u);
1974 movl(scratch, Address(ESP, src_base));
1975 movl(scratch, Address(scratch, src_offset));
1976 movl(Address(ESP, dest), scratch);
1977}
1978
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001979void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1980 ManagedRegister src, Offset src_offset,
1981 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001982 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001983 CHECK(scratch.IsNoRegister());
1984 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1985 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1986}
1987
1988void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1989 ManagedRegister mscratch, size_t size) {
1990 Register scratch = mscratch.AsX86().AsCpuRegister();
1991 CHECK_EQ(size, 4u);
1992 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1993 movl(scratch, Address(ESP, src));
1994 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001995 popl(Address(scratch, dest_offset));
1996}
1997
Ian Rogerse5de95b2011-09-18 20:31:38 -07001998void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001999 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002000}
2001
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002002void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2003 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002004 ManagedRegister min_reg, bool null_allowed) {
2005 X86ManagedRegister out_reg = mout_reg.AsX86();
2006 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002007 CHECK(in_reg.IsCpuRegister());
2008 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002009 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002010 if (null_allowed) {
2011 Label null_arg;
2012 if (!out_reg.Equals(in_reg)) {
2013 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2014 }
2015 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002016 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002017 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002018 Bind(&null_arg);
2019 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002020 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002021 }
2022}
2023
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002024void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2025 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002026 ManagedRegister mscratch,
2027 bool null_allowed) {
2028 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002029 CHECK(scratch.IsCpuRegister());
2030 if (null_allowed) {
2031 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002032 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002033 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002034 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002035 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002036 Bind(&null_arg);
2037 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002038 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002039 }
2040 Store(out_off, scratch, 4);
2041}
2042
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002043// Given a handle scope entry, load the associated reference.
2044void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002045 ManagedRegister min_reg) {
2046 X86ManagedRegister out_reg = mout_reg.AsX86();
2047 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002048 CHECK(out_reg.IsCpuRegister());
2049 CHECK(in_reg.IsCpuRegister());
2050 Label null_arg;
2051 if (!out_reg.Equals(in_reg)) {
2052 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2053 }
2054 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002055 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002056 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2057 Bind(&null_arg);
2058}
2059
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002060void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002061 // TODO: not validating references
2062}
2063
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002064void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002065 // TODO: not validating references
2066}
2067
Ian Rogers2c8f6532011-09-02 17:16:34 -07002068void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2069 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002070 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002071 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002072 // TODO: place reference map on call
2073}
2074
Ian Rogers67375ac2011-09-14 00:55:44 -07002075void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2076 Register scratch = mscratch.AsX86().AsCpuRegister();
2077 movl(scratch, Address(ESP, base));
2078 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002079}
2080
Ian Rogersdd7624d2014-03-14 17:43:00 -07002081void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002082 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002083}
2084
Ian Rogers2c8f6532011-09-02 17:16:34 -07002085void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2086 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002087 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002088}
2089
Ian Rogers2c8f6532011-09-02 17:16:34 -07002090void X86Assembler::GetCurrentThread(FrameOffset offset,
2091 ManagedRegister mscratch) {
2092 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002093 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002094 movl(Address(ESP, offset), scratch.AsCpuRegister());
2095}
2096
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002097void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
2098 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002099 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002100 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002101 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002102}
Ian Rogers0d666d82011-08-14 16:03:46 -07002103
Ian Rogers2c8f6532011-09-02 17:16:34 -07002104void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2105 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002106#define __ sp_asm->
2107 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002108 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002109 if (stack_adjust_ != 0) { // Fix up the frame.
2110 __ DecreaseFrameSize(stack_adjust_);
2111 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002112 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002113 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2114 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002115 // this call should never return
2116 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002117#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002118}
2119
Ian Rogers2c8f6532011-09-02 17:16:34 -07002120} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002121} // namespace art