blob: 20163b4b769de37cd3022301ab3d497e66abe301 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Andreas Gampe0b9203e2015-01-22 20:39:27 -080020#include "base/logging.h"
21#include "dex/compiler_ir.h"
22#include "dex/mir_graph.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070023#include "dex/quick/mir_to_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024#include "x86_lir.h"
25
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070026#include <map>
Maxim Kazantsev6dccdc22014-08-18 18:43:55 +070027#include <vector>
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070028
Brian Carlstrom7940e442013-07-12 13:46:57 -070029namespace art {
30
Mark Mendelle87f9b52014-04-30 14:13:18 -040031class X86Mir2Lir : public Mir2Lir {
Ian Rogers0f9b9c52014-06-09 01:32:12 -070032 protected:
Ian Rogers0f9b9c52014-06-09 01:32:12 -070033 class InToRegStorageX86_64Mapper : public InToRegStorageMapper {
34 public:
Serguei Katkov717a3e42014-11-13 17:19:42 +060035 explicit InToRegStorageX86_64Mapper(Mir2Lir* m2l)
36 : m2l_(m2l), cur_core_reg_(0), cur_fp_reg_(0) {}
37 virtual RegStorage GetNextReg(ShortyArg arg);
38 virtual void Reset() OVERRIDE {
39 cur_core_reg_ = 0;
40 cur_fp_reg_ = 0;
41 }
Chao-ying Fua77ee512014-07-01 17:43:41 -070042 protected:
Serguei Katkov717a3e42014-11-13 17:19:42 +060043 Mir2Lir* m2l_;
Serguei Katkov717a3e42014-11-13 17:19:42 +060044 size_t cur_core_reg_;
45 size_t cur_fp_reg_;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070046 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070047
Mark P Mendell966c3ae2015-01-27 15:45:27 +000048 class InToRegStorageX86Mapper : public InToRegStorageX86_64Mapper {
Ian Rogers0f9b9c52014-06-09 01:32:12 -070049 public:
Mark P Mendell966c3ae2015-01-27 15:45:27 +000050 explicit InToRegStorageX86Mapper(Mir2Lir* m2l)
51 : InToRegStorageX86_64Mapper(m2l) { }
Serguei Katkov717a3e42014-11-13 17:19:42 +060052 virtual RegStorage GetNextReg(ShortyArg arg);
Ian Rogers0f9b9c52014-06-09 01:32:12 -070053 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070054
Serguei Katkov717a3e42014-11-13 17:19:42 +060055 InToRegStorageX86_64Mapper in_to_reg_storage_x86_64_mapper_;
56 InToRegStorageX86Mapper in_to_reg_storage_x86_mapper_;
57 InToRegStorageMapper* GetResetedInToRegStorageMapper() OVERRIDE {
58 InToRegStorageMapper* res;
59 if (cu_->target64) {
60 res = &in_to_reg_storage_x86_64_mapper_;
61 } else {
62 res = &in_to_reg_storage_x86_mapper_;
63 }
64 res->Reset();
65 return res;
66 }
67
Maxim Kazantsev6dccdc22014-08-18 18:43:55 +070068 class ExplicitTempRegisterLock {
69 public:
70 ExplicitTempRegisterLock(X86Mir2Lir* mir_to_lir, int n_regs, ...);
71 ~ExplicitTempRegisterLock();
72 protected:
73 std::vector<RegStorage> temp_regs_;
74 X86Mir2Lir* const mir_to_lir_;
75 };
76
Serguei Katkov717a3e42014-11-13 17:19:42 +060077 virtual int GenDalvikArgsBulkCopy(CallInfo* info, int first, int count) OVERRIDE;
78
Ian Rogers0f9b9c52014-06-09 01:32:12 -070079 public:
Elena Sayapinadd644502014-07-01 18:39:52 +070080 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -070081
Ian Rogers0f9b9c52014-06-09 01:32:12 -070082 // Required for target - codegen helpers.
83 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +070084 RegLocation rl_dest, int lit) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070085 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Ningsheng Jian675e09b2014-10-23 13:48:36 +080086 void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
87 int32_t constant) OVERRIDE;
88 void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
89 int64_t constant) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070090 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070091 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070092 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000093 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070094 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010095 OpSize size) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070096 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
97 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Yevgeny Rouban6af82062014-11-26 18:11:54 +060098 void GenLongToInt(RegLocation rl_dest, RegLocation rl_src);
Ian Rogers0f9b9c52014-06-09 01:32:12 -070099 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000100 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700101 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
102 OpSize size) OVERRIDE;
Vladimir Markobf535be2014-11-19 18:52:35 +0000103
104 /// @copydoc Mir2Lir::UnconditionallyMarkGCCard(RegStorage)
105 void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) OVERRIDE;
106
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700107 void GenImplicitNullCheck(RegStorage reg, int opt_flags) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700108
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700109 // Required for target - register utilities.
Chao-ying Fua77ee512014-07-01 17:43:41 -0700110 RegStorage TargetReg(SpecialTargetRegister reg) OVERRIDE;
Andreas Gampeccc60262014-07-04 18:02:38 -0700111 RegStorage TargetReg(SpecialTargetRegister symbolic_reg, WideKind wide_kind) OVERRIDE {
112 if (wide_kind == kWide) {
113 if (cu_->target64) {
114 return As64BitReg(TargetReg32(symbolic_reg));
115 } else {
Mark P Mendell966c3ae2015-01-27 15:45:27 +0000116 if (symbolic_reg >= kFArg0 && symbolic_reg <= kFArg3) {
117 // We want an XMM, not a pair.
118 return As64BitReg(TargetReg32(symbolic_reg));
119 }
Andreas Gampeccc60262014-07-04 18:02:38 -0700120 // x86: construct a pair.
121 DCHECK((kArg0 <= symbolic_reg && symbolic_reg < kArg3) ||
Andreas Gampeccc60262014-07-04 18:02:38 -0700122 (kRet0 == symbolic_reg));
123 return RegStorage::MakeRegPair(TargetReg32(symbolic_reg),
124 TargetReg32(static_cast<SpecialTargetRegister>(symbolic_reg + 1)));
125 }
126 } else if (wide_kind == kRef && cu_->target64) {
127 return As64BitReg(TargetReg32(symbolic_reg));
Chao-ying Fua77ee512014-07-01 17:43:41 -0700128 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700129 return TargetReg32(symbolic_reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700130 }
131 }
Chao-ying Fua77ee512014-07-01 17:43:41 -0700132 RegStorage TargetPtrReg(SpecialTargetRegister symbolic_reg) OVERRIDE {
Andreas Gampeccc60262014-07-04 18:02:38 -0700133 return TargetReg(symbolic_reg, cu_->target64 ? kWide : kNotWide);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700134 }
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700135
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700136 RegLocation GetReturnAlt() OVERRIDE;
137 RegLocation GetReturnWideAlt() OVERRIDE;
138 RegLocation LocCReturn() OVERRIDE;
139 RegLocation LocCReturnRef() OVERRIDE;
140 RegLocation LocCReturnDouble() OVERRIDE;
141 RegLocation LocCReturnFloat() OVERRIDE;
142 RegLocation LocCReturnWide() OVERRIDE;
143
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100144 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700145 void AdjustSpillMask() OVERRIDE;
146 void ClobberCallerSave() OVERRIDE;
147 void FreeCallTemps() OVERRIDE;
148 void LockCallTemps() OVERRIDE;
149
150 void CompilerInitializeRegAlloc() OVERRIDE;
151 int VectorRegisterSize() OVERRIDE;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700152 int NumReservableVectorRegisters(bool long_or_fp) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700153
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700154 // Required for target - miscellaneous.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700155 void AssembleLIR() OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100156 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
157 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
158 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700159 const char* GetTargetInstFmt(int opcode) OVERRIDE;
160 const char* GetTargetInstName(int opcode) OVERRIDE;
161 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100162 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700163 uint64_t GetTargetInstFlags(int opcode) OVERRIDE;
Ian Rogers5aa6e042014-06-13 16:38:24 -0700164 size_t GetInsnSize(LIR* lir) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700165 bool IsUnconditionalBranch(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700167 // Get the register class for load/store of a field.
168 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +0100169
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700170 // Required for target - Dalvik-level generators.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700171 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700172 RegLocation rl_dest, int scale) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700173 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700174 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) OVERRIDE;
175
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700176 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700177 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700178 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700179 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700180 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700181 RegLocation rl_src2) OVERRIDE;
182 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
183
184 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) OVERRIDE;
185 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) OVERRIDE;
186 bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double) OVERRIDE;
Yixin Shou8c914c02014-07-28 14:17:09 -0400187 bool GenInlinedReverseBits(CallInfo* info, OpSize size) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700188 bool GenInlinedSqrt(CallInfo* info) OVERRIDE;
Yixin Shou7071c8d2014-03-05 06:07:48 -0500189 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
190 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700191 bool GenInlinedPeek(CallInfo* info, OpSize size) OVERRIDE;
192 bool GenInlinedPoke(CallInfo* info, OpSize size) OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -0700193 bool GenInlinedCharAt(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700194
195 // Long instructions.
Andreas Gampec76c6142014-08-04 16:30:03 -0700196 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700197 RegLocation rl_src2, int flags) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700198 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700199 RegLocation rl_src2, int flags) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700200 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700201 RegLocation rl_src1, RegLocation rl_shift, int flags) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700202 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) OVERRIDE;
203 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
204 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
205 RegLocation rl_src1, RegLocation rl_shift) OVERRIDE;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800206
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700207 /*
208 * @brief Generate a two address long operation with a constant value
209 * @param rl_dest location of result
210 * @param rl_src constant source operand
211 * @param op Opcode to be generated
212 * @return success or not
213 */
214 bool GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700215
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700216 /*
217 * @brief Generate a three address long operation with a constant value
218 * @param rl_dest location of result
219 * @param rl_src1 source operand
220 * @param rl_src2 constant source operand
221 * @param op Opcode to be generated
222 * @return success or not
223 */
224 bool GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
225 Instruction::Code op);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700226 /**
227 * @brief Generate a long arithmetic operation.
228 * @param rl_dest The destination.
229 * @param rl_src1 First operand.
230 * @param rl_src2 Second operand.
231 * @param op The DEX opcode for the operation.
232 * @param is_commutative The sources can be swapped if needed.
233 */
234 virtual void GenLongArith(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
235 Instruction::Code op, bool is_commutative);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800236
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700237 /**
238 * @brief Generate a two operand long arithmetic operation.
239 * @param rl_dest The destination.
240 * @param rl_src Second operand.
241 * @param op The DEX opcode for the operation.
242 */
243 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800244
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700245 /**
246 * @brief Generate a long operation.
247 * @param rl_dest The destination. Must be in a register
248 * @param rl_src The other operand. May be in a register or in memory.
249 * @param op The DEX opcode for the operation.
250 */
251 virtual void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700252
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700253
254 // TODO: collapse reg_lo, reg_hi
255 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div)
256 OVERRIDE;
257 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) OVERRIDE;
258 void GenDivZeroCheckWide(RegStorage reg) OVERRIDE;
259 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) OVERRIDE;
260 void GenExitSequence() OVERRIDE;
261 void GenSpecialExitSequence() OVERRIDE;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000262 void GenSpecialEntryForSuspend() OVERRIDE;
263 void GenSpecialExitForSuspend() OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700264 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) OVERRIDE;
265 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) OVERRIDE;
266 void GenSelect(BasicBlock* bb, MIR* mir) OVERRIDE;
267 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
268 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700269 RegisterClass dest_reg_class) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700270 bool GenMemBarrier(MemBarrierKind barrier_kind) OVERRIDE;
271 void GenMoveException(RegLocation rl_dest) OVERRIDE;
272 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
273 int first_bit, int second_bit) OVERRIDE;
274 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
275 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
Andreas Gampe48971b32014-08-06 10:09:01 -0700276 void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
277 void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700278
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700279 /**
280 * @brief Implement instanceof a final class with x86 specific code.
281 * @param use_declaring_class 'true' if we can use the class itself.
282 * @param type_idx Type index to use if use_declaring_class is 'false'.
283 * @param rl_dest Result to be set to 0 or 1.
284 * @param rl_src Object to be tested.
285 */
286 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700287 RegLocation rl_src) OVERRIDE;
Chao-ying Fua0147762014-06-06 18:38:49 -0700288
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700289 // Single operation generators.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700290 LIR* OpUnconditionalBranch(LIR* target) OVERRIDE;
291 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) OVERRIDE;
292 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target) OVERRIDE;
293 LIR* OpCondBranch(ConditionCode cc, LIR* target) OVERRIDE;
294 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) OVERRIDE;
295 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
296 LIR* OpIT(ConditionCode cond, const char* guide) OVERRIDE;
297 void OpEndIT(LIR* it) OVERRIDE;
298 LIR* OpMem(OpKind op, RegStorage r_base, int disp) OVERRIDE;
299 LIR* OpPcRelLoad(RegStorage reg, LIR* target) OVERRIDE;
300 LIR* OpReg(OpKind op, RegStorage r_dest_src) OVERRIDE;
301 void OpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
302 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) OVERRIDE;
303 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) OVERRIDE;
304 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) OVERRIDE;
305 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) OVERRIDE;
306 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) OVERRIDE;
307 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) OVERRIDE;
308 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) OVERRIDE;
309 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) OVERRIDE;
310 LIR* OpTestSuspend(LIR* target) OVERRIDE;
311 LIR* OpVldm(RegStorage r_base, int count) OVERRIDE;
312 LIR* OpVstm(RegStorage r_base, int count) OVERRIDE;
313 void OpRegCopyWide(RegStorage dest, RegStorage src) OVERRIDE;
314 bool GenInlinedCurrentThread(CallInfo* info) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700316 bool InexpensiveConstantInt(int32_t value) OVERRIDE;
317 bool InexpensiveConstantFloat(int32_t value) OVERRIDE;
318 bool InexpensiveConstantLong(int64_t value) OVERRIDE;
319 bool InexpensiveConstantDouble(int64_t value) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700320
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700321 /*
322 * @brief Should try to optimize for two address instructions?
323 * @return true if we try to avoid generating three operand instructions.
324 */
325 virtual bool GenerateTwoOperandInstructions() const { return true; }
Mark Mendelle87f9b52014-04-30 14:13:18 -0400326
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700327 /*
328 * @brief x86 specific codegen for int operations.
329 * @param opcode Operation to perform.
330 * @param rl_dest Destination for the result.
331 * @param rl_lhs Left hand operand.
332 * @param rl_rhs Right hand operand.
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700333 * @param flags The instruction optimization flags.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700334 */
335 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_lhs,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700336 RegLocation rl_rhs, int flags) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800337
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700338 /*
339 * @brief Load the Method* of a dex method into the register.
340 * @param target_method The MethodReference of the method to be invoked.
341 * @param type How the method will be invoked.
342 * @param register that will contain the code address.
343 * @note register will be passed to TargetReg to get physical register.
344 */
345 void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700346 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800347
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700348 /*
349 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -0700350 * @param dex DexFile that contains the class type.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700351 * @param type How the method will be invoked.
352 * @param register that will contain the code address.
353 * @note register will be passed to TargetReg to get physical register.
354 */
Fred Shihe7f82e22014-08-06 10:46:37 -0700355 void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
356 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800357
Vladimir Markof4da6752014-08-01 19:04:18 +0100358 NextCallInsn GetNextSDCallInsn() OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800359
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700360 /*
361 * @brief Generate a relative call to the method that will be patched at link time.
362 * @param target_method The MethodReference of the method to be invoked.
363 * @param type How the method will be invoked.
364 * @returns Call instruction
365 */
Vladimir Markof4da6752014-08-01 19:04:18 +0100366 LIR* CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
367
368 /*
369 * @brief Generate the actual call insn based on the method info.
370 * @param method_info the lowering info for the method call.
371 * @returns Call instruction
372 */
373 LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800374
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700375 /*
376 * @brief Handle x86 specific literals
377 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700378 void InstallLiteralPools() OVERRIDE;
Mark Mendellae9fd932014-02-10 16:14:35 -0800379
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700380 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700381 * @brief Generate the debug_frame FDE information.
382 * @returns pointer to vector containing CFE information
383 */
Tong Shen547cdfd2014-08-05 01:54:19 -0700384 std::vector<uint8_t>* ReturnFrameDescriptionEntry() OVERRIDE;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800385
Andreas Gampe98430592014-07-27 19:44:50 -0700386 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
387
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700388 protected:
Ian Rogersb28c1c02014-11-08 11:21:21 -0800389 RegStorage TargetReg32(SpecialTargetRegister reg) const;
Chao-ying Fua77ee512014-07-01 17:43:41 -0700390 // Casting of RegStorage
391 RegStorage As32BitReg(RegStorage reg) {
392 DCHECK(!reg.IsPair());
393 if ((kFailOnSizeError || kReportSizeError) && !reg.Is64Bit()) {
394 if (kFailOnSizeError) {
395 LOG(FATAL) << "Expected 64b register " << reg.GetReg();
396 } else {
397 LOG(WARNING) << "Expected 64b register " << reg.GetReg();
398 return reg;
399 }
400 }
401 RegStorage ret_val = RegStorage(RegStorage::k32BitSolo,
402 reg.GetRawBits() & RegStorage::kRegTypeMask);
403 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k32SoloStorageMask)
404 ->GetReg().GetReg(),
405 ret_val.GetReg());
406 return ret_val;
407 }
408
409 RegStorage As64BitReg(RegStorage reg) {
410 DCHECK(!reg.IsPair());
411 if ((kFailOnSizeError || kReportSizeError) && !reg.Is32Bit()) {
412 if (kFailOnSizeError) {
413 LOG(FATAL) << "Expected 32b register " << reg.GetReg();
414 } else {
415 LOG(WARNING) << "Expected 32b register " << reg.GetReg();
416 return reg;
417 }
418 }
419 RegStorage ret_val = RegStorage(RegStorage::k64BitSolo,
420 reg.GetRawBits() & RegStorage::kRegTypeMask);
421 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k64SoloStorageMask)
422 ->GetReg().GetReg(),
423 ret_val.GetReg());
424 return ret_val;
425 }
426
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700427 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
428 RegStorage r_dest, OpSize size);
429 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700430 RegStorage r_src, OpSize size, int opt_flags = 0);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700431
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700432 int AssignInsnOffsets();
433 void AssignOffsets();
434 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
435
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700436 size_t ComputeSize(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_index,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700437 int32_t raw_base, int32_t displacement);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700438 void CheckValidByteRegister(const X86EncodingMap* entry, int32_t raw_reg);
439 void EmitPrefix(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700440 int32_t raw_reg_r, int32_t raw_reg_x, int32_t raw_reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700441 void EmitOpcode(const X86EncodingMap* entry);
442 void EmitPrefixAndOpcode(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700443 int32_t reg_r, int32_t reg_x, int32_t reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700444 void EmitDisp(uint8_t base, int32_t disp);
445 void EmitModrmThread(uint8_t reg_or_opcode);
446 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int32_t disp);
447 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale,
448 int32_t disp);
449 void EmitImm(const X86EncodingMap* entry, int64_t imm);
450 void EmitNullary(const X86EncodingMap* entry);
451 void EmitOpRegOpcode(const X86EncodingMap* entry, int32_t raw_reg);
452 void EmitOpReg(const X86EncodingMap* entry, int32_t raw_reg);
453 void EmitOpMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
454 void EmitOpArray(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
455 int32_t disp);
456 void EmitMemReg(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_reg);
457 void EmitRegMem(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base, int32_t disp);
458 void EmitRegArray(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base,
459 int32_t raw_index, int scale, int32_t disp);
460 void EmitArrayReg(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
461 int32_t disp, int32_t raw_reg);
462 void EmitMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
463 void EmitArrayImm(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
464 int32_t raw_disp, int32_t imm);
465 void EmitRegThread(const X86EncodingMap* entry, int32_t raw_reg, int32_t disp);
466 void EmitRegReg(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2);
467 void EmitRegRegImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t imm);
468 void EmitRegMemImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
469 int32_t imm);
470 void EmitMemRegImm(const X86EncodingMap* entry, int32_t base, int32_t disp, int32_t raw_reg1,
471 int32_t imm);
472 void EmitRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
473 void EmitThreadImm(const X86EncodingMap* entry, int32_t disp, int32_t imm);
474 void EmitMovRegImm(const X86EncodingMap* entry, int32_t raw_reg, int64_t imm);
475 void EmitShiftRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
476 void EmitShiftRegCl(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_cl);
477 void EmitShiftMemCl(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_cl);
Yixin Shouf40f8902014-08-14 14:10:32 -0400478 void EmitShiftRegRegCl(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2,
479 int32_t raw_cl);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700480 void EmitShiftMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
481 void EmitRegCond(const X86EncodingMap* entry, int32_t raw_reg, int32_t cc);
482 void EmitMemCond(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t cc);
483 void EmitRegRegCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t cc);
484 void EmitRegMemCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
485 int32_t cc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800486
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700487 void EmitJmp(const X86EncodingMap* entry, int32_t rel);
488 void EmitJcc(const X86EncodingMap* entry, int32_t rel, int32_t cc);
489 void EmitCallMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
490 void EmitCallImmediate(const X86EncodingMap* entry, int32_t disp);
491 void EmitCallThread(const X86EncodingMap* entry, int32_t disp);
492 void EmitPcRel(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base_or_table,
493 int32_t raw_index, int scale, int32_t table_or_disp);
494 void EmitMacro(const X86EncodingMap* entry, int32_t raw_reg, int32_t offset);
495 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
496 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
497 int64_t val, ConditionCode ccode);
498 void GenConstWide(RegLocation rl_dest, int64_t value);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700499 void GenMultiplyVectorSignedByte(RegStorage rs_dest_src1, RegStorage rs_src2);
500 void GenMultiplyVectorLong(RegStorage rs_dest_src1, RegStorage rs_src2);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700501 void GenShiftByteVector(MIR* mir);
Yixin Shouf40f8902014-08-14 14:10:32 -0400502 void AndMaskVectorRegister(RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3,
503 uint32_t m4);
504 void MaskVectorRegister(X86OpCode opcode, RegStorage rs_src1, uint32_t m1, uint32_t m2,
505 uint32_t m3, uint32_t m4);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700506 void AppendOpcodeWithConst(X86OpCode opcode, int reg, MIR* mir);
Mark Mendell0a1174e2014-09-11 14:51:02 -0400507 virtual void LoadVectorRegister(RegStorage rs_dest, RegStorage rs_src, OpSize opsize,
508 int op_mov);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400509
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700510 static bool ProvidesFullMemoryBarrier(X86OpCode opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800511
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700512 /*
513 * @brief Ensure that a temporary register is byte addressable.
514 * @returns a temporary guarenteed to be byte addressable.
515 */
516 virtual RegStorage AllocateByteRegister();
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800517
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700518 /*
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700519 * @brief Use a wide temporary as a 128-bit register
520 * @returns a 128-bit temporary register.
521 */
522 virtual RegStorage Get128BitRegister(RegStorage reg);
523
524 /*
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700525 * @brief Check if a register is byte addressable.
526 * @returns true if a register is byte addressable.
527 */
Ian Rogersb28c1c02014-11-08 11:21:21 -0800528 bool IsByteRegister(RegStorage reg) const;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700529
530 void GenDivRemLongLit(RegLocation rl_dest, RegLocation rl_src, int64_t imm, bool is_div);
531
DaniilSokolov70c4f062014-06-24 17:34:00 -0700532 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700533
534 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700535 * @brief generate inline code for fast case of Strng.indexOf.
536 * @param info Call parameters
537 * @param zero_based 'true' if the index into the string is 0.
538 * @returns 'true' if the call was inlined, 'false' if a regular call needs to be
539 * generated.
540 */
541 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400542
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700543 /**
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700544 * @brief Used to reserve a range of vector registers.
545 * @see kMirOpReserveVectorRegisters
546 * @param mir The extended MIR for reservation.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700547 */
548 void ReserveVectorRegisters(MIR* mir);
549
550 /**
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700551 * @brief Used to return a range of vector registers.
552 * @see kMirOpReturnVectorRegisters
553 * @param mir The extended MIR for returning vector regs.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700554 */
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700555 void ReturnVectorRegisters(MIR* mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700556
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700557 /*
558 * @brief Load 128 bit constant into vector register.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700559 * @param mir The MIR whose opcode is kMirConstVector
560 * @note vA is the TypeSize for the register.
561 * @note vB is the destination XMM register. arg[0..3] are 32 bit constant values.
562 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700563 void GenConst128(MIR* mir);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800564
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700565 /*
566 * @brief MIR to move a vectorized register to another.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700567 * @param mir The MIR whose opcode is kMirConstVector.
568 * @note vA: TypeSize
569 * @note vB: destination
570 * @note vC: source
571 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700572 void GenMoveVector(MIR* mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400573
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700574 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400575 * @brief Packed multiply of units in two vector registers: vB = vB .* @note vC using vA to know
576 * the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700577 * @param mir The MIR whose opcode is kMirConstVector.
578 * @note vA: TypeSize
579 * @note vB: destination and source
580 * @note vC: source
581 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700582 void GenMultiplyVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400583
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700584 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400585 * @brief Packed addition of units in two vector registers: vB = vB .+ vC using vA to know the
586 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700587 * @param mir The MIR whose opcode is kMirConstVector.
588 * @note vA: TypeSize
589 * @note vB: destination and source
590 * @note vC: source
591 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700592 void GenAddVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400593
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700594 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400595 * @brief Packed subtraction of units in two vector registers: vB = vB .- vC using vA to know the
596 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700597 * @param mir The MIR whose opcode is kMirConstVector.
598 * @note vA: TypeSize
599 * @note vB: destination and source
600 * @note vC: source
601 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700602 void GenSubtractVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400603
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700604 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400605 * @brief Packed shift left of units in two vector registers: vB = vB .<< vC using vA to know the
606 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700607 * @param mir The MIR whose opcode is kMirConstVector.
608 * @note vA: TypeSize
609 * @note vB: destination and source
610 * @note vC: immediate
611 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700612 void GenShiftLeftVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400613
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700614 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400615 * @brief Packed signed shift right of units in two vector registers: vB = vB .>> vC using vA to
616 * know the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700617 * @param mir The MIR whose opcode is kMirConstVector.
618 * @note vA: TypeSize
619 * @note vB: destination and source
620 * @note vC: immediate
621 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700622 void GenSignedShiftRightVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400623
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700624 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400625 * @brief Packed unsigned shift right of units in two vector registers: vB = vB .>>> vC using vA
626 * to know the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700627 * @param mir The MIR whose opcode is kMirConstVector.
628 * @note vA: TypeSize
629 * @note vB: destination and source
630 * @note vC: immediate
631 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700632 void GenUnsignedShiftRightVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400633
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700634 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400635 * @brief Packed bitwise and of units in two vector registers: vB = vB .& vC using vA to know the
636 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700637 * @note vA: TypeSize
638 * @note vB: destination and source
639 * @note vC: source
640 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700641 void GenAndVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400642
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700643 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400644 * @brief Packed bitwise or of units in two vector registers: vB = vB .| vC using vA to know the
645 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700646 * @param mir The MIR whose opcode is kMirConstVector.
647 * @note vA: TypeSize
648 * @note vB: destination and source
649 * @note vC: source
650 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700651 void GenOrVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400652
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700653 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400654 * @brief Packed bitwise xor of units in two vector registers: vB = vB .^ vC using vA to know the
655 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700656 * @param mir The MIR whose opcode is kMirConstVector.
657 * @note vA: TypeSize
658 * @note vB: destination and source
659 * @note vC: source
660 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700661 void GenXorVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400662
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700663 /*
664 * @brief Reduce a 128-bit packed element into a single VR by taking lower bits
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700665 * @param mir The MIR whose opcode is kMirConstVector.
666 * @details Instruction does a horizontal addition of the packed elements and then adds it to VR.
667 * @note vA: TypeSize
668 * @note vB: destination and source VR (not vector register)
669 * @note vC: source (vector register)
670 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700671 void GenAddReduceVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400672
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700673 /*
674 * @brief Extract a packed element into a single VR.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700675 * @param mir The MIR whose opcode is kMirConstVector.
676 * @note vA: TypeSize
677 * @note vB: destination VR (not vector register)
678 * @note vC: source (vector register)
679 * @note arg[0]: The index to use for extraction from vector register (which packed element).
680 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700681 void GenReduceVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400682
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700683 /*
684 * @brief Create a vector value, with all TypeSize values equal to vC
685 * @param bb The basic block in which the MIR is from.
686 * @param mir The MIR whose opcode is kMirConstVector.
687 * @note vA: TypeSize.
688 * @note vB: destination vector register.
689 * @note vC: source VR (not vector register).
690 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700691 void GenSetVector(MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400692
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700693 /**
694 * @brief Used to generate code for kMirOpPackedArrayGet.
695 * @param bb The basic block of MIR.
696 * @param mir The mir whose opcode is kMirOpPackedArrayGet.
697 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700698 void GenPackedArrayGet(BasicBlock* bb, MIR* mir);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700699
700 /**
701 * @brief Used to generate code for kMirOpPackedArrayPut.
702 * @param bb The basic block of MIR.
703 * @param mir The mir whose opcode is kMirOpPackedArrayPut.
704 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700705 void GenPackedArrayPut(BasicBlock* bb, MIR* mir);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700706
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700707 /*
708 * @brief Generate code for a vector opcode.
709 * @param bb The basic block in which the MIR is from.
710 * @param mir The MIR whose opcode is a non-standard opcode.
711 */
712 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400713
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700714 /*
715 * @brief Return the correct x86 opcode for the Dex operation
716 * @param op Dex opcode for the operation
717 * @param loc Register location of the operand
718 * @param is_high_op 'true' if this is an operation on the high word
719 * @param value Immediate value for the operation. Used for byte variants
720 * @returns the correct x86 opcode to perform the operation
721 */
722 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400723
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700724 /*
725 * @brief Return the correct x86 opcode for the Dex operation
726 * @param op Dex opcode for the operation
727 * @param dest location of the destination. May be register or memory.
728 * @param rhs Location for the rhs of the operation. May be in register or memory.
729 * @param is_high_op 'true' if this is an operation on the high word
730 * @returns the correct x86 opcode to perform the operation
731 * @note at most one location may refer to memory
732 */
733 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
734 bool is_high_op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800735
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700736 /*
737 * @brief Is this operation a no-op for this opcode and value
738 * @param op Dex opcode for the operation
739 * @param value Immediate value for the operation.
740 * @returns 'true' if the operation will have no effect
741 */
742 bool IsNoOp(Instruction::Code op, int32_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800743
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700744 /**
745 * @brief Calculate magic number and shift for a given divisor
746 * @param divisor divisor number for calculation
747 * @param magic hold calculated magic number
748 * @param shift hold calculated shift
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700749 * @param is_long 'true' if divisor is jlong, 'false' for jint.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700750 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700751 void CalculateMagicAndShift(int64_t divisor, int64_t& magic, int& shift, bool is_long);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800752
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700753 /*
754 * @brief Generate an integer div or rem operation.
755 * @param rl_dest Destination Location.
756 * @param rl_src1 Numerator Location.
757 * @param rl_src2 Divisor Location.
758 * @param is_div 'true' if this is a division, 'false' for a remainder.
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700759 * @param flags The instruction optimization flags. It can include information
760 * if exception check can be elided.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700761 */
762 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700763 bool is_div, int flags);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800764
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700765 /*
766 * @brief Generate an integer div or rem operation by a literal.
767 * @param rl_dest Destination Location.
768 * @param rl_src Numerator Location.
769 * @param lit Divisor.
770 * @param is_div 'true' if this is a division, 'false' for a remainder.
771 */
772 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800773
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700774 /*
775 * Generate code to implement long shift operations.
776 * @param opcode The DEX opcode to specify the shift type.
777 * @param rl_dest The destination.
778 * @param rl_src The value to be shifted.
779 * @param shift_amount How much to shift.
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700780 * @param flags The instruction optimization flags.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700781 * @returns the RegLocation of the result.
782 */
783 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700784 RegLocation rl_src, int shift_amount, int flags);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700785 /*
786 * Generate an imul of a register by a constant or a better sequence.
787 * @param dest Destination Register.
788 * @param src Source Register.
789 * @param val Constant multiplier.
790 */
791 void GenImulRegImm(RegStorage dest, RegStorage src, int val);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800792
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700793 /*
794 * Generate an imul of a memory location by a constant or a better sequence.
795 * @param dest Destination Register.
796 * @param sreg Symbolic register.
797 * @param displacement Displacement on stack of Symbolic Register.
798 * @param val Constant multiplier.
799 */
800 void GenImulMemImm(RegStorage dest, int sreg, int displacement, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800801
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700802 /*
803 * @brief Compare memory to immediate, and branch if condition true.
804 * @param cond The condition code that when true will branch to the target.
805 * @param temp_reg A temporary register that can be used if compare memory is not
806 * supported by the architecture.
807 * @param base_reg The register holding the base address.
808 * @param offset The offset from the base.
809 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +0000810 * @param target branch target (or nullptr)
811 * @param compare output for getting LIR for comparison (or nullptr)
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700812 */
813 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +0000814 int offset, int check_value, LIR* target, LIR** compare);
Mark Mendell766e9292014-01-27 07:55:47 -0800815
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700816 void GenRemFP(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2, bool is_double);
817
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700818 /*
819 * Can this operation be using core registers without temporaries?
820 * @param rl_lhs Left hand operand.
821 * @param rl_rhs Right hand operand.
822 * @returns 'true' if the operation can proceed without needing temporary regs.
823 */
824 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800825
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700826 /**
827 * @brief Generates inline code for conversion of long to FP by using x87/
828 * @param rl_dest The destination of the FP.
829 * @param rl_src The source of the long.
830 * @param is_double 'true' if dealing with double, 'false' for float.
831 */
832 virtual void GenLongToFP(RegLocation rl_dest, RegLocation rl_src, bool is_double);
Mark Mendell67c39c42014-01-31 17:28:00 -0800833
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700834 void GenArrayBoundsCheck(RegStorage index, RegStorage array_base, int32_t len_offset);
835 void GenArrayBoundsCheck(int32_t index, RegStorage array_base, int32_t len_offset);
836
837 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
838 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegLocation value);
839 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
840 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset);
841 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset);
842 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset);
843 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset);
844 void OpTlsCmp(ThreadOffset<4> offset, int val);
845 void OpTlsCmp(ThreadOffset<8> offset, int val);
846
847 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
848
Andreas Gampec76c6142014-08-04 16:30:03 -0700849 // Try to do a long multiplication where rl_src2 is a constant. This simplified setup might fail,
850 // in which case false will be returned.
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700851 bool GenMulLongConst(RegLocation rl_dest, RegLocation rl_src1, int64_t val, int flags);
Andreas Gampec76c6142014-08-04 16:30:03 -0700852 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700853 RegLocation rl_src2, int flags);
Andreas Gampec76c6142014-08-04 16:30:03 -0700854 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
855 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
856 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700857 RegLocation rl_src2, bool is_div, int flags);
Andreas Gampec76c6142014-08-04 16:30:03 -0700858
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700859 void SpillCoreRegs();
860 void UnSpillCoreRegs();
861 void UnSpillFPRegs();
862 void SpillFPRegs();
863
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700864 /*
865 * @brief Perform MIR analysis before compiling method.
866 * @note Invokes Mir2LiR::Materialize after analysis.
867 */
868 void Materialize();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800869
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700870 /*
871 * Mir2Lir's UpdateLoc() looks to see if the Dalvik value is currently live in any temp register
872 * without regard to data type. In practice, this can result in UpdateLoc returning a
873 * location record for a Dalvik float value in a core register, and vis-versa. For targets
874 * which can inexpensively move data between core and float registers, this can often be a win.
875 * However, for x86 this is generally not a win. These variants of UpdateLoc()
876 * take a register class argument - and will return an in-register location record only if
877 * the value is live in a temp register of the correct class. Additionally, if the value is in
878 * a temp register of the wrong register class, it will be clobbered.
879 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700880 RegLocation UpdateLocTyped(RegLocation loc);
881 RegLocation UpdateLocWideTyped(RegLocation loc);
Mark Mendell67c39c42014-01-31 17:28:00 -0800882
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700883 /*
884 * @brief Analyze MIR before generating code, to prepare for the code generation.
885 */
886 void AnalyzeMIR();
buzbee30adc732014-05-09 15:10:18 -0700887
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700888 /*
889 * @brief Analyze one basic block.
890 * @param bb Basic block to analyze.
891 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700892 void AnalyzeBB(BasicBlock* bb);
Mark Mendell67c39c42014-01-31 17:28:00 -0800893
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700894 /*
895 * @brief Analyze one extended MIR instruction
896 * @param opcode MIR instruction opcode.
897 * @param bb Basic block containing instruction.
898 * @param mir Extended instruction to analyze.
899 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700900 void AnalyzeExtendedMIR(int opcode, BasicBlock* bb, MIR* mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800901
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700902 /*
903 * @brief Analyze one MIR instruction
904 * @param opcode MIR instruction opcode.
905 * @param bb Basic block containing instruction.
906 * @param mir Instruction to analyze.
907 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700908 virtual void AnalyzeMIR(int opcode, BasicBlock* bb, MIR* mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800909
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700910 /*
911 * @brief Analyze one MIR float/double instruction
912 * @param opcode MIR instruction opcode.
913 * @param bb Basic block containing instruction.
914 * @param mir Instruction to analyze.
915 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700916 virtual void AnalyzeFPInstruction(int opcode, BasicBlock* bb, MIR* mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800917
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700918 /*
919 * @brief Analyze one use of a double operand.
920 * @param rl_use Double RegLocation for the operand.
921 */
922 void AnalyzeDoubleUse(RegLocation rl_use);
Mark Mendell67c39c42014-01-31 17:28:00 -0800923
Yixin Shou7071c8d2014-03-05 06:07:48 -0500924 /*
925 * @brief Analyze one invoke-static MIR instruction
926 * @param opcode MIR instruction opcode.
927 * @param bb Basic block containing instruction.
928 * @param mir Instruction to analyze.
929 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700930 void AnalyzeInvokeStatic(int opcode, BasicBlock* bb, MIR* mir);
Yixin Shou7071c8d2014-03-05 06:07:48 -0500931
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700932 // Information derived from analysis of MIR
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700933
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700934 // The compiler temporary for the code address of the method.
935 CompilerTemp *base_of_code_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800936
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700937 // Have we decided to compute a ptr to code and store in temporary VR?
938 bool store_method_addr_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800939
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700940 // Have we used the stored method address?
941 bool store_method_addr_used_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800942
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700943 // Instructions to remove if we didn't use the stored method address.
944 LIR* setup_method_address_[2];
Mark Mendell55d0eac2014-02-06 11:02:52 -0800945
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700946 // Instructions needing patching with Method* values.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100947 ArenaVector<LIR*> method_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800948
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700949 // Instructions needing patching with Class Type* values.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100950 ArenaVector<LIR*> class_type_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800951
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700952 // Instructions needing patching with PC relative code addresses.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100953 ArenaVector<LIR*> call_method_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800954
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700955 // Prologue decrement of stack pointer.
956 LIR* stack_decrement_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800957
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700958 // Epilogue increment of stack pointer.
959 LIR* stack_increment_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800960
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700961 // The list of const vector literals.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700962 LIR* const_vectors_;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400963
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700964 /*
965 * @brief Search for a matching vector literal
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700966 * @param constants An array of size 4 which contains all of 32-bit constants.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700967 * @returns pointer to matching LIR constant, or nullptr if not found.
968 */
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700969 LIR* ScanVectorLiteral(int32_t* constants);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400970
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700971 /*
972 * @brief Add a constant vector literal
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700973 * @param constants An array of size 4 which contains all of 32-bit constants.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700974 */
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700975 LIR* AddVectorLiteral(int32_t* constants);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400976
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700977 bool WideGPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700978 return cu_->target64; // On 64b, we have 64b GPRs.
979 }
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700980
981 bool WideFPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700982 return true; // xmm registers have 64b views even on x86.
983 }
984
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700985 /*
986 * @brief Dump a RegLocation using printf
987 * @param loc Register location to dump
988 */
989 static void DumpRegLocation(RegLocation loc);
990
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700991 private:
Yixin Shou8c914c02014-07-28 14:17:09 -0400992 void SwapBits(RegStorage result_reg, int shift, int32_t value);
993 void SwapBits64(RegStorage result_reg, int shift, int64_t value);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700994
995 static const X86EncodingMap EncodingMap[kX86Last];
996
997 friend std::ostream& operator<<(std::ostream& os, const X86OpCode& rhs);
998
999 DISALLOW_COPY_AND_ASSIGN(X86Mir2Lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001000};
1001
1002} // namespace art
1003
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001004#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_