blob: b3a13767276f2eafaa18f6d735b7dbaaffa4dd8e [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070023#include "utils/dwarf_cfi.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Ian Rogersb033c752011-07-20 12:22:35 -070028std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
29 return os << "XMM" << static_cast<int>(reg);
30}
31
32std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
33 return os << "ST" << static_cast<int>(reg);
34}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogers2c8f6532011-09-02 17:16:34 -070036void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
38 EmitUint8(0xFF);
39 EmitRegisterOperand(2, reg);
40}
41
42
Ian Rogers2c8f6532011-09-02 17:16:34 -070043void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
45 EmitUint8(0xFF);
46 EmitOperand(2, address);
47}
48
49
Ian Rogers2c8f6532011-09-02 17:16:34 -070050void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
52 EmitUint8(0xE8);
53 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000054 // Offset by one because we already have emitted the opcode.
55 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070056}
57
58
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000059void X86Assembler::call(const ExternalLabel& label) {
60 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
61 intptr_t call_start = buffer_.GetPosition();
62 EmitUint8(0xE8);
63 EmitInt32(label.address());
64 static const intptr_t kCallExternalLabelSize = 5;
65 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
66}
67
68
Ian Rogers2c8f6532011-09-02 17:16:34 -070069void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070070 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
71 EmitUint8(0x50 + reg);
72}
73
74
Ian Rogers2c8f6532011-09-02 17:16:34 -070075void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070076 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
77 EmitUint8(0xFF);
78 EmitOperand(6, address);
79}
80
81
Ian Rogers2c8f6532011-09-02 17:16:34 -070082void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070083 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070084 if (imm.is_int8()) {
85 EmitUint8(0x6A);
86 EmitUint8(imm.value() & 0xFF);
87 } else {
88 EmitUint8(0x68);
89 EmitImmediate(imm);
90 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070091}
92
93
Ian Rogers2c8f6532011-09-02 17:16:34 -070094void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070095 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
96 EmitUint8(0x58 + reg);
97}
98
99
Ian Rogers2c8f6532011-09-02 17:16:34 -0700100void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700101 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
102 EmitUint8(0x8F);
103 EmitOperand(0, address);
104}
105
106
Ian Rogers2c8f6532011-09-02 17:16:34 -0700107void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700108 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
109 EmitUint8(0xB8 + dst);
110 EmitImmediate(imm);
111}
112
113
Ian Rogers2c8f6532011-09-02 17:16:34 -0700114void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700115 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
116 EmitUint8(0x89);
117 EmitRegisterOperand(src, dst);
118}
119
120
Ian Rogers2c8f6532011-09-02 17:16:34 -0700121void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700122 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
123 EmitUint8(0x8B);
124 EmitOperand(dst, src);
125}
126
127
Ian Rogers2c8f6532011-09-02 17:16:34 -0700128void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700129 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
130 EmitUint8(0x89);
131 EmitOperand(src, dst);
132}
133
134
Ian Rogers2c8f6532011-09-02 17:16:34 -0700135void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700136 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
137 EmitUint8(0xC7);
138 EmitOperand(0, dst);
139 EmitImmediate(imm);
140}
141
Ian Rogersbdb03912011-09-14 00:55:44 -0700142void X86Assembler::movl(const Address& dst, Label* lbl) {
143 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
144 EmitUint8(0xC7);
145 EmitOperand(0, dst);
146 EmitLabel(lbl, dst.length_ + 5);
147}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700148
Mark Mendell09ed1a32015-03-25 08:30:06 -0400149void X86Assembler::bswapl(Register dst) {
150 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
151 EmitUint8(0x0F);
152 EmitUint8(0xC8 + dst);
153}
154
Ian Rogers2c8f6532011-09-02 17:16:34 -0700155void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xB6);
159 EmitRegisterOperand(dst, src);
160}
161
162
Ian Rogers2c8f6532011-09-02 17:16:34 -0700163void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700164 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
165 EmitUint8(0x0F);
166 EmitUint8(0xB6);
167 EmitOperand(dst, src);
168}
169
170
Ian Rogers2c8f6532011-09-02 17:16:34 -0700171void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700172 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
173 EmitUint8(0x0F);
174 EmitUint8(0xBE);
175 EmitRegisterOperand(dst, src);
176}
177
178
Ian Rogers2c8f6532011-09-02 17:16:34 -0700179void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700180 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
181 EmitUint8(0x0F);
182 EmitUint8(0xBE);
183 EmitOperand(dst, src);
184}
185
186
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700187void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700188 LOG(FATAL) << "Use movzxb or movsxb instead.";
189}
190
191
Ian Rogers2c8f6532011-09-02 17:16:34 -0700192void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
194 EmitUint8(0x88);
195 EmitOperand(src, dst);
196}
197
198
Ian Rogers2c8f6532011-09-02 17:16:34 -0700199void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700200 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
201 EmitUint8(0xC6);
202 EmitOperand(EAX, dst);
203 CHECK(imm.is_int8());
204 EmitUint8(imm.value() & 0xFF);
205}
206
207
Ian Rogers2c8f6532011-09-02 17:16:34 -0700208void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700209 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
210 EmitUint8(0x0F);
211 EmitUint8(0xB7);
212 EmitRegisterOperand(dst, src);
213}
214
215
Ian Rogers2c8f6532011-09-02 17:16:34 -0700216void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700217 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
218 EmitUint8(0x0F);
219 EmitUint8(0xB7);
220 EmitOperand(dst, src);
221}
222
223
Ian Rogers2c8f6532011-09-02 17:16:34 -0700224void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700225 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
226 EmitUint8(0x0F);
227 EmitUint8(0xBF);
228 EmitRegisterOperand(dst, src);
229}
230
231
Ian Rogers2c8f6532011-09-02 17:16:34 -0700232void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700233 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
234 EmitUint8(0x0F);
235 EmitUint8(0xBF);
236 EmitOperand(dst, src);
237}
238
239
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700240void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700241 LOG(FATAL) << "Use movzxw or movsxw instead.";
242}
243
244
Ian Rogers2c8f6532011-09-02 17:16:34 -0700245void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700246 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
247 EmitOperandSizeOverride();
248 EmitUint8(0x89);
249 EmitOperand(src, dst);
250}
251
252
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100253void X86Assembler::movw(const Address& dst, const Immediate& imm) {
254 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
255 EmitOperandSizeOverride();
256 EmitUint8(0xC7);
257 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100258 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100259 EmitUint8(imm.value() & 0xFF);
260 EmitUint8(imm.value() >> 8);
261}
262
263
Ian Rogers2c8f6532011-09-02 17:16:34 -0700264void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700265 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
266 EmitUint8(0x8D);
267 EmitOperand(dst, src);
268}
269
270
Ian Rogers2c8f6532011-09-02 17:16:34 -0700271void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700272 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
273 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700274 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700275 EmitRegisterOperand(dst, src);
276}
277
278
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000279void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700280 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
281 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700282 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000283 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700284}
285
286
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100287void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
288 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
289 EmitUint8(0x0F);
290 EmitUint8(0x28);
291 EmitXmmRegisterOperand(dst, src);
292}
293
294
Ian Rogers2c8f6532011-09-02 17:16:34 -0700295void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700296 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
297 EmitUint8(0xF3);
298 EmitUint8(0x0F);
299 EmitUint8(0x10);
300 EmitOperand(dst, src);
301}
302
303
Ian Rogers2c8f6532011-09-02 17:16:34 -0700304void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700305 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
306 EmitUint8(0xF3);
307 EmitUint8(0x0F);
308 EmitUint8(0x11);
309 EmitOperand(src, dst);
310}
311
312
Ian Rogers2c8f6532011-09-02 17:16:34 -0700313void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700314 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
315 EmitUint8(0xF3);
316 EmitUint8(0x0F);
317 EmitUint8(0x11);
318 EmitXmmRegisterOperand(src, dst);
319}
320
321
Ian Rogers2c8f6532011-09-02 17:16:34 -0700322void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700323 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
324 EmitUint8(0x66);
325 EmitUint8(0x0F);
326 EmitUint8(0x6E);
327 EmitOperand(dst, Operand(src));
328}
329
330
Ian Rogers2c8f6532011-09-02 17:16:34 -0700331void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700332 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
333 EmitUint8(0x66);
334 EmitUint8(0x0F);
335 EmitUint8(0x7E);
336 EmitOperand(src, Operand(dst));
337}
338
339
Ian Rogers2c8f6532011-09-02 17:16:34 -0700340void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700341 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
342 EmitUint8(0xF3);
343 EmitUint8(0x0F);
344 EmitUint8(0x58);
345 EmitXmmRegisterOperand(dst, src);
346}
347
348
Ian Rogers2c8f6532011-09-02 17:16:34 -0700349void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700350 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
351 EmitUint8(0xF3);
352 EmitUint8(0x0F);
353 EmitUint8(0x58);
354 EmitOperand(dst, src);
355}
356
357
Ian Rogers2c8f6532011-09-02 17:16:34 -0700358void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700359 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
360 EmitUint8(0xF3);
361 EmitUint8(0x0F);
362 EmitUint8(0x5C);
363 EmitXmmRegisterOperand(dst, src);
364}
365
366
Ian Rogers2c8f6532011-09-02 17:16:34 -0700367void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700368 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
369 EmitUint8(0xF3);
370 EmitUint8(0x0F);
371 EmitUint8(0x5C);
372 EmitOperand(dst, src);
373}
374
375
Ian Rogers2c8f6532011-09-02 17:16:34 -0700376void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700377 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
378 EmitUint8(0xF3);
379 EmitUint8(0x0F);
380 EmitUint8(0x59);
381 EmitXmmRegisterOperand(dst, src);
382}
383
384
Ian Rogers2c8f6532011-09-02 17:16:34 -0700385void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700386 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
387 EmitUint8(0xF3);
388 EmitUint8(0x0F);
389 EmitUint8(0x59);
390 EmitOperand(dst, src);
391}
392
393
Ian Rogers2c8f6532011-09-02 17:16:34 -0700394void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700395 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
396 EmitUint8(0xF3);
397 EmitUint8(0x0F);
398 EmitUint8(0x5E);
399 EmitXmmRegisterOperand(dst, src);
400}
401
402
Ian Rogers2c8f6532011-09-02 17:16:34 -0700403void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700404 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
405 EmitUint8(0xF3);
406 EmitUint8(0x0F);
407 EmitUint8(0x5E);
408 EmitOperand(dst, src);
409}
410
411
Ian Rogers2c8f6532011-09-02 17:16:34 -0700412void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700413 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
414 EmitUint8(0xD9);
415 EmitOperand(0, src);
416}
417
418
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500419void X86Assembler::fsts(const Address& dst) {
420 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
421 EmitUint8(0xD9);
422 EmitOperand(2, dst);
423}
424
425
Ian Rogers2c8f6532011-09-02 17:16:34 -0700426void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700427 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
428 EmitUint8(0xD9);
429 EmitOperand(3, dst);
430}
431
432
Ian Rogers2c8f6532011-09-02 17:16:34 -0700433void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700434 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
435 EmitUint8(0xF2);
436 EmitUint8(0x0F);
437 EmitUint8(0x10);
438 EmitOperand(dst, src);
439}
440
441
Ian Rogers2c8f6532011-09-02 17:16:34 -0700442void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700443 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
444 EmitUint8(0xF2);
445 EmitUint8(0x0F);
446 EmitUint8(0x11);
447 EmitOperand(src, dst);
448}
449
450
Ian Rogers2c8f6532011-09-02 17:16:34 -0700451void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700452 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
453 EmitUint8(0xF2);
454 EmitUint8(0x0F);
455 EmitUint8(0x11);
456 EmitXmmRegisterOperand(src, dst);
457}
458
459
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000460void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
461 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
462 EmitUint8(0x66);
463 EmitUint8(0x0F);
464 EmitUint8(0x16);
465 EmitOperand(dst, src);
466}
467
468
469void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
470 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
471 EmitUint8(0x66);
472 EmitUint8(0x0F);
473 EmitUint8(0x17);
474 EmitOperand(src, dst);
475}
476
477
478void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
479 DCHECK(shift_count.is_uint8());
480
481 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
482 EmitUint8(0x66);
483 EmitUint8(0x0F);
484 EmitUint8(0x73);
485 EmitXmmRegisterOperand(3, reg);
486 EmitUint8(shift_count.value());
487}
488
489
Calin Juravle52c48962014-12-16 17:02:57 +0000490void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
491 DCHECK(shift_count.is_uint8());
492
493 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
494 EmitUint8(0x66);
495 EmitUint8(0x0F);
496 EmitUint8(0x73);
497 EmitXmmRegisterOperand(2, reg);
498 EmitUint8(shift_count.value());
499}
500
501
502void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
503 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
504 EmitUint8(0x66);
505 EmitUint8(0x0F);
506 EmitUint8(0x62);
507 EmitXmmRegisterOperand(dst, src);
508}
509
510
Ian Rogers2c8f6532011-09-02 17:16:34 -0700511void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700512 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
513 EmitUint8(0xF2);
514 EmitUint8(0x0F);
515 EmitUint8(0x58);
516 EmitXmmRegisterOperand(dst, src);
517}
518
519
Ian Rogers2c8f6532011-09-02 17:16:34 -0700520void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700521 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
522 EmitUint8(0xF2);
523 EmitUint8(0x0F);
524 EmitUint8(0x58);
525 EmitOperand(dst, src);
526}
527
528
Ian Rogers2c8f6532011-09-02 17:16:34 -0700529void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700530 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
531 EmitUint8(0xF2);
532 EmitUint8(0x0F);
533 EmitUint8(0x5C);
534 EmitXmmRegisterOperand(dst, src);
535}
536
537
Ian Rogers2c8f6532011-09-02 17:16:34 -0700538void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700539 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
540 EmitUint8(0xF2);
541 EmitUint8(0x0F);
542 EmitUint8(0x5C);
543 EmitOperand(dst, src);
544}
545
546
Ian Rogers2c8f6532011-09-02 17:16:34 -0700547void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700548 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
549 EmitUint8(0xF2);
550 EmitUint8(0x0F);
551 EmitUint8(0x59);
552 EmitXmmRegisterOperand(dst, src);
553}
554
555
Ian Rogers2c8f6532011-09-02 17:16:34 -0700556void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700557 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
558 EmitUint8(0xF2);
559 EmitUint8(0x0F);
560 EmitUint8(0x59);
561 EmitOperand(dst, src);
562}
563
564
Ian Rogers2c8f6532011-09-02 17:16:34 -0700565void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700566 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
567 EmitUint8(0xF2);
568 EmitUint8(0x0F);
569 EmitUint8(0x5E);
570 EmitXmmRegisterOperand(dst, src);
571}
572
573
Ian Rogers2c8f6532011-09-02 17:16:34 -0700574void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700575 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
576 EmitUint8(0xF2);
577 EmitUint8(0x0F);
578 EmitUint8(0x5E);
579 EmitOperand(dst, src);
580}
581
582
Ian Rogers2c8f6532011-09-02 17:16:34 -0700583void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700584 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
585 EmitUint8(0xF3);
586 EmitUint8(0x0F);
587 EmitUint8(0x2A);
588 EmitOperand(dst, Operand(src));
589}
590
591
Ian Rogers2c8f6532011-09-02 17:16:34 -0700592void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700593 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
594 EmitUint8(0xF2);
595 EmitUint8(0x0F);
596 EmitUint8(0x2A);
597 EmitOperand(dst, Operand(src));
598}
599
600
Ian Rogers2c8f6532011-09-02 17:16:34 -0700601void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700602 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
603 EmitUint8(0xF3);
604 EmitUint8(0x0F);
605 EmitUint8(0x2D);
606 EmitXmmRegisterOperand(dst, src);
607}
608
609
Ian Rogers2c8f6532011-09-02 17:16:34 -0700610void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700611 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
612 EmitUint8(0xF3);
613 EmitUint8(0x0F);
614 EmitUint8(0x5A);
615 EmitXmmRegisterOperand(dst, src);
616}
617
618
Ian Rogers2c8f6532011-09-02 17:16:34 -0700619void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700620 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
621 EmitUint8(0xF2);
622 EmitUint8(0x0F);
623 EmitUint8(0x2D);
624 EmitXmmRegisterOperand(dst, src);
625}
626
627
Ian Rogers2c8f6532011-09-02 17:16:34 -0700628void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700629 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
630 EmitUint8(0xF3);
631 EmitUint8(0x0F);
632 EmitUint8(0x2C);
633 EmitXmmRegisterOperand(dst, src);
634}
635
636
Ian Rogers2c8f6532011-09-02 17:16:34 -0700637void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700638 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
639 EmitUint8(0xF2);
640 EmitUint8(0x0F);
641 EmitUint8(0x2C);
642 EmitXmmRegisterOperand(dst, src);
643}
644
645
Ian Rogers2c8f6532011-09-02 17:16:34 -0700646void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700647 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
648 EmitUint8(0xF2);
649 EmitUint8(0x0F);
650 EmitUint8(0x5A);
651 EmitXmmRegisterOperand(dst, src);
652}
653
654
Ian Rogers2c8f6532011-09-02 17:16:34 -0700655void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700656 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
657 EmitUint8(0xF3);
658 EmitUint8(0x0F);
659 EmitUint8(0xE6);
660 EmitXmmRegisterOperand(dst, src);
661}
662
663
Ian Rogers2c8f6532011-09-02 17:16:34 -0700664void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700665 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
666 EmitUint8(0x0F);
667 EmitUint8(0x2F);
668 EmitXmmRegisterOperand(a, b);
669}
670
671
Ian Rogers2c8f6532011-09-02 17:16:34 -0700672void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700673 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
674 EmitUint8(0x66);
675 EmitUint8(0x0F);
676 EmitUint8(0x2F);
677 EmitXmmRegisterOperand(a, b);
678}
679
680
Calin Juravleddb7df22014-11-25 20:56:51 +0000681void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
682 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
683 EmitUint8(0x0F);
684 EmitUint8(0x2E);
685 EmitXmmRegisterOperand(a, b);
686}
687
688
689void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
690 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
691 EmitUint8(0x66);
692 EmitUint8(0x0F);
693 EmitUint8(0x2E);
694 EmitXmmRegisterOperand(a, b);
695}
696
697
Mark Mendellfb8d2792015-03-31 22:16:59 -0400698void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) {
699 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
700 EmitUint8(0x66);
701 EmitUint8(0x0F);
702 EmitUint8(0x3A);
703 EmitUint8(0x0B);
704 EmitXmmRegisterOperand(dst, src);
705 EmitUint8(imm.value());
706}
707
708
709void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) {
710 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
711 EmitUint8(0x66);
712 EmitUint8(0x0F);
713 EmitUint8(0x3A);
714 EmitUint8(0x0A);
715 EmitXmmRegisterOperand(dst, src);
716 EmitUint8(imm.value());
717}
718
719
Ian Rogers2c8f6532011-09-02 17:16:34 -0700720void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700721 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
722 EmitUint8(0xF2);
723 EmitUint8(0x0F);
724 EmitUint8(0x51);
725 EmitXmmRegisterOperand(dst, src);
726}
727
728
Ian Rogers2c8f6532011-09-02 17:16:34 -0700729void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700730 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
731 EmitUint8(0xF3);
732 EmitUint8(0x0F);
733 EmitUint8(0x51);
734 EmitXmmRegisterOperand(dst, src);
735}
736
737
Ian Rogers2c8f6532011-09-02 17:16:34 -0700738void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700739 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
740 EmitUint8(0x66);
741 EmitUint8(0x0F);
742 EmitUint8(0x57);
743 EmitOperand(dst, src);
744}
745
746
Ian Rogers2c8f6532011-09-02 17:16:34 -0700747void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700748 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
749 EmitUint8(0x66);
750 EmitUint8(0x0F);
751 EmitUint8(0x57);
752 EmitXmmRegisterOperand(dst, src);
753}
754
755
Mark Mendell09ed1a32015-03-25 08:30:06 -0400756void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
757 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
758 EmitUint8(0x0F);
759 EmitUint8(0x54);
760 EmitXmmRegisterOperand(dst, src);
761}
762
763
764void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
765 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
766 EmitUint8(0x66);
767 EmitUint8(0x0F);
768 EmitUint8(0x54);
769 EmitXmmRegisterOperand(dst, src);
770}
771
772
773void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
774 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
775 EmitUint8(0x66);
776 EmitUint8(0x0F);
777 EmitUint8(0x56);
778 EmitXmmRegisterOperand(dst, src);
779}
780
781
Ian Rogers2c8f6532011-09-02 17:16:34 -0700782void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700783 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
784 EmitUint8(0x0F);
785 EmitUint8(0x57);
786 EmitOperand(dst, src);
787}
788
789
Mark Mendell09ed1a32015-03-25 08:30:06 -0400790void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
791 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
792 EmitUint8(0x0F);
793 EmitUint8(0x56);
794 EmitXmmRegisterOperand(dst, src);
795}
796
797
Ian Rogers2c8f6532011-09-02 17:16:34 -0700798void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700799 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
800 EmitUint8(0x0F);
801 EmitUint8(0x57);
802 EmitXmmRegisterOperand(dst, src);
803}
804
805
Mark Mendell09ed1a32015-03-25 08:30:06 -0400806void X86Assembler::andps(XmmRegister dst, const Address& src) {
807 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
808 EmitUint8(0x0F);
809 EmitUint8(0x54);
810 EmitOperand(dst, src);
811}
812
813
Ian Rogers2c8f6532011-09-02 17:16:34 -0700814void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700815 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
816 EmitUint8(0x66);
817 EmitUint8(0x0F);
818 EmitUint8(0x54);
819 EmitOperand(dst, src);
820}
821
822
Ian Rogers2c8f6532011-09-02 17:16:34 -0700823void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700824 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
825 EmitUint8(0xDD);
826 EmitOperand(0, src);
827}
828
829
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500830void X86Assembler::fstl(const Address& dst) {
831 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
832 EmitUint8(0xDD);
833 EmitOperand(2, dst);
834}
835
836
Ian Rogers2c8f6532011-09-02 17:16:34 -0700837void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700838 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
839 EmitUint8(0xDD);
840 EmitOperand(3, dst);
841}
842
843
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500844void X86Assembler::fstsw() {
845 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
846 EmitUint8(0x9B);
847 EmitUint8(0xDF);
848 EmitUint8(0xE0);
849}
850
851
Ian Rogers2c8f6532011-09-02 17:16:34 -0700852void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700853 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
854 EmitUint8(0xD9);
855 EmitOperand(7, dst);
856}
857
858
Ian Rogers2c8f6532011-09-02 17:16:34 -0700859void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700860 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
861 EmitUint8(0xD9);
862 EmitOperand(5, src);
863}
864
865
Ian Rogers2c8f6532011-09-02 17:16:34 -0700866void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700867 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
868 EmitUint8(0xDF);
869 EmitOperand(7, dst);
870}
871
872
Ian Rogers2c8f6532011-09-02 17:16:34 -0700873void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700874 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
875 EmitUint8(0xDB);
876 EmitOperand(3, dst);
877}
878
879
Ian Rogers2c8f6532011-09-02 17:16:34 -0700880void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700881 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
882 EmitUint8(0xDF);
883 EmitOperand(5, src);
884}
885
886
Ian Rogers2c8f6532011-09-02 17:16:34 -0700887void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700888 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
889 EmitUint8(0xD9);
890 EmitUint8(0xF7);
891}
892
893
Ian Rogers2c8f6532011-09-02 17:16:34 -0700894void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700895 CHECK_LT(index.value(), 7);
896 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
897 EmitUint8(0xDD);
898 EmitUint8(0xC0 + index.value());
899}
900
901
Ian Rogers2c8f6532011-09-02 17:16:34 -0700902void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700903 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
904 EmitUint8(0xD9);
905 EmitUint8(0xFE);
906}
907
908
Ian Rogers2c8f6532011-09-02 17:16:34 -0700909void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700910 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
911 EmitUint8(0xD9);
912 EmitUint8(0xFF);
913}
914
915
Ian Rogers2c8f6532011-09-02 17:16:34 -0700916void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700917 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
918 EmitUint8(0xD9);
919 EmitUint8(0xF2);
920}
921
922
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500923void X86Assembler::fucompp() {
924 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
925 EmitUint8(0xDA);
926 EmitUint8(0xE9);
927}
928
929
930void X86Assembler::fprem() {
931 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
932 EmitUint8(0xD9);
933 EmitUint8(0xF8);
934}
935
936
Ian Rogers2c8f6532011-09-02 17:16:34 -0700937void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700938 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
939 EmitUint8(0x87);
940 EmitRegisterOperand(dst, src);
941}
942
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100943
Ian Rogers7caad772012-03-30 01:07:54 -0700944void X86Assembler::xchgl(Register reg, const Address& address) {
945 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
946 EmitUint8(0x87);
947 EmitOperand(reg, address);
948}
949
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700950
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100951void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
952 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
953 EmitUint8(0x66);
954 EmitComplex(7, address, imm);
955}
956
957
Ian Rogers2c8f6532011-09-02 17:16:34 -0700958void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700959 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
960 EmitComplex(7, Operand(reg), imm);
961}
962
963
Ian Rogers2c8f6532011-09-02 17:16:34 -0700964void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700965 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
966 EmitUint8(0x3B);
967 EmitOperand(reg0, Operand(reg1));
968}
969
970
Ian Rogers2c8f6532011-09-02 17:16:34 -0700971void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700972 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
973 EmitUint8(0x3B);
974 EmitOperand(reg, address);
975}
976
977
Ian Rogers2c8f6532011-09-02 17:16:34 -0700978void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700979 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
980 EmitUint8(0x03);
981 EmitRegisterOperand(dst, src);
982}
983
984
Ian Rogers2c8f6532011-09-02 17:16:34 -0700985void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700986 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
987 EmitUint8(0x03);
988 EmitOperand(reg, address);
989}
990
991
Ian Rogers2c8f6532011-09-02 17:16:34 -0700992void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700993 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
994 EmitUint8(0x39);
995 EmitOperand(reg, address);
996}
997
998
Ian Rogers2c8f6532011-09-02 17:16:34 -0700999void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001000 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1001 EmitComplex(7, address, imm);
1002}
1003
1004
Ian Rogers2c8f6532011-09-02 17:16:34 -07001005void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001006 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1007 EmitUint8(0x85);
1008 EmitRegisterOperand(reg1, reg2);
1009}
1010
1011
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001012void X86Assembler::testl(Register reg, const Address& address) {
1013 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1014 EmitUint8(0x85);
1015 EmitOperand(reg, address);
1016}
1017
1018
Ian Rogers2c8f6532011-09-02 17:16:34 -07001019void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001020 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1021 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1022 // we only test the byte register to keep the encoding short.
1023 if (immediate.is_uint8() && reg < 4) {
1024 // Use zero-extended 8-bit immediate.
1025 if (reg == EAX) {
1026 EmitUint8(0xA8);
1027 } else {
1028 EmitUint8(0xF6);
1029 EmitUint8(0xC0 + reg);
1030 }
1031 EmitUint8(immediate.value() & 0xFF);
1032 } else if (reg == EAX) {
1033 // Use short form if the destination is EAX.
1034 EmitUint8(0xA9);
1035 EmitImmediate(immediate);
1036 } else {
1037 EmitUint8(0xF7);
1038 EmitOperand(0, Operand(reg));
1039 EmitImmediate(immediate);
1040 }
1041}
1042
1043
Ian Rogers2c8f6532011-09-02 17:16:34 -07001044void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001045 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1046 EmitUint8(0x23);
1047 EmitOperand(dst, Operand(src));
1048}
1049
1050
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001051void X86Assembler::andl(Register reg, const Address& address) {
1052 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1053 EmitUint8(0x23);
1054 EmitOperand(reg, address);
1055}
1056
1057
Ian Rogers2c8f6532011-09-02 17:16:34 -07001058void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001059 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1060 EmitComplex(4, Operand(dst), imm);
1061}
1062
1063
Ian Rogers2c8f6532011-09-02 17:16:34 -07001064void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001065 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1066 EmitUint8(0x0B);
1067 EmitOperand(dst, Operand(src));
1068}
1069
1070
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001071void X86Assembler::orl(Register reg, const Address& address) {
1072 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1073 EmitUint8(0x0B);
1074 EmitOperand(reg, address);
1075}
1076
1077
Ian Rogers2c8f6532011-09-02 17:16:34 -07001078void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001079 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1080 EmitComplex(1, Operand(dst), imm);
1081}
1082
1083
Ian Rogers2c8f6532011-09-02 17:16:34 -07001084void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001085 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1086 EmitUint8(0x33);
1087 EmitOperand(dst, Operand(src));
1088}
1089
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001090
1091void X86Assembler::xorl(Register reg, const Address& address) {
1092 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1093 EmitUint8(0x33);
1094 EmitOperand(reg, address);
1095}
1096
1097
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001098void X86Assembler::xorl(Register dst, const Immediate& imm) {
1099 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1100 EmitComplex(6, Operand(dst), imm);
1101}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001102
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001103
Ian Rogers2c8f6532011-09-02 17:16:34 -07001104void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001105 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1106 EmitComplex(0, Operand(reg), imm);
1107}
1108
1109
Ian Rogers2c8f6532011-09-02 17:16:34 -07001110void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001111 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1112 EmitUint8(0x01);
1113 EmitOperand(reg, address);
1114}
1115
1116
Ian Rogers2c8f6532011-09-02 17:16:34 -07001117void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001118 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1119 EmitComplex(0, address, imm);
1120}
1121
1122
Ian Rogers2c8f6532011-09-02 17:16:34 -07001123void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001124 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1125 EmitComplex(2, Operand(reg), imm);
1126}
1127
1128
Ian Rogers2c8f6532011-09-02 17:16:34 -07001129void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001130 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1131 EmitUint8(0x13);
1132 EmitOperand(dst, Operand(src));
1133}
1134
1135
Ian Rogers2c8f6532011-09-02 17:16:34 -07001136void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001137 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1138 EmitUint8(0x13);
1139 EmitOperand(dst, address);
1140}
1141
1142
Ian Rogers2c8f6532011-09-02 17:16:34 -07001143void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001144 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1145 EmitUint8(0x2B);
1146 EmitOperand(dst, Operand(src));
1147}
1148
1149
Ian Rogers2c8f6532011-09-02 17:16:34 -07001150void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001151 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1152 EmitComplex(5, Operand(reg), imm);
1153}
1154
1155
Ian Rogers2c8f6532011-09-02 17:16:34 -07001156void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1158 EmitUint8(0x2B);
1159 EmitOperand(reg, address);
1160}
1161
1162
Mark Mendell09ed1a32015-03-25 08:30:06 -04001163void X86Assembler::subl(const Address& address, Register reg) {
1164 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1165 EmitUint8(0x29);
1166 EmitOperand(reg, address);
1167}
1168
1169
Ian Rogers2c8f6532011-09-02 17:16:34 -07001170void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001171 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1172 EmitUint8(0x99);
1173}
1174
1175
Ian Rogers2c8f6532011-09-02 17:16:34 -07001176void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001177 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1178 EmitUint8(0xF7);
1179 EmitUint8(0xF8 | reg);
1180}
1181
1182
Ian Rogers2c8f6532011-09-02 17:16:34 -07001183void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001184 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1185 EmitUint8(0x0F);
1186 EmitUint8(0xAF);
1187 EmitOperand(dst, Operand(src));
1188}
1189
1190
Ian Rogers2c8f6532011-09-02 17:16:34 -07001191void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001192 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1193 EmitUint8(0x69);
1194 EmitOperand(reg, Operand(reg));
1195 EmitImmediate(imm);
1196}
1197
1198
Ian Rogers2c8f6532011-09-02 17:16:34 -07001199void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001200 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1201 EmitUint8(0x0F);
1202 EmitUint8(0xAF);
1203 EmitOperand(reg, address);
1204}
1205
1206
Ian Rogers2c8f6532011-09-02 17:16:34 -07001207void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001208 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1209 EmitUint8(0xF7);
1210 EmitOperand(5, Operand(reg));
1211}
1212
1213
Ian Rogers2c8f6532011-09-02 17:16:34 -07001214void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001215 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1216 EmitUint8(0xF7);
1217 EmitOperand(5, address);
1218}
1219
1220
Ian Rogers2c8f6532011-09-02 17:16:34 -07001221void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001222 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1223 EmitUint8(0xF7);
1224 EmitOperand(4, Operand(reg));
1225}
1226
1227
Ian Rogers2c8f6532011-09-02 17:16:34 -07001228void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001229 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1230 EmitUint8(0xF7);
1231 EmitOperand(4, address);
1232}
1233
1234
Ian Rogers2c8f6532011-09-02 17:16:34 -07001235void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001236 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1237 EmitUint8(0x1B);
1238 EmitOperand(dst, Operand(src));
1239}
1240
1241
Ian Rogers2c8f6532011-09-02 17:16:34 -07001242void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001243 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1244 EmitComplex(3, Operand(reg), imm);
1245}
1246
1247
Ian Rogers2c8f6532011-09-02 17:16:34 -07001248void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001249 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1250 EmitUint8(0x1B);
1251 EmitOperand(dst, address);
1252}
1253
1254
Mark Mendell09ed1a32015-03-25 08:30:06 -04001255void X86Assembler::sbbl(const Address& address, Register src) {
1256 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1257 EmitUint8(0x19);
1258 EmitOperand(src, address);
1259}
1260
1261
Ian Rogers2c8f6532011-09-02 17:16:34 -07001262void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001263 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1264 EmitUint8(0x40 + reg);
1265}
1266
1267
Ian Rogers2c8f6532011-09-02 17:16:34 -07001268void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001269 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1270 EmitUint8(0xFF);
1271 EmitOperand(0, address);
1272}
1273
1274
Ian Rogers2c8f6532011-09-02 17:16:34 -07001275void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001276 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1277 EmitUint8(0x48 + reg);
1278}
1279
1280
Ian Rogers2c8f6532011-09-02 17:16:34 -07001281void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001282 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1283 EmitUint8(0xFF);
1284 EmitOperand(1, address);
1285}
1286
1287
Ian Rogers2c8f6532011-09-02 17:16:34 -07001288void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001289 EmitGenericShift(4, reg, imm);
1290}
1291
1292
Ian Rogers2c8f6532011-09-02 17:16:34 -07001293void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001294 EmitGenericShift(4, operand, shifter);
1295}
1296
1297
Ian Rogers2c8f6532011-09-02 17:16:34 -07001298void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001299 EmitGenericShift(5, reg, imm);
1300}
1301
1302
Ian Rogers2c8f6532011-09-02 17:16:34 -07001303void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001304 EmitGenericShift(5, operand, shifter);
1305}
1306
1307
Ian Rogers2c8f6532011-09-02 17:16:34 -07001308void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001309 EmitGenericShift(7, reg, imm);
1310}
1311
1312
Ian Rogers2c8f6532011-09-02 17:16:34 -07001313void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001314 EmitGenericShift(7, operand, shifter);
1315}
1316
1317
Calin Juravle9aec02f2014-11-18 23:06:35 +00001318void X86Assembler::shld(Register dst, Register src, Register shifter) {
1319 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001320 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1321 EmitUint8(0x0F);
1322 EmitUint8(0xA5);
1323 EmitRegisterOperand(src, dst);
1324}
1325
1326
Calin Juravle9aec02f2014-11-18 23:06:35 +00001327void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1328 DCHECK_EQ(ECX, shifter);
1329 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1330 EmitUint8(0x0F);
1331 EmitUint8(0xAD);
1332 EmitRegisterOperand(src, dst);
1333}
1334
1335
Ian Rogers2c8f6532011-09-02 17:16:34 -07001336void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001337 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1338 EmitUint8(0xF7);
1339 EmitOperand(3, Operand(reg));
1340}
1341
1342
Ian Rogers2c8f6532011-09-02 17:16:34 -07001343void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001344 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1345 EmitUint8(0xF7);
1346 EmitUint8(0xD0 | reg);
1347}
1348
1349
Ian Rogers2c8f6532011-09-02 17:16:34 -07001350void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001351 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1352 EmitUint8(0xC8);
1353 CHECK(imm.is_uint16());
1354 EmitUint8(imm.value() & 0xFF);
1355 EmitUint8((imm.value() >> 8) & 0xFF);
1356 EmitUint8(0x00);
1357}
1358
1359
Ian Rogers2c8f6532011-09-02 17:16:34 -07001360void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001361 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1362 EmitUint8(0xC9);
1363}
1364
1365
Ian Rogers2c8f6532011-09-02 17:16:34 -07001366void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001367 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1368 EmitUint8(0xC3);
1369}
1370
1371
Ian Rogers2c8f6532011-09-02 17:16:34 -07001372void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001373 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1374 EmitUint8(0xC2);
1375 CHECK(imm.is_uint16());
1376 EmitUint8(imm.value() & 0xFF);
1377 EmitUint8((imm.value() >> 8) & 0xFF);
1378}
1379
1380
1381
Ian Rogers2c8f6532011-09-02 17:16:34 -07001382void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001383 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1384 EmitUint8(0x90);
1385}
1386
1387
Ian Rogers2c8f6532011-09-02 17:16:34 -07001388void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001389 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1390 EmitUint8(0xCC);
1391}
1392
1393
Ian Rogers2c8f6532011-09-02 17:16:34 -07001394void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001395 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1396 EmitUint8(0xF4);
1397}
1398
1399
Ian Rogers2c8f6532011-09-02 17:16:34 -07001400void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001401 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1402 if (label->IsBound()) {
1403 static const int kShortSize = 2;
1404 static const int kLongSize = 6;
1405 int offset = label->Position() - buffer_.Size();
1406 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001407 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001408 EmitUint8(0x70 + condition);
1409 EmitUint8((offset - kShortSize) & 0xFF);
1410 } else {
1411 EmitUint8(0x0F);
1412 EmitUint8(0x80 + condition);
1413 EmitInt32(offset - kLongSize);
1414 }
1415 } else {
1416 EmitUint8(0x0F);
1417 EmitUint8(0x80 + condition);
1418 EmitLabelLink(label);
1419 }
1420}
1421
1422
Ian Rogers2c8f6532011-09-02 17:16:34 -07001423void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001424 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1425 EmitUint8(0xFF);
1426 EmitRegisterOperand(4, reg);
1427}
1428
Ian Rogers7caad772012-03-30 01:07:54 -07001429void X86Assembler::jmp(const Address& address) {
1430 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1431 EmitUint8(0xFF);
1432 EmitOperand(4, address);
1433}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001434
Ian Rogers2c8f6532011-09-02 17:16:34 -07001435void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001436 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1437 if (label->IsBound()) {
1438 static const int kShortSize = 2;
1439 static const int kLongSize = 5;
1440 int offset = label->Position() - buffer_.Size();
1441 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001442 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001443 EmitUint8(0xEB);
1444 EmitUint8((offset - kShortSize) & 0xFF);
1445 } else {
1446 EmitUint8(0xE9);
1447 EmitInt32(offset - kLongSize);
1448 }
1449 } else {
1450 EmitUint8(0xE9);
1451 EmitLabelLink(label);
1452 }
1453}
1454
1455
Ian Rogers2c8f6532011-09-02 17:16:34 -07001456X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001457 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1458 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001459 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001460}
1461
1462
Ian Rogers2c8f6532011-09-02 17:16:34 -07001463void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001464 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1465 EmitUint8(0x0F);
1466 EmitUint8(0xB1);
1467 EmitOperand(reg, address);
1468}
1469
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001470void X86Assembler::mfence() {
1471 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1472 EmitUint8(0x0F);
1473 EmitUint8(0xAE);
1474 EmitUint8(0xF0);
1475}
1476
Ian Rogers2c8f6532011-09-02 17:16:34 -07001477X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001478 // TODO: fs is a prefix and not an instruction
1479 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1480 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001481 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001482}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001483
Ian Rogersbefbd572014-03-06 01:13:39 -08001484X86Assembler* X86Assembler::gs() {
1485 // TODO: fs is a prefix and not an instruction
1486 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1487 EmitUint8(0x65);
1488 return this;
1489}
1490
Ian Rogers2c8f6532011-09-02 17:16:34 -07001491void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001492 int value = imm.value();
1493 if (value > 0) {
1494 if (value == 1) {
1495 incl(reg);
1496 } else if (value != 0) {
1497 addl(reg, imm);
1498 }
1499 } else if (value < 0) {
1500 value = -value;
1501 if (value == 1) {
1502 decl(reg);
1503 } else if (value != 0) {
1504 subl(reg, Immediate(value));
1505 }
1506 }
1507}
1508
1509
Roland Levillain647b9ed2014-11-27 12:06:00 +00001510void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1511 // TODO: Need to have a code constants table.
1512 pushl(Immediate(High32Bits(value)));
1513 pushl(Immediate(Low32Bits(value)));
1514 movsd(dst, Address(ESP, 0));
1515 addl(ESP, Immediate(2 * sizeof(int32_t)));
1516}
1517
1518
Ian Rogers2c8f6532011-09-02 17:16:34 -07001519void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001520 // TODO: Need to have a code constants table.
1521 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001522 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001523}
1524
1525
Ian Rogers2c8f6532011-09-02 17:16:34 -07001526void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001527 CHECK(IsPowerOfTwo(alignment));
1528 // Emit nop instruction until the real position is aligned.
1529 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1530 nop();
1531 }
1532}
1533
1534
Ian Rogers2c8f6532011-09-02 17:16:34 -07001535void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001536 int bound = buffer_.Size();
1537 CHECK(!label->IsBound()); // Labels can only be bound once.
1538 while (label->IsLinked()) {
1539 int position = label->LinkPosition();
1540 int next = buffer_.Load<int32_t>(position);
1541 buffer_.Store<int32_t>(position, bound - (position + 4));
1542 label->position_ = next;
1543 }
1544 label->BindTo(bound);
1545}
1546
1547
Ian Rogers44fb0d02012-03-23 16:46:24 -07001548void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1549 CHECK_GE(reg_or_opcode, 0);
1550 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001551 const int length = operand.length_;
1552 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001553 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001554 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001555 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001556 // Emit the rest of the encoded operand.
1557 for (int i = 1; i < length; i++) {
1558 EmitUint8(operand.encoding_[i]);
1559 }
1560}
1561
1562
Ian Rogers2c8f6532011-09-02 17:16:34 -07001563void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001564 EmitInt32(imm.value());
1565}
1566
1567
Ian Rogers44fb0d02012-03-23 16:46:24 -07001568void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001569 const Operand& operand,
1570 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001571 CHECK_GE(reg_or_opcode, 0);
1572 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001573 if (immediate.is_int8()) {
1574 // Use sign-extended 8-bit immediate.
1575 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001576 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001577 EmitUint8(immediate.value() & 0xFF);
1578 } else if (operand.IsRegister(EAX)) {
1579 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001580 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001581 EmitImmediate(immediate);
1582 } else {
1583 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001584 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001585 EmitImmediate(immediate);
1586 }
1587}
1588
1589
Ian Rogers2c8f6532011-09-02 17:16:34 -07001590void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001591 if (label->IsBound()) {
1592 int offset = label->Position() - buffer_.Size();
1593 CHECK_LE(offset, 0);
1594 EmitInt32(offset - instruction_size);
1595 } else {
1596 EmitLabelLink(label);
1597 }
1598}
1599
1600
Ian Rogers2c8f6532011-09-02 17:16:34 -07001601void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001602 CHECK(!label->IsBound());
1603 int position = buffer_.Size();
1604 EmitInt32(label->position_);
1605 label->LinkTo(position);
1606}
1607
1608
Ian Rogers44fb0d02012-03-23 16:46:24 -07001609void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001610 Register reg,
1611 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001612 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1613 CHECK(imm.is_int8());
1614 if (imm.value() == 1) {
1615 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001616 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001617 } else {
1618 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001619 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001620 EmitUint8(imm.value() & 0xFF);
1621 }
1622}
1623
1624
Ian Rogers44fb0d02012-03-23 16:46:24 -07001625void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001626 Register operand,
1627 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001628 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1629 CHECK_EQ(shifter, ECX);
1630 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001631 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001632}
1633
Tong Shen547cdfd2014-08-05 01:54:19 -07001634void X86Assembler::InitializeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001635 WriteFDEHeader(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001636}
1637
1638void X86Assembler::FinalizeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001639 WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001640 PadCFI(&cfi_info_);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001641 WriteCFILength(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001642}
1643
Ian Rogers790a6b72014-04-01 10:36:00 -07001644constexpr size_t kFramePointerSize = 4;
1645
Ian Rogers2c8f6532011-09-02 17:16:34 -07001646void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001647 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001648 const ManagedRegisterEntrySpills& entry_spills) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001649 cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack
1650 cfi_pc_ = buffer_.Size(); // Nothing emitted yet
1651 DCHECK_EQ(cfi_pc_, 0U);
1652
1653 uint32_t reg_offset = 1;
Elliott Hughes06b37d92011-10-16 11:51:29 -07001654 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001655 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001656 for (int i = spill_regs.size() - 1; i >= 0; --i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001657 x86::X86ManagedRegister spill = spill_regs.at(i).AsX86();
1658 DCHECK(spill.IsCpuRegister());
1659 pushl(spill.AsCpuRegister());
1660 gpr_count++;
Tong Shen547cdfd2014-08-05 01:54:19 -07001661
1662 // DW_CFA_advance_loc
1663 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1664 cfi_pc_ = buffer_.Size();
1665 // DW_CFA_def_cfa_offset
1666 cfi_cfa_offset_ += kFramePointerSize;
1667 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1668 // DW_CFA_offset reg offset
1669 reg_offset++;
1670 DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset);
jeffhao703f2cd2012-07-13 17:25:52 -07001671 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001672
Ian Rogersb033c752011-07-20 12:22:35 -07001673 // return address then method on stack
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001674 int32_t adjust = frame_size - (gpr_count * kFramePointerSize) -
Tong Shen547cdfd2014-08-05 01:54:19 -07001675 sizeof(StackReference<mirror::ArtMethod>) /*method*/ -
1676 kFramePointerSize /*return address*/;
1677 addl(ESP, Immediate(-adjust));
1678 // DW_CFA_advance_loc
1679 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1680 cfi_pc_ = buffer_.Size();
1681 // DW_CFA_def_cfa_offset
1682 cfi_cfa_offset_ += adjust;
1683 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1684
Ian Rogers2c8f6532011-09-02 17:16:34 -07001685 pushl(method_reg.AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001686 // DW_CFA_advance_loc
1687 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1688 cfi_pc_ = buffer_.Size();
1689 // DW_CFA_def_cfa_offset
1690 cfi_cfa_offset_ += kFramePointerSize;
1691 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1692
Ian Rogersb5d09b22012-03-06 22:14:17 -08001693 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001694 ManagedRegisterSpill spill = entry_spills.at(i);
1695 if (spill.AsX86().IsCpuRegister()) {
1696 movl(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsCpuRegister());
1697 } else {
1698 DCHECK(spill.AsX86().IsXmmRegister());
1699 if (spill.getSize() == 8) {
1700 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1701 } else {
1702 CHECK_EQ(spill.getSize(), 4);
1703 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1704 }
1705 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001706 }
Ian Rogersb033c752011-07-20 12:22:35 -07001707}
1708
Ian Rogers2c8f6532011-09-02 17:16:34 -07001709void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001710 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001711 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001712 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1713 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001714 for (size_t i = 0; i < spill_regs.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001715 x86::X86ManagedRegister spill = spill_regs.at(i).AsX86();
1716 DCHECK(spill.IsCpuRegister());
1717 popl(spill.AsCpuRegister());
jeffhao703f2cd2012-07-13 17:25:52 -07001718 }
Ian Rogersb033c752011-07-20 12:22:35 -07001719 ret();
1720}
1721
Ian Rogers2c8f6532011-09-02 17:16:34 -07001722void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001723 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001724 addl(ESP, Immediate(-adjust));
Tong Shen547cdfd2014-08-05 01:54:19 -07001725 // DW_CFA_advance_loc
1726 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1727 cfi_pc_ = buffer_.Size();
1728 // DW_CFA_def_cfa_offset
1729 cfi_cfa_offset_ += adjust;
1730 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
Ian Rogersb033c752011-07-20 12:22:35 -07001731}
1732
Ian Rogers2c8f6532011-09-02 17:16:34 -07001733void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001734 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001735 addl(ESP, Immediate(adjust));
1736}
1737
Ian Rogers2c8f6532011-09-02 17:16:34 -07001738void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1739 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001740 if (src.IsNoRegister()) {
1741 CHECK_EQ(0u, size);
1742 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001743 CHECK_EQ(4u, size);
1744 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001745 } else if (src.IsRegisterPair()) {
1746 CHECK_EQ(8u, size);
1747 movl(Address(ESP, offs), src.AsRegisterPairLow());
1748 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1749 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001750 } else if (src.IsX87Register()) {
1751 if (size == 4) {
1752 fstps(Address(ESP, offs));
1753 } else {
1754 fstpl(Address(ESP, offs));
1755 }
1756 } else {
1757 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001758 if (size == 4) {
1759 movss(Address(ESP, offs), src.AsXmmRegister());
1760 } else {
1761 movsd(Address(ESP, offs), src.AsXmmRegister());
1762 }
1763 }
1764}
1765
Ian Rogers2c8f6532011-09-02 17:16:34 -07001766void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1767 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001768 CHECK(src.IsCpuRegister());
1769 movl(Address(ESP, dest), src.AsCpuRegister());
1770}
1771
Ian Rogers2c8f6532011-09-02 17:16:34 -07001772void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1773 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001774 CHECK(src.IsCpuRegister());
1775 movl(Address(ESP, dest), src.AsCpuRegister());
1776}
1777
Ian Rogers2c8f6532011-09-02 17:16:34 -07001778void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1779 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001780 movl(Address(ESP, dest), Immediate(imm));
1781}
1782
Ian Rogersdd7624d2014-03-14 17:43:00 -07001783void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001784 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001785 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001786}
1787
Ian Rogersdd7624d2014-03-14 17:43:00 -07001788void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001789 FrameOffset fr_offs,
1790 ManagedRegister mscratch) {
1791 X86ManagedRegister scratch = mscratch.AsX86();
1792 CHECK(scratch.IsCpuRegister());
1793 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1794 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1795}
1796
Ian Rogersdd7624d2014-03-14 17:43:00 -07001797void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001798 fs()->movl(Address::Absolute(thr_offs), ESP);
1799}
1800
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001801void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1802 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001803 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1804}
1805
1806void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1807 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001808 if (dest.IsNoRegister()) {
1809 CHECK_EQ(0u, size);
1810 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001811 CHECK_EQ(4u, size);
1812 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001813 } else if (dest.IsRegisterPair()) {
1814 CHECK_EQ(8u, size);
1815 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1816 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001817 } else if (dest.IsX87Register()) {
1818 if (size == 4) {
1819 flds(Address(ESP, src));
1820 } else {
1821 fldl(Address(ESP, src));
1822 }
Ian Rogersb033c752011-07-20 12:22:35 -07001823 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001824 CHECK(dest.IsXmmRegister());
1825 if (size == 4) {
1826 movss(dest.AsXmmRegister(), Address(ESP, src));
1827 } else {
1828 movsd(dest.AsXmmRegister(), Address(ESP, src));
1829 }
Ian Rogersb033c752011-07-20 12:22:35 -07001830 }
1831}
1832
Ian Rogersdd7624d2014-03-14 17:43:00 -07001833void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001834 X86ManagedRegister dest = mdest.AsX86();
1835 if (dest.IsNoRegister()) {
1836 CHECK_EQ(0u, size);
1837 } else if (dest.IsCpuRegister()) {
1838 CHECK_EQ(4u, size);
1839 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1840 } else if (dest.IsRegisterPair()) {
1841 CHECK_EQ(8u, size);
1842 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001843 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001844 } else if (dest.IsX87Register()) {
1845 if (size == 4) {
1846 fs()->flds(Address::Absolute(src));
1847 } else {
1848 fs()->fldl(Address::Absolute(src));
1849 }
1850 } else {
1851 CHECK(dest.IsXmmRegister());
1852 if (size == 4) {
1853 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1854 } else {
1855 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1856 }
1857 }
1858}
1859
Ian Rogers2c8f6532011-09-02 17:16:34 -07001860void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1861 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001862 CHECK(dest.IsCpuRegister());
1863 movl(dest.AsCpuRegister(), Address(ESP, src));
1864}
1865
Ian Rogers2c8f6532011-09-02 17:16:34 -07001866void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1867 MemberOffset offs) {
1868 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001869 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001870 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001871 if (kPoisonHeapReferences) {
1872 negl(dest.AsCpuRegister());
1873 }
Ian Rogersb033c752011-07-20 12:22:35 -07001874}
1875
Ian Rogers2c8f6532011-09-02 17:16:34 -07001876void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1877 Offset offs) {
1878 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001879 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001880 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001881}
1882
Ian Rogersdd7624d2014-03-14 17:43:00 -07001883void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1884 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001885 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001886 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001887 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001888}
1889
jeffhao58136ca2012-05-24 13:40:11 -07001890void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1891 X86ManagedRegister reg = mreg.AsX86();
1892 CHECK(size == 1 || size == 2) << size;
1893 CHECK(reg.IsCpuRegister()) << reg;
1894 if (size == 1) {
1895 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1896 } else {
1897 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1898 }
1899}
1900
jeffhaocee4d0c2012-06-15 14:42:01 -07001901void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1902 X86ManagedRegister reg = mreg.AsX86();
1903 CHECK(size == 1 || size == 2) << size;
1904 CHECK(reg.IsCpuRegister()) << reg;
1905 if (size == 1) {
1906 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1907 } else {
1908 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1909 }
1910}
1911
Ian Rogersb5d09b22012-03-06 22:14:17 -08001912void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001913 X86ManagedRegister dest = mdest.AsX86();
1914 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001915 if (!dest.Equals(src)) {
1916 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1917 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001918 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1919 // Pass via stack and pop X87 register
1920 subl(ESP, Immediate(16));
1921 if (size == 4) {
1922 CHECK_EQ(src.AsX87Register(), ST0);
1923 fstps(Address(ESP, 0));
1924 movss(dest.AsXmmRegister(), Address(ESP, 0));
1925 } else {
1926 CHECK_EQ(src.AsX87Register(), ST0);
1927 fstpl(Address(ESP, 0));
1928 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1929 }
1930 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001931 } else {
1932 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001933 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001934 }
1935 }
1936}
1937
Ian Rogers2c8f6532011-09-02 17:16:34 -07001938void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1939 ManagedRegister mscratch) {
1940 X86ManagedRegister scratch = mscratch.AsX86();
1941 CHECK(scratch.IsCpuRegister());
1942 movl(scratch.AsCpuRegister(), Address(ESP, src));
1943 movl(Address(ESP, dest), scratch.AsCpuRegister());
1944}
1945
Ian Rogersdd7624d2014-03-14 17:43:00 -07001946void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1947 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001948 ManagedRegister mscratch) {
1949 X86ManagedRegister scratch = mscratch.AsX86();
1950 CHECK(scratch.IsCpuRegister());
1951 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1952 Store(fr_offs, scratch, 4);
1953}
1954
Ian Rogersdd7624d2014-03-14 17:43:00 -07001955void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001956 FrameOffset fr_offs,
1957 ManagedRegister mscratch) {
1958 X86ManagedRegister scratch = mscratch.AsX86();
1959 CHECK(scratch.IsCpuRegister());
1960 Load(scratch, fr_offs, 4);
1961 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1962}
1963
1964void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1965 ManagedRegister mscratch,
1966 size_t size) {
1967 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001968 if (scratch.IsCpuRegister() && size == 8) {
1969 Load(scratch, src, 4);
1970 Store(dest, scratch, 4);
1971 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1972 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1973 } else {
1974 Load(scratch, src, size);
1975 Store(dest, scratch, size);
1976 }
1977}
1978
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001979void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1980 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001981 UNIMPLEMENTED(FATAL);
1982}
1983
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001984void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1985 ManagedRegister scratch, size_t size) {
1986 CHECK(scratch.IsNoRegister());
1987 CHECK_EQ(size, 4u);
1988 pushl(Address(ESP, src));
1989 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1990}
1991
Ian Rogersdc51b792011-09-22 20:41:37 -07001992void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1993 ManagedRegister mscratch, size_t size) {
1994 Register scratch = mscratch.AsX86().AsCpuRegister();
1995 CHECK_EQ(size, 4u);
1996 movl(scratch, Address(ESP, src_base));
1997 movl(scratch, Address(scratch, src_offset));
1998 movl(Address(ESP, dest), scratch);
1999}
2000
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002001void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
2002 ManagedRegister src, Offset src_offset,
2003 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002004 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002005 CHECK(scratch.IsNoRegister());
2006 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
2007 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
2008}
2009
2010void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
2011 ManagedRegister mscratch, size_t size) {
2012 Register scratch = mscratch.AsX86().AsCpuRegister();
2013 CHECK_EQ(size, 4u);
2014 CHECK_EQ(dest.Int32Value(), src.Int32Value());
2015 movl(scratch, Address(ESP, src));
2016 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07002017 popl(Address(scratch, dest_offset));
2018}
2019
Ian Rogerse5de95b2011-09-18 20:31:38 -07002020void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07002021 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002022}
2023
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002024void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2025 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002026 ManagedRegister min_reg, bool null_allowed) {
2027 X86ManagedRegister out_reg = mout_reg.AsX86();
2028 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002029 CHECK(in_reg.IsCpuRegister());
2030 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002031 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002032 if (null_allowed) {
2033 Label null_arg;
2034 if (!out_reg.Equals(in_reg)) {
2035 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2036 }
2037 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002038 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002039 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002040 Bind(&null_arg);
2041 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002042 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002043 }
2044}
2045
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002046void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2047 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002048 ManagedRegister mscratch,
2049 bool null_allowed) {
2050 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002051 CHECK(scratch.IsCpuRegister());
2052 if (null_allowed) {
2053 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002054 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002055 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002056 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002057 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002058 Bind(&null_arg);
2059 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002060 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002061 }
2062 Store(out_off, scratch, 4);
2063}
2064
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002065// Given a handle scope entry, load the associated reference.
2066void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002067 ManagedRegister min_reg) {
2068 X86ManagedRegister out_reg = mout_reg.AsX86();
2069 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002070 CHECK(out_reg.IsCpuRegister());
2071 CHECK(in_reg.IsCpuRegister());
2072 Label null_arg;
2073 if (!out_reg.Equals(in_reg)) {
2074 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2075 }
2076 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002077 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002078 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2079 Bind(&null_arg);
2080}
2081
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002082void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002083 // TODO: not validating references
2084}
2085
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002086void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002087 // TODO: not validating references
2088}
2089
Ian Rogers2c8f6532011-09-02 17:16:34 -07002090void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2091 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002092 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002093 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002094 // TODO: place reference map on call
2095}
2096
Ian Rogers67375ac2011-09-14 00:55:44 -07002097void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2098 Register scratch = mscratch.AsX86().AsCpuRegister();
2099 movl(scratch, Address(ESP, base));
2100 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002101}
2102
Ian Rogersdd7624d2014-03-14 17:43:00 -07002103void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002104 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002105}
2106
Ian Rogers2c8f6532011-09-02 17:16:34 -07002107void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2108 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002109 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002110}
2111
Ian Rogers2c8f6532011-09-02 17:16:34 -07002112void X86Assembler::GetCurrentThread(FrameOffset offset,
2113 ManagedRegister mscratch) {
2114 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002115 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002116 movl(Address(ESP, offset), scratch.AsCpuRegister());
2117}
2118
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002119void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
2120 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002121 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002122 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002123 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002124}
Ian Rogers0d666d82011-08-14 16:03:46 -07002125
Ian Rogers2c8f6532011-09-02 17:16:34 -07002126void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2127 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002128#define __ sp_asm->
2129 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002130 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002131 if (stack_adjust_ != 0) { // Fix up the frame.
2132 __ DecreaseFrameSize(stack_adjust_);
2133 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002134 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002135 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2136 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002137 // this call should never return
2138 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002139#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002140}
2141
Ian Rogers2c8f6532011-09-02 17:16:34 -07002142} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002143} // namespace art