blob: 807bedaa04f9cadc888b58fc55b42fa322be7ddf [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_arm.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Elliott Hughes07ed66b2012-12-12 18:34:25 -080020#include "base/logging.h"
Ian Rogers166db042013-07-26 12:05:57 -070021#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "offsets.h"
Carl Shapiroe2d373e2011-07-25 15:20:06 -070023#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace arm {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Dave Allison65fcc2c2014-04-28 13:45:27 -070028const char* kRegisterNames[] = {
Elliott Hughes1f359b02011-07-17 14:27:17 -070029 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10",
30 "fp", "ip", "sp", "lr", "pc"
31};
Dave Allison65fcc2c2014-04-28 13:45:27 -070032
33const char* kConditionNames[] = {
34 "EQ", "NE", "CS", "CC", "MI", "PL", "VS", "VC", "HI", "LS", "GE", "LT", "GT",
35 "LE", "AL",
36};
37
Elliott Hughes1f359b02011-07-17 14:27:17 -070038std::ostream& operator<<(std::ostream& os, const Register& rhs) {
39 if (rhs >= R0 && rhs <= PC) {
40 os << kRegisterNames[rhs];
41 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070042 os << "Register[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070043 }
44 return os;
45}
46
47
48std::ostream& operator<<(std::ostream& os, const SRegister& rhs) {
49 if (rhs >= S0 && rhs < kNumberOfSRegisters) {
Ian Rogersb033c752011-07-20 12:22:35 -070050 os << "s" << static_cast<int>(rhs);
Elliott Hughes1f359b02011-07-17 14:27:17 -070051 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070052 os << "SRegister[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070053 }
54 return os;
55}
56
57
58std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
59 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
Ian Rogersb033c752011-07-20 12:22:35 -070060 os << "d" << static_cast<int>(rhs);
Elliott Hughes1f359b02011-07-17 14:27:17 -070061 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070062 os << "DRegister[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070063 }
64 return os;
65}
66
Elliott Hughes1f359b02011-07-17 14:27:17 -070067std::ostream& operator<<(std::ostream& os, const Condition& rhs) {
68 if (rhs >= EQ && rhs <= AL) {
69 os << kConditionNames[rhs];
70 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070071 os << "Condition[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070072 }
73 return os;
74}
75
Nicolas Geoffray96f89a22014-07-11 10:57:49 +010076ShifterOperand::ShifterOperand(uint32_t immed)
77 : type_(kImmediate), rm_(kNoRegister), rs_(kNoRegister),
78 is_rotate_(false), is_shift_(false), shift_(kNoShift), rotate_(0), immed_(immed) {
79 CHECK(immed < (1u << 12) || ArmAssembler::ModifiedImmediate(immed) != kInvalidModifiedImmediate);
80}
Carl Shapiroa2e18e12011-06-21 18:57:55 -070081
82
Dave Allison65fcc2c2014-04-28 13:45:27 -070083uint32_t ShifterOperand::encodingArm() const {
84 CHECK(is_valid());
85 switch (type_) {
86 case kImmediate:
87 if (is_rotate_) {
88 return (rotate_ << kRotateShift) | (immed_ << kImmed8Shift);
89 } else {
90 return immed_;
Ian Rogersb033c752011-07-20 12:22:35 -070091 }
Dave Allison65fcc2c2014-04-28 13:45:27 -070092 case kRegister:
93 if (is_shift_) {
Andreas Gampe849cc5e2014-11-18 13:46:46 -080094 uint32_t shift_type;
95 switch (shift_) {
96 case arm::Shift::ROR:
97 shift_type = static_cast<uint32_t>(shift_);
98 CHECK_NE(immed_, 0U);
99 break;
100 case arm::Shift::RRX:
101 shift_type = static_cast<uint32_t>(arm::Shift::ROR); // Same encoding as ROR.
102 CHECK_EQ(immed_, 0U);
103 break;
104 default:
105 shift_type = static_cast<uint32_t>(shift_);
106 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700107 // Shifted immediate or register.
108 if (rs_ == kNoRegister) {
109 // Immediate shift.
110 return immed_ << kShiftImmShift |
Andreas Gampe849cc5e2014-11-18 13:46:46 -0800111 shift_type << kShiftShift |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700112 static_cast<uint32_t>(rm_);
113 } else {
114 // Register shift.
115 return static_cast<uint32_t>(rs_) << kShiftRegisterShift |
Andreas Gampe849cc5e2014-11-18 13:46:46 -0800116 shift_type << kShiftShift | (1 << 4) |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700117 static_cast<uint32_t>(rm_);
118 }
119 } else {
120 // Simple register
121 return static_cast<uint32_t>(rm_);
Ian Rogersb033c752011-07-20 12:22:35 -0700122 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700123 default:
124 // Can't get here.
125 LOG(FATAL) << "Invalid shifter operand for ARM";
126 return 0;
Ian Rogersb033c752011-07-20 12:22:35 -0700127 }
128}
129
Dave Allison45fdb932014-06-25 12:37:10 -0700130uint32_t ShifterOperand::encodingThumb() const {
131 switch (type_) {
132 case kImmediate:
133 return immed_;
134 case kRegister:
135 if (is_shift_) {
136 // Shifted immediate or register.
137 if (rs_ == kNoRegister) {
138 // Immediate shift.
139 if (shift_ == RRX) {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100140 DCHECK_EQ(immed_, 0u);
Dave Allison45fdb932014-06-25 12:37:10 -0700141 // RRX is encoded as an ROR with imm 0.
142 return ROR << 4 | static_cast<uint32_t>(rm_);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700143 } else {
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100144 DCHECK((1 <= immed_ && immed_ <= 31) ||
145 (immed_ == 0u && shift_ == LSL) ||
146 (immed_ == 32u && (shift_ == ASR || shift_ == LSR)));
147 uint32_t imm3 = (immed_ >> 2) & 7 /* 0b111*/;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700148 uint32_t imm2 = immed_ & 3U /* 0b11 */;
Dave Allison45fdb932014-06-25 12:37:10 -0700149
150 return imm3 << 12 | imm2 << 6 | shift_ << 4 |
151 static_cast<uint32_t>(rm_);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700152 }
153 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700154 LOG(FATAL) << "No register-shifted register instruction available in thumb";
155 return 0;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700156 }
Dave Allison45fdb932014-06-25 12:37:10 -0700157 } else {
158 // Simple register
159 return static_cast<uint32_t>(rm_);
160 }
Dave Allison45fdb932014-06-25 12:37:10 -0700161 default:
162 // Can't get here.
163 LOG(FATAL) << "Invalid shifter operand for thumb";
Andreas Gampe65b798e2015-04-06 09:35:22 -0700164 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700165 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700166}
167
Dave Allison65fcc2c2014-04-28 13:45:27 -0700168uint32_t Address::encodingArm() const {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800169 CHECK(IsAbsoluteUint<12>(offset_));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700170 uint32_t encoding;
Dave Allison45fdb932014-06-25 12:37:10 -0700171 if (is_immed_offset_) {
172 if (offset_ < 0) {
173 encoding = (am_ ^ (1 << kUShift)) | -offset_; // Flip U to adjust sign.
174 } else {
175 encoding = am_ | offset_;
176 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700177 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700178 uint32_t shift = shift_;
179 if (shift == RRX) {
Andreas Gampe9f612ff2014-11-24 13:42:22 -0800180 CHECK_EQ(offset_, 0);
Dave Allison45fdb932014-06-25 12:37:10 -0700181 shift = ROR;
182 }
183 encoding = am_ | static_cast<uint32_t>(rm_) | shift << 5 | offset_ << 7 | B25;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700184 }
185 encoding |= static_cast<uint32_t>(rn_) << kRnShift;
186 return encoding;
187}
Ian Rogersb033c752011-07-20 12:22:35 -0700188
Dave Allison65fcc2c2014-04-28 13:45:27 -0700189
Dave Allison45fdb932014-06-25 12:37:10 -0700190uint32_t Address::encodingThumb(bool is_32bit) const {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700191 uint32_t encoding = 0;
Dave Allison45fdb932014-06-25 12:37:10 -0700192 if (is_immed_offset_) {
193 encoding = static_cast<uint32_t>(rn_) << 16;
194 // Check for the T3/T4 encoding.
195 // PUW must Offset for T3
196 // Convert ARM PU0W to PUW
197 // The Mode is in ARM encoding format which is:
198 // |P|U|0|W|
199 // we need this in thumb2 mode:
200 // |P|U|W|
Dave Allison65fcc2c2014-04-28 13:45:27 -0700201
Dave Allison45fdb932014-06-25 12:37:10 -0700202 uint32_t am = am_;
203 int32_t offset = offset_;
204 if (offset < 0) {
205 am ^= 1 << kUShift;
206 offset = -offset;
207 }
208 if (offset_ < 0 || (offset >= 0 && offset < 256 &&
Dave Allison65fcc2c2014-04-28 13:45:27 -0700209 am_ != Mode::Offset)) {
Dave Allison45fdb932014-06-25 12:37:10 -0700210 // T4 encoding.
211 uint32_t PUW = am >> 21; // Move down to bottom of word.
212 PUW = (PUW >> 1) | (PUW & 1); // Bits 3, 2 and 0.
213 // If P is 0 then W must be 1 (Different from ARM).
Andreas Gampec8ccf682014-09-29 20:07:43 -0700214 if ((PUW & 4U /* 0b100 */) == 0) {
215 PUW |= 1U /* 0b1 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700216 }
Dave Allison45fdb932014-06-25 12:37:10 -0700217 encoding |= B11 | PUW << 8 | offset;
218 } else {
219 // T3 encoding (also sets op1 to 0b01).
220 encoding |= B23 | offset_;
221 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700222 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700223 // Register offset, possibly shifted.
224 // Need to choose between encoding T1 (16 bit) or T2.
225 // Only Offset mode is supported. Shift must be LSL and the count
226 // is only 2 bits.
227 CHECK_EQ(shift_, LSL);
228 CHECK_LE(offset_, 4);
229 CHECK_EQ(am_, Offset);
230 bool is_t2 = is_32bit;
231 if (ArmAssembler::IsHighRegister(rn_) || ArmAssembler::IsHighRegister(rm_)) {
232 is_t2 = true;
233 } else if (offset_ != 0) {
234 is_t2 = true;
235 }
236 if (is_t2) {
237 encoding = static_cast<uint32_t>(rn_) << 16 | static_cast<uint32_t>(rm_) |
238 offset_ << 4;
239 } else {
240 encoding = static_cast<uint32_t>(rn_) << 3 | static_cast<uint32_t>(rm_) << 6;
241 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700242 }
243 return encoding;
244}
245
246// This is very like the ARM encoding except the offset is 10 bits.
247uint32_t Address::encodingThumbLdrdStrd() const {
Andreas Gampe2bcf9bf2015-01-29 09:56:07 -0800248 DCHECK(IsImmediate());
Dave Allison65fcc2c2014-04-28 13:45:27 -0700249 uint32_t encoding;
250 uint32_t am = am_;
251 // If P is 0 then W must be 1 (Different from ARM).
252 uint32_t PU1W = am_ >> 21; // Move down to bottom of word.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700253 if ((PU1W & 8U /* 0b1000 */) == 0) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700254 am |= 1 << 21; // Set W bit.
255 }
256 if (offset_ < 0) {
257 int32_t off = -offset_;
258 CHECK_LT(off, 1024);
Roland Levillain14d90572015-07-16 10:52:26 +0100259 CHECK_ALIGNED(off, 4);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700260 encoding = (am ^ (1 << kUShift)) | off >> 2; // Flip U to adjust sign.
261 } else {
262 CHECK_LT(offset_, 1024);
Roland Levillain14d90572015-07-16 10:52:26 +0100263 CHECK_ALIGNED(offset_, 4);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700264 encoding = am | offset_ >> 2;
265 }
266 encoding |= static_cast<uint32_t>(rn_) << 16;
267 return encoding;
268}
269
270// Encoding for ARM addressing mode 3.
271uint32_t Address::encoding3() const {
272 const uint32_t offset_mask = (1 << 12) - 1;
273 uint32_t encoding = encodingArm();
274 uint32_t offset = encoding & offset_mask;
275 CHECK_LT(offset, 256u);
276 return (encoding & ~offset_mask) | ((offset & 0xf0) << 4) | (offset & 0xf);
277}
278
279// Encoding for vfp load/store addressing.
280uint32_t Address::vencoding() const {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800281 CHECK(IsAbsoluteUint<10>(offset_)); // In the range -1020 to +1020.
282 CHECK_ALIGNED(offset_, 2); // Multiple of 4.
283
Dave Allison65fcc2c2014-04-28 13:45:27 -0700284 const uint32_t offset_mask = (1 << 12) - 1;
285 uint32_t encoding = encodingArm();
286 uint32_t offset = encoding & offset_mask;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700287 CHECK((am_ == Offset) || (am_ == NegOffset));
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800288 uint32_t vencoding_value = (encoding & (0xf << kRnShift)) | (offset >> 2);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700289 if (am_ == Offset) {
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800290 vencoding_value |= 1 << 23;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700291 }
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800292 return vencoding_value;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700293}
294
295
296bool Address::CanHoldLoadOffsetArm(LoadOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700297 switch (type) {
298 case kLoadSignedByte:
299 case kLoadSignedHalfword:
300 case kLoadUnsignedHalfword:
301 case kLoadWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800302 return IsAbsoluteUint<8>(offset); // Addressing mode 3.
Ian Rogersb033c752011-07-20 12:22:35 -0700303 case kLoadUnsignedByte:
304 case kLoadWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800305 return IsAbsoluteUint<12>(offset); // Addressing mode 2.
Ian Rogersb033c752011-07-20 12:22:35 -0700306 case kLoadSWord:
307 case kLoadDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800308 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700309 default:
310 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700311 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700312 }
313}
314
315
Dave Allison65fcc2c2014-04-28 13:45:27 -0700316bool Address::CanHoldStoreOffsetArm(StoreOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700317 switch (type) {
318 case kStoreHalfword:
319 case kStoreWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800320 return IsAbsoluteUint<8>(offset); // Addressing mode 3.
Ian Rogersb033c752011-07-20 12:22:35 -0700321 case kStoreByte:
322 case kStoreWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800323 return IsAbsoluteUint<12>(offset); // Addressing mode 2.
Ian Rogersb033c752011-07-20 12:22:35 -0700324 case kStoreSWord:
325 case kStoreDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800326 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700327 default:
328 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700329 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700330 }
331}
332
Dave Allison65fcc2c2014-04-28 13:45:27 -0700333bool Address::CanHoldLoadOffsetThumb(LoadOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700334 switch (type) {
335 case kLoadSignedByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700336 case kLoadSignedHalfword:
Ian Rogersb033c752011-07-20 12:22:35 -0700337 case kLoadUnsignedHalfword:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700338 case kLoadUnsignedByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700339 case kLoadWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800340 return IsAbsoluteUint<12>(offset);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700341 case kLoadSWord:
342 case kLoadDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800343 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700344 case kLoadWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800345 return IsAbsoluteUint<10>(offset);
Ian Rogers2c4257b2014-10-24 14:20:06 -0700346 default:
Ian Rogersb033c752011-07-20 12:22:35 -0700347 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700348 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700349 }
350}
351
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700352
Dave Allison65fcc2c2014-04-28 13:45:27 -0700353bool Address::CanHoldStoreOffsetThumb(StoreOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700354 switch (type) {
Ian Rogersb033c752011-07-20 12:22:35 -0700355 case kStoreHalfword:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700356 case kStoreByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700357 case kStoreWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800358 return IsAbsoluteUint<12>(offset);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700359 case kStoreSWord:
360 case kStoreDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800361 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700362 case kStoreWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800363 return IsAbsoluteUint<10>(offset);
Ian Rogers2c4257b2014-10-24 14:20:06 -0700364 default:
Ian Rogersb033c752011-07-20 12:22:35 -0700365 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700366 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700367 }
368}
369
Dave Allison65fcc2c2014-04-28 13:45:27 -0700370void ArmAssembler::Pad(uint32_t bytes) {
371 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
372 for (uint32_t i = 0; i < bytes; ++i) {
Ian Rogers13735952014-10-08 12:43:28 -0700373 buffer_.Emit<uint8_t>(0);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700374 }
Carl Shapiro9b9ba282011-08-14 15:30:39 -0700375}
376
David Srbeckydd973932015-04-07 20:29:48 +0100377static dwarf::Reg DWARFReg(Register reg) {
378 return dwarf::Reg::ArmCore(static_cast<int>(reg));
379}
380
381static dwarf::Reg DWARFReg(SRegister reg) {
382 return dwarf::Reg::ArmFp(static_cast<int>(reg));
383}
384
Mathieu Chartiere401d142015-04-22 13:56:20 -0700385constexpr size_t kFramePointerSize = kArmPointerSize;
Ian Rogers790a6b72014-04-01 10:36:00 -0700386
Ian Rogers2c8f6532011-09-02 17:16:34 -0700387void ArmAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800388 const std::vector<ManagedRegister>& callee_save_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +0700389 const ManagedRegisterEntrySpills& entry_spills) {
David Srbeckydd973932015-04-07 20:29:48 +0100390 CHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet
Elliott Hughes06b37d92011-10-16 11:51:29 -0700391 CHECK_ALIGNED(frame_size, kStackAlignment);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700392 CHECK_EQ(R0, method_reg.AsArm().AsCoreRegister());
Ian Rogersbdb03912011-09-14 00:55:44 -0700393
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700394 // Push callee saves and link register.
David Srbeckydd973932015-04-07 20:29:48 +0100395 RegList core_spill_mask = 1 << LR;
396 uint32_t fp_spill_mask = 0;
397 for (const ManagedRegister& reg : callee_save_regs) {
398 if (reg.AsArm().IsCoreRegister()) {
399 core_spill_mask |= 1 << reg.AsArm().AsCoreRegister();
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100400 } else {
David Srbeckydd973932015-04-07 20:29:48 +0100401 fp_spill_mask |= 1 << reg.AsArm().AsSRegister();
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100402 }
Ian Rogers0d666d82011-08-14 16:03:46 -0700403 }
David Srbeckydd973932015-04-07 20:29:48 +0100404 PushList(core_spill_mask);
405 cfi_.AdjustCFAOffset(POPCOUNT(core_spill_mask) * kFramePointerSize);
406 cfi_.RelOffsetForMany(DWARFReg(Register(0)), 0, core_spill_mask, kFramePointerSize);
407 if (fp_spill_mask != 0) {
408 vpushs(SRegister(CTZ(fp_spill_mask)), POPCOUNT(fp_spill_mask));
409 cfi_.AdjustCFAOffset(POPCOUNT(fp_spill_mask) * kFramePointerSize);
410 cfi_.RelOffsetForMany(DWARFReg(SRegister(0)), 0, fp_spill_mask, kFramePointerSize);
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100411 }
Ian Rogersbdb03912011-09-14 00:55:44 -0700412
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700413 // Increase frame to required size.
David Srbeckydd973932015-04-07 20:29:48 +0100414 int pushed_values = POPCOUNT(core_spill_mask) + POPCOUNT(fp_spill_mask);
Ian Rogers790a6b72014-04-01 10:36:00 -0700415 CHECK_GT(frame_size, pushed_values * kFramePointerSize); // Must at least have space for Method*.
David Srbeckydd973932015-04-07 20:29:48 +0100416 IncreaseFrameSize(frame_size - pushed_values * kFramePointerSize); // handles CFI as well.
Ian Rogersbdb03912011-09-14 00:55:44 -0700417
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700418 // Write out Method*.
Ian Rogersbdb03912011-09-14 00:55:44 -0700419 StoreToOffset(kStoreWord, R0, SP, 0);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700420
421 // Write out entry spills.
Mathieu Chartiere401d142015-04-22 13:56:20 -0700422 int32_t offset = frame_size + kFramePointerSize;
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700423 for (size_t i = 0; i < entry_spills.size(); ++i) {
Zheng Xu5667fdb2014-10-23 18:29:55 +0800424 ArmManagedRegister reg = entry_spills.at(i).AsArm();
425 if (reg.IsNoRegister()) {
426 // only increment stack offset.
427 ManagedRegisterSpill spill = entry_spills.at(i);
428 offset += spill.getSize();
429 } else if (reg.IsCoreRegister()) {
430 StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset);
431 offset += 4;
432 } else if (reg.IsSRegister()) {
433 StoreSToOffset(reg.AsSRegister(), SP, offset);
434 offset += 4;
435 } else if (reg.IsDRegister()) {
436 StoreDToOffset(reg.AsDRegister(), SP, offset);
437 offset += 8;
438 }
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700439 }
Ian Rogersb033c752011-07-20 12:22:35 -0700440}
441
Ian Rogers2c8f6532011-09-02 17:16:34 -0700442void ArmAssembler::RemoveFrame(size_t frame_size,
Ian Rogersbdb03912011-09-14 00:55:44 -0700443 const std::vector<ManagedRegister>& callee_save_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -0700444 CHECK_ALIGNED(frame_size, kStackAlignment);
David Srbeckydd973932015-04-07 20:29:48 +0100445 cfi_.RememberState();
446
Dave Allison65fcc2c2014-04-28 13:45:27 -0700447 // Compute callee saves to pop and PC.
David Srbeckydd973932015-04-07 20:29:48 +0100448 RegList core_spill_mask = 1 << PC;
449 uint32_t fp_spill_mask = 0;
450 for (const ManagedRegister& reg : callee_save_regs) {
451 if (reg.AsArm().IsCoreRegister()) {
452 core_spill_mask |= 1 << reg.AsArm().AsCoreRegister();
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100453 } else {
David Srbeckydd973932015-04-07 20:29:48 +0100454 fp_spill_mask |= 1 << reg.AsArm().AsSRegister();
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100455 }
456 }
457
Dave Allison65fcc2c2014-04-28 13:45:27 -0700458 // Decrease frame to start of callee saves.
David Srbeckydd973932015-04-07 20:29:48 +0100459 int pop_values = POPCOUNT(core_spill_mask) + POPCOUNT(fp_spill_mask);
Ian Rogers790a6b72014-04-01 10:36:00 -0700460 CHECK_GT(frame_size, pop_values * kFramePointerSize);
David Srbeckydd973932015-04-07 20:29:48 +0100461 DecreaseFrameSize(frame_size - (pop_values * kFramePointerSize)); // handles CFI as well.
Ian Rogersbdb03912011-09-14 00:55:44 -0700462
David Srbeckydd973932015-04-07 20:29:48 +0100463 if (fp_spill_mask != 0) {
464 vpops(SRegister(CTZ(fp_spill_mask)), POPCOUNT(fp_spill_mask));
465 cfi_.AdjustCFAOffset(-kFramePointerSize * POPCOUNT(fp_spill_mask));
466 cfi_.RestoreMany(DWARFReg(SRegister(0)), fp_spill_mask);
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100467 }
468
Dave Allison65fcc2c2014-04-28 13:45:27 -0700469 // Pop callee saves and PC.
David Srbeckydd973932015-04-07 20:29:48 +0100470 PopList(core_spill_mask);
471
472 // The CFI should be restored for any code that follows the exit block.
473 cfi_.RestoreState();
474 cfi_.DefCFAOffset(frame_size);
Ian Rogers0d666d82011-08-14 16:03:46 -0700475}
476
Ian Rogers2c8f6532011-09-02 17:16:34 -0700477void ArmAssembler::IncreaseFrameSize(size_t adjust) {
Ian Rogersb033c752011-07-20 12:22:35 -0700478 AddConstant(SP, -adjust);
David Srbeckydd973932015-04-07 20:29:48 +0100479 cfi_.AdjustCFAOffset(adjust);
Ian Rogersb033c752011-07-20 12:22:35 -0700480}
481
Ian Rogers2c8f6532011-09-02 17:16:34 -0700482void ArmAssembler::DecreaseFrameSize(size_t adjust) {
Ian Rogersb033c752011-07-20 12:22:35 -0700483 AddConstant(SP, adjust);
David Srbeckydd973932015-04-07 20:29:48 +0100484 cfi_.AdjustCFAOffset(-adjust);
Ian Rogersb033c752011-07-20 12:22:35 -0700485}
486
Ian Rogers2c8f6532011-09-02 17:16:34 -0700487void ArmAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
488 ArmManagedRegister src = msrc.AsArm();
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700489 if (src.IsNoRegister()) {
490 CHECK_EQ(0u, size);
491 } else if (src.IsCoreRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -0700492 CHECK_EQ(4u, size);
493 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700494 } else if (src.IsRegisterPair()) {
495 CHECK_EQ(8u, size);
496 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
497 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
498 SP, dest.Int32Value() + 4);
499 } else if (src.IsSRegister()) {
500 StoreSToOffset(src.AsSRegister(), SP, dest.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700501 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700502 CHECK(src.IsDRegister()) << src;
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700503 StoreDToOffset(src.AsDRegister(), SP, dest.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700504 }
505}
506
Ian Rogers2c8f6532011-09-02 17:16:34 -0700507void ArmAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
508 ArmManagedRegister src = msrc.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700509 CHECK(src.IsCoreRegister()) << src;
Ian Rogersb033c752011-07-20 12:22:35 -0700510 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
511}
512
Ian Rogers2c8f6532011-09-02 17:16:34 -0700513void ArmAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
514 ArmManagedRegister src = msrc.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700515 CHECK(src.IsCoreRegister()) << src;
Ian Rogersdf20fe02011-07-20 20:34:16 -0700516 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
517}
518
Ian Rogers2c8f6532011-09-02 17:16:34 -0700519void ArmAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
520 FrameOffset in_off, ManagedRegister mscratch) {
521 ArmManagedRegister src = msrc.AsArm();
522 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogers7a99c112011-09-07 12:48:27 -0700523 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
524 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
525 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
526}
527
Ian Rogers2c8f6532011-09-02 17:16:34 -0700528void ArmAssembler::CopyRef(FrameOffset dest, FrameOffset src,
529 ManagedRegister mscratch) {
530 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogersb033c752011-07-20 12:22:35 -0700531 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
532 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
533}
534
Mathieu Chartiere401d142015-04-22 13:56:20 -0700535void ArmAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +0100536 bool unpoison_reference) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700537 ArmManagedRegister dst = mdest.AsArm();
538 CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst;
539 LoadFromOffset(kLoadWord, dst.AsCoreRegister(),
Ian Rogers2c8f6532011-09-02 17:16:34 -0700540 base.AsArm().AsCoreRegister(), offs.Int32Value());
Roland Levillain4d027112015-07-01 15:41:14 +0100541 if (unpoison_reference) {
542 MaybeUnpoisonHeapReference(dst.AsCoreRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -0800543 }
Ian Rogersb033c752011-07-20 12:22:35 -0700544}
545
Ian Rogers2c8f6532011-09-02 17:16:34 -0700546void ArmAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700547 ArmManagedRegister dst = mdest.AsArm();
548 CHECK(dst.IsCoreRegister()) << dst;
549 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), SP, src.Int32Value());
Elliott Hughes362f9bc2011-10-17 18:56:41 -0700550}
Ian Rogers2c8f6532011-09-02 17:16:34 -0700551
552void ArmAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
Ian Rogersa04d3972011-08-17 11:33:44 -0700553 Offset offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700554 ArmManagedRegister dst = mdest.AsArm();
555 CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst;
556 LoadFromOffset(kLoadWord, dst.AsCoreRegister(),
Ian Rogers2c8f6532011-09-02 17:16:34 -0700557 base.AsArm().AsCoreRegister(), offs.Int32Value());
Ian Rogersa04d3972011-08-17 11:33:44 -0700558}
559
Ian Rogers2c8f6532011-09-02 17:16:34 -0700560void ArmAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
561 ManagedRegister mscratch) {
562 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700563 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700564 LoadImmediate(scratch.AsCoreRegister(), imm);
565 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
566}
567
Ian Rogersdd7624d2014-03-14 17:43:00 -0700568void ArmAssembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700569 ManagedRegister mscratch) {
570 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700571 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700572 LoadImmediate(scratch.AsCoreRegister(), imm);
573 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), TR, dest.Int32Value());
574}
575
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700576static void EmitLoad(ArmAssembler* assembler, ManagedRegister m_dst,
577 Register src_register, int32_t src_offset, size_t size) {
578 ArmManagedRegister dst = m_dst.AsArm();
579 if (dst.IsNoRegister()) {
580 CHECK_EQ(0u, size) << dst;
581 } else if (dst.IsCoreRegister()) {
582 CHECK_EQ(4u, size) << dst;
583 assembler->LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
584 } else if (dst.IsRegisterPair()) {
585 CHECK_EQ(8u, size) << dst;
586 assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairLow(), src_register, src_offset);
587 assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairHigh(), src_register, src_offset + 4);
588 } else if (dst.IsSRegister()) {
589 assembler->LoadSFromOffset(dst.AsSRegister(), src_register, src_offset);
Ian Rogersb033c752011-07-20 12:22:35 -0700590 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700591 CHECK(dst.IsDRegister()) << dst;
592 assembler->LoadDFromOffset(dst.AsDRegister(), src_register, src_offset);
Ian Rogersb033c752011-07-20 12:22:35 -0700593 }
594}
595
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700596void ArmAssembler::Load(ManagedRegister m_dst, FrameOffset src, size_t size) {
597 return EmitLoad(this, m_dst, SP, src.Int32Value(), size);
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700598}
599
Ian Rogersdd7624d2014-03-14 17:43:00 -0700600void ArmAssembler::LoadFromThread32(ManagedRegister m_dst, ThreadOffset<4> src, size_t size) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700601 return EmitLoad(this, m_dst, TR, src.Int32Value(), size);
602}
603
Ian Rogersdd7624d2014-03-14 17:43:00 -0700604void ArmAssembler::LoadRawPtrFromThread32(ManagedRegister m_dst, ThreadOffset<4> offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700605 ArmManagedRegister dst = m_dst.AsArm();
606 CHECK(dst.IsCoreRegister()) << dst;
607 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), TR, offs.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700608}
609
Ian Rogersdd7624d2014-03-14 17:43:00 -0700610void ArmAssembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
611 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700612 ManagedRegister mscratch) {
613 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700614 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700615 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
616 TR, thr_offs.Int32Value());
617 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
618 SP, fr_offs.Int32Value());
619}
620
Ian Rogersdd7624d2014-03-14 17:43:00 -0700621void ArmAssembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700622 FrameOffset fr_offs,
623 ManagedRegister mscratch) {
624 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700625 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700626 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
627 SP, fr_offs.Int32Value());
628 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
629 TR, thr_offs.Int32Value());
630}
631
Ian Rogersdd7624d2014-03-14 17:43:00 -0700632void ArmAssembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700633 FrameOffset fr_offs,
634 ManagedRegister mscratch) {
635 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700636 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700637 AddConstant(scratch.AsCoreRegister(), SP, fr_offs.Int32Value(), AL);
638 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
639 TR, thr_offs.Int32Value());
640}
641
Ian Rogersdd7624d2014-03-14 17:43:00 -0700642void ArmAssembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers45a76cb2011-07-21 22:00:15 -0700643 StoreToOffset(kStoreWord, SP, TR, thr_offs.Int32Value());
644}
645
jeffhao58136ca2012-05-24 13:40:11 -0700646void ArmAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
647 UNIMPLEMENTED(FATAL) << "no sign extension necessary for arm";
648}
649
jeffhaocee4d0c2012-06-15 14:42:01 -0700650void ArmAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
651 UNIMPLEMENTED(FATAL) << "no zero extension necessary for arm";
652}
653
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700654void ArmAssembler::Move(ManagedRegister m_dst, ManagedRegister m_src, size_t /*size*/) {
655 ArmManagedRegister dst = m_dst.AsArm();
656 ArmManagedRegister src = m_src.AsArm();
657 if (!dst.Equals(src)) {
658 if (dst.IsCoreRegister()) {
659 CHECK(src.IsCoreRegister()) << src;
660 mov(dst.AsCoreRegister(), ShifterOperand(src.AsCoreRegister()));
661 } else if (dst.IsDRegister()) {
662 CHECK(src.IsDRegister()) << src;
663 vmovd(dst.AsDRegister(), src.AsDRegister());
664 } else if (dst.IsSRegister()) {
665 CHECK(src.IsSRegister()) << src;
666 vmovs(dst.AsSRegister(), src.AsSRegister());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700667 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700668 CHECK(dst.IsRegisterPair()) << dst;
669 CHECK(src.IsRegisterPair()) << src;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700670 // Ensure that the first move doesn't clobber the input of the second.
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700671 if (src.AsRegisterPairHigh() != dst.AsRegisterPairLow()) {
672 mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow()));
673 mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh()));
Ian Rogers7a99c112011-09-07 12:48:27 -0700674 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700675 mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh()));
676 mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow()));
Ian Rogers7a99c112011-09-07 12:48:27 -0700677 }
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700678 }
Ian Rogersb033c752011-07-20 12:22:35 -0700679 }
680}
681
Ian Rogersdc51b792011-09-22 20:41:37 -0700682void ArmAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -0700683 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700684 CHECK(scratch.IsCoreRegister()) << scratch;
685 CHECK(size == 4 || size == 8) << size;
Ian Rogersb033c752011-07-20 12:22:35 -0700686 if (size == 4) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700687 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
688 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Shih-wei Liao5381cf92011-07-27 00:28:04 -0700689 } else if (size == 8) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700690 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
691 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
692 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + 4);
693 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
Ian Rogersb033c752011-07-20 12:22:35 -0700694 }
695}
696
Ian Rogersdc51b792011-09-22 20:41:37 -0700697void ArmAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
698 ManagedRegister mscratch, size_t size) {
699 Register scratch = mscratch.AsArm().AsCoreRegister();
700 CHECK_EQ(size, 4u);
701 LoadFromOffset(kLoadWord, scratch, src_base.AsArm().AsCoreRegister(), src_offset.Int32Value());
702 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
703}
704
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700705void ArmAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
706 ManagedRegister mscratch, size_t size) {
707 Register scratch = mscratch.AsArm().AsCoreRegister();
708 CHECK_EQ(size, 4u);
709 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
710 StoreToOffset(kStoreWord, scratch, dest_base.AsArm().AsCoreRegister(), dest_offset.Int32Value());
711}
712
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700713void ArmAssembler::Copy(FrameOffset /*dst*/, FrameOffset /*src_base*/, Offset /*src_offset*/,
714 ManagedRegister /*mscratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700715 UNIMPLEMENTED(FATAL);
716}
717
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700718void ArmAssembler::Copy(ManagedRegister dest, Offset dest_offset,
719 ManagedRegister src, Offset src_offset,
720 ManagedRegister mscratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700721 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700722 Register scratch = mscratch.AsArm().AsCoreRegister();
723 LoadFromOffset(kLoadWord, scratch, src.AsArm().AsCoreRegister(), src_offset.Int32Value());
724 StoreToOffset(kStoreWord, scratch, dest.AsArm().AsCoreRegister(), dest_offset.Int32Value());
725}
726
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700727void ArmAssembler::Copy(FrameOffset /*dst*/, Offset /*dest_offset*/, FrameOffset /*src*/, Offset /*src_offset*/,
728 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700729 UNIMPLEMENTED(FATAL);
Ian Rogersdc51b792011-09-22 20:41:37 -0700730}
731
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700732void ArmAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
733 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700734 ManagedRegister min_reg, bool null_allowed) {
735 ArmManagedRegister out_reg = mout_reg.AsArm();
736 ArmManagedRegister in_reg = min_reg.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700737 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
738 CHECK(out_reg.IsCoreRegister()) << out_reg;
Ian Rogersb033c752011-07-20 12:22:35 -0700739 if (null_allowed) {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700740 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
741 // the address in the handle scope holding the reference.
Ian Rogersb033c752011-07-20 12:22:35 -0700742 // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset)
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700743 if (in_reg.IsNoRegister()) {
744 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700745 SP, handle_scope_offset.Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700746 in_reg = out_reg;
747 }
Ian Rogersb033c752011-07-20 12:22:35 -0700748 cmp(in_reg.AsCoreRegister(), ShifterOperand(0));
749 if (!out_reg.Equals(in_reg)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700750 it(EQ, kItElse);
Ian Rogersb033c752011-07-20 12:22:35 -0700751 LoadImmediate(out_reg.AsCoreRegister(), 0, EQ);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700752 } else {
753 it(NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700754 }
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700755 AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700756 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700757 AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL);
Ian Rogersb033c752011-07-20 12:22:35 -0700758 }
759}
760
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700761void ArmAssembler::CreateHandleScopeEntry(FrameOffset out_off,
762 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700763 ManagedRegister mscratch,
764 bool null_allowed) {
765 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700766 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700767 if (null_allowed) {
768 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP,
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700769 handle_scope_offset.Int32Value());
770 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
771 // the address in the handle scope holding the reference.
772 // e.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset)
Ian Rogersb033c752011-07-20 12:22:35 -0700773 cmp(scratch.AsCoreRegister(), ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700774 it(NE);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700775 AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700776 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700777 AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL);
Ian Rogersb033c752011-07-20 12:22:35 -0700778 }
779 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
780}
781
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700782void ArmAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700783 ManagedRegister min_reg) {
784 ArmManagedRegister out_reg = mout_reg.AsArm();
785 ArmManagedRegister in_reg = min_reg.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700786 CHECK(out_reg.IsCoreRegister()) << out_reg;
787 CHECK(in_reg.IsCoreRegister()) << in_reg;
Ian Rogersb033c752011-07-20 12:22:35 -0700788 Label null_arg;
789 if (!out_reg.Equals(in_reg)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700790 LoadImmediate(out_reg.AsCoreRegister(), 0, EQ); // TODO: why EQ?
Ian Rogersb033c752011-07-20 12:22:35 -0700791 }
792 cmp(in_reg.AsCoreRegister(), ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700793 it(NE);
Ian Rogersdf20fe02011-07-20 20:34:16 -0700794 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
795 in_reg.AsCoreRegister(), 0, NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700796}
797
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700798void ArmAssembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700799 // TODO: not validating references.
Ian Rogersb033c752011-07-20 12:22:35 -0700800}
801
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700802void ArmAssembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700803 // TODO: not validating references.
Ian Rogersb033c752011-07-20 12:22:35 -0700804}
805
Ian Rogers2c8f6532011-09-02 17:16:34 -0700806void ArmAssembler::Call(ManagedRegister mbase, Offset offset,
807 ManagedRegister mscratch) {
808 ArmManagedRegister base = mbase.AsArm();
809 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700810 CHECK(base.IsCoreRegister()) << base;
811 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700812 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
813 base.AsCoreRegister(), offset.Int32Value());
814 blx(scratch.AsCoreRegister());
Dave Allison65fcc2c2014-04-28 13:45:27 -0700815 // TODO: place reference map on call.
Ian Rogersb033c752011-07-20 12:22:35 -0700816}
817
Ian Rogers2c8f6532011-09-02 17:16:34 -0700818void ArmAssembler::Call(FrameOffset base, Offset offset,
819 ManagedRegister mscratch) {
820 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700821 CHECK(scratch.IsCoreRegister()) << scratch;
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700822 // Call *(*(SP + base) + offset)
823 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
824 SP, base.Int32Value());
825 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
826 scratch.AsCoreRegister(), offset.Int32Value());
827 blx(scratch.AsCoreRegister());
828 // TODO: place reference map on call
829}
830
Ian Rogersdd7624d2014-03-14 17:43:00 -0700831void ArmAssembler::CallFromThread32(ThreadOffset<4> /*offset*/, ManagedRegister /*scratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -0700832 UNIMPLEMENTED(FATAL);
833}
834
Ian Rogers2c8f6532011-09-02 17:16:34 -0700835void ArmAssembler::GetCurrentThread(ManagedRegister tr) {
836 mov(tr.AsArm().AsCoreRegister(), ShifterOperand(TR));
Shih-wei Liao668512a2011-09-01 14:18:34 -0700837}
838
Ian Rogers2c8f6532011-09-02 17:16:34 -0700839void ArmAssembler::GetCurrentThread(FrameOffset offset,
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700840 ManagedRegister /*scratch*/) {
Shih-wei Liao668512a2011-09-01 14:18:34 -0700841 StoreToOffset(kStoreWord, TR, SP, offset.Int32Value(), AL);
842}
843
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700844void ArmAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
Ian Rogers2c8f6532011-09-02 17:16:34 -0700845 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700846 ArmExceptionSlowPath* slow = new ArmExceptionSlowPath(scratch, stack_adjust);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700847 buffer_.EnqueueSlowPath(slow);
848 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -0700849 TR, Thread::ExceptionOffset<4>().Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700850 cmp(scratch.AsCoreRegister(), ShifterOperand(0));
851 b(slow->Entry(), NE);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700852}
853
Ian Rogers2c8f6532011-09-02 17:16:34 -0700854void ArmExceptionSlowPath::Emit(Assembler* sasm) {
855 ArmAssembler* sp_asm = down_cast<ArmAssembler*>(sasm);
856#define __ sp_asm->
857 __ Bind(&entry_);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700858 if (stack_adjust_ != 0) { // Fix up the frame.
859 __ DecreaseFrameSize(stack_adjust_);
860 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700861 // Pass exception object as argument.
862 // Don't care about preserving R0 as this call won't return.
Ian Rogers67375ac2011-09-14 00:55:44 -0700863 __ mov(R0, ShifterOperand(scratch_.AsCoreRegister()));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700864 // Set up call to Thread::Current()->pDeliverException.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700865 __ LoadFromOffset(kLoadWord, R12, TR, QUICK_ENTRYPOINT_OFFSET(4, pDeliverException).Int32Value());
Ian Rogers2c8f6532011-09-02 17:16:34 -0700866 __ blx(R12);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700867#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -0700868}
869
Dave Allison65fcc2c2014-04-28 13:45:27 -0700870
871static int LeadingZeros(uint32_t val) {
872 uint32_t alt;
873 int32_t n;
874 int32_t count;
875
876 count = 16;
877 n = 32;
878 do {
879 alt = val >> count;
880 if (alt != 0) {
881 n = n - count;
882 val = alt;
883 }
884 count >>= 1;
885 } while (count);
886 return n - val;
887}
888
889
890uint32_t ArmAssembler::ModifiedImmediate(uint32_t value) {
891 int32_t z_leading;
892 int32_t z_trailing;
893 uint32_t b0 = value & 0xff;
894
895 /* Note: case of value==0 must use 0:000:0:0000000 encoding */
896 if (value <= 0xFF)
897 return b0; // 0:000:a:bcdefgh.
898 if (value == ((b0 << 16) | b0))
899 return (0x1 << 12) | b0; /* 0:001:a:bcdefgh */
900 if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0))
901 return (0x3 << 12) | b0; /* 0:011:a:bcdefgh */
902 b0 = (value >> 8) & 0xff;
903 if (value == ((b0 << 24) | (b0 << 8)))
904 return (0x2 << 12) | b0; /* 0:010:a:bcdefgh */
905 /* Can we do it with rotation? */
906 z_leading = LeadingZeros(value);
907 z_trailing = 32 - LeadingZeros(~value & (value - 1));
908 /* A run of eight or fewer active bits? */
909 if ((z_leading + z_trailing) < 24)
910 return kInvalidModifiedImmediate; /* No - bail */
911 /* left-justify the constant, discarding msb (known to be 1) */
912 value <<= z_leading + 1;
913 /* Create bcdefgh */
914 value >>= 25;
915
916 /* Put it all together */
917 uint32_t v = 8 + z_leading;
918
Andreas Gampec8ccf682014-09-29 20:07:43 -0700919 uint32_t i = (v & 16U /* 0b10000 */) >> 4;
920 uint32_t imm3 = (v >> 1) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700921 uint32_t a = v & 1;
922 return value | i << 26 | imm3 << 12 | a << 7;
923}
924
Ian Rogers2c8f6532011-09-02 17:16:34 -0700925} // namespace arm
Carl Shapiro6b6b5f02011-06-21 15:05:09 -0700926} // namespace art