blob: 4ed9929338b6bac63aff10f0ce62d2586af96a34 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070024#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000025#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "dex/backend.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010027#include "dex/quick/resource_mask.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "driver/compiler_driver.h"
Andreas Gampe7cd26f32014-06-18 17:01:15 -070029#include "instruction_set.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080030#include "leb128.h"
Andreas Gampe98430592014-07-27 19:44:50 -070031#include "entrypoints/quick/quick_entrypoints_enum.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070032#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010033#include "utils/array_ref.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000034#include "utils/arena_allocator.h"
Vladimir Marko8081d2b2014-07-31 15:33:43 +010035#include "utils/arena_containers.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000036#include "utils/growable_array.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010037#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070038
39namespace art {
40
buzbee0d829482013-10-11 15:24:55 -070041/*
42 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
43 * add type safety (see runtime/offsets.h).
44 */
45typedef uint32_t DexOffset; // Dex offset in code units.
46typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
47typedef uint32_t CodeOffset; // Native code offset in bytes.
48
Brian Carlstrom7940e442013-07-12 13:46:57 -070049// Set to 1 to measure cost of suspend check.
50#define NO_SUSPEND 0
51
52#define IS_BINARY_OP (1ULL << kIsBinaryOp)
53#define IS_BRANCH (1ULL << kIsBranch)
54#define IS_IT (1ULL << kIsIT)
Serban Constantinescu63999682014-07-15 17:44:21 +010055#define IS_MOVE (1ULL << kIsMoveOp)
Brian Carlstrom7940e442013-07-12 13:46:57 -070056#define IS_LOAD (1ULL << kMemLoad)
57#define IS_QUAD_OP (1ULL << kIsQuadOp)
58#define IS_QUIN_OP (1ULL << kIsQuinOp)
59#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
60#define IS_STORE (1ULL << kMemStore)
61#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
62#define IS_UNARY_OP (1ULL << kIsUnaryOp)
Serban Constantinescu63999682014-07-15 17:44:21 +010063#define IS_VOLATILE (1ULL << kMemVolatile)
Brian Carlstrom7940e442013-07-12 13:46:57 -070064#define NEEDS_FIXUP (1ULL << kPCRelFixup)
65#define NO_OPERAND (1ULL << kNoOperand)
66#define REG_DEF0 (1ULL << kRegDef0)
67#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080068#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070069#define REG_DEFA (1ULL << kRegDefA)
70#define REG_DEFD (1ULL << kRegDefD)
71#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
72#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
73#define REG_DEF_LIST0 (1ULL << kRegDefList0)
74#define REG_DEF_LIST1 (1ULL << kRegDefList1)
75#define REG_DEF_LR (1ULL << kRegDefLR)
76#define REG_DEF_SP (1ULL << kRegDefSP)
77#define REG_USE0 (1ULL << kRegUse0)
78#define REG_USE1 (1ULL << kRegUse1)
79#define REG_USE2 (1ULL << kRegUse2)
80#define REG_USE3 (1ULL << kRegUse3)
81#define REG_USE4 (1ULL << kRegUse4)
82#define REG_USEA (1ULL << kRegUseA)
83#define REG_USEC (1ULL << kRegUseC)
84#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000085#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070086#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
87#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
88#define REG_USE_LIST0 (1ULL << kRegUseList0)
89#define REG_USE_LIST1 (1ULL << kRegUseList1)
90#define REG_USE_LR (1ULL << kRegUseLR)
91#define REG_USE_PC (1ULL << kRegUsePC)
92#define REG_USE_SP (1ULL << kRegUseSP)
93#define SETS_CCODES (1ULL << kSetsCCodes)
94#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070095#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070096#define REG_USE_LO (1ULL << kUseLo)
97#define REG_USE_HI (1ULL << kUseHi)
98#define REG_DEF_LO (1ULL << kDefLo)
99#define REG_DEF_HI (1ULL << kDefHi)
Serban Constantinescu63999682014-07-15 17:44:21 +0100100#define SCALED_OFFSET_X0 (1ULL << kMemScaledx0)
101#define SCALED_OFFSET_X2 (1ULL << kMemScaledx2)
102#define SCALED_OFFSET_X4 (1ULL << kMemScaledx4)
103
104// Special load/stores
105#define IS_LOADX (IS_LOAD | IS_VOLATILE)
106#define IS_LOAD_OFF (IS_LOAD | SCALED_OFFSET_X0)
107#define IS_LOAD_OFF2 (IS_LOAD | SCALED_OFFSET_X2)
108#define IS_LOAD_OFF4 (IS_LOAD | SCALED_OFFSET_X4)
109
110#define IS_STOREX (IS_STORE | IS_VOLATILE)
111#define IS_STORE_OFF (IS_STORE | SCALED_OFFSET_X0)
112#define IS_STORE_OFF2 (IS_STORE | SCALED_OFFSET_X2)
113#define IS_STORE_OFF4 (IS_STORE | SCALED_OFFSET_X4)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114
115// Common combo register usage patterns.
116#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100117#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
119#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
120#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
121#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000122#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
124#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
125#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
126#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
127#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
128#define REG_USE012 (REG_USE01 | REG_USE2)
129#define REG_USE014 (REG_USE01 | REG_USE4)
130#define REG_USE01 (REG_USE0 | REG_USE1)
131#define REG_USE02 (REG_USE0 | REG_USE2)
132#define REG_USE12 (REG_USE1 | REG_USE2)
133#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000134#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135
buzbee695d13a2014-04-19 13:32:20 -0700136// TODO: #includes need a cleanup
137#ifndef INVALID_SREG
138#define INVALID_SREG (-1)
139#endif
140
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141struct BasicBlock;
142struct CallInfo;
143struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000144struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700146struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000148class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149class MIRGraph;
150class Mir2Lir;
151
152typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
153 const MethodReference& target_method,
154 uint32_t method_idx, uintptr_t direct_code,
155 uintptr_t direct_method, InvokeType type);
156
157typedef std::vector<uint8_t> CodeBuffer;
158
buzbeeb48819d2013-09-14 16:15:25 -0700159struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100160 const ResourceMask* use_mask; // Resource mask for use.
161 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700162};
163
164struct AssemblyInfo {
165 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700166};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700167
168struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700169 CodeOffset offset; // Offset of this instruction.
170 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700171 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700172 LIR* next;
173 LIR* prev;
174 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700175 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700176 unsigned int alias_info:17; // For Dalvik register disambiguation.
177 bool is_nop:1; // LIR is optimized away.
178 unsigned int size:4; // Note: size of encoded instruction is in bytes.
179 bool use_def_invalid:1; // If true, masks should not be used.
180 unsigned int generation:1; // Used to track visitation state during fixup pass.
181 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700183 union {
buzbee0d829482013-10-11 15:24:55 -0700184 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000185 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700186 } u;
buzbee0d829482013-10-11 15:24:55 -0700187 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700188};
189
190// Target-specific initialization.
191Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
192 ArenaAllocator* const arena);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100193Mir2Lir* Arm64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
194 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700195Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
196 ArenaAllocator* const arena);
197Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
198 ArenaAllocator* const arena);
199
200// Utility macros to traverse the LIR list.
201#define NEXT_LIR(lir) (lir->next)
202#define PREV_LIR(lir) (lir->prev)
203
204// Defines for alias_info (tracks Dalvik register references).
205#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700206#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700207#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
208#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
209
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800210#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
211#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
212 do { \
213 low_reg = both_regs & 0xff; \
214 high_reg = (both_regs >> 8) & 0xff; \
215 } while (false)
216
buzbeeb5860fb2014-06-21 15:31:01 -0700217// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
218#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700219
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700220// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700221#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
222#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
223#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
224#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
225#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700226
227class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700228 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700229 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
230 static constexpr bool kReportSizeError = true && kIsDebugBuild;
231
buzbee0d829482013-10-11 15:24:55 -0700232 /*
233 * Auxiliary information describing the location of data embedded in the Dalvik
234 * byte code stream.
235 */
236 struct EmbeddedData {
237 CodeOffset offset; // Code offset of data block.
238 const uint16_t* table; // Original dex data.
239 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700240 };
241
buzbee0d829482013-10-11 15:24:55 -0700242 struct FillArrayData : EmbeddedData {
243 int32_t size;
244 };
245
246 struct SwitchTable : EmbeddedData {
247 LIR* anchor; // Reference instruction for relative offsets.
248 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700249 };
250
251 /* Static register use counts */
252 struct RefCounts {
253 int count;
254 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700255 };
256
257 /*
buzbee091cc402014-03-31 10:14:40 -0700258 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
259 * and native register storage. The primary purpose is to reuse previuosly
260 * loaded values, if possible, and otherwise to keep the value in register
261 * storage as long as possible.
262 *
263 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
264 * this register (or pair). For example, a 64-bit register containing a 32-bit
265 * Dalvik value would have wide_value==false even though the storage container itself
266 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
267 * would have wide_value==true (and additionally would have its partner field set to the
268 * other half whose wide_value field would also be true.
269 *
270 * NOTE 2: In the case of a register pair, you can determine which of the partners
271 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
272 *
273 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
274 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
275 * value, and the s_reg of the high word is implied (s_reg + 1).
276 *
277 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
278 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
279 * If is_temp==true and live==false, no other fields have
280 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
281 * and def_end describe the relationship between the temp register/register pair and
282 * the Dalvik value[s] described by s_reg/s_reg+1.
283 *
284 * The fields used_storage, master_storage and storage_mask are used to track allocation
285 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
286 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
287 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
288 * change once initialized. The "used_storage" field tracks current allocation status.
289 * Although each record contains this field, only the field from the largest member of
290 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
291 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
292 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
293 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
294 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
295 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
296 *
297 * For an X86 vector register example, storage_mask would be:
298 * 0x00000001 for 32-bit view of xmm1
299 * 0x00000003 for 64-bit view of xmm1
300 * 0x0000000f for 128-bit view of xmm1
301 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
302 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
303 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
304 *
buzbee30adc732014-05-09 15:10:18 -0700305 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
306 * held in the widest member of an aliased set. Note, though, that for a temp register to
307 * reused as live, it must both be marked live and the associated SReg() must match the
308 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
309 * members of an aliased set will share the same liveness flags, but each will individually
310 * maintain s_reg_. In this way we can know that at least one member of an
311 * aliased set is live, but will only fully match on the appropriate alias view. For example,
312 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
313 * because it is wide), its aliases s2 and s3 will show as live, but will have
314 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
315 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
316 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
317 * report that v9 is currently not live as a single (which is what we want).
318 *
buzbee091cc402014-03-31 10:14:40 -0700319 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
320 * to treat xmm registers:
321 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
322 * o This more closely matches reality, but means you'd need to be able to get
323 * to the associated RegisterInfo struct to figure out how it's being used.
324 * o This is how 64-bit core registers will be used - always 64 bits, but the
325 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
326 * 2. View the xmm registers based on contents.
327 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
328 * be a k64BitVector.
329 * o Note that the two uses above would be considered distinct registers (but with
330 * the aliasing mechanism, we could detect interference).
331 * o This is how aliased double and single float registers will be handled on
332 * Arm and MIPS.
333 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
334 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700335 */
buzbee091cc402014-03-31 10:14:40 -0700336 class RegisterInfo {
337 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100338 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700339 ~RegisterInfo() {}
340 static void* operator new(size_t size, ArenaAllocator* arena) {
341 return arena->Alloc(size, kArenaAllocRegAlloc);
342 }
343
buzbee85089dd2014-05-25 15:10:52 -0700344 static const uint32_t k32SoloStorageMask = 0x00000001;
345 static const uint32_t kLowSingleStorageMask = 0x00000001;
346 static const uint32_t kHighSingleStorageMask = 0x00000002;
347 static const uint32_t k64SoloStorageMask = 0x00000003;
348 static const uint32_t k128SoloStorageMask = 0x0000000f;
349 static const uint32_t k256SoloStorageMask = 0x000000ff;
350 static const uint32_t k512SoloStorageMask = 0x0000ffff;
351 static const uint32_t k1024SoloStorageMask = 0xffffffff;
352
buzbee091cc402014-03-31 10:14:40 -0700353 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
354 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
355 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700356 // No part of the containing storage is live in this view.
357 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
358 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700359 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700360 void MarkLive(int s_reg) {
361 // TODO: Anything useful to assert here?
362 s_reg_ = s_reg;
363 master_->liveness_ |= storage_mask_;
364 }
buzbee30adc732014-05-09 15:10:18 -0700365 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700366 if (SReg() != INVALID_SREG) {
367 s_reg_ = INVALID_SREG;
368 master_->liveness_ &= ~storage_mask_;
369 ResetDefBody();
370 }
buzbee30adc732014-05-09 15:10:18 -0700371 }
buzbee091cc402014-03-31 10:14:40 -0700372 RegStorage GetReg() { return reg_; }
373 void SetReg(RegStorage reg) { reg_ = reg; }
374 bool IsTemp() { return is_temp_; }
375 void SetIsTemp(bool val) { is_temp_ = val; }
376 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700377 void SetIsWide(bool val) {
378 wide_value_ = val;
379 if (!val) {
380 // If not wide, reset partner to self.
381 SetPartner(GetReg());
382 }
383 }
buzbee091cc402014-03-31 10:14:40 -0700384 bool IsDirty() { return dirty_; }
385 void SetIsDirty(bool val) { dirty_ = val; }
386 RegStorage Partner() { return partner_; }
387 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700388 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100389 const ResourceMask& DefUseMask() { return def_use_mask_; }
390 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700391 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700392 void SetMaster(RegisterInfo* master) {
393 master_ = master;
394 if (master != this) {
395 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700396 DCHECK(alias_chain_ == nullptr);
397 alias_chain_ = master_->alias_chain_;
398 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700399 }
400 }
401 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700402 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700403 uint32_t StorageMask() { return storage_mask_; }
404 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
405 LIR* DefStart() { return def_start_; }
406 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
407 LIR* DefEnd() { return def_end_; }
408 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
409 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700410 // Find member of aliased set matching storage_used; return nullptr if none.
411 RegisterInfo* FindMatchingView(uint32_t storage_used) {
412 RegisterInfo* res = Master();
413 for (; res != nullptr; res = res->GetAliasChain()) {
414 if (res->StorageMask() == storage_used)
415 break;
416 }
417 return res;
418 }
buzbee091cc402014-03-31 10:14:40 -0700419
420 private:
421 RegStorage reg_;
422 bool is_temp_; // Can allocate as temp?
423 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700424 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700425 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700426 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
427 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100428 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700429 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700430 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700431 RegisterInfo* master_; // Pointer to controlling storage mask.
432 uint32_t storage_mask_; // Track allocation of sub-units.
433 LIR *def_start_; // Starting inst in last def sequence.
434 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700435 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700436 };
437
buzbee091cc402014-03-31 10:14:40 -0700438 class RegisterPool {
439 public:
buzbeeb01bf152014-05-13 15:59:07 -0700440 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100441 const ArrayRef<const RegStorage>& core_regs,
442 const ArrayRef<const RegStorage>& core64_regs,
443 const ArrayRef<const RegStorage>& sp_regs,
444 const ArrayRef<const RegStorage>& dp_regs,
445 const ArrayRef<const RegStorage>& reserved_regs,
446 const ArrayRef<const RegStorage>& reserved64_regs,
447 const ArrayRef<const RegStorage>& core_temps,
448 const ArrayRef<const RegStorage>& core64_temps,
449 const ArrayRef<const RegStorage>& sp_temps,
450 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700451 ~RegisterPool() {}
452 static void* operator new(size_t size, ArenaAllocator* arena) {
453 return arena->Alloc(size, kArenaAllocRegAlloc);
454 }
455 void ResetNextTemp() {
456 next_core_reg_ = 0;
457 next_sp_reg_ = 0;
458 next_dp_reg_ = 0;
459 }
460 GrowableArray<RegisterInfo*> core_regs_;
461 int next_core_reg_;
buzbeeb01bf152014-05-13 15:59:07 -0700462 GrowableArray<RegisterInfo*> core64_regs_;
463 int next_core64_reg_;
buzbee091cc402014-03-31 10:14:40 -0700464 GrowableArray<RegisterInfo*> sp_regs_; // Single precision float.
465 int next_sp_reg_;
466 GrowableArray<RegisterInfo*> dp_regs_; // Double precision float.
467 int next_dp_reg_;
buzbeea0cd2d72014-06-01 09:33:49 -0700468 GrowableArray<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
469 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700470
471 private:
472 Mir2Lir* const m2l_;
473 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700474
475 struct PromotionMap {
476 RegLocationType core_location:3;
477 uint8_t core_reg;
478 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700479 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700480 bool first_in_pair;
481 };
482
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800483 //
484 // Slow paths. This object is used generate a sequence of code that is executed in the
485 // slow path. For example, resolving a string or class is slow as it will only be executed
486 // once (after that it is resolved and doesn't need to be done again). We want slow paths
487 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
488 // branch over them.
489 //
490 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
491 // the Compile() function that will be called near the end of the code generated by the
492 // method.
493 //
494 // The basic flow for a slow path is:
495 //
496 // CMP reg, #value
497 // BEQ fromfast
498 // cont:
499 // ...
500 // fast path code
501 // ...
502 // more code
503 // ...
504 // RETURN
505 ///
506 // fromfast:
507 // ...
508 // slow path code
509 // ...
510 // B cont
511 //
512 // So you see we need two labels and two branches. The first branch (called fromfast) is
513 // the conditional branch to the slow path code. The second label (called cont) is used
514 // as an unconditional branch target for getting back to the code after the slow path
515 // has completed.
516 //
517
518 class LIRSlowPath {
519 public:
520 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
521 LIR* cont = nullptr) :
Andreas Gampe2f244e92014-05-08 03:35:25 -0700522 m2l_(m2l), cu_(m2l->cu_), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
Mark Mendelle9f3e712014-07-03 21:34:41 -0400523 m2l->StartSlowPath(this);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800524 }
525 virtual ~LIRSlowPath() {}
526 virtual void Compile() = 0;
527
528 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000529 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800530 }
531
Mark Mendelle87f9b52014-04-30 14:13:18 -0400532 LIR *GetContinuationLabel() {
533 return cont_;
534 }
535
536 LIR *GetFromFast() {
537 return fromfast_;
538 }
539
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800540 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700541 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800542
543 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700544 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800545 const DexOffset current_dex_pc_;
546 LIR* const fromfast_;
547 LIR* const cont_;
548 };
549
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100550 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
551 class ScopedMemRefType {
552 public:
553 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
554 : m2l_(m2l),
555 old_mem_ref_type_(m2l->mem_ref_type_) {
556 m2l_->mem_ref_type_ = new_mem_ref_type;
557 }
558
559 ~ScopedMemRefType() {
560 m2l_->mem_ref_type_ = old_mem_ref_type_;
561 }
562
563 private:
564 Mir2Lir* const m2l_;
565 ResourceMask::ResourceBit old_mem_ref_type_;
566
567 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
568 };
569
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700570 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700571
Serban Constantinescu63999682014-07-15 17:44:21 +0100572 /**
573 * @brief Decodes the LIR offset.
574 * @return Returns the scaled offset of LIR.
575 */
576 virtual size_t GetInstructionOffset(LIR* lir);
577
Brian Carlstrom7940e442013-07-12 13:46:57 -0700578 int32_t s4FromSwitchData(const void* switch_data) {
579 return *reinterpret_cast<const int32_t*>(switch_data);
580 }
581
buzbee091cc402014-03-31 10:14:40 -0700582 /*
583 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
584 * it was introduced, it was intended to be a quick best guess of type without having to
585 * take the time to do type analysis. Currently, though, we have a much better idea of
586 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
587 * just use our knowledge of type to select the most appropriate register class?
588 */
589 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700590 if (size == kReference) {
591 return kRefReg;
592 } else {
593 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
594 size == kSignedByte) ? kCoreReg : kAnyReg;
595 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700596 }
597
598 size_t CodeBufferSizeInBytes() {
599 return code_buffer_.size() / sizeof(code_buffer_[0]);
600 }
601
Vladimir Marko306f0172014-01-07 18:21:20 +0000602 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700603 return (opcode < 0);
604 }
605
buzbee0d829482013-10-11 15:24:55 -0700606 /*
607 * LIR operands are 32-bit integers. Sometimes, (especially for managing
608 * instructions which require PC-relative fixups), we need the operands to carry
609 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
610 * hold that index in the operand array.
611 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
612 * may be worth conditionally-compiling a set of identity functions here.
613 */
614 uint32_t WrapPointer(void* pointer) {
615 uint32_t res = pointer_storage_.Size();
616 pointer_storage_.Insert(pointer);
617 return res;
618 }
619
620 void* UnwrapPointer(size_t index) {
621 return pointer_storage_.Get(index);
622 }
623
624 // strdup(), but allocates from the arena.
625 char* ArenaStrdup(const char* str) {
626 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000627 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700628 if (res != NULL) {
629 strncpy(res, str, len);
630 }
631 return res;
632 }
633
Brian Carlstrom7940e442013-07-12 13:46:57 -0700634 // Shared by all targets - implemented in codegen_util.cc
635 void AppendLIR(LIR* lir);
636 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
637 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
638
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800639 /**
640 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
641 * to place in a frame.
642 * @return Returns the maximum number of compiler temporaries.
643 */
644 size_t GetMaxPossibleCompilerTemps() const;
645
646 /**
647 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
648 * @return Returns the size in bytes for space needed for compiler temporary spill region.
649 */
650 size_t GetNumBytesForCompilerTempSpillRegion();
651
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800652 DexOffset GetCurrentDexPc() const {
653 return current_dalvik_offset_;
654 }
655
buzbeea0cd2d72014-06-01 09:33:49 -0700656 RegisterClass ShortyToRegClass(char shorty_type);
657 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700658 int ComputeFrameSize();
659 virtual void Materialize();
660 virtual CompiledMethod* GetCompiledMethod();
661 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000662 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100663 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
665 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100666 void SetupRegMask(ResourceMask* mask, int reg);
Serban Constantinescu63999682014-07-15 17:44:21 +0100667 void ClearRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
Serban Constantinescu63999682014-07-15 17:44:21 +0100669 void EliminateLoad(LIR* lir, int reg_id);
670 void DumpDependentInsnPair(LIR* check_lir, LIR* this_lir, const char* type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 void DumpPromotionMap();
672 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700673 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700674 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
675 LIR* NewLIR0(int opcode);
676 LIR* NewLIR1(int opcode, int dest);
677 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800678 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700679 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
680 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
681 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
682 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
683 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100684 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700685 LIR* AddWordData(LIR* *constant_list_p, int value);
686 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
687 void ProcessSwitchTables();
688 void DumpSparseSwitchTable(const uint16_t* table);
689 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700690 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700692 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700693 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
694 bool IsInexpensiveConstant(RegLocation rl_src);
695 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000696 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800697 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698 void InstallSwitchTables();
699 void InstallFillArrayData();
700 bool VerifyCatchEntries();
701 void CreateMappingTables();
702 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700703 int AssignLiteralOffset(CodeOffset offset);
704 int AssignSwitchTablesOffset(CodeOffset offset);
705 int AssignFillArrayDataOffset(CodeOffset offset);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400706 virtual LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
buzbee0d829482013-10-11 15:24:55 -0700707 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
708 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400709
Mark Mendelle9f3e712014-07-03 21:34:41 -0400710 virtual void StartSlowPath(LIRSlowPath* slowpath) {}
Mark Mendelle87f9b52014-04-30 14:13:18 -0400711 virtual void BeginInvoke(CallInfo* info) {}
712 virtual void EndInvoke(CallInfo* info) {}
713
714
buzbee85089dd2014-05-25 15:10:52 -0700715 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400716 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700717
718 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800719 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700720 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
721 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400722 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700723
724 // Shared by all targets - implemented in ralloc_util.cc
725 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700726 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700727 void SimpleRegAlloc();
728 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700729 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
730 void DumpRegPool(GrowableArray<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700731 void DumpCoreRegPool();
732 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700733 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700734 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800735 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700736 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700737 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700738 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800739 void RecordCorePromotion(RegStorage reg, int s_reg);
740 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700741 void RecordFpPromotion(RegStorage reg, int s_reg);
742 RegStorage AllocPreservedFpReg(int s_reg);
743 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700744 virtual RegStorage AllocPreservedDouble(int s_reg);
745 RegStorage AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700746 virtual RegStorage AllocTemp(bool required = true);
747 virtual RegStorage AllocTempWide(bool required = true);
748 virtual RegStorage AllocTempRef(bool required = true);
749 virtual RegStorage AllocTempSingle(bool required = true);
750 virtual RegStorage AllocTempDouble(bool required = true);
751 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
752 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700753 void FlushReg(RegStorage reg);
754 void FlushRegWide(RegStorage reg);
755 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
756 RegStorage FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400757 virtual void FreeTemp(RegStorage reg);
758 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
759 virtual bool IsLive(RegStorage reg);
760 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700761 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800762 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400763 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800764 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700765 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700766 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
767 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700768 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700769 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700770 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700771 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800772 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700773 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800774 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700775 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800776 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800777 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700778 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700779 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700780 void MarkClean(RegLocation loc);
781 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800782 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700783 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400784 virtual RegLocation UpdateLoc(RegLocation loc);
785 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700786 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800787
788 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100789 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800790 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100791 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800792 * @param reg_class Type of register needed.
793 * @param update Whether the liveness information should be updated.
794 * @return Returns the properly typed temporary in physical register pairs.
795 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400796 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800797
798 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100799 * @brief Used to prepare a register location to receive a value.
800 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800801 * @param reg_class Type of register needed.
802 * @param update Whether the liveness information should be updated.
803 * @return Returns the properly typed temporary in physical register.
804 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400805 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800806
buzbeec729a6b2013-09-14 16:04:31 -0700807 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700808 void DumpCounts(const RefCounts* arr, int size, const char* msg);
809 void DoPromotion();
810 int VRegOffset(int v_reg);
811 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700812 RegLocation GetReturnWide(RegisterClass reg_class);
813 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700814 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700815
816 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700817 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100818 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
819 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700820 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400821 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700822 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700823 void GenDivZeroException();
824 // c_code holds condition code that's generated from testing divisor against 0.
825 void GenDivZeroCheck(ConditionCode c_code);
826 // reg holds divisor.
827 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700828 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
829 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700830 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800831 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000832 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800833 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800834 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800835 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700836 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000837 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700838 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
839 RegLocation rl_src2, LIR* taken, LIR* fall_through);
840 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
841 LIR* taken, LIR* fall_through);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100842 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700843 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
844 RegLocation rl_src);
845 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
846 RegLocation rl_src);
847 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000848 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700849 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000850 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700851 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000852 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700853 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000854 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700855 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700856 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
857 RegLocation rl_src);
858
Brian Carlstrom7940e442013-07-12 13:46:57 -0700859 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
860 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
861 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
862 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800863 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
864 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700865 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
866 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100867 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700868 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700869 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
870 RegLocation rl_src, int lit);
Andreas Gampec76c6142014-08-04 16:30:03 -0700871 virtual void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
872 RegLocation rl_src1, RegLocation rl_src2);
Andreas Gampe98430592014-07-27 19:44:50 -0700873 void GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400874 virtual void GenSuspendTest(int opt_flags);
875 virtual void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800876
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000877 // This will be overridden by x86 implementation.
878 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800879 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
880 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700881
882 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe98430592014-07-27 19:44:50 -0700883 LIR* CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000884 bool use_link = true);
Andreas Gampe98430592014-07-27 19:44:50 -0700885 RegStorage CallHelperSetup(QuickEntrypointEnum trampoline);
886
887 void CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc);
888 void CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
889 void CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0, bool safepoint_pc);
890 void CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700891 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700892 void CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700893 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700894 void CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0, RegLocation arg1,
895 bool safepoint_pc);
896 void CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0, int arg1,
897 bool safepoint_pc);
898 void CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700899 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700900 void CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700901 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700902 void CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
903 void CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700904 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700905 void CallRuntimeHelperRegMethodRegLocation(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700906 RegLocation arg2, bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700907 void CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
908 RegLocation arg1, bool safepoint_pc);
909 void CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0, RegStorage arg1,
910 bool safepoint_pc);
911 void CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
912 RegStorage arg1, int arg2, bool safepoint_pc);
913 void CallRuntimeHelperImmMethodRegLocation(QuickEntrypointEnum trampoline, int arg0,
914 RegLocation arg2, bool safepoint_pc);
915 void CallRuntimeHelperImmMethodImm(QuickEntrypointEnum trampoline, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700916 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700917 void CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
918 RegLocation arg1, RegLocation arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700919 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700920 void CallRuntimeHelperRegLocationRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersa9a82542013-10-04 11:17:26 -0700921 RegLocation arg0, RegLocation arg1,
922 RegLocation arg2,
923 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700924 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000925 void GenInvokeNoInline(CallInfo* info);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100926 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700927 virtual int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700928 NextCallInsn next_call_insn,
929 const MethodReference& target_method,
930 uint32_t vtable_idx,
931 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
932 bool skip_this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700933 virtual int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700934 NextCallInsn next_call_insn,
935 const MethodReference& target_method,
936 uint32_t vtable_idx,
937 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
938 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800939
940 /**
941 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700942 * @details This is needed during generation of inline intrinsics because it finds destination
943 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800944 * either the physical register or the target of move-result.
945 * @param info Information about the invoke.
946 * @return Returns the destination location.
947 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700948 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800949
950 /**
951 * @brief Used to determine the wide register location of destination.
952 * @see InlineTarget
953 * @param info Information about the invoke.
954 * @return Returns the destination location.
955 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700956 RegLocation InlineTargetWide(CallInfo* info);
957
Fred Shih4ee7a662014-07-11 09:59:27 -0700958 bool GenInlinedGet(CallInfo* info);
Andreas Gampe98430592014-07-27 19:44:50 -0700959 virtual bool GenInlinedCharAt(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700960 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100961 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000962 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700963 bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100964 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100965 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
966 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700967 bool GenInlinedFloatCvt(CallInfo* info);
968 bool GenInlinedDoubleCvt(CallInfo* info);
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100969 virtual bool GenInlinedCeil(CallInfo* info);
970 virtual bool GenInlinedFloor(CallInfo* info);
971 virtual bool GenInlinedRint(CallInfo* info);
972 virtual bool GenInlinedRound(CallInfo* info, bool is_double);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700973 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800974 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700975 bool GenInlinedStringCompareTo(CallInfo* info);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700976 virtual bool GenInlinedCurrentThread(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700977 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
978 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
979 bool is_volatile, bool is_ordered);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100980 virtual int LoadArgRegs(CallInfo* info, int call_state,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700981 NextCallInsn next_call_insn,
982 const MethodReference& target_method,
983 uint32_t vtable_idx,
984 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
985 bool skip_this);
986
987 // Shared by all targets - implemented in gen_loadstore.cc.
988 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800989 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400990 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700991 // Natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400992 virtual LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000993 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700994 }
995 // Load 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400996 virtual LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000997 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700998 }
999 // Load a reference at base + displacement and decompress into register.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001000 virtual LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
1001 VolatileKind is_volatile) {
1002 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
1003 }
1004 // Load a reference at base + index and decompress into register.
Matteo Franchin255e0142014-07-04 13:50:41 +01001005 virtual LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1006 int scale) {
1007 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001008 }
1009 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001010 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbeea0cd2d72014-06-01 09:33:49 -07001011 // Same as above, but derive the target register class from the location record.
1012 virtual RegLocation LoadValue(RegLocation rl_src);
buzbee695d13a2014-04-19 13:32:20 -07001013 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001014 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -07001015 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001016 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001017 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001018 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001019 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001020 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001021 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001022 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001023 // Store an item of natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001024 virtual LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001025 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001026 }
1027 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001028 virtual LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
1029 VolatileKind is_volatile) {
1030 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
1031 }
1032 // Store an uncompressed reference into a compressed 32-bit container by index.
Matteo Franchin255e0142014-07-04 13:50:41 +01001033 virtual LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1034 int scale) {
1035 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001036 }
1037 // Store 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001038 virtual LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001039 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001040 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001041
1042 /**
1043 * @brief Used to do the final store in the destination as per bytecode semantics.
1044 * @param rl_dest The destination dalvik register location.
1045 * @param rl_src The source register location. Can be either physical register or dalvik register.
1046 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001047 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001048
1049 /**
1050 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1051 * @see StoreValue
1052 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001053 * @param rl_src The source register location. Can be either physical register or dalvik
1054 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001055 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001056 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001057
Mark Mendelle02d48f2014-01-15 11:19:23 -08001058 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001059 * @brief Used to do the final store to a destination as per bytecode semantics.
1060 * @see StoreValue
1061 * @param rl_dest The destination dalvik register location.
1062 * @param rl_src The source register location. It must be kLocPhysReg
1063 *
1064 * This is used for x86 two operand computations, where we have computed the correct
1065 * register value that now needs to be properly registered. This is used to avoid an
1066 * extra register copy that would result if StoreValue was called.
1067 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001068 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001069
1070 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001071 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1072 * @see StoreValueWide
1073 * @param rl_dest The destination dalvik register location.
1074 * @param rl_src The source register location. It must be kLocPhysReg
1075 *
1076 * This is used for x86 two operand computations, where we have computed the correct
1077 * register values that now need to be properly registered. This is used to avoid an
1078 * extra pair of register copies that would result if StoreValueWide was called.
1079 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001080 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001081
Brian Carlstrom7940e442013-07-12 13:46:57 -07001082 // Shared by all targets - implemented in mir_to_lir.cc.
1083 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001084 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001085 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001086 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001087 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001088 // Update LIR for verbose listings.
1089 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001090
Mark Mendell55d0eac2014-02-06 11:02:52 -08001091 /*
1092 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001093 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001094 * @param type How the method will be invoked.
1095 * @param register that will contain the code address.
1096 * @note register will be passed to TargetReg to get physical register.
1097 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001098 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001099 SpecialTargetRegister symbolic_reg);
1100
1101 /*
1102 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001103 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001104 * @param type How the method will be invoked.
1105 * @param register that will contain the code address.
1106 * @note register will be passed to TargetReg to get physical register.
1107 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001108 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001109 SpecialTargetRegister symbolic_reg);
1110
1111 /*
1112 * @brief Load the Class* of a Dex Class type into the register.
1113 * @param type How the method will be invoked.
1114 * @param register that will contain the code address.
1115 * @note register will be passed to TargetReg to get physical register.
1116 */
1117 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
1118
Mark Mendell766e9292014-01-27 07:55:47 -08001119 // Routines that work for the generic case, but may be overriden by target.
1120 /*
1121 * @brief Compare memory to immediate, and branch if condition true.
1122 * @param cond The condition code that when true will branch to the target.
1123 * @param temp_reg A temporary register that can be used if compare to memory is not
1124 * supported by the architecture.
1125 * @param base_reg The register holding the base address.
1126 * @param offset The offset from the base.
1127 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001128 * @param target branch target (or nullptr)
1129 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001130 * @returns The branch instruction that was generated.
1131 */
buzbee2700f7e2014-03-07 09:46:20 -08001132 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001133 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001134
1135 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001136 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001137 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001138 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001139 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001140
Andreas Gampe98430592014-07-27 19:44:50 -07001141 virtual RegStorage LoadHelper(QuickEntrypointEnum trampoline) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001142
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001143 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001144 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001145 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1146 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001147 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1148 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1149 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001150 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001151 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1152 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001153 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001154
1155 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001156
buzbeeb5860fb2014-06-21 15:31:01 -07001157 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1158 RegisterInfo* info1 = GetRegInfo(reg1);
1159 RegisterInfo* info2 = GetRegInfo(reg2);
1160 return (info1->Master() == info2->Master() &&
1161 (info1->StorageMask() & info2->StorageMask()) != 0);
1162 }
1163
Andreas Gampe4b537a82014-06-30 22:24:53 -07001164 /**
1165 * @brief Portable way of getting special registers from the backend.
1166 * @param reg Enumeration describing the purpose of the register.
1167 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1168 * @note This function is currently allowed to return any suitable view of the registers
1169 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1170 */
buzbee2700f7e2014-03-07 09:46:20 -08001171 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001172
1173 /**
1174 * @brief Portable way of getting special registers from the backend.
1175 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001176 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001177 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001178 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001179 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001180 * return. In that case, this function should return a pair where the first component of
1181 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001182 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001183 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1184 if (wide_kind == kWide) {
1185 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg7) || (kRet0 == reg));
1186 COMPILE_ASSERT((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1187 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1188 (kArg7 == kArg6 + 1), kargs_range_unexpected);
1189 COMPILE_ASSERT((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1190 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1191 (kFArg7 == kFArg6 + 1), kfargs_range_unexpected);
1192 COMPILE_ASSERT(kRet1 == kRet0 + 1, kret_range_unexpected);
1193 return RegStorage::MakeRegPair(TargetReg(reg),
1194 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1195 } else {
1196 return TargetReg(reg);
1197 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001198 }
1199
Chao-ying Fua77ee512014-07-01 17:43:41 -07001200 /**
1201 * @brief Portable way of getting a special register for storing a pointer.
1202 * @see TargetReg()
1203 */
1204 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1205 return TargetReg(reg);
1206 }
1207
Andreas Gampe4b537a82014-06-30 22:24:53 -07001208 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1209 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1210 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001211 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001212 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001213 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001214 }
1215 }
1216
buzbee2700f7e2014-03-07 09:46:20 -08001217 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001218 virtual RegLocation GetReturnAlt() = 0;
1219 virtual RegLocation GetReturnWideAlt() = 0;
1220 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001221 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001222 virtual RegLocation LocCReturnDouble() = 0;
1223 virtual RegLocation LocCReturnFloat() = 0;
1224 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001225 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001226 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001227 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001228 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001229 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001230 virtual void CompilerInitializeRegAlloc() = 0;
1231
1232 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001233 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001234 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1235 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1236 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001237 virtual const char* GetTargetInstFmt(int opcode) = 0;
1238 virtual const char* GetTargetInstName(int opcode) = 0;
1239 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001240
1241 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1242 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001243 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001244 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001245 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001246 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1247
Vladimir Marko674744e2014-04-24 15:18:26 +01001248 // Get the register class for load/store of a field.
1249 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1250
Brian Carlstrom7940e442013-07-12 13:46:57 -07001251 // Required for target - Dalvik-level generators.
1252 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1253 RegLocation rl_src1, RegLocation rl_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001254 virtual void GenArithOpDouble(Instruction::Code opcode,
1255 RegLocation rl_dest, RegLocation rl_src1,
1256 RegLocation rl_src2) = 0;
1257 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1258 RegLocation rl_src1, RegLocation rl_src2) = 0;
1259 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1260 RegLocation rl_src1, RegLocation rl_src2) = 0;
1261 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1262 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001263 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001264
1265 /**
1266 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1267 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1268 * that applies on integers. The generated code will write the smallest or largest value
1269 * directly into the destination register as specified by the invoke information.
1270 * @param info Information about the invoke.
1271 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001272 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001273 * @return Returns true if successfully generated
1274 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001275 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1276 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001277
Brian Carlstrom7940e442013-07-12 13:46:57 -07001278 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001279 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1280 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001281 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001282 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001283 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001284 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001285 /*
1286 * @brief Generate an integer div or rem operation by a literal.
1287 * @param rl_dest Destination Location.
1288 * @param rl_src1 Numerator Location.
1289 * @param rl_src2 Divisor Location.
1290 * @param is_div 'true' if this is a division, 'false' for a remainder.
1291 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
1292 */
1293 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
1294 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
1295 /*
1296 * @brief Generate an integer div or rem operation by a literal.
1297 * @param rl_dest Destination Location.
1298 * @param rl_src Numerator Location.
1299 * @param lit Divisor.
1300 * @param is_div 'true' if this is a division, 'false' for a remainder.
1301 */
buzbee2700f7e2014-03-07 09:46:20 -08001302 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1303 bool is_div) = 0;
1304 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001305
1306 /**
1307 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001308 * @details This is used for generating DivideByZero checks when divisor is held in two
1309 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001310 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001311 */
Mingyao Yange643a172014-04-08 11:02:52 -07001312 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001313
buzbee2700f7e2014-03-07 09:46:20 -08001314 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001315 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001316 virtual void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) = 0;
1317 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001318 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001319
Mark Mendelld65c51a2014-04-29 16:55:20 -04001320 /*
1321 * @brief Handle Machine Specific MIR Extended opcodes.
1322 * @param bb The basic block in which the MIR is from.
1323 * @param mir The MIR whose opcode is not standard extended MIR.
1324 * @note Base class implementation will abort for unknown opcodes.
1325 */
1326 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1327
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001328 /**
1329 * @brief Lowers the kMirOpSelect MIR into LIR.
1330 * @param bb The basic block in which the MIR is from.
1331 * @param mir The MIR whose opcode is kMirOpSelect.
1332 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001333 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001334
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001335 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001336 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001337 */
1338 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1339 int32_t true_val, int32_t false_val, RegStorage rs_dest,
1340 int dest_reg_class) = 0;
1341
1342 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001343 * @brief Used to generate a memory barrier in an architecture specific way.
1344 * @details The last generated LIR will be considered for use as barrier. Namely,
1345 * if the last LIR can be updated in a way where it will serve the semantics of
1346 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1347 * that can keep the semantics.
1348 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001349 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001350 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001351 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001352
Brian Carlstrom7940e442013-07-12 13:46:57 -07001353 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001354 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1355 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001356 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1357 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001358 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1359 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001360 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1361 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1362 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001363 RegLocation rl_index, RegLocation rl_src, int scale,
1364 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001365 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1366 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001367
1368 // Required for target - single operation generators.
1369 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001370 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1371 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1372 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001373 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001374 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1375 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001376 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001377 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001378 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1379 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1380 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001381 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001382 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1383 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001384 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001385
1386 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001387 * @brief Used to generate an LIR that does a load from mem to reg.
1388 * @param r_dest The destination physical register.
1389 * @param r_base The base physical register for memory operand.
1390 * @param offset The displacement for memory operand.
1391 * @param move_type Specification on the move desired (size, alignment, register kind).
1392 * @return Returns the generate move LIR.
1393 */
buzbee2700f7e2014-03-07 09:46:20 -08001394 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1395 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001396
1397 /**
1398 * @brief Used to generate an LIR that does a store from reg to mem.
1399 * @param r_base The base physical register for memory operand.
1400 * @param offset The displacement for memory operand.
1401 * @param r_src The destination physical register.
1402 * @param bytes_to_move The number of bytes to move.
1403 * @param is_aligned Whether the memory location is known to be aligned.
1404 * @return Returns the generate move LIR.
1405 */
buzbee2700f7e2014-03-07 09:46:20 -08001406 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1407 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001408
1409 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001410 * @brief Used for generating a conditional register to register operation.
1411 * @param op The opcode kind.
1412 * @param cc The condition code that when true will perform the opcode.
1413 * @param r_dest The destination physical register.
1414 * @param r_src The source physical register.
1415 * @return Returns the newly created LIR or null in case of creation failure.
1416 */
buzbee2700f7e2014-03-07 09:46:20 -08001417 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001418
buzbee2700f7e2014-03-07 09:46:20 -08001419 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1420 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1421 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001422 virtual LIR* OpTestSuspend(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001423 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1424 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001425 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001426 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1427 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1428 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1429 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
Matteo Franchinc763e352014-07-04 12:53:27 +01001430 virtual bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) {
1431 return InexpensiveConstantInt(value);
1432 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001433
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001434 // May be optimized by targets.
1435 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1436 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1437
Brian Carlstrom7940e442013-07-12 13:46:57 -07001438 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001439 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001440
Andreas Gampe98430592014-07-27 19:44:50 -07001441 virtual LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) = 0;
1442
Brian Carlstrom7940e442013-07-12 13:46:57 -07001443 protected:
1444 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1445
1446 CompilationUnit* GetCompilationUnit() {
1447 return cu_;
1448 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001449 /*
1450 * @brief Returns the index of the lowest set bit in 'x'.
1451 * @param x Value to be examined.
1452 * @returns The bit number of the lowest bit set in the value.
1453 */
1454 int32_t LowestSetBit(uint64_t x);
1455 /*
1456 * @brief Is this value a power of two?
1457 * @param x Value to be examined.
1458 * @returns 'true' if only 1 bit is set in the value.
1459 */
1460 bool IsPowerOfTwo(uint64_t x);
1461 /*
1462 * @brief Do these SRs overlap?
1463 * @param rl_op1 One RegLocation
1464 * @param rl_op2 The other RegLocation
1465 * @return 'true' if the VR pairs overlap
1466 *
1467 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1468 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1469 * dex, we'll want to make this case illegal.
1470 */
1471 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001472
Mark Mendelle02d48f2014-01-15 11:19:23 -08001473 /*
1474 * @brief Force a location (in a register) into a temporary register
1475 * @param loc location of result
1476 * @returns update location
1477 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001478 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001479
1480 /*
1481 * @brief Force a wide location (in registers) into temporary registers
1482 * @param loc location of result
1483 * @returns update location
1484 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001485 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001486
Vladimir Marko455759b2014-05-06 20:49:36 +01001487 static constexpr OpSize LoadStoreOpSize(bool wide, bool ref) {
1488 return wide ? k64 : ref ? kReference : k32;
1489 }
1490
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001491 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1492 RegLocation rl_dest, RegLocation rl_src);
1493
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001494 void AddSlowPath(LIRSlowPath* slowpath);
1495
Serguei Katkov9ee45192014-07-17 14:39:03 +07001496 /*
1497 *
1498 * @brief Implement Set up instanceof a class.
1499 * @param needs_access_check 'true' if we must check the access.
1500 * @param type_known_final 'true' if the type is known to be a final class.
1501 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1502 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1503 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1504 * @param type_idx Type index to use if use_declaring_class is 'false'.
1505 * @param rl_dest Result to be set to 0 or 1.
1506 * @param rl_src Object to be tested.
1507 */
1508 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1509 bool type_known_abstract, bool use_declaring_class,
1510 bool can_assume_type_is_in_dex_cache,
1511 uint32_t type_idx, RegLocation rl_dest,
1512 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001513 /*
1514 * @brief Generate the debug_frame FDE information if possible.
1515 * @returns pointer to vector containg CFE information, or NULL.
1516 */
1517 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001518
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001519 /**
1520 * @brief Used to insert marker that can be used to associate MIR with LIR.
1521 * @details Only inserts marker if verbosity is enabled.
1522 * @param mir The mir that is currently being generated.
1523 */
1524 void GenPrintLabel(MIR* mir);
1525
1526 /**
1527 * @brief Used to generate return sequence when there is no frame.
1528 * @details Assumes that the return registers have already been populated.
1529 */
1530 virtual void GenSpecialExitSequence() = 0;
1531
1532 /**
1533 * @brief Used to generate code for special methods that are known to be
1534 * small enough to work in frameless mode.
1535 * @param bb The basic block of the first MIR.
1536 * @param mir The first MIR of the special method.
1537 * @param special Information about the special method.
1538 * @return Returns whether or not this was handled successfully. Returns false
1539 * if caller should punt to normal MIR2LIR conversion.
1540 */
1541 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1542
Mark Mendelle87f9b52014-04-30 14:13:18 -04001543 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001544 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001545 void SetCurrentDexPc(DexOffset dexpc) {
1546 current_dalvik_offset_ = dexpc;
1547 }
1548
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001549 /**
1550 * @brief Used to lock register if argument at in_position was passed that way.
1551 * @details Does nothing if the argument is passed via stack.
1552 * @param in_position The argument number whose register to lock.
1553 * @param wide Whether the argument is wide.
1554 */
1555 void LockArg(int in_position, bool wide = false);
1556
1557 /**
1558 * @brief Used to load VR argument to a physical register.
1559 * @details The load is only done if the argument is not already in physical register.
1560 * LockArg must have been previously called.
1561 * @param in_position The argument number to load.
1562 * @param wide Whether the argument is 64-bit or not.
1563 * @return Returns the register (or register pair) for the loaded argument.
1564 */
Vladimir Markoc93ac8b2014-05-13 17:53:49 +01001565 RegStorage LoadArg(int in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001566
1567 /**
1568 * @brief Used to load a VR argument directly to a specified register location.
1569 * @param in_position The argument number to place in register.
1570 * @param rl_dest The register location where to place argument.
1571 */
1572 void LoadArgDirect(int in_position, RegLocation rl_dest);
1573
1574 /**
1575 * @brief Used to generate LIR for special getter method.
1576 * @param mir The mir that represents the iget.
1577 * @param special Information about the special getter method.
1578 * @return Returns whether LIR was successfully generated.
1579 */
1580 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1581
1582 /**
1583 * @brief Used to generate LIR for special setter method.
1584 * @param mir The mir that represents the iput.
1585 * @param special Information about the special setter method.
1586 * @return Returns whether LIR was successfully generated.
1587 */
1588 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1589
1590 /**
1591 * @brief Used to generate LIR for special return-args method.
1592 * @param mir The mir that represents the return of argument.
1593 * @param special Information about the special return-args method.
1594 * @return Returns whether LIR was successfully generated.
1595 */
1596 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1597
Mingyao Yang42894562014-04-07 12:42:16 -07001598 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001599
Mingyao Yang80365d92014-04-18 12:10:58 -07001600 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1601 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001602 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1603
1604 /**
1605 * @brief Load Constant into RegLocation
1606 * @param rl_dest Destination RegLocation
1607 * @param value Constant value
1608 */
1609 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001610
Serguei Katkov59a42af2014-07-05 00:55:46 +07001611 /**
1612 * Returns true iff wide GPRs are just different views on the same physical register.
1613 */
1614 virtual bool WideGPRsAreAliases() = 0;
1615
1616 /**
1617 * Returns true iff wide FPRs are just different views on the same physical register.
1618 */
1619 virtual bool WideFPRsAreAliases() = 0;
1620
1621
Andreas Gampe4b537a82014-06-30 22:24:53 -07001622 enum class WidenessCheck { // private
1623 kIgnoreWide,
1624 kCheckWide,
1625 kCheckNotWide
1626 };
1627
1628 enum class RefCheck { // private
1629 kIgnoreRef,
1630 kCheckRef,
1631 kCheckNotRef
1632 };
1633
1634 enum class FPCheck { // private
1635 kIgnoreFP,
1636 kCheckFP,
1637 kCheckNotFP
1638 };
1639
1640 /**
1641 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1642 * that it has the expected form for the flags.
1643 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1644 */
1645 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1646 bool report)
1647 const;
1648
1649 /**
1650 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1651 * that it has the expected size.
1652 */
1653 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1654
1655 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1656 // kReportSizeError.
1657 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1658 // See CheckRegLocationImpl.
1659 void CheckRegLocation(RegLocation rl) const;
1660
Brian Carlstrom7940e442013-07-12 13:46:57 -07001661 public:
1662 // TODO: add accessors for these.
1663 LIR* literal_list_; // Constants.
1664 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001665 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001666 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001667 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001668
1669 protected:
1670 CompilationUnit* const cu_;
1671 MIRGraph* const mir_graph_;
1672 GrowableArray<SwitchTable*> switch_tables_;
1673 GrowableArray<FillArrayData*> fill_array_data_;
buzbeebd663de2013-09-10 15:41:31 -07001674 GrowableArray<RegisterInfo*> tempreg_info_;
1675 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001676 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001677 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1678 CodeOffset data_offset_; // starting offset of literal pool.
1679 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001680 LIR* block_label_list_;
1681 PromotionMap* promotion_map_;
1682 /*
1683 * TODO: The code generation utilities don't have a built-in
1684 * mechanism to propagate the original Dalvik opcode address to the
1685 * associated generated instructions. For the trace compiler, this wasn't
1686 * necessary because the interpreter handled all throws and debugging
1687 * requests. For now we'll handle this by placing the Dalvik offset
1688 * in the CompilationUnit struct before codegen for each instruction.
1689 * The low-level LIR creation utilites will pull it from here. Rework this.
1690 */
buzbee0d829482013-10-11 15:24:55 -07001691 DexOffset current_dalvik_offset_;
1692 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001693 RegisterPool* reg_pool_;
1694 /*
1695 * Sanity checking for the register temp tracking. The same ssa
1696 * name should never be associated with one temp register per
1697 * instruction compilation.
1698 */
1699 int live_sreg_;
1700 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001701 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001702 std::vector<uint8_t> encoded_mapping_table_;
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001703 ArenaVector<uint32_t> core_vmap_table_;
1704 ArenaVector<uint32_t> fp_vmap_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001705 std::vector<uint8_t> native_gc_map_;
1706 int num_core_spills_;
1707 int num_fp_spills_;
1708 int frame_size_;
1709 unsigned int core_spill_mask_;
1710 unsigned int fp_spill_mask_;
1711 LIR* first_lir_insn_;
1712 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001713
1714 GrowableArray<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001715
1716 // The memory reference type for new LIRs.
1717 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1718 // invoke RawLIR() would clutter the code and reduce the readability.
1719 ResourceMask::ResourceBit mem_ref_type_;
1720
1721 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1722 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1723 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1724 // to deduplicate the masks.
1725 ResourceMaskCache mask_cache_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001726}; // Class Mir2Lir
1727
1728} // namespace art
1729
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001730#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_