blob: ea722ab1df666ba1f473add34fa50d51f322954d [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070024#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000025#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "dex/backend.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010027#include "dex/quick/resource_mask.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "driver/compiler_driver.h"
Andreas Gampe7cd26f32014-06-18 17:01:15 -070029#include "instruction_set.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080030#include "leb128.h"
Andreas Gampe98430592014-07-27 19:44:50 -070031#include "entrypoints/quick/quick_entrypoints_enum.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070032#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010033#include "utils/array_ref.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000034#include "utils/arena_allocator.h"
Vladimir Marko8081d2b2014-07-31 15:33:43 +010035#include "utils/arena_containers.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000036#include "utils/growable_array.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010037#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070038
39namespace art {
40
41// Set to 1 to measure cost of suspend check.
42#define NO_SUSPEND 0
43
44#define IS_BINARY_OP (1ULL << kIsBinaryOp)
45#define IS_BRANCH (1ULL << kIsBranch)
46#define IS_IT (1ULL << kIsIT)
Serban Constantinescu63999682014-07-15 17:44:21 +010047#define IS_MOVE (1ULL << kIsMoveOp)
Brian Carlstrom7940e442013-07-12 13:46:57 -070048#define IS_LOAD (1ULL << kMemLoad)
49#define IS_QUAD_OP (1ULL << kIsQuadOp)
50#define IS_QUIN_OP (1ULL << kIsQuinOp)
51#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
52#define IS_STORE (1ULL << kMemStore)
53#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
54#define IS_UNARY_OP (1ULL << kIsUnaryOp)
Serban Constantinescu63999682014-07-15 17:44:21 +010055#define IS_VOLATILE (1ULL << kMemVolatile)
Brian Carlstrom7940e442013-07-12 13:46:57 -070056#define NEEDS_FIXUP (1ULL << kPCRelFixup)
57#define NO_OPERAND (1ULL << kNoOperand)
58#define REG_DEF0 (1ULL << kRegDef0)
59#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080060#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070061#define REG_DEFA (1ULL << kRegDefA)
62#define REG_DEFD (1ULL << kRegDefD)
63#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
64#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
65#define REG_DEF_LIST0 (1ULL << kRegDefList0)
66#define REG_DEF_LIST1 (1ULL << kRegDefList1)
67#define REG_DEF_LR (1ULL << kRegDefLR)
68#define REG_DEF_SP (1ULL << kRegDefSP)
69#define REG_USE0 (1ULL << kRegUse0)
70#define REG_USE1 (1ULL << kRegUse1)
71#define REG_USE2 (1ULL << kRegUse2)
72#define REG_USE3 (1ULL << kRegUse3)
73#define REG_USE4 (1ULL << kRegUse4)
74#define REG_USEA (1ULL << kRegUseA)
75#define REG_USEC (1ULL << kRegUseC)
76#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000077#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070078#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
79#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
80#define REG_USE_LIST0 (1ULL << kRegUseList0)
81#define REG_USE_LIST1 (1ULL << kRegUseList1)
82#define REG_USE_LR (1ULL << kRegUseLR)
83#define REG_USE_PC (1ULL << kRegUsePC)
84#define REG_USE_SP (1ULL << kRegUseSP)
85#define SETS_CCODES (1ULL << kSetsCCodes)
86#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070087#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070088#define REG_USE_LO (1ULL << kUseLo)
89#define REG_USE_HI (1ULL << kUseHi)
90#define REG_DEF_LO (1ULL << kDefLo)
91#define REG_DEF_HI (1ULL << kDefHi)
Serban Constantinescu63999682014-07-15 17:44:21 +010092#define SCALED_OFFSET_X0 (1ULL << kMemScaledx0)
93#define SCALED_OFFSET_X2 (1ULL << kMemScaledx2)
94#define SCALED_OFFSET_X4 (1ULL << kMemScaledx4)
95
96// Special load/stores
97#define IS_LOADX (IS_LOAD | IS_VOLATILE)
98#define IS_LOAD_OFF (IS_LOAD | SCALED_OFFSET_X0)
99#define IS_LOAD_OFF2 (IS_LOAD | SCALED_OFFSET_X2)
100#define IS_LOAD_OFF4 (IS_LOAD | SCALED_OFFSET_X4)
101
102#define IS_STOREX (IS_STORE | IS_VOLATILE)
103#define IS_STORE_OFF (IS_STORE | SCALED_OFFSET_X0)
104#define IS_STORE_OFF2 (IS_STORE | SCALED_OFFSET_X2)
105#define IS_STORE_OFF4 (IS_STORE | SCALED_OFFSET_X4)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106
107// Common combo register usage patterns.
108#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100109#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
111#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
112#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
113#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000114#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
116#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
117#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
118#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
119#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
120#define REG_USE012 (REG_USE01 | REG_USE2)
121#define REG_USE014 (REG_USE01 | REG_USE4)
122#define REG_USE01 (REG_USE0 | REG_USE1)
123#define REG_USE02 (REG_USE0 | REG_USE2)
124#define REG_USE12 (REG_USE1 | REG_USE2)
125#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000126#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127
buzbee695d13a2014-04-19 13:32:20 -0700128// TODO: #includes need a cleanup
129#ifndef INVALID_SREG
130#define INVALID_SREG (-1)
131#endif
132
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133struct BasicBlock;
134struct CallInfo;
135struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000136struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700138struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000140class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141class MIRGraph;
142class Mir2Lir;
143
144typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
145 const MethodReference& target_method,
146 uint32_t method_idx, uintptr_t direct_code,
147 uintptr_t direct_method, InvokeType type);
148
149typedef std::vector<uint8_t> CodeBuffer;
150
buzbeeb48819d2013-09-14 16:15:25 -0700151struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100152 const ResourceMask* use_mask; // Resource mask for use.
153 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700154};
155
156struct AssemblyInfo {
157 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700158};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700159
160struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700161 CodeOffset offset; // Offset of this instruction.
162 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700163 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700164 LIR* next;
165 LIR* prev;
166 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700167 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700168 unsigned int alias_info:17; // For Dalvik register disambiguation.
169 bool is_nop:1; // LIR is optimized away.
170 unsigned int size:4; // Note: size of encoded instruction is in bytes.
171 bool use_def_invalid:1; // If true, masks should not be used.
172 unsigned int generation:1; // Used to track visitation state during fixup pass.
173 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700175 union {
buzbee0d829482013-10-11 15:24:55 -0700176 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000177 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700178 } u;
buzbee0d829482013-10-11 15:24:55 -0700179 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180};
181
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182// Utility macros to traverse the LIR list.
183#define NEXT_LIR(lir) (lir->next)
184#define PREV_LIR(lir) (lir->prev)
185
186// Defines for alias_info (tracks Dalvik register references).
187#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700188#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
190#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
191
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800192#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
193#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
194 do { \
195 low_reg = both_regs & 0xff; \
196 high_reg = (both_regs >> 8) & 0xff; \
197 } while (false)
198
buzbeeb5860fb2014-06-21 15:31:01 -0700199// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
200#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700201
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700202// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
204#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
205#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
206#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
207#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700208
209class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700210 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700211 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
212 static constexpr bool kReportSizeError = true && kIsDebugBuild;
213
Andreas Gampe48971b32014-08-06 10:09:01 -0700214 // TODO: If necessary, this could be made target-dependent.
215 static constexpr uint16_t kSmallSwitchThreshold = 5;
216
buzbee0d829482013-10-11 15:24:55 -0700217 /*
218 * Auxiliary information describing the location of data embedded in the Dalvik
219 * byte code stream.
220 */
221 struct EmbeddedData {
222 CodeOffset offset; // Code offset of data block.
223 const uint16_t* table; // Original dex data.
224 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700225 };
226
buzbee0d829482013-10-11 15:24:55 -0700227 struct FillArrayData : EmbeddedData {
228 int32_t size;
229 };
230
231 struct SwitchTable : EmbeddedData {
232 LIR* anchor; // Reference instruction for relative offsets.
233 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700234 };
235
236 /* Static register use counts */
237 struct RefCounts {
238 int count;
239 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700240 };
241
242 /*
buzbee091cc402014-03-31 10:14:40 -0700243 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
244 * and native register storage. The primary purpose is to reuse previuosly
245 * loaded values, if possible, and otherwise to keep the value in register
246 * storage as long as possible.
247 *
248 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
249 * this register (or pair). For example, a 64-bit register containing a 32-bit
250 * Dalvik value would have wide_value==false even though the storage container itself
251 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
252 * would have wide_value==true (and additionally would have its partner field set to the
253 * other half whose wide_value field would also be true.
254 *
255 * NOTE 2: In the case of a register pair, you can determine which of the partners
256 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
257 *
258 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
259 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
260 * value, and the s_reg of the high word is implied (s_reg + 1).
261 *
262 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
263 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
264 * If is_temp==true and live==false, no other fields have
265 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
266 * and def_end describe the relationship between the temp register/register pair and
267 * the Dalvik value[s] described by s_reg/s_reg+1.
268 *
269 * The fields used_storage, master_storage and storage_mask are used to track allocation
270 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
271 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
272 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
273 * change once initialized. The "used_storage" field tracks current allocation status.
274 * Although each record contains this field, only the field from the largest member of
275 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
276 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
277 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
278 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
279 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
280 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
281 *
282 * For an X86 vector register example, storage_mask would be:
283 * 0x00000001 for 32-bit view of xmm1
284 * 0x00000003 for 64-bit view of xmm1
285 * 0x0000000f for 128-bit view of xmm1
286 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
287 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
288 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
289 *
buzbee30adc732014-05-09 15:10:18 -0700290 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
291 * held in the widest member of an aliased set. Note, though, that for a temp register to
292 * reused as live, it must both be marked live and the associated SReg() must match the
293 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
294 * members of an aliased set will share the same liveness flags, but each will individually
295 * maintain s_reg_. In this way we can know that at least one member of an
296 * aliased set is live, but will only fully match on the appropriate alias view. For example,
297 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
298 * because it is wide), its aliases s2 and s3 will show as live, but will have
299 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
300 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
301 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
302 * report that v9 is currently not live as a single (which is what we want).
303 *
buzbee091cc402014-03-31 10:14:40 -0700304 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
305 * to treat xmm registers:
306 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
307 * o This more closely matches reality, but means you'd need to be able to get
308 * to the associated RegisterInfo struct to figure out how it's being used.
309 * o This is how 64-bit core registers will be used - always 64 bits, but the
310 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
311 * 2. View the xmm registers based on contents.
312 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
313 * be a k64BitVector.
314 * o Note that the two uses above would be considered distinct registers (but with
315 * the aliasing mechanism, we could detect interference).
316 * o This is how aliased double and single float registers will be handled on
317 * Arm and MIPS.
318 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
319 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700320 */
buzbee091cc402014-03-31 10:14:40 -0700321 class RegisterInfo {
322 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100323 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700324 ~RegisterInfo() {}
325 static void* operator new(size_t size, ArenaAllocator* arena) {
326 return arena->Alloc(size, kArenaAllocRegAlloc);
327 }
328
buzbee85089dd2014-05-25 15:10:52 -0700329 static const uint32_t k32SoloStorageMask = 0x00000001;
330 static const uint32_t kLowSingleStorageMask = 0x00000001;
331 static const uint32_t kHighSingleStorageMask = 0x00000002;
332 static const uint32_t k64SoloStorageMask = 0x00000003;
333 static const uint32_t k128SoloStorageMask = 0x0000000f;
334 static const uint32_t k256SoloStorageMask = 0x000000ff;
335 static const uint32_t k512SoloStorageMask = 0x0000ffff;
336 static const uint32_t k1024SoloStorageMask = 0xffffffff;
337
buzbee091cc402014-03-31 10:14:40 -0700338 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
339 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
340 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700341 // No part of the containing storage is live in this view.
342 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
343 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700344 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700345 void MarkLive(int s_reg) {
346 // TODO: Anything useful to assert here?
347 s_reg_ = s_reg;
348 master_->liveness_ |= storage_mask_;
349 }
buzbee30adc732014-05-09 15:10:18 -0700350 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700351 if (SReg() != INVALID_SREG) {
352 s_reg_ = INVALID_SREG;
353 master_->liveness_ &= ~storage_mask_;
354 ResetDefBody();
355 }
buzbee30adc732014-05-09 15:10:18 -0700356 }
buzbee091cc402014-03-31 10:14:40 -0700357 RegStorage GetReg() { return reg_; }
358 void SetReg(RegStorage reg) { reg_ = reg; }
359 bool IsTemp() { return is_temp_; }
360 void SetIsTemp(bool val) { is_temp_ = val; }
361 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700362 void SetIsWide(bool val) {
363 wide_value_ = val;
364 if (!val) {
365 // If not wide, reset partner to self.
366 SetPartner(GetReg());
367 }
368 }
buzbee091cc402014-03-31 10:14:40 -0700369 bool IsDirty() { return dirty_; }
370 void SetIsDirty(bool val) { dirty_ = val; }
371 RegStorage Partner() { return partner_; }
372 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700373 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100374 const ResourceMask& DefUseMask() { return def_use_mask_; }
375 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700376 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700377 void SetMaster(RegisterInfo* master) {
378 master_ = master;
379 if (master != this) {
380 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700381 DCHECK(alias_chain_ == nullptr);
382 alias_chain_ = master_->alias_chain_;
383 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700384 }
385 }
386 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700387 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700388 uint32_t StorageMask() { return storage_mask_; }
389 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
390 LIR* DefStart() { return def_start_; }
391 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
392 LIR* DefEnd() { return def_end_; }
393 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
394 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700395 // Find member of aliased set matching storage_used; return nullptr if none.
396 RegisterInfo* FindMatchingView(uint32_t storage_used) {
397 RegisterInfo* res = Master();
398 for (; res != nullptr; res = res->GetAliasChain()) {
399 if (res->StorageMask() == storage_used)
400 break;
401 }
402 return res;
403 }
buzbee091cc402014-03-31 10:14:40 -0700404
405 private:
406 RegStorage reg_;
407 bool is_temp_; // Can allocate as temp?
408 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700409 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700410 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700411 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
412 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100413 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700414 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700415 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700416 RegisterInfo* master_; // Pointer to controlling storage mask.
417 uint32_t storage_mask_; // Track allocation of sub-units.
418 LIR *def_start_; // Starting inst in last def sequence.
419 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700420 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700421 };
422
buzbee091cc402014-03-31 10:14:40 -0700423 class RegisterPool {
424 public:
buzbeeb01bf152014-05-13 15:59:07 -0700425 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100426 const ArrayRef<const RegStorage>& core_regs,
427 const ArrayRef<const RegStorage>& core64_regs,
428 const ArrayRef<const RegStorage>& sp_regs,
429 const ArrayRef<const RegStorage>& dp_regs,
430 const ArrayRef<const RegStorage>& reserved_regs,
431 const ArrayRef<const RegStorage>& reserved64_regs,
432 const ArrayRef<const RegStorage>& core_temps,
433 const ArrayRef<const RegStorage>& core64_temps,
434 const ArrayRef<const RegStorage>& sp_temps,
435 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700436 ~RegisterPool() {}
437 static void* operator new(size_t size, ArenaAllocator* arena) {
438 return arena->Alloc(size, kArenaAllocRegAlloc);
439 }
440 void ResetNextTemp() {
441 next_core_reg_ = 0;
442 next_sp_reg_ = 0;
443 next_dp_reg_ = 0;
444 }
445 GrowableArray<RegisterInfo*> core_regs_;
446 int next_core_reg_;
buzbeeb01bf152014-05-13 15:59:07 -0700447 GrowableArray<RegisterInfo*> core64_regs_;
448 int next_core64_reg_;
buzbee091cc402014-03-31 10:14:40 -0700449 GrowableArray<RegisterInfo*> sp_regs_; // Single precision float.
450 int next_sp_reg_;
451 GrowableArray<RegisterInfo*> dp_regs_; // Double precision float.
452 int next_dp_reg_;
buzbeea0cd2d72014-06-01 09:33:49 -0700453 GrowableArray<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
454 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700455
456 private:
457 Mir2Lir* const m2l_;
458 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700459
460 struct PromotionMap {
461 RegLocationType core_location:3;
462 uint8_t core_reg;
463 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700464 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700465 bool first_in_pair;
466 };
467
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800468 //
469 // Slow paths. This object is used generate a sequence of code that is executed in the
470 // slow path. For example, resolving a string or class is slow as it will only be executed
471 // once (after that it is resolved and doesn't need to be done again). We want slow paths
472 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
473 // branch over them.
474 //
475 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
476 // the Compile() function that will be called near the end of the code generated by the
477 // method.
478 //
479 // The basic flow for a slow path is:
480 //
481 // CMP reg, #value
482 // BEQ fromfast
483 // cont:
484 // ...
485 // fast path code
486 // ...
487 // more code
488 // ...
489 // RETURN
490 ///
491 // fromfast:
492 // ...
493 // slow path code
494 // ...
495 // B cont
496 //
497 // So you see we need two labels and two branches. The first branch (called fromfast) is
498 // the conditional branch to the slow path code. The second label (called cont) is used
499 // as an unconditional branch target for getting back to the code after the slow path
500 // has completed.
501 //
502
503 class LIRSlowPath {
504 public:
505 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
506 LIR* cont = nullptr) :
Andreas Gampe2f244e92014-05-08 03:35:25 -0700507 m2l_(m2l), cu_(m2l->cu_), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
Mark Mendelle9f3e712014-07-03 21:34:41 -0400508 m2l->StartSlowPath(this);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800509 }
510 virtual ~LIRSlowPath() {}
511 virtual void Compile() = 0;
512
513 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000514 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800515 }
516
Mark Mendelle87f9b52014-04-30 14:13:18 -0400517 LIR *GetContinuationLabel() {
518 return cont_;
519 }
520
521 LIR *GetFromFast() {
522 return fromfast_;
523 }
524
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800525 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700526 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800527
528 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700529 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800530 const DexOffset current_dex_pc_;
531 LIR* const fromfast_;
532 LIR* const cont_;
533 };
534
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100535 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
536 class ScopedMemRefType {
537 public:
538 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
539 : m2l_(m2l),
540 old_mem_ref_type_(m2l->mem_ref_type_) {
541 m2l_->mem_ref_type_ = new_mem_ref_type;
542 }
543
544 ~ScopedMemRefType() {
545 m2l_->mem_ref_type_ = old_mem_ref_type_;
546 }
547
548 private:
549 Mir2Lir* const m2l_;
550 ResourceMask::ResourceBit old_mem_ref_type_;
551
552 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
553 };
554
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700555 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700556
Serban Constantinescu63999682014-07-15 17:44:21 +0100557 /**
558 * @brief Decodes the LIR offset.
559 * @return Returns the scaled offset of LIR.
560 */
561 virtual size_t GetInstructionOffset(LIR* lir);
562
Brian Carlstrom7940e442013-07-12 13:46:57 -0700563 int32_t s4FromSwitchData(const void* switch_data) {
564 return *reinterpret_cast<const int32_t*>(switch_data);
565 }
566
buzbee091cc402014-03-31 10:14:40 -0700567 /*
568 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
569 * it was introduced, it was intended to be a quick best guess of type without having to
570 * take the time to do type analysis. Currently, though, we have a much better idea of
571 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
572 * just use our knowledge of type to select the most appropriate register class?
573 */
574 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700575 if (size == kReference) {
576 return kRefReg;
577 } else {
578 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
579 size == kSignedByte) ? kCoreReg : kAnyReg;
580 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700581 }
582
583 size_t CodeBufferSizeInBytes() {
584 return code_buffer_.size() / sizeof(code_buffer_[0]);
585 }
586
Vladimir Marko306f0172014-01-07 18:21:20 +0000587 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700588 return (opcode < 0);
589 }
590
buzbee0d829482013-10-11 15:24:55 -0700591 /*
592 * LIR operands are 32-bit integers. Sometimes, (especially for managing
593 * instructions which require PC-relative fixups), we need the operands to carry
594 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
595 * hold that index in the operand array.
596 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
597 * may be worth conditionally-compiling a set of identity functions here.
598 */
599 uint32_t WrapPointer(void* pointer) {
600 uint32_t res = pointer_storage_.Size();
601 pointer_storage_.Insert(pointer);
602 return res;
603 }
604
605 void* UnwrapPointer(size_t index) {
606 return pointer_storage_.Get(index);
607 }
608
609 // strdup(), but allocates from the arena.
610 char* ArenaStrdup(const char* str) {
611 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000612 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700613 if (res != NULL) {
614 strncpy(res, str, len);
615 }
616 return res;
617 }
618
Brian Carlstrom7940e442013-07-12 13:46:57 -0700619 // Shared by all targets - implemented in codegen_util.cc
620 void AppendLIR(LIR* lir);
621 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
622 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
623
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800624 /**
625 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
626 * to place in a frame.
627 * @return Returns the maximum number of compiler temporaries.
628 */
629 size_t GetMaxPossibleCompilerTemps() const;
630
631 /**
632 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
633 * @return Returns the size in bytes for space needed for compiler temporary spill region.
634 */
635 size_t GetNumBytesForCompilerTempSpillRegion();
636
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800637 DexOffset GetCurrentDexPc() const {
638 return current_dalvik_offset_;
639 }
640
buzbeea0cd2d72014-06-01 09:33:49 -0700641 RegisterClass ShortyToRegClass(char shorty_type);
642 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 int ComputeFrameSize();
644 virtual void Materialize();
645 virtual CompiledMethod* GetCompiledMethod();
646 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000647 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100648 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700649 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
650 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100651 void SetupRegMask(ResourceMask* mask, int reg);
Serban Constantinescu63999682014-07-15 17:44:21 +0100652 void ClearRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700653 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
Serban Constantinescu63999682014-07-15 17:44:21 +0100654 void EliminateLoad(LIR* lir, int reg_id);
655 void DumpDependentInsnPair(LIR* check_lir, LIR* this_lir, const char* type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700656 void DumpPromotionMap();
657 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700658 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
660 LIR* NewLIR0(int opcode);
661 LIR* NewLIR1(int opcode, int dest);
662 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800663 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
665 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
666 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
667 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
668 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100669 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Fred Shihe7f82e22014-08-06 10:46:37 -0700670 LIR* ScanLiteralPoolClass(LIR* data_target, const DexFile& dex_file, uint32_t type_idx);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 LIR* AddWordData(LIR* *constant_list_p, int value);
672 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
673 void ProcessSwitchTables();
674 void DumpSparseSwitchTable(const uint16_t* table);
675 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700676 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700677 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700678 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700679 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
680 bool IsInexpensiveConstant(RegLocation rl_src);
681 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000682 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800683 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700684 void InstallSwitchTables();
685 void InstallFillArrayData();
686 bool VerifyCatchEntries();
687 void CreateMappingTables();
688 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700689 int AssignLiteralOffset(CodeOffset offset);
690 int AssignSwitchTablesOffset(CodeOffset offset);
691 int AssignFillArrayDataOffset(CodeOffset offset);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400692 virtual LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
buzbee0d829482013-10-11 15:24:55 -0700693 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
694 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400695
Mark Mendelle9f3e712014-07-03 21:34:41 -0400696 virtual void StartSlowPath(LIRSlowPath* slowpath) {}
Mark Mendelle87f9b52014-04-30 14:13:18 -0400697 virtual void BeginInvoke(CallInfo* info) {}
698 virtual void EndInvoke(CallInfo* info) {}
699
700
buzbee85089dd2014-05-25 15:10:52 -0700701 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400702 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700703
704 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800705 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700706 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
707 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400708 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709
710 // Shared by all targets - implemented in ralloc_util.cc
711 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700712 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700713 void SimpleRegAlloc();
714 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700715 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
716 void DumpRegPool(GrowableArray<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700717 void DumpCoreRegPool();
718 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700719 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700720 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800721 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700722 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700723 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800725 void RecordCorePromotion(RegStorage reg, int s_reg);
726 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700727 void RecordFpPromotion(RegStorage reg, int s_reg);
728 RegStorage AllocPreservedFpReg(int s_reg);
729 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700730 virtual RegStorage AllocPreservedDouble(int s_reg);
731 RegStorage AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700732 virtual RegStorage AllocTemp(bool required = true);
733 virtual RegStorage AllocTempWide(bool required = true);
734 virtual RegStorage AllocTempRef(bool required = true);
735 virtual RegStorage AllocTempSingle(bool required = true);
736 virtual RegStorage AllocTempDouble(bool required = true);
737 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
738 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700739 void FlushReg(RegStorage reg);
740 void FlushRegWide(RegStorage reg);
741 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
742 RegStorage FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400743 virtual void FreeTemp(RegStorage reg);
744 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
745 virtual bool IsLive(RegStorage reg);
746 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700747 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800748 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400749 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800750 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700751 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700752 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
753 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700754 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700755 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700757 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800758 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700759 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800760 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700761 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800762 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800763 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700764 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700765 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700766 void MarkClean(RegLocation loc);
767 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800768 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700769 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400770 virtual RegLocation UpdateLoc(RegLocation loc);
771 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700772 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800773
774 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100775 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800776 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100777 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800778 * @param reg_class Type of register needed.
779 * @param update Whether the liveness information should be updated.
780 * @return Returns the properly typed temporary in physical register pairs.
781 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400782 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800783
784 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100785 * @brief Used to prepare a register location to receive a value.
786 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800787 * @param reg_class Type of register needed.
788 * @param update Whether the liveness information should be updated.
789 * @return Returns the properly typed temporary in physical register.
790 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400791 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800792
buzbeec729a6b2013-09-14 16:04:31 -0700793 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 void DumpCounts(const RefCounts* arr, int size, const char* msg);
795 void DoPromotion();
796 int VRegOffset(int v_reg);
797 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700798 RegLocation GetReturnWide(RegisterClass reg_class);
799 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700800 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700801
802 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700803 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100804 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
805 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700806 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400807 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700808 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700809 void GenDivZeroException();
810 // c_code holds condition code that's generated from testing divisor against 0.
811 void GenDivZeroCheck(ConditionCode c_code);
812 // reg holds divisor.
813 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700814 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
815 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700816 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800817 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000818 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800819 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800820 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800821 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700822 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000823 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700824 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
825 RegLocation rl_src2, LIR* taken, LIR* fall_through);
826 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
827 LIR* taken, LIR* fall_through);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100828 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700829 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
830 RegLocation rl_src);
831 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
832 RegLocation rl_src);
833 void GenFilledNewArray(CallInfo* info);
Fred Shih37f05ef2014-07-16 18:38:08 -0700834 void GenSput(MIR* mir, RegLocation rl_src, OpSize size);
835 // Get entrypoints are specific for types, size alone is not sufficient to safely infer
836 // entrypoint.
837 void GenSget(MIR* mir, RegLocation rl_dest, OpSize size, Primitive::Type type);
838 void GenIGet(MIR* mir, int opt_flags, OpSize size, Primitive::Type type,
839 RegLocation rl_dest, RegLocation rl_obj);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000840 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Fred Shih37f05ef2014-07-16 18:38:08 -0700841 RegLocation rl_src, RegLocation rl_obj);
Ian Rogersa9a82542013-10-04 11:17:26 -0700842 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
843 RegLocation rl_src);
844
Brian Carlstrom7940e442013-07-12 13:46:57 -0700845 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
846 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
847 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
848 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800849 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
850 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700851 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
852 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100853 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700855 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
856 RegLocation rl_src, int lit);
Andreas Gampec76c6142014-08-04 16:30:03 -0700857 virtual void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
858 RegLocation rl_src1, RegLocation rl_src2);
Andreas Gampe98430592014-07-27 19:44:50 -0700859 void GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400860 virtual void GenSuspendTest(int opt_flags);
861 virtual void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800862
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000863 // This will be overridden by x86 implementation.
864 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800865 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
866 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700867
868 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe98430592014-07-27 19:44:50 -0700869 LIR* CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000870 bool use_link = true);
Andreas Gampe98430592014-07-27 19:44:50 -0700871 RegStorage CallHelperSetup(QuickEntrypointEnum trampoline);
872
873 void CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc);
874 void CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
875 void CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0, bool safepoint_pc);
876 void CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700877 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700878 void CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700879 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700880 void CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0, RegLocation arg1,
881 bool safepoint_pc);
882 void CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0, int arg1,
883 bool safepoint_pc);
884 void CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700885 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700886 void CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700887 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700888 void CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
889 void CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700890 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700891 void CallRuntimeHelperRegMethodRegLocation(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700892 RegLocation arg2, bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700893 void CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
894 RegLocation arg1, bool safepoint_pc);
895 void CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0, RegStorage arg1,
896 bool safepoint_pc);
897 void CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
898 RegStorage arg1, int arg2, bool safepoint_pc);
899 void CallRuntimeHelperImmMethodRegLocation(QuickEntrypointEnum trampoline, int arg0,
900 RegLocation arg2, bool safepoint_pc);
901 void CallRuntimeHelperImmMethodImm(QuickEntrypointEnum trampoline, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700902 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700903 void CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
904 RegLocation arg1, RegLocation arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700905 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700906 void CallRuntimeHelperRegLocationRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersa9a82542013-10-04 11:17:26 -0700907 RegLocation arg0, RegLocation arg1,
908 RegLocation arg2,
909 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700910 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000911 void GenInvokeNoInline(CallInfo* info);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100912 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700913 virtual int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700914 NextCallInsn next_call_insn,
915 const MethodReference& target_method,
916 uint32_t vtable_idx,
917 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
918 bool skip_this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700919 virtual int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700920 NextCallInsn next_call_insn,
921 const MethodReference& target_method,
922 uint32_t vtable_idx,
923 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
924 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800925
926 /**
927 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700928 * @details This is needed during generation of inline intrinsics because it finds destination
929 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800930 * either the physical register or the target of move-result.
931 * @param info Information about the invoke.
932 * @return Returns the destination location.
933 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700934 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800935
936 /**
937 * @brief Used to determine the wide register location of destination.
938 * @see InlineTarget
939 * @param info Information about the invoke.
940 * @return Returns the destination location.
941 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700942 RegLocation InlineTargetWide(CallInfo* info);
943
Mathieu Chartiercd48f2d2014-09-09 13:51:09 -0700944 bool GenInlinedReferenceGetReferent(CallInfo* info);
Andreas Gampe98430592014-07-27 19:44:50 -0700945 virtual bool GenInlinedCharAt(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700946 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100947 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000948 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Martyn Capewell9a8a5062014-08-07 11:31:48 +0100949 virtual bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100950 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100951 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
952 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700953 bool GenInlinedFloatCvt(CallInfo* info);
954 bool GenInlinedDoubleCvt(CallInfo* info);
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100955 virtual bool GenInlinedCeil(CallInfo* info);
956 virtual bool GenInlinedFloor(CallInfo* info);
957 virtual bool GenInlinedRint(CallInfo* info);
958 virtual bool GenInlinedRound(CallInfo* info, bool is_double);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700959 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800960 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700961 bool GenInlinedStringCompareTo(CallInfo* info);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700962 virtual bool GenInlinedCurrentThread(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700963 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
964 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
965 bool is_volatile, bool is_ordered);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100966 virtual int LoadArgRegs(CallInfo* info, int call_state,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700967 NextCallInsn next_call_insn,
968 const MethodReference& target_method,
969 uint32_t vtable_idx,
970 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
971 bool skip_this);
972
973 // Shared by all targets - implemented in gen_loadstore.cc.
974 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800975 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400976 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700977 // Natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400978 virtual LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000979 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700980 }
Fred Shih37f05ef2014-07-16 18:38:08 -0700981 // Load 8 bits, regardless of target.
982 virtual LIR* Load8Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
983 return LoadBaseDisp(r_base, displacement, r_dest, kSignedByte, kNotVolatile);
984 }
buzbee695d13a2014-04-19 13:32:20 -0700985 // Load 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400986 virtual LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000987 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700988 }
989 // Load a reference at base + displacement and decompress into register.
Andreas Gampe3c12c512014-06-24 18:46:29 +0000990 virtual LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
991 VolatileKind is_volatile) {
992 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
993 }
994 // Load a reference at base + index and decompress into register.
Matteo Franchin255e0142014-07-04 13:50:41 +0100995 virtual LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
996 int scale) {
997 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700998 }
999 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001000 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbeea0cd2d72014-06-01 09:33:49 -07001001 // Same as above, but derive the target register class from the location record.
1002 virtual RegLocation LoadValue(RegLocation rl_src);
buzbee695d13a2014-04-19 13:32:20 -07001003 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001004 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -07001005 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001006 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001007 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001008 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001009 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001010 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001011 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001012 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001013 // Store an item of natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001014 virtual LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001015 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001016 }
1017 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001018 virtual LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
1019 VolatileKind is_volatile) {
1020 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
1021 }
1022 // Store an uncompressed reference into a compressed 32-bit container by index.
Matteo Franchin255e0142014-07-04 13:50:41 +01001023 virtual LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1024 int scale) {
1025 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001026 }
1027 // Store 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001028 virtual LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001029 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001030 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001031
1032 /**
1033 * @brief Used to do the final store in the destination as per bytecode semantics.
1034 * @param rl_dest The destination dalvik register location.
1035 * @param rl_src The source register location. Can be either physical register or dalvik register.
1036 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001037 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001038
1039 /**
1040 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1041 * @see StoreValue
1042 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001043 * @param rl_src The source register location. Can be either physical register or dalvik
1044 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001045 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001046 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001047
Mark Mendelle02d48f2014-01-15 11:19:23 -08001048 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001049 * @brief Used to do the final store to a destination as per bytecode semantics.
1050 * @see StoreValue
1051 * @param rl_dest The destination dalvik register location.
1052 * @param rl_src The source register location. It must be kLocPhysReg
1053 *
1054 * This is used for x86 two operand computations, where we have computed the correct
1055 * register value that now needs to be properly registered. This is used to avoid an
1056 * extra register copy that would result if StoreValue was called.
1057 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001058 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001059
1060 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001061 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1062 * @see StoreValueWide
1063 * @param rl_dest The destination dalvik register location.
1064 * @param rl_src The source register location. It must be kLocPhysReg
1065 *
1066 * This is used for x86 two operand computations, where we have computed the correct
1067 * register values that now need to be properly registered. This is used to avoid an
1068 * extra pair of register copies that would result if StoreValueWide was called.
1069 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001070 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001071
Brian Carlstrom7940e442013-07-12 13:46:57 -07001072 // Shared by all targets - implemented in mir_to_lir.cc.
1073 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001074 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001075 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001076 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001077 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001078 // Update LIR for verbose listings.
1079 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001080
Mark Mendell55d0eac2014-02-06 11:02:52 -08001081 /*
1082 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001083 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001084 * @param type How the method will be invoked.
1085 * @param register that will contain the code address.
1086 * @note register will be passed to TargetReg to get physical register.
1087 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001088 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001089 SpecialTargetRegister symbolic_reg);
1090
1091 /*
1092 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001093 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001094 * @param type How the method will be invoked.
1095 * @param register that will contain the code address.
1096 * @note register will be passed to TargetReg to get physical register.
1097 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001098 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001099 SpecialTargetRegister symbolic_reg);
1100
1101 /*
1102 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -07001103 * @param dex DexFile that contains the class type.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001104 * @param type How the method will be invoked.
1105 * @param register that will contain the code address.
1106 * @note register will be passed to TargetReg to get physical register.
1107 */
Fred Shihe7f82e22014-08-06 10:46:37 -07001108 virtual void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
1109 SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001110
Mark Mendell766e9292014-01-27 07:55:47 -08001111 // Routines that work for the generic case, but may be overriden by target.
1112 /*
1113 * @brief Compare memory to immediate, and branch if condition true.
1114 * @param cond The condition code that when true will branch to the target.
1115 * @param temp_reg A temporary register that can be used if compare to memory is not
1116 * supported by the architecture.
1117 * @param base_reg The register holding the base address.
1118 * @param offset The offset from the base.
1119 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001120 * @param target branch target (or nullptr)
1121 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001122 * @returns The branch instruction that was generated.
1123 */
buzbee2700f7e2014-03-07 09:46:20 -08001124 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001125 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001126
1127 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001128 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001129 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001130 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001131 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001132
Andreas Gampe98430592014-07-27 19:44:50 -07001133 virtual RegStorage LoadHelper(QuickEntrypointEnum trampoline) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001134
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001135 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001136 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001137 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1138 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001139 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1140 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1141 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001142 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001143 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1144 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001145 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001146
1147 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001148
buzbeeb5860fb2014-06-21 15:31:01 -07001149 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1150 RegisterInfo* info1 = GetRegInfo(reg1);
1151 RegisterInfo* info2 = GetRegInfo(reg2);
1152 return (info1->Master() == info2->Master() &&
1153 (info1->StorageMask() & info2->StorageMask()) != 0);
1154 }
1155
Fred Shih37f05ef2014-07-16 18:38:08 -07001156 static constexpr bool IsWide(OpSize size) {
1157 return size == k64 || size == kDouble;
1158 }
1159
1160 static constexpr bool IsRef(OpSize size) {
1161 return size == kReference;
1162 }
1163
Andreas Gampe4b537a82014-06-30 22:24:53 -07001164 /**
1165 * @brief Portable way of getting special registers from the backend.
1166 * @param reg Enumeration describing the purpose of the register.
1167 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1168 * @note This function is currently allowed to return any suitable view of the registers
1169 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1170 */
buzbee2700f7e2014-03-07 09:46:20 -08001171 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001172
1173 /**
1174 * @brief Portable way of getting special registers from the backend.
1175 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001176 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001177 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001178 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001179 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001180 * return. In that case, this function should return a pair where the first component of
1181 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001182 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001183 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1184 if (wide_kind == kWide) {
1185 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg7) || (kRet0 == reg));
1186 COMPILE_ASSERT((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1187 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1188 (kArg7 == kArg6 + 1), kargs_range_unexpected);
1189 COMPILE_ASSERT((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1190 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1191 (kFArg7 == kFArg6 + 1), kfargs_range_unexpected);
1192 COMPILE_ASSERT(kRet1 == kRet0 + 1, kret_range_unexpected);
1193 return RegStorage::MakeRegPair(TargetReg(reg),
1194 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1195 } else {
1196 return TargetReg(reg);
1197 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001198 }
1199
Chao-ying Fua77ee512014-07-01 17:43:41 -07001200 /**
1201 * @brief Portable way of getting a special register for storing a pointer.
1202 * @see TargetReg()
1203 */
1204 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1205 return TargetReg(reg);
1206 }
1207
Andreas Gampe4b537a82014-06-30 22:24:53 -07001208 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1209 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1210 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001211 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001212 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001213 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001214 }
1215 }
1216
buzbee2700f7e2014-03-07 09:46:20 -08001217 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001218 virtual RegLocation GetReturnAlt() = 0;
1219 virtual RegLocation GetReturnWideAlt() = 0;
1220 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001221 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001222 virtual RegLocation LocCReturnDouble() = 0;
1223 virtual RegLocation LocCReturnFloat() = 0;
1224 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001225 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001226 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001227 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001228 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001229 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001230 virtual void CompilerInitializeRegAlloc() = 0;
1231
1232 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001233 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001234 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1235 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1236 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001237 virtual const char* GetTargetInstFmt(int opcode) = 0;
1238 virtual const char* GetTargetInstName(int opcode) = 0;
1239 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001240
1241 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1242 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001243 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001244 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001245 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001246 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1247
Vladimir Marko674744e2014-04-24 15:18:26 +01001248 // Get the register class for load/store of a field.
1249 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1250
Brian Carlstrom7940e442013-07-12 13:46:57 -07001251 // Required for target - Dalvik-level generators.
1252 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1253 RegLocation rl_src1, RegLocation rl_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001254 virtual void GenArithOpDouble(Instruction::Code opcode,
1255 RegLocation rl_dest, RegLocation rl_src1,
1256 RegLocation rl_src2) = 0;
1257 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1258 RegLocation rl_src1, RegLocation rl_src2) = 0;
1259 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1260 RegLocation rl_src1, RegLocation rl_src2) = 0;
1261 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1262 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001263 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001264
1265 /**
1266 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1267 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1268 * that applies on integers. The generated code will write the smallest or largest value
1269 * directly into the destination register as specified by the invoke information.
1270 * @param info Information about the invoke.
1271 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001272 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001273 * @return Returns true if successfully generated
1274 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001275 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1276 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001277
Brian Carlstrom7940e442013-07-12 13:46:57 -07001278 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001279 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1280 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001281 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001282 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001283 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001284 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001285 /*
1286 * @brief Generate an integer div or rem operation by a literal.
1287 * @param rl_dest Destination Location.
1288 * @param rl_src1 Numerator Location.
1289 * @param rl_src2 Divisor Location.
1290 * @param is_div 'true' if this is a division, 'false' for a remainder.
1291 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
1292 */
1293 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
1294 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
1295 /*
1296 * @brief Generate an integer div or rem operation by a literal.
1297 * @param rl_dest Destination Location.
1298 * @param rl_src Numerator Location.
1299 * @param lit Divisor.
1300 * @param is_div 'true' if this is a division, 'false' for a remainder.
1301 */
buzbee2700f7e2014-03-07 09:46:20 -08001302 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1303 bool is_div) = 0;
1304 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001305
1306 /**
1307 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001308 * @details This is used for generating DivideByZero checks when divisor is held in two
1309 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001310 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001311 */
Mingyao Yange643a172014-04-08 11:02:52 -07001312 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001313
buzbee2700f7e2014-03-07 09:46:20 -08001314 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001315 virtual void GenExitSequence() = 0;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001316 virtual void GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001317 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001318 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001319
Mark Mendelld65c51a2014-04-29 16:55:20 -04001320 /*
1321 * @brief Handle Machine Specific MIR Extended opcodes.
1322 * @param bb The basic block in which the MIR is from.
1323 * @param mir The MIR whose opcode is not standard extended MIR.
1324 * @note Base class implementation will abort for unknown opcodes.
1325 */
1326 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1327
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001328 /**
1329 * @brief Lowers the kMirOpSelect MIR into LIR.
1330 * @param bb The basic block in which the MIR is from.
1331 * @param mir The MIR whose opcode is kMirOpSelect.
1332 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001333 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001334
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001335 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001336 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001337 */
1338 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1339 int32_t true_val, int32_t false_val, RegStorage rs_dest,
1340 int dest_reg_class) = 0;
1341
1342 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001343 * @brief Used to generate a memory barrier in an architecture specific way.
1344 * @details The last generated LIR will be considered for use as barrier. Namely,
1345 * if the last LIR can be updated in a way where it will serve the semantics of
1346 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1347 * that can keep the semantics.
1348 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001349 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001350 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001351 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001352
Brian Carlstrom7940e442013-07-12 13:46:57 -07001353 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001354 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1355 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001356 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1357 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
Andreas Gampe48971b32014-08-06 10:09:01 -07001358
1359 // Create code for switch statements. Will decide between short and long versions below.
1360 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1361 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1362
1363 // Potentially backend-specific versions of switch instructions for shorter switch statements.
1364 // The default implementation will create a chained compare-and-branch.
1365 virtual void GenSmallPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1366 virtual void GenSmallSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1367 // Backend-specific versions of switch instructions for longer switch statements.
1368 virtual void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1369 virtual void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1370
Brian Carlstrom7940e442013-07-12 13:46:57 -07001371 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1372 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1373 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001374 RegLocation rl_index, RegLocation rl_src, int scale,
1375 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001376 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1377 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001378
1379 // Required for target - single operation generators.
1380 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001381 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1382 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1383 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001384 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001385 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1386 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001387 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001388 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001389 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1390 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1391 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001392 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001393 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1394 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001395 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001396
1397 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001398 * @brief Used to generate an LIR that does a load from mem to reg.
1399 * @param r_dest The destination physical register.
1400 * @param r_base The base physical register for memory operand.
1401 * @param offset The displacement for memory operand.
1402 * @param move_type Specification on the move desired (size, alignment, register kind).
1403 * @return Returns the generate move LIR.
1404 */
buzbee2700f7e2014-03-07 09:46:20 -08001405 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1406 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001407
1408 /**
1409 * @brief Used to generate an LIR that does a store from reg to mem.
1410 * @param r_base The base physical register for memory operand.
1411 * @param offset The displacement for memory operand.
1412 * @param r_src The destination physical register.
1413 * @param bytes_to_move The number of bytes to move.
1414 * @param is_aligned Whether the memory location is known to be aligned.
1415 * @return Returns the generate move LIR.
1416 */
buzbee2700f7e2014-03-07 09:46:20 -08001417 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1418 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001419
1420 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001421 * @brief Used for generating a conditional register to register operation.
1422 * @param op The opcode kind.
1423 * @param cc The condition code that when true will perform the opcode.
1424 * @param r_dest The destination physical register.
1425 * @param r_src The source physical register.
1426 * @return Returns the newly created LIR or null in case of creation failure.
1427 */
buzbee2700f7e2014-03-07 09:46:20 -08001428 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001429
buzbee2700f7e2014-03-07 09:46:20 -08001430 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1431 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1432 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001433 virtual LIR* OpTestSuspend(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001434 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1435 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001436 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001437 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1438 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1439 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1440 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
Matteo Franchinc763e352014-07-04 12:53:27 +01001441 virtual bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) {
1442 return InexpensiveConstantInt(value);
1443 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001444
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001445 // May be optimized by targets.
1446 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1447 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1448
Brian Carlstrom7940e442013-07-12 13:46:57 -07001449 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001450 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001451
Andreas Gampe98430592014-07-27 19:44:50 -07001452 virtual LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) = 0;
1453
Brian Carlstrom7940e442013-07-12 13:46:57 -07001454 protected:
1455 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1456
1457 CompilationUnit* GetCompilationUnit() {
1458 return cu_;
1459 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001460 /*
1461 * @brief Returns the index of the lowest set bit in 'x'.
1462 * @param x Value to be examined.
1463 * @returns The bit number of the lowest bit set in the value.
1464 */
1465 int32_t LowestSetBit(uint64_t x);
1466 /*
1467 * @brief Is this value a power of two?
1468 * @param x Value to be examined.
1469 * @returns 'true' if only 1 bit is set in the value.
1470 */
1471 bool IsPowerOfTwo(uint64_t x);
1472 /*
1473 * @brief Do these SRs overlap?
1474 * @param rl_op1 One RegLocation
1475 * @param rl_op2 The other RegLocation
1476 * @return 'true' if the VR pairs overlap
1477 *
1478 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1479 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1480 * dex, we'll want to make this case illegal.
1481 */
1482 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001483
Mark Mendelle02d48f2014-01-15 11:19:23 -08001484 /*
1485 * @brief Force a location (in a register) into a temporary register
1486 * @param loc location of result
1487 * @returns update location
1488 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001489 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001490
1491 /*
1492 * @brief Force a wide location (in registers) into temporary registers
1493 * @param loc location of result
1494 * @returns update location
1495 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001496 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001497
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001498 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1499 RegLocation rl_dest, RegLocation rl_src);
1500
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001501 void AddSlowPath(LIRSlowPath* slowpath);
1502
Serguei Katkov9ee45192014-07-17 14:39:03 +07001503 /*
1504 *
1505 * @brief Implement Set up instanceof a class.
1506 * @param needs_access_check 'true' if we must check the access.
1507 * @param type_known_final 'true' if the type is known to be a final class.
1508 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1509 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1510 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1511 * @param type_idx Type index to use if use_declaring_class is 'false'.
1512 * @param rl_dest Result to be set to 0 or 1.
1513 * @param rl_src Object to be tested.
1514 */
1515 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1516 bool type_known_abstract, bool use_declaring_class,
1517 bool can_assume_type_is_in_dex_cache,
1518 uint32_t type_idx, RegLocation rl_dest,
1519 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001520 /*
Tong Shen547cdfd2014-08-05 01:54:19 -07001521 * @brief Generate the eh_frame FDE information if possible.
1522 * @returns pointer to vector containg FDE information, or NULL.
Mark Mendellae9fd932014-02-10 16:14:35 -08001523 */
Tong Shen547cdfd2014-08-05 01:54:19 -07001524 virtual std::vector<uint8_t>* ReturnFrameDescriptionEntry();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001525
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001526 /**
1527 * @brief Used to insert marker that can be used to associate MIR with LIR.
1528 * @details Only inserts marker if verbosity is enabled.
1529 * @param mir The mir that is currently being generated.
1530 */
1531 void GenPrintLabel(MIR* mir);
1532
1533 /**
1534 * @brief Used to generate return sequence when there is no frame.
1535 * @details Assumes that the return registers have already been populated.
1536 */
1537 virtual void GenSpecialExitSequence() = 0;
1538
1539 /**
1540 * @brief Used to generate code for special methods that are known to be
1541 * small enough to work in frameless mode.
1542 * @param bb The basic block of the first MIR.
1543 * @param mir The first MIR of the special method.
1544 * @param special Information about the special method.
1545 * @return Returns whether or not this was handled successfully. Returns false
1546 * if caller should punt to normal MIR2LIR conversion.
1547 */
1548 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1549
Mark Mendelle87f9b52014-04-30 14:13:18 -04001550 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001551 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001552 void SetCurrentDexPc(DexOffset dexpc) {
1553 current_dalvik_offset_ = dexpc;
1554 }
1555
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001556 /**
1557 * @brief Used to lock register if argument at in_position was passed that way.
1558 * @details Does nothing if the argument is passed via stack.
1559 * @param in_position The argument number whose register to lock.
1560 * @param wide Whether the argument is wide.
1561 */
1562 void LockArg(int in_position, bool wide = false);
1563
1564 /**
1565 * @brief Used to load VR argument to a physical register.
1566 * @details The load is only done if the argument is not already in physical register.
1567 * LockArg must have been previously called.
1568 * @param in_position The argument number to load.
1569 * @param wide Whether the argument is 64-bit or not.
1570 * @return Returns the register (or register pair) for the loaded argument.
1571 */
Vladimir Markoc93ac8b2014-05-13 17:53:49 +01001572 RegStorage LoadArg(int in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001573
1574 /**
1575 * @brief Used to load a VR argument directly to a specified register location.
1576 * @param in_position The argument number to place in register.
1577 * @param rl_dest The register location where to place argument.
1578 */
1579 void LoadArgDirect(int in_position, RegLocation rl_dest);
1580
1581 /**
1582 * @brief Used to generate LIR for special getter method.
1583 * @param mir The mir that represents the iget.
1584 * @param special Information about the special getter method.
1585 * @return Returns whether LIR was successfully generated.
1586 */
1587 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1588
1589 /**
1590 * @brief Used to generate LIR for special setter method.
1591 * @param mir The mir that represents the iput.
1592 * @param special Information about the special setter method.
1593 * @return Returns whether LIR was successfully generated.
1594 */
1595 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1596
1597 /**
1598 * @brief Used to generate LIR for special return-args method.
1599 * @param mir The mir that represents the return of argument.
1600 * @param special Information about the special return-args method.
1601 * @return Returns whether LIR was successfully generated.
1602 */
1603 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1604
Mingyao Yang42894562014-04-07 12:42:16 -07001605 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001606
Mingyao Yang80365d92014-04-18 12:10:58 -07001607 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1608 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001609 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1610
1611 /**
1612 * @brief Load Constant into RegLocation
1613 * @param rl_dest Destination RegLocation
1614 * @param value Constant value
1615 */
1616 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001617
Serguei Katkov59a42af2014-07-05 00:55:46 +07001618 /**
1619 * Returns true iff wide GPRs are just different views on the same physical register.
1620 */
1621 virtual bool WideGPRsAreAliases() = 0;
1622
1623 /**
1624 * Returns true iff wide FPRs are just different views on the same physical register.
1625 */
1626 virtual bool WideFPRsAreAliases() = 0;
1627
1628
Andreas Gampe4b537a82014-06-30 22:24:53 -07001629 enum class WidenessCheck { // private
1630 kIgnoreWide,
1631 kCheckWide,
1632 kCheckNotWide
1633 };
1634
1635 enum class RefCheck { // private
1636 kIgnoreRef,
1637 kCheckRef,
1638 kCheckNotRef
1639 };
1640
1641 enum class FPCheck { // private
1642 kIgnoreFP,
1643 kCheckFP,
1644 kCheckNotFP
1645 };
1646
1647 /**
1648 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1649 * that it has the expected form for the flags.
1650 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1651 */
1652 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1653 bool report)
1654 const;
1655
1656 /**
1657 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1658 * that it has the expected size.
1659 */
1660 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1661
1662 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1663 // kReportSizeError.
1664 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1665 // See CheckRegLocationImpl.
1666 void CheckRegLocation(RegLocation rl) const;
1667
Brian Carlstrom7940e442013-07-12 13:46:57 -07001668 public:
1669 // TODO: add accessors for these.
1670 LIR* literal_list_; // Constants.
1671 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001672 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001673 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001674 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001675
1676 protected:
1677 CompilationUnit* const cu_;
1678 MIRGraph* const mir_graph_;
1679 GrowableArray<SwitchTable*> switch_tables_;
1680 GrowableArray<FillArrayData*> fill_array_data_;
buzbeebd663de2013-09-10 15:41:31 -07001681 GrowableArray<RegisterInfo*> tempreg_info_;
1682 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001683 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001684 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1685 CodeOffset data_offset_; // starting offset of literal pool.
1686 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001687 LIR* block_label_list_;
1688 PromotionMap* promotion_map_;
1689 /*
1690 * TODO: The code generation utilities don't have a built-in
1691 * mechanism to propagate the original Dalvik opcode address to the
1692 * associated generated instructions. For the trace compiler, this wasn't
1693 * necessary because the interpreter handled all throws and debugging
1694 * requests. For now we'll handle this by placing the Dalvik offset
1695 * in the CompilationUnit struct before codegen for each instruction.
1696 * The low-level LIR creation utilites will pull it from here. Rework this.
1697 */
buzbee0d829482013-10-11 15:24:55 -07001698 DexOffset current_dalvik_offset_;
1699 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001700 RegisterPool* reg_pool_;
1701 /*
1702 * Sanity checking for the register temp tracking. The same ssa
1703 * name should never be associated with one temp register per
1704 * instruction compilation.
1705 */
1706 int live_sreg_;
1707 CodeBuffer code_buffer_;
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001708 // The source mapping table data (pc -> dex). More entries than in encoded_mapping_table_
1709 SrcMap src_mapping_table_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001710 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001711 std::vector<uint8_t> encoded_mapping_table_;
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001712 ArenaVector<uint32_t> core_vmap_table_;
1713 ArenaVector<uint32_t> fp_vmap_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001714 std::vector<uint8_t> native_gc_map_;
1715 int num_core_spills_;
1716 int num_fp_spills_;
1717 int frame_size_;
1718 unsigned int core_spill_mask_;
1719 unsigned int fp_spill_mask_;
1720 LIR* first_lir_insn_;
1721 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001722
1723 GrowableArray<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001724
1725 // The memory reference type for new LIRs.
1726 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1727 // invoke RawLIR() would clutter the code and reduce the readability.
1728 ResourceMask::ResourceBit mem_ref_type_;
1729
1730 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1731 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1732 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1733 // to deduplicate the masks.
1734 ResourceMaskCache mask_cache_;
Fred Shih37f05ef2014-07-16 18:38:08 -07001735
1736 private:
1737 static bool SizeMatchesTypeForEntrypoint(OpSize size, Primitive::Type type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001738}; // Class Mir2Lir
1739
1740} // namespace art
1741
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001742#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_