blob: 723507b1d86c36c513388c4c1f1b9846f8e97f58 [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
Vladimir Markocac5a7e2016-02-22 10:39:50 +000020#include "arch/arm64/quick_method_frame_info_arm64.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010021#include "code_generator.h"
Calin Juravlee460d1d2015-09-29 04:52:17 +010022#include "common_arm64.h"
Andreas Gampea5b09a62016-11-17 15:21:22 -080023#include "dex_file_types.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000024#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010025#include "nodes.h"
26#include "parallel_move_resolver.h"
Mathieu Chartierdc00f182016-07-14 10:10:44 -070027#include "string_reference.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010028#include "utils/arm64/assembler_arm64.h"
Vladimir Markodbb7f5b2016-03-30 13:23:58 +010029#include "utils/type_reference.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010030
Artem Serovaf4e42a2016-08-08 15:11:24 +010031// TODO(VIXL): Make VIXL compile with -Wshadow.
Scott Wakeling97c72b72016-06-24 16:19:36 +010032#pragma GCC diagnostic push
33#pragma GCC diagnostic ignored "-Wshadow"
Artem Serovaf4e42a2016-08-08 15:11:24 +010034#include "aarch64/disasm-aarch64.h"
35#include "aarch64/macro-assembler-aarch64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010036#pragma GCC diagnostic pop
Alexandre Rames5319def2014-10-23 10:03:10 +010037
38namespace art {
39namespace arm64 {
40
41class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080042
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000043// Use a local definition to prevent copying mistakes.
Andreas Gampe542451c2016-07-26 09:02:02 -070044static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize);
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000045
Artem Serov914d7a82017-02-07 14:33:49 +000046// These constants are used as an approximate margin when emission of veneer and literal pools
47// must be blocked.
48static constexpr int kMaxMacroInstructionSizeInBytes = 15 * vixl::aarch64::kInstructionSize;
49static constexpr int kInvokeCodeMarginSizeInBytes = 6 * kMaxMacroInstructionSizeInBytes;
50
Scott Wakeling97c72b72016-06-24 16:19:36 +010051static const vixl::aarch64::Register kParameterCoreRegisters[] = {
52 vixl::aarch64::x1,
53 vixl::aarch64::x2,
54 vixl::aarch64::x3,
55 vixl::aarch64::x4,
56 vixl::aarch64::x5,
57 vixl::aarch64::x6,
58 vixl::aarch64::x7
Alexandre Rames5319def2014-10-23 10:03:10 +010059};
60static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +010061static const vixl::aarch64::FPRegister kParameterFPRegisters[] = {
62 vixl::aarch64::d0,
63 vixl::aarch64::d1,
64 vixl::aarch64::d2,
65 vixl::aarch64::d3,
66 vixl::aarch64::d4,
67 vixl::aarch64::d5,
68 vixl::aarch64::d6,
69 vixl::aarch64::d7
Alexandre Rames5319def2014-10-23 10:03:10 +010070};
71static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
72
Scott Wakeling97c72b72016-06-24 16:19:36 +010073// Thread Register
74const vixl::aarch64::Register tr = vixl::aarch64::x19;
75// Method register on invoke.
76static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0;
77const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0,
78 vixl::aarch64::ip1);
79const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010080
Scott Wakeling97c72b72016-06-24 16:19:36 +010081const vixl::aarch64::CPURegList runtime_reserved_core_registers(tr, vixl::aarch64::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000082
Serban Constantinescu9bd88b02015-04-22 16:24:46 +010083// Callee-saved registers AAPCS64 (without x19 - Thread Register)
Scott Wakeling97c72b72016-06-24 16:19:36 +010084const vixl::aarch64::CPURegList callee_saved_core_registers(vixl::aarch64::CPURegister::kRegister,
85 vixl::aarch64::kXRegSize,
86 vixl::aarch64::x20.GetCode(),
87 vixl::aarch64::x30.GetCode());
88const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister,
89 vixl::aarch64::kDRegSize,
90 vixl::aarch64::d8.GetCode(),
91 vixl::aarch64::d15.GetCode());
Alexandre Ramesa89086e2014-11-07 17:13:25 +000092Location ARM64ReturnLocation(Primitive::Type return_type);
93
Andreas Gampe878d58c2015-01-15 23:24:00 -080094class SlowPathCodeARM64 : public SlowPathCode {
95 public:
David Srbecky9cd6d372016-02-09 15:24:47 +000096 explicit SlowPathCodeARM64(HInstruction* instruction)
97 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Andreas Gampe878d58c2015-01-15 23:24:00 -080098
Scott Wakeling97c72b72016-06-24 16:19:36 +010099 vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; }
100 vixl::aarch64::Label* GetExitLabel() { return &exit_label_; }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800101
Zheng Xuda403092015-04-24 17:35:39 +0800102 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
103 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
104
Andreas Gampe878d58c2015-01-15 23:24:00 -0800105 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100106 vixl::aarch64::Label entry_label_;
107 vixl::aarch64::Label exit_label_;
Andreas Gampe878d58c2015-01-15 23:24:00 -0800108
109 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
110};
111
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100112class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800113 public:
114 explicit JumpTableARM64(HPackedSwitch* switch_instr)
115 : switch_instr_(switch_instr), table_start_() {}
116
Scott Wakeling97c72b72016-06-24 16:19:36 +0100117 vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; }
Zheng Xu3927c8b2015-11-18 17:46:25 +0800118
119 void EmitTable(CodeGeneratorARM64* codegen);
120
121 private:
122 HPackedSwitch* const switch_instr_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100123 vixl::aarch64::Label table_start_;
Zheng Xu3927c8b2015-11-18 17:46:25 +0800124
125 DISALLOW_COPY_AND_ASSIGN(JumpTableARM64);
126};
127
Scott Wakeling97c72b72016-06-24 16:19:36 +0100128static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] =
129 { vixl::aarch64::x0,
130 vixl::aarch64::x1,
131 vixl::aarch64::x2,
132 vixl::aarch64::x3,
133 vixl::aarch64::x4,
134 vixl::aarch64::x5,
135 vixl::aarch64::x6,
136 vixl::aarch64::x7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000137static constexpr size_t kRuntimeParameterCoreRegistersLength =
138 arraysize(kRuntimeParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100139static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] =
140 { vixl::aarch64::d0,
141 vixl::aarch64::d1,
142 vixl::aarch64::d2,
143 vixl::aarch64::d3,
144 vixl::aarch64::d4,
145 vixl::aarch64::d5,
146 vixl::aarch64::d6,
147 vixl::aarch64::d7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000148static constexpr size_t kRuntimeParameterFpuRegistersLength =
149 arraysize(kRuntimeParameterCoreRegisters);
150
Scott Wakeling97c72b72016-06-24 16:19:36 +0100151class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register,
152 vixl::aarch64::FPRegister> {
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000153 public:
154 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
155
156 InvokeRuntimeCallingConvention()
157 : CallingConvention(kRuntimeParameterCoreRegisters,
158 kRuntimeParameterCoreRegistersLength,
159 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700160 kRuntimeParameterFpuRegistersLength,
161 kArm64PointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000162
163 Location GetReturnLocation(Primitive::Type return_type);
164
165 private:
166 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
167};
168
Scott Wakeling97c72b72016-06-24 16:19:36 +0100169class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register,
170 vixl::aarch64::FPRegister> {
Alexandre Rames5319def2014-10-23 10:03:10 +0100171 public:
172 InvokeDexCallingConvention()
173 : CallingConvention(kParameterCoreRegisters,
174 kParameterCoreRegistersLength,
175 kParameterFPRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700176 kParameterFPRegistersLength,
177 kArm64PointerSize) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100178
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100179 Location GetReturnLocation(Primitive::Type return_type) const {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000180 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100181 }
182
183
184 private:
185 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
186};
187
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100188class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100189 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100190 InvokeDexCallingConventionVisitorARM64() {}
191 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100192
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100193 Location GetNextLocation(Primitive::Type type) OVERRIDE;
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100194 Location GetReturnLocation(Primitive::Type return_type) const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100195 return calling_convention.GetReturnLocation(return_type);
196 }
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100197 Location GetMethodLocation() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100198
199 private:
200 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100201
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100202 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100203};
204
Calin Juravlee460d1d2015-09-29 04:52:17 +0100205class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention {
206 public:
207 FieldAccessCallingConventionARM64() {}
208
209 Location GetObjectLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100210 return helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100211 }
212 Location GetFieldIndexLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100213 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100214 }
215 Location GetReturnLocation(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100216 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100217 }
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000218 Location GetSetValueLocation(Primitive::Type type ATTRIBUTE_UNUSED,
219 bool is_instance) const OVERRIDE {
220 return is_instance
Scott Wakeling97c72b72016-06-24 16:19:36 +0100221 ? helpers::LocationFrom(vixl::aarch64::x2)
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000222 : helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100223 }
224 Location GetFpuLocation(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100225 return helpers::LocationFrom(vixl::aarch64::d0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100226 }
227
228 private:
229 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64);
230};
231
Aart Bik42249c32016-01-07 15:33:50 -0800232class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator {
Alexandre Rames5319def2014-10-23 10:03:10 +0100233 public:
234 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
235
236#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000237 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100238
239 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
240 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300241 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100242
Alexandre Rames5319def2014-10-23 10:03:10 +0100243#undef DECLARE_VISIT_INSTRUCTION
244
Alexandre Ramesef20f712015-06-09 10:29:30 +0100245 void VisitInstruction(HInstruction* instruction) OVERRIDE {
246 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
247 << " (id " << instruction->GetId() << ")";
248 }
249
Alexandre Rames5319def2014-10-23 10:03:10 +0100250 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100251 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100252
253 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100254 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
255 vixl::aarch64::Register class_reg);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000256 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000257 void HandleBinaryOp(HBinaryOperation* instr);
Roland Levillain44015862016-01-22 11:47:17 +0000258
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100259 void HandleFieldSet(HInstruction* instruction,
260 const FieldInfo& field_info,
261 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100262 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000263 void HandleCondition(HCondition* instruction);
Roland Levillain44015862016-01-22 11:47:17 +0000264
265 // Generate a heap reference load using one register `out`:
266 //
267 // out <- *(out + offset)
268 //
269 // while honoring heap poisoning and/or read barriers (if any).
270 //
271 // Location `maybe_temp` is used when generating a read barrier and
272 // shall be a register in that case; it may be an invalid location
273 // otherwise.
274 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
275 Location out,
276 uint32_t offset,
Mathieu Chartieraa474eb2016-11-09 15:18:27 -0800277 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800278 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000279 // Generate a heap reference load using two different registers
280 // `out` and `obj`:
281 //
282 // out <- *(obj + offset)
283 //
284 // while honoring heap poisoning and/or read barriers (if any).
285 //
286 // Location `maybe_temp` is used when generating a Baker's (fast
287 // path) read barrier and shall be a register in that case; it may
288 // be an invalid location otherwise.
289 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
290 Location out,
291 Location obj,
292 uint32_t offset,
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -0700293 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800294 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000295 // Generate a GC root reference load:
296 //
297 // root <- *(obj + offset)
298 //
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800299 // while honoring read barriers based on read_barrier_option.
Roland Levillain44015862016-01-22 11:47:17 +0000300 void GenerateGcRootFieldLoad(HInstruction* instruction,
301 Location root,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100302 vixl::aarch64::Register obj,
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000303 uint32_t offset,
Roland Levillain00468f32016-10-27 18:02:48 +0100304 vixl::aarch64::Label* fixup_label,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800305 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000306
Roland Levillain1a653882016-03-18 18:05:57 +0000307 // Generate a floating-point comparison.
308 void GenerateFcmp(HInstruction* instruction);
309
Serban Constantinescu02164b32014-11-13 14:05:07 +0000310 void HandleShift(HBinaryOperation* instr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700311 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000312 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100313 vixl::aarch64::Label* true_target,
314 vixl::aarch64::Label* false_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800315 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
316 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
317 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
318 void GenerateDivRemIntegral(HBinaryOperation* instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000319 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexandre Rames5319def2014-10-23 10:03:10 +0100320
Aart Bikf8f5a162017-02-06 15:35:29 -0800321 vixl::aarch64::MemOperand CreateVecMemRegisters(
322 HVecMemoryOperation* instruction,
323 Location* reg_loc,
324 bool is_load);
325
Alexandre Rames5319def2014-10-23 10:03:10 +0100326 Arm64Assembler* const assembler_;
327 CodeGeneratorARM64* const codegen_;
328
329 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
330};
331
332class LocationsBuilderARM64 : public HGraphVisitor {
333 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100334 LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
Alexandre Rames5319def2014-10-23 10:03:10 +0100335 : HGraphVisitor(graph), codegen_(codegen) {}
336
337#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000338 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100339
340 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
341 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300342 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100343
Alexandre Rames5319def2014-10-23 10:03:10 +0100344#undef DECLARE_VISIT_INSTRUCTION
345
Alexandre Ramesef20f712015-06-09 10:29:30 +0100346 void VisitInstruction(HInstruction* instruction) OVERRIDE {
347 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
348 << " (id " << instruction->GetId() << ")";
349 }
350
Alexandre Rames5319def2014-10-23 10:03:10 +0100351 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000352 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100353 void HandleFieldSet(HInstruction* instruction);
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000354 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Alexandre Rames5319def2014-10-23 10:03:10 +0100355 void HandleInvoke(HInvoke* instr);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000356 void HandleCondition(HCondition* instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +0100357 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100358
359 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100360 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100361
362 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
363};
364
Zheng Xuad4450e2015-04-17 18:48:56 +0800365class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000366 public:
367 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800368 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000369
Zheng Xuad4450e2015-04-17 18:48:56 +0800370 protected:
371 void PrepareForEmitNativeCode() OVERRIDE;
372 void FinishEmitNativeCode() OVERRIDE;
373 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
374 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000375 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000376
377 private:
378 Arm64Assembler* GetAssembler() const;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100379 vixl::aarch64::MacroAssembler* GetVIXLAssembler() const {
Alexandre Rames087930f2016-08-02 13:45:28 +0100380 return GetAssembler()->GetVIXLAssembler();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000381 }
382
383 CodeGeneratorARM64* const codegen_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100384 vixl::aarch64::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000385
386 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
387};
388
Alexandre Rames5319def2014-10-23 10:03:10 +0100389class CodeGeneratorARM64 : public CodeGenerator {
390 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000391 CodeGeneratorARM64(HGraph* graph,
392 const Arm64InstructionSetFeatures& isa_features,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100393 const CompilerOptions& compiler_options,
394 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000395 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100396
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000397 void GenerateFrameEntry() OVERRIDE;
398 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100399
Scott Wakeling97c72b72016-06-24 16:19:36 +0100400 vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const;
401 vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100402
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000403 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100404
Scott Wakeling97c72b72016-06-24 16:19:36 +0100405 vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100406 block = FirstNonEmptyBlock(block);
407 return &(block_labels_[block->GetBlockId()]);
Alexandre Rames5319def2014-10-23 10:03:10 +0100408 }
409
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000410 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100411 return kArm64WordSize;
412 }
413
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500414 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
415 // Allocated in D registers, which are word sized.
416 return kArm64WordSize;
417 }
418
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100419 uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100420 vixl::aarch64::Label* block_entry_label = GetLabelOf(block);
Alexandre Rames67555f72014-11-18 10:55:16 +0000421 DCHECK(block_entry_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100422 return block_entry_label->GetLocation();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000423 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100424
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000425 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
426 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
427 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rameseb7b7392015-06-19 14:47:01 +0100428 const Arm64Assembler& GetAssembler() const OVERRIDE { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100429 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100430
431 // Emit a write barrier.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100432 void MarkGCCard(vixl::aarch64::Register object,
433 vixl::aarch64::Register value,
434 bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100435
Roland Levillain44015862016-01-22 11:47:17 +0000436 void GenerateMemoryBarrier(MemBarrierKind kind);
437
Alexandre Rames5319def2014-10-23 10:03:10 +0100438 // Register allocation.
439
David Brazdil58282f42016-01-14 12:45:10 +0000440 void SetupBlockedRegisters() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100441
Zheng Xuda403092015-04-24 17:35:39 +0800442 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
443 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
444 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
445 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100446
447 // The number of registers that can be allocated. The register allocator may
448 // decide to reserve and not use a few of them.
449 // We do not consider registers sp, xzr, wzr. They are either not allocatable
450 // (xzr, wzr), or make for poor allocatable registers (sp alignment
451 // requirements, etc.). This also facilitates our task as all other registers
452 // can easily be mapped via to or from their type and index or code.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100453 static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1;
454 static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100455 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
456
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000457 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
458 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100459
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000460 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100461 return InstructionSet::kArm64;
462 }
463
Serban Constantinescu579885a2015-02-22 20:51:33 +0000464 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
465 return isa_features_;
466 }
467
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000468 void Initialize() OVERRIDE {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100469 block_labels_.resize(GetGraph()->GetBlocks().size());
Alexandre Rames5319def2014-10-23 10:03:10 +0100470 }
471
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100472 // We want to use the STP and LDP instructions to spill and restore registers for slow paths.
473 // These instructions can only encode offsets that are multiples of the register size accessed.
Roland Levillain71280fc2016-07-18 16:03:05 +0100474 uint32_t GetPreferredSlotsAlignment() const OVERRIDE { return vixl::aarch64::kXRegSizeInBytes; }
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100475
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100476 JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) {
477 jump_tables_.emplace_back(new (GetGraph()->GetArena()) JumpTableARM64(switch_instr));
478 return jump_tables_.back().get();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800479 }
480
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000481 void Finalize(CodeAllocator* allocator) OVERRIDE;
482
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000483 // Code generation helpers.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100484 void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant);
Calin Juravle175dc732015-08-25 15:42:32 +0100485 void MoveConstant(Location destination, int32_t value) OVERRIDE;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100486 void MoveLocation(Location dst, Location src, Primitive::Type dst_type) OVERRIDE;
487 void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE;
488
Scott Wakeling97c72b72016-06-24 16:19:36 +0100489 void Load(Primitive::Type type,
490 vixl::aarch64::CPURegister dst,
491 const vixl::aarch64::MemOperand& src);
492 void Store(Primitive::Type type,
493 vixl::aarch64::CPURegister src,
494 const vixl::aarch64::MemOperand& dst);
Roland Levillain44015862016-01-22 11:47:17 +0000495 void LoadAcquire(HInstruction* instruction,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100496 vixl::aarch64::CPURegister dst,
497 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +0000498 bool needs_null_check);
Artem Serov914d7a82017-02-07 14:33:49 +0000499 void StoreRelease(HInstruction* instruction,
500 Primitive::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100501 vixl::aarch64::CPURegister src,
Artem Serov914d7a82017-02-07 14:33:49 +0000502 const vixl::aarch64::MemOperand& dst,
503 bool needs_null_check);
Alexandre Rames67555f72014-11-18 10:55:16 +0000504
505 // Generate code to invoke a runtime entry point.
Calin Juravle175dc732015-08-25 15:42:32 +0100506 void InvokeRuntime(QuickEntrypointEnum entrypoint,
507 HInstruction* instruction,
508 uint32_t dex_pc,
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000509 SlowPathCode* slow_path = nullptr) OVERRIDE;
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000510
Roland Levillaindec8f632016-07-22 17:10:06 +0100511 // Generate code to invoke a runtime entry point, but do not record
512 // PC-related information in a stack map.
513 void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
514 HInstruction* instruction,
515 SlowPathCode* slow_path);
516
Alexandre Ramese6dbf482015-10-19 10:10:41 +0100517 ParallelMoveResolverARM64* GetMoveResolver() OVERRIDE { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000518
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000519 bool NeedsTwoRegisters(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
520 return false;
521 }
522
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000523 // Check if the desired_string_load_kind is supported. If it is, return it,
524 // otherwise return a fall-back kind that should be used instead.
525 HLoadString::LoadKind GetSupportedLoadStringKind(
526 HLoadString::LoadKind desired_string_load_kind) OVERRIDE;
527
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100528 // Check if the desired_class_load_kind is supported. If it is, return it,
529 // otherwise return a fall-back kind that should be used instead.
530 HLoadClass::LoadKind GetSupportedLoadClassKind(
531 HLoadClass::LoadKind desired_class_load_kind) OVERRIDE;
532
Vladimir Markodc151b22015-10-15 18:02:30 +0100533 // Check if the desired_dispatch_info is supported. If it is, return it,
534 // otherwise return a fall-back info that should be used instead.
535 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
536 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffray5e4e11e2016-09-22 13:17:41 +0100537 HInvokeStaticOrDirect* invoke) OVERRIDE;
Vladimir Markodc151b22015-10-15 18:02:30 +0100538
TatWai Chongd8c052a2016-11-02 16:12:48 +0800539 Location GenerateCalleeMethodStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp);
Andreas Gampe85b62f22015-09-09 13:15:38 -0700540 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp) OVERRIDE;
541 void GenerateVirtualCall(HInvokeVirtual* invoke, Location temp) OVERRIDE;
542
543 void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED,
544 Primitive::Type type ATTRIBUTE_UNUSED) OVERRIDE {
545 UNIMPLEMENTED(FATAL);
546 }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800547
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000548 // Add a new PC-relative string patch for an instruction and return the label
549 // to be bound before the instruction. The instruction will be either the
550 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
551 // to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100552 vixl::aarch64::Label* NewPcRelativeStringPatch(const DexFile& dex_file,
Vladimir Marko6bec91c2017-01-09 15:03:12 +0000553 dex::StringIndex string_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100554 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000555
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100556 // Add a new PC-relative type patch for an instruction and return the label
557 // to be bound before the instruction. The instruction will be either the
558 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
559 // to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100560 vixl::aarch64::Label* NewPcRelativeTypePatch(const DexFile& dex_file,
Andreas Gampea5b09a62016-11-17 15:21:22 -0800561 dex::TypeIndex type_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100562 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100563
Vladimir Marko1998cd02017-01-13 13:02:58 +0000564 // Add a new .bss entry type patch for an instruction and return the label
565 // to be bound before the instruction. The instruction will be either the
566 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
567 // to the associated ADRP patch label).
568 vixl::aarch64::Label* NewBssEntryTypePatch(const DexFile& dex_file,
569 dex::TypeIndex type_index,
570 vixl::aarch64::Label* adrp_label = nullptr);
571
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000572 // Add a new PC-relative dex cache array patch for an instruction and return
573 // the label to be bound before the instruction. The instruction will be
574 // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label`
575 // pointing to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100576 vixl::aarch64::Label* NewPcRelativeDexCacheArrayPatch(
577 const DexFile& dex_file,
578 uint32_t element_offset,
579 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000580
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000581 // Add a new baker read barrier patch and return the label to be bound
582 // before the CBNZ instruction.
583 vixl::aarch64::Label* NewBakerReadBarrierPatch(uint32_t custom_data);
584
Andreas Gampe8a0128a2016-11-28 07:38:35 -0800585 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageStringLiteral(
586 const DexFile& dex_file,
587 dex::StringIndex string_index);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100588 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageTypeLiteral(const DexFile& dex_file,
Andreas Gampea5b09a62016-11-17 15:21:22 -0800589 dex::TypeIndex type_index);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100590 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address);
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000591 vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file,
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +0000592 dex::StringIndex string_index,
593 Handle<mirror::String> handle);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000594 vixl::aarch64::Literal<uint32_t>* DeduplicateJitClassLiteral(const DexFile& dex_file,
595 dex::TypeIndex string_index,
Nicolas Geoffray5247c082017-01-13 14:17:29 +0000596 Handle<mirror::Class> handle);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000597
Vladimir Markoaad75c62016-10-03 08:46:48 +0000598 void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg);
599 void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label,
600 vixl::aarch64::Register out,
601 vixl::aarch64::Register base);
602 void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label,
603 vixl::aarch64::Register out,
604 vixl::aarch64::Register base);
605
Vladimir Marko58155012015-08-19 12:49:41 +0000606 void EmitLinkerPatches(ArenaVector<LinkerPatch>* linker_patches) OVERRIDE;
607
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000608 void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) OVERRIDE;
609
Roland Levillain44015862016-01-22 11:47:17 +0000610 // Fast path implementation of ReadBarrier::Barrier for a heap
611 // reference field load when Baker's read barriers are used.
612 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
613 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100614 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000615 uint32_t offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000616 Location maybe_temp,
Roland Levillain44015862016-01-22 11:47:17 +0000617 bool needs_null_check,
618 bool use_load_acquire);
619 // Fast path implementation of ReadBarrier::Barrier for a heap
620 // reference array load when Baker's read barriers are used.
621 void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction,
622 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100623 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000624 uint32_t data_offset,
625 Location index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100626 vixl::aarch64::Register temp,
Roland Levillain44015862016-01-22 11:47:17 +0000627 bool needs_null_check);
Roland Levillainba650a42017-03-06 13:52:32 +0000628 // Factored implementation, used by GenerateFieldLoadWithBakerReadBarrier,
629 // GenerateArrayLoadWithBakerReadBarrier and some intrinsics.
Roland Levillaina1aa3b12016-10-26 13:03:38 +0100630 //
631 // Load the object reference located at the address
632 // `obj + offset + (index << scale_factor)`, held by object `obj`, into
633 // `ref`, and mark it if needed.
634 //
635 // If `always_update_field` is true, the value of the reference is
636 // atomically updated in the holder (`obj`).
Roland Levillainbfea3352016-06-23 13:48:47 +0100637 void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction,
638 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100639 vixl::aarch64::Register obj,
Roland Levillainbfea3352016-06-23 13:48:47 +0100640 uint32_t offset,
641 Location index,
642 size_t scale_factor,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100643 vixl::aarch64::Register temp,
Roland Levillainbfea3352016-06-23 13:48:47 +0100644 bool needs_null_check,
Roland Levillaina1aa3b12016-10-26 13:03:38 +0100645 bool use_load_acquire,
646 bool always_update_field = false);
Roland Levillain44015862016-01-22 11:47:17 +0000647
Roland Levillainba650a42017-03-06 13:52:32 +0000648 // Generate a heap reference load (with no read barrier).
649 void GenerateRawReferenceLoad(HInstruction* instruction,
650 Location ref,
651 vixl::aarch64::Register obj,
652 uint32_t offset,
653 Location index,
654 size_t scale_factor,
655 bool needs_null_check,
656 bool use_load_acquire);
657
Roland Levillain44015862016-01-22 11:47:17 +0000658 // Generate a read barrier for a heap reference within `instruction`
659 // using a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000660 //
661 // A read barrier for an object reference read from the heap is
662 // implemented as a call to the artReadBarrierSlow runtime entry
663 // point, which is passed the values in locations `ref`, `obj`, and
664 // `offset`:
665 //
666 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
667 // mirror::Object* obj,
668 // uint32_t offset);
669 //
670 // The `out` location contains the value returned by
671 // artReadBarrierSlow.
672 //
673 // When `index` is provided (i.e. for array accesses), the offset
674 // value passed to artReadBarrierSlow is adjusted to take `index`
675 // into account.
Roland Levillain44015862016-01-22 11:47:17 +0000676 void GenerateReadBarrierSlow(HInstruction* instruction,
677 Location out,
678 Location ref,
679 Location obj,
680 uint32_t offset,
681 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000682
Roland Levillain44015862016-01-22 11:47:17 +0000683 // If read barriers are enabled, generate a read barrier for a heap
684 // reference using a slow path. If heap poisoning is enabled, also
685 // unpoison the reference in `out`.
686 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
687 Location out,
688 Location ref,
689 Location obj,
690 uint32_t offset,
691 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000692
Roland Levillain44015862016-01-22 11:47:17 +0000693 // Generate a read barrier for a GC root within `instruction` using
694 // a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000695 //
696 // A read barrier for an object reference GC root is implemented as
697 // a call to the artReadBarrierForRootSlow runtime entry point,
698 // which is passed the value in location `root`:
699 //
700 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
701 //
702 // The `out` location contains the value returned by
703 // artReadBarrierForRootSlow.
Roland Levillain44015862016-01-22 11:47:17 +0000704 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000705
Roland Levillainf41f9562016-09-14 19:26:48 +0100706 void GenerateNop() OVERRIDE;
David Srbeckyc7098ff2016-02-09 14:30:11 +0000707
Roland Levillainf41f9562016-09-14 19:26:48 +0100708 void GenerateImplicitNullCheck(HNullCheck* instruction) OVERRIDE;
709 void GenerateExplicitNullCheck(HNullCheck* instruction) OVERRIDE;
Calin Juravle2ae48182016-03-16 14:05:09 +0000710
Alexandre Rames5319def2014-10-23 10:03:10 +0100711 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100712 using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>;
713 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>;
Vladimir Marko58155012015-08-19 12:49:41 +0000714 using MethodToLiteralMap = ArenaSafeMap<MethodReference,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100715 vixl::aarch64::Literal<uint64_t>*,
Vladimir Marko58155012015-08-19 12:49:41 +0000716 MethodReferenceComparator>;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000717 using StringToLiteralMap = ArenaSafeMap<StringReference,
718 vixl::aarch64::Literal<uint32_t>*,
719 StringReferenceValueComparator>;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000720 using TypeToLiteralMap = ArenaSafeMap<TypeReference,
721 vixl::aarch64::Literal<uint32_t>*,
722 TypeReferenceValueComparator>;
Vladimir Marko58155012015-08-19 12:49:41 +0000723
Scott Wakeling97c72b72016-06-24 16:19:36 +0100724 vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value,
725 Uint32ToLiteralMap* map);
726 vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value);
727 vixl::aarch64::Literal<uint64_t>* DeduplicateMethodLiteral(MethodReference target_method,
728 MethodToLiteralMap* map);
Vladimir Marko58155012015-08-19 12:49:41 +0000729
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000730 // The PcRelativePatchInfo is used for PC-relative addressing of dex cache arrays
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100731 // and boot image strings/types. The only difference is the interpretation of the
732 // offset_or_index.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000733 struct PcRelativePatchInfo {
734 PcRelativePatchInfo(const DexFile& dex_file, uint32_t off_or_idx)
735 : target_dex_file(dex_file), offset_or_index(off_or_idx), label(), pc_insn_label() { }
Vladimir Marko58155012015-08-19 12:49:41 +0000736
737 const DexFile& target_dex_file;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100738 // Either the dex cache array element offset or the string/type index.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000739 uint32_t offset_or_index;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100740 vixl::aarch64::Label label;
741 vixl::aarch64::Label* pc_insn_label;
Vladimir Marko58155012015-08-19 12:49:41 +0000742 };
743
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000744 struct BakerReadBarrierPatchInfo {
745 explicit BakerReadBarrierPatchInfo(uint32_t data) : label(), custom_data(data) { }
746
747 vixl::aarch64::Label label;
748 uint32_t custom_data;
749 };
750
Scott Wakeling97c72b72016-06-24 16:19:36 +0100751 vixl::aarch64::Label* NewPcRelativePatch(const DexFile& dex_file,
752 uint32_t offset_or_index,
753 vixl::aarch64::Label* adrp_label,
754 ArenaDeque<PcRelativePatchInfo>* patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000755
Zheng Xu3927c8b2015-11-18 17:46:25 +0800756 void EmitJumpTables();
757
Vladimir Markoaad75c62016-10-03 08:46:48 +0000758 template <LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
759 static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos,
760 ArenaVector<LinkerPatch>* linker_patches);
761
Alexandre Rames5319def2014-10-23 10:03:10 +0100762 // Labels for each block that will be compiled.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100763 // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory.
764 ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id.
765 vixl::aarch64::Label frame_entry_label_;
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100766 ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100767
768 LocationsBuilderARM64 location_builder_;
769 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000770 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100771 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000772 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100773
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000774 // Deduplication map for 32-bit literals, used for non-patchable boot image addresses.
775 Uint32ToLiteralMap uint32_literals_;
Vladimir Marko0f0829b2016-12-13 13:50:14 +0000776 // Deduplication map for 64-bit literals, used for non-patchable method address or method code.
Vladimir Marko58155012015-08-19 12:49:41 +0000777 Uint64ToLiteralMap uint64_literals_;
Vladimir Marko58155012015-08-19 12:49:41 +0000778 // PC-relative DexCache access info.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000779 ArenaDeque<PcRelativePatchInfo> pc_relative_dex_cache_patches_;
780 // Deduplication map for boot string literals for kBootImageLinkTimeAddress.
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000781 StringToLiteralMap boot_image_string_patches_;
Vladimir Markoaad75c62016-10-03 08:46:48 +0000782 // PC-relative String patch info; type depends on configuration (app .bss or boot image PIC).
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000783 ArenaDeque<PcRelativePatchInfo> pc_relative_string_patches_;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100784 // Deduplication map for boot type literals for kBootImageLinkTimeAddress.
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000785 TypeToLiteralMap boot_image_type_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000786 // PC-relative type patch info for kBootImageLinkTimePcRelative.
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100787 ArenaDeque<PcRelativePatchInfo> pc_relative_type_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000788 // PC-relative type patch info for kBssEntry.
789 ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_;
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000790 // Baker read barrier patch info.
791 ArenaDeque<BakerReadBarrierPatchInfo> baker_read_barrier_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +0000792
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000793 // Patches for string literals in JIT compiled code.
794 StringToLiteralMap jit_string_patches_;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000795 // Patches for class literals in JIT compiled code.
796 TypeToLiteralMap jit_class_patches_;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000797
Alexandre Rames5319def2014-10-23 10:03:10 +0100798 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
799};
800
Alexandre Rames3e69f162014-12-10 10:36:50 +0000801inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
802 return codegen_->GetAssembler();
803}
804
Alexandre Rames5319def2014-10-23 10:03:10 +0100805} // namespace arm64
806} // namespace art
807
808#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_