blob: c07d1eaf956cc7ae18cf00111cd8e24285f8ee65 [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
Vladimir Markoca1e0382018-04-11 09:58:41 +000020#include "base/bit_field.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010021#include "code_generator.h"
Calin Juravlee460d1d2015-09-29 04:52:17 +010022#include "common_arm64.h"
David Sehr9e734c72018-01-04 17:56:19 -080023#include "dex/dex_file_types.h"
David Sehr312f3b22018-03-19 08:39:26 -070024#include "dex/string_reference.h"
25#include "dex/type_reference.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000026#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010027#include "nodes.h"
28#include "parallel_move_resolver.h"
29#include "utils/arm64/assembler_arm64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010030
Artem Serovaf4e42a2016-08-08 15:11:24 +010031// TODO(VIXL): Make VIXL compile with -Wshadow.
Scott Wakeling97c72b72016-06-24 16:19:36 +010032#pragma GCC diagnostic push
33#pragma GCC diagnostic ignored "-Wshadow"
Artem Serovaf4e42a2016-08-08 15:11:24 +010034#include "aarch64/disasm-aarch64.h"
35#include "aarch64/macro-assembler-aarch64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010036#pragma GCC diagnostic pop
Alexandre Rames5319def2014-10-23 10:03:10 +010037
38namespace art {
Vladimir Markoca1e0382018-04-11 09:58:41 +000039
40namespace linker {
41class Arm64RelativePatcherTest;
42} // namespace linker
43
Alexandre Rames5319def2014-10-23 10:03:10 +010044namespace arm64 {
45
46class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080047
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000048// Use a local definition to prevent copying mistakes.
Andreas Gampe542451c2016-07-26 09:02:02 -070049static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize);
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000050
Artem Serov914d7a82017-02-07 14:33:49 +000051// These constants are used as an approximate margin when emission of veneer and literal pools
52// must be blocked.
53static constexpr int kMaxMacroInstructionSizeInBytes = 15 * vixl::aarch64::kInstructionSize;
54static constexpr int kInvokeCodeMarginSizeInBytes = 6 * kMaxMacroInstructionSizeInBytes;
55
Scott Wakeling97c72b72016-06-24 16:19:36 +010056static const vixl::aarch64::Register kParameterCoreRegisters[] = {
57 vixl::aarch64::x1,
58 vixl::aarch64::x2,
59 vixl::aarch64::x3,
60 vixl::aarch64::x4,
61 vixl::aarch64::x5,
62 vixl::aarch64::x6,
63 vixl::aarch64::x7
Alexandre Rames5319def2014-10-23 10:03:10 +010064};
65static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +010066static const vixl::aarch64::FPRegister kParameterFPRegisters[] = {
67 vixl::aarch64::d0,
68 vixl::aarch64::d1,
69 vixl::aarch64::d2,
70 vixl::aarch64::d3,
71 vixl::aarch64::d4,
72 vixl::aarch64::d5,
73 vixl::aarch64::d6,
74 vixl::aarch64::d7
Alexandre Rames5319def2014-10-23 10:03:10 +010075};
76static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
77
Roland Levillain97c46462017-05-11 14:04:03 +010078// Thread Register.
Scott Wakeling97c72b72016-06-24 16:19:36 +010079const vixl::aarch64::Register tr = vixl::aarch64::x19;
Roland Levillain97c46462017-05-11 14:04:03 +010080// Marking Register.
81const vixl::aarch64::Register mr = vixl::aarch64::x20;
Scott Wakeling97c72b72016-06-24 16:19:36 +010082// Method register on invoke.
83static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0;
84const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0,
85 vixl::aarch64::ip1);
86const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010087
Roland Levillain97c46462017-05-11 14:04:03 +010088const vixl::aarch64::CPURegList runtime_reserved_core_registers =
89 vixl::aarch64::CPURegList(
90 tr,
91 // Reserve X20 as Marking Register when emitting Baker read barriers.
92 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier) ? mr : vixl::aarch64::NoCPUReg),
93 vixl::aarch64::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000094
Roland Levillain97c46462017-05-11 14:04:03 +010095// Callee-save registers AAPCS64, without x19 (Thread Register) (nor
96// x20 (Marking Register) when emitting Baker read barriers).
97const vixl::aarch64::CPURegList callee_saved_core_registers(
98 vixl::aarch64::CPURegister::kRegister,
99 vixl::aarch64::kXRegSize,
100 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier)
101 ? vixl::aarch64::x21.GetCode()
102 : vixl::aarch64::x20.GetCode()),
103 vixl::aarch64::x30.GetCode());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100104const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister,
105 vixl::aarch64::kDRegSize,
106 vixl::aarch64::d8.GetCode(),
107 vixl::aarch64::d15.GetCode());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100108Location ARM64ReturnLocation(DataType::Type return_type);
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000109
Andreas Gampe878d58c2015-01-15 23:24:00 -0800110class SlowPathCodeARM64 : public SlowPathCode {
111 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000112 explicit SlowPathCodeARM64(HInstruction* instruction)
113 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Andreas Gampe878d58c2015-01-15 23:24:00 -0800114
Scott Wakeling97c72b72016-06-24 16:19:36 +0100115 vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; }
116 vixl::aarch64::Label* GetExitLabel() { return &exit_label_; }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800117
Zheng Xuda403092015-04-24 17:35:39 +0800118 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
119 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
120
Andreas Gampe878d58c2015-01-15 23:24:00 -0800121 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100122 vixl::aarch64::Label entry_label_;
123 vixl::aarch64::Label exit_label_;
Andreas Gampe878d58c2015-01-15 23:24:00 -0800124
125 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
126};
127
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100128class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800129 public:
130 explicit JumpTableARM64(HPackedSwitch* switch_instr)
131 : switch_instr_(switch_instr), table_start_() {}
132
Scott Wakeling97c72b72016-06-24 16:19:36 +0100133 vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; }
Zheng Xu3927c8b2015-11-18 17:46:25 +0800134
135 void EmitTable(CodeGeneratorARM64* codegen);
136
137 private:
138 HPackedSwitch* const switch_instr_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100139 vixl::aarch64::Label table_start_;
Zheng Xu3927c8b2015-11-18 17:46:25 +0800140
141 DISALLOW_COPY_AND_ASSIGN(JumpTableARM64);
142};
143
Scott Wakeling97c72b72016-06-24 16:19:36 +0100144static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] =
145 { vixl::aarch64::x0,
146 vixl::aarch64::x1,
147 vixl::aarch64::x2,
148 vixl::aarch64::x3,
149 vixl::aarch64::x4,
150 vixl::aarch64::x5,
151 vixl::aarch64::x6,
152 vixl::aarch64::x7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000153static constexpr size_t kRuntimeParameterCoreRegistersLength =
154 arraysize(kRuntimeParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100155static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] =
156 { vixl::aarch64::d0,
157 vixl::aarch64::d1,
158 vixl::aarch64::d2,
159 vixl::aarch64::d3,
160 vixl::aarch64::d4,
161 vixl::aarch64::d5,
162 vixl::aarch64::d6,
163 vixl::aarch64::d7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000164static constexpr size_t kRuntimeParameterFpuRegistersLength =
165 arraysize(kRuntimeParameterCoreRegisters);
166
Scott Wakeling97c72b72016-06-24 16:19:36 +0100167class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register,
168 vixl::aarch64::FPRegister> {
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000169 public:
170 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
171
172 InvokeRuntimeCallingConvention()
173 : CallingConvention(kRuntimeParameterCoreRegisters,
174 kRuntimeParameterCoreRegistersLength,
175 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700176 kRuntimeParameterFpuRegistersLength,
177 kArm64PointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000178
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100179 Location GetReturnLocation(DataType::Type return_type);
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000180
181 private:
182 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
183};
184
Scott Wakeling97c72b72016-06-24 16:19:36 +0100185class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register,
186 vixl::aarch64::FPRegister> {
Alexandre Rames5319def2014-10-23 10:03:10 +0100187 public:
188 InvokeDexCallingConvention()
189 : CallingConvention(kParameterCoreRegisters,
190 kParameterCoreRegistersLength,
191 kParameterFPRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700192 kParameterFPRegistersLength,
193 kArm64PointerSize) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100194
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100195 Location GetReturnLocation(DataType::Type return_type) const {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000196 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100197 }
198
199
200 private:
201 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
202};
203
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100204class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100205 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100206 InvokeDexCallingConventionVisitorARM64() {}
207 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100208
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100209 Location GetNextLocation(DataType::Type type) OVERRIDE;
210 Location GetReturnLocation(DataType::Type return_type) const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100211 return calling_convention.GetReturnLocation(return_type);
212 }
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100213 Location GetMethodLocation() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100214
215 private:
216 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100217
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100218 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100219};
220
Calin Juravlee460d1d2015-09-29 04:52:17 +0100221class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention {
222 public:
223 FieldAccessCallingConventionARM64() {}
224
225 Location GetObjectLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100226 return helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100227 }
228 Location GetFieldIndexLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100229 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100230 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100231 Location GetReturnLocation(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100232 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100233 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100234 Location GetSetValueLocation(DataType::Type type ATTRIBUTE_UNUSED,
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000235 bool is_instance) const OVERRIDE {
236 return is_instance
Scott Wakeling97c72b72016-06-24 16:19:36 +0100237 ? helpers::LocationFrom(vixl::aarch64::x2)
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000238 : helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100239 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100240 Location GetFpuLocation(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100241 return helpers::LocationFrom(vixl::aarch64::d0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100242 }
243
244 private:
245 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64);
246};
247
Aart Bik42249c32016-01-07 15:33:50 -0800248class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator {
Alexandre Rames5319def2014-10-23 10:03:10 +0100249 public:
250 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
251
252#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000253 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100254
255 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
256 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300257 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100258
Alexandre Rames5319def2014-10-23 10:03:10 +0100259#undef DECLARE_VISIT_INSTRUCTION
260
Alexandre Ramesef20f712015-06-09 10:29:30 +0100261 void VisitInstruction(HInstruction* instruction) OVERRIDE {
262 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
263 << " (id " << instruction->GetId() << ")";
264 }
265
Alexandre Rames5319def2014-10-23 10:03:10 +0100266 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100267 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100268
269 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100270 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
271 vixl::aarch64::Register class_reg);
Vladimir Marko175e7862018-03-27 09:03:13 +0000272 void GenerateBitstringTypeCheckCompare(HTypeCheckInstruction* check,
273 vixl::aarch64::Register temp);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000274 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000275 void HandleBinaryOp(HBinaryOperation* instr);
Roland Levillain44015862016-01-22 11:47:17 +0000276
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100277 void HandleFieldSet(HInstruction* instruction,
278 const FieldInfo& field_info,
279 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100280 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000281 void HandleCondition(HCondition* instruction);
Roland Levillain44015862016-01-22 11:47:17 +0000282
283 // Generate a heap reference load using one register `out`:
284 //
285 // out <- *(out + offset)
286 //
287 // while honoring heap poisoning and/or read barriers (if any).
288 //
289 // Location `maybe_temp` is used when generating a read barrier and
290 // shall be a register in that case; it may be an invalid location
291 // otherwise.
292 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
293 Location out,
294 uint32_t offset,
Mathieu Chartieraa474eb2016-11-09 15:18:27 -0800295 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800296 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000297 // Generate a heap reference load using two different registers
298 // `out` and `obj`:
299 //
300 // out <- *(obj + offset)
301 //
302 // while honoring heap poisoning and/or read barriers (if any).
303 //
304 // Location `maybe_temp` is used when generating a Baker's (fast
305 // path) read barrier and shall be a register in that case; it may
306 // be an invalid location otherwise.
307 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
308 Location out,
309 Location obj,
310 uint32_t offset,
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -0700311 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800312 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000313
Roland Levillain1a653882016-03-18 18:05:57 +0000314 // Generate a floating-point comparison.
315 void GenerateFcmp(HInstruction* instruction);
316
Serban Constantinescu02164b32014-11-13 14:05:07 +0000317 void HandleShift(HBinaryOperation* instr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700318 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000319 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100320 vixl::aarch64::Label* true_target,
321 vixl::aarch64::Label* false_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800322 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
323 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
324 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +0100325 void GenerateIntDiv(HDiv* instruction);
326 void GenerateIntDivForConstDenom(HDiv *instruction);
327 void GenerateIntDivForPower2Denom(HDiv *instruction);
328 void GenerateIntRem(HRem* instruction);
329 void GenerateIntRemForConstDenom(HRem *instruction);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +0100330 void GenerateIntRemForPower2Denom(HRem *instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000331 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexandre Rames5319def2014-10-23 10:03:10 +0100332
Aart Bik472821b2017-04-27 17:23:51 -0700333 vixl::aarch64::MemOperand VecAddress(
Aart Bikf8f5a162017-02-06 15:35:29 -0800334 HVecMemoryOperation* instruction,
Artem Serov0225b772017-04-19 15:43:53 +0100335 // This function may acquire a scratch register.
Aart Bik472821b2017-04-27 17:23:51 -0700336 vixl::aarch64::UseScratchRegisterScope* temps_scope,
337 size_t size,
338 bool is_string_char_at,
339 /*out*/ vixl::aarch64::Register* scratch);
Aart Bikf8f5a162017-02-06 15:35:29 -0800340
Alexandre Rames5319def2014-10-23 10:03:10 +0100341 Arm64Assembler* const assembler_;
342 CodeGeneratorARM64* const codegen_;
343
344 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
345};
346
347class LocationsBuilderARM64 : public HGraphVisitor {
348 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100349 LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
Alexandre Rames5319def2014-10-23 10:03:10 +0100350 : HGraphVisitor(graph), codegen_(codegen) {}
351
352#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000353 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100354
355 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
356 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300357 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100358
Alexandre Rames5319def2014-10-23 10:03:10 +0100359#undef DECLARE_VISIT_INSTRUCTION
360
Alexandre Ramesef20f712015-06-09 10:29:30 +0100361 void VisitInstruction(HInstruction* instruction) OVERRIDE {
362 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
363 << " (id " << instruction->GetId() << ")";
364 }
365
Alexandre Rames5319def2014-10-23 10:03:10 +0100366 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000367 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100368 void HandleFieldSet(HInstruction* instruction);
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000369 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Alexandre Rames5319def2014-10-23 10:03:10 +0100370 void HandleInvoke(HInvoke* instr);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000371 void HandleCondition(HCondition* instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +0100372 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100373
374 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100375 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100376
377 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
378};
379
Zheng Xuad4450e2015-04-17 18:48:56 +0800380class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000381 public:
382 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800383 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000384
Zheng Xuad4450e2015-04-17 18:48:56 +0800385 protected:
386 void PrepareForEmitNativeCode() OVERRIDE;
387 void FinishEmitNativeCode() OVERRIDE;
388 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
389 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000390 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000391
392 private:
393 Arm64Assembler* GetAssembler() const;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100394 vixl::aarch64::MacroAssembler* GetVIXLAssembler() const {
Alexandre Rames087930f2016-08-02 13:45:28 +0100395 return GetAssembler()->GetVIXLAssembler();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000396 }
397
398 CodeGeneratorARM64* const codegen_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100399 vixl::aarch64::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000400
401 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
402};
403
Alexandre Rames5319def2014-10-23 10:03:10 +0100404class CodeGeneratorARM64 : public CodeGenerator {
405 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000406 CodeGeneratorARM64(HGraph* graph,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100407 const CompilerOptions& compiler_options,
408 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000409 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100410
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000411 void GenerateFrameEntry() OVERRIDE;
412 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100413
Scott Wakeling97c72b72016-06-24 16:19:36 +0100414 vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const;
415 vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100416
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000417 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100418
Scott Wakeling97c72b72016-06-24 16:19:36 +0100419 vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100420 block = FirstNonEmptyBlock(block);
421 return &(block_labels_[block->GetBlockId()]);
Alexandre Rames5319def2014-10-23 10:03:10 +0100422 }
423
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000424 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100425 return kArm64WordSize;
426 }
427
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500428 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
Artem Serovd4bccf12017-04-03 18:47:32 +0100429 return GetGraph()->HasSIMD()
430 ? 2 * kArm64WordSize // 16 bytes == 2 arm64 words for each spill
431 : 1 * kArm64WordSize; // 8 bytes == 1 arm64 words for each spill
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500432 }
433
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100434 uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100435 vixl::aarch64::Label* block_entry_label = GetLabelOf(block);
Alexandre Rames67555f72014-11-18 10:55:16 +0000436 DCHECK(block_entry_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100437 return block_entry_label->GetLocation();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000438 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100439
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000440 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
441 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
442 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rameseb7b7392015-06-19 14:47:01 +0100443 const Arm64Assembler& GetAssembler() const OVERRIDE { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100444 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100445
446 // Emit a write barrier.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100447 void MarkGCCard(vixl::aarch64::Register object,
448 vixl::aarch64::Register value,
449 bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100450
Roland Levillain44015862016-01-22 11:47:17 +0000451 void GenerateMemoryBarrier(MemBarrierKind kind);
452
Alexandre Rames5319def2014-10-23 10:03:10 +0100453 // Register allocation.
454
David Brazdil58282f42016-01-14 12:45:10 +0000455 void SetupBlockedRegisters() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100456
Zheng Xuda403092015-04-24 17:35:39 +0800457 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
458 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
459 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
460 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100461
462 // The number of registers that can be allocated. The register allocator may
463 // decide to reserve and not use a few of them.
464 // We do not consider registers sp, xzr, wzr. They are either not allocatable
465 // (xzr, wzr), or make for poor allocatable registers (sp alignment
466 // requirements, etc.). This also facilitates our task as all other registers
467 // can easily be mapped via to or from their type and index or code.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100468 static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1;
469 static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100470 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
471
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000472 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
473 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100474
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000475 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100476 return InstructionSet::kArm64;
477 }
478
Vladimir Markoa0431112018-06-25 09:32:54 +0100479 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000480
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000481 void Initialize() OVERRIDE {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100482 block_labels_.resize(GetGraph()->GetBlocks().size());
Alexandre Rames5319def2014-10-23 10:03:10 +0100483 }
484
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100485 // We want to use the STP and LDP instructions to spill and restore registers for slow paths.
486 // These instructions can only encode offsets that are multiples of the register size accessed.
Roland Levillain71280fc2016-07-18 16:03:05 +0100487 uint32_t GetPreferredSlotsAlignment() const OVERRIDE { return vixl::aarch64::kXRegSizeInBytes; }
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100488
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100489 JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) {
Vladimir Markoca6fff82017-10-03 14:49:14 +0100490 jump_tables_.emplace_back(new (GetGraph()->GetAllocator()) JumpTableARM64(switch_instr));
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100491 return jump_tables_.back().get();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800492 }
493
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000494 void Finalize(CodeAllocator* allocator) OVERRIDE;
495
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000496 // Code generation helpers.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100497 void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant);
Calin Juravle175dc732015-08-25 15:42:32 +0100498 void MoveConstant(Location destination, int32_t value) OVERRIDE;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100499 void MoveLocation(Location dst, Location src, DataType::Type dst_type) OVERRIDE;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100500 void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE;
501
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100502 void Load(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100503 vixl::aarch64::CPURegister dst,
504 const vixl::aarch64::MemOperand& src);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100505 void Store(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100506 vixl::aarch64::CPURegister src,
507 const vixl::aarch64::MemOperand& dst);
Roland Levillain44015862016-01-22 11:47:17 +0000508 void LoadAcquire(HInstruction* instruction,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100509 vixl::aarch64::CPURegister dst,
510 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +0000511 bool needs_null_check);
Artem Serov914d7a82017-02-07 14:33:49 +0000512 void StoreRelease(HInstruction* instruction,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100513 DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100514 vixl::aarch64::CPURegister src,
Artem Serov914d7a82017-02-07 14:33:49 +0000515 const vixl::aarch64::MemOperand& dst,
516 bool needs_null_check);
Alexandre Rames67555f72014-11-18 10:55:16 +0000517
518 // Generate code to invoke a runtime entry point.
Calin Juravle175dc732015-08-25 15:42:32 +0100519 void InvokeRuntime(QuickEntrypointEnum entrypoint,
520 HInstruction* instruction,
521 uint32_t dex_pc,
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000522 SlowPathCode* slow_path = nullptr) OVERRIDE;
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000523
Roland Levillaindec8f632016-07-22 17:10:06 +0100524 // Generate code to invoke a runtime entry point, but do not record
525 // PC-related information in a stack map.
526 void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
527 HInstruction* instruction,
528 SlowPathCode* slow_path);
529
Alexandre Ramese6dbf482015-10-19 10:10:41 +0100530 ParallelMoveResolverARM64* GetMoveResolver() OVERRIDE { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000531
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100532 bool NeedsTwoRegisters(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000533 return false;
534 }
535
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000536 // Check if the desired_string_load_kind is supported. If it is, return it,
537 // otherwise return a fall-back kind that should be used instead.
538 HLoadString::LoadKind GetSupportedLoadStringKind(
539 HLoadString::LoadKind desired_string_load_kind) OVERRIDE;
540
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100541 // Check if the desired_class_load_kind is supported. If it is, return it,
542 // otherwise return a fall-back kind that should be used instead.
543 HLoadClass::LoadKind GetSupportedLoadClassKind(
544 HLoadClass::LoadKind desired_class_load_kind) OVERRIDE;
545
Vladimir Markodc151b22015-10-15 18:02:30 +0100546 // Check if the desired_dispatch_info is supported. If it is, return it,
547 // otherwise return a fall-back info that should be used instead.
548 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
549 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffray5e4e11e2016-09-22 13:17:41 +0100550 HInvokeStaticOrDirect* invoke) OVERRIDE;
Vladimir Markodc151b22015-10-15 18:02:30 +0100551
Vladimir Markoe7197bf2017-06-02 17:00:23 +0100552 void GenerateStaticOrDirectCall(
553 HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE;
554 void GenerateVirtualCall(
555 HInvokeVirtual* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE;
Andreas Gampe85b62f22015-09-09 13:15:38 -0700556
557 void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100558 DataType::Type type ATTRIBUTE_UNUSED) OVERRIDE {
Andreas Gampe85b62f22015-09-09 13:15:38 -0700559 UNIMPLEMENTED(FATAL);
560 }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800561
Vladimir Marko6fd16062018-06-26 11:02:04 +0100562 // Add a new boot image intrinsic patch for an instruction and return the label
563 // to be bound before the instruction. The instruction will be either the
564 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
565 // to the associated ADRP patch label).
566 vixl::aarch64::Label* NewBootImageIntrinsicPatch(uint32_t intrinsic_data,
567 vixl::aarch64::Label* adrp_label = nullptr);
568
Vladimir Markob066d432018-01-03 13:14:37 +0000569 // Add a new boot image relocation patch for an instruction and return the label
570 // to be bound before the instruction. The instruction will be either the
571 // ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label` pointing
572 // to the associated ADRP patch label).
573 vixl::aarch64::Label* NewBootImageRelRoPatch(uint32_t boot_image_offset,
574 vixl::aarch64::Label* adrp_label = nullptr);
575
576 // Add a new boot image method patch for an instruction and return the label
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000577 // to be bound before the instruction. The instruction will be either the
578 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
579 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000580 vixl::aarch64::Label* NewBootImageMethodPatch(MethodReference target_method,
581 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000582
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100583 // Add a new .bss entry method patch for an instruction and return
584 // the label to be bound before the instruction. The instruction will be
585 // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label`
586 // pointing to the associated ADRP patch label).
587 vixl::aarch64::Label* NewMethodBssEntryPatch(MethodReference target_method,
588 vixl::aarch64::Label* adrp_label = nullptr);
589
Vladimir Markob066d432018-01-03 13:14:37 +0000590 // Add a new boot image type patch for an instruction and return the label
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100591 // to be bound before the instruction. The instruction will be either the
592 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
593 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000594 vixl::aarch64::Label* NewBootImageTypePatch(const DexFile& dex_file,
595 dex::TypeIndex type_index,
596 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100597
Vladimir Marko1998cd02017-01-13 13:02:58 +0000598 // Add a new .bss entry type patch for an instruction and return the label
599 // to be bound before the instruction. The instruction will be either the
600 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
601 // to the associated ADRP patch label).
602 vixl::aarch64::Label* NewBssEntryTypePatch(const DexFile& dex_file,
603 dex::TypeIndex type_index,
604 vixl::aarch64::Label* adrp_label = nullptr);
605
Vladimir Markob066d432018-01-03 13:14:37 +0000606 // Add a new boot image string patch for an instruction and return the label
Vladimir Marko65979462017-05-19 17:25:12 +0100607 // to be bound before the instruction. The instruction will be either the
608 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
609 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000610 vixl::aarch64::Label* NewBootImageStringPatch(const DexFile& dex_file,
611 dex::StringIndex string_index,
612 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Marko65979462017-05-19 17:25:12 +0100613
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100614 // Add a new .bss entry string patch for an instruction and return the label
615 // to be bound before the instruction. The instruction will be either the
616 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
617 // to the associated ADRP patch label).
618 vixl::aarch64::Label* NewStringBssEntryPatch(const DexFile& dex_file,
619 dex::StringIndex string_index,
620 vixl::aarch64::Label* adrp_label = nullptr);
621
Vladimir Marko966b46f2018-08-03 10:20:19 +0000622 // Emit the CBNZ instruction for baker read barrier and record
623 // the associated patch for AOT or slow path for JIT.
624 void EmitBakerReadBarrierCbnz(uint32_t custom_data);
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000625
Scott Wakeling97c72b72016-06-24 16:19:36 +0100626 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address);
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000627 vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file,
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +0000628 dex::StringIndex string_index,
629 Handle<mirror::String> handle);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000630 vixl::aarch64::Literal<uint32_t>* DeduplicateJitClassLiteral(const DexFile& dex_file,
631 dex::TypeIndex string_index,
Nicolas Geoffray5247c082017-01-13 14:17:29 +0000632 Handle<mirror::Class> handle);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000633
Vladimir Markoaad75c62016-10-03 08:46:48 +0000634 void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg);
635 void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label,
636 vixl::aarch64::Register out,
637 vixl::aarch64::Register base);
638 void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label,
639 vixl::aarch64::Register out,
640 vixl::aarch64::Register base);
641
Vladimir Marko6fd16062018-06-26 11:02:04 +0100642 void LoadBootImageAddress(vixl::aarch64::Register reg, uint32_t boot_image_reference);
643 void AllocateInstanceForIntrinsic(HInvokeStaticOrDirect* invoke, uint32_t boot_image_offset);
Vladimir Markoeebb8212018-06-05 14:57:24 +0100644
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100645 void EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) OVERRIDE;
Vladimir Markoca1e0382018-04-11 09:58:41 +0000646 bool NeedsThunkCode(const linker::LinkerPatch& patch) const OVERRIDE;
647 void EmitThunkCode(const linker::LinkerPatch& patch,
648 /*out*/ ArenaVector<uint8_t>* code,
649 /*out*/ std::string* debug_name) OVERRIDE;
Vladimir Marko58155012015-08-19 12:49:41 +0000650
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000651 void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) OVERRIDE;
652
Vladimir Markoca1e0382018-04-11 09:58:41 +0000653 // Generate a GC root reference load:
654 //
655 // root <- *(obj + offset)
656 //
657 // while honoring read barriers based on read_barrier_option.
658 void GenerateGcRootFieldLoad(HInstruction* instruction,
659 Location root,
660 vixl::aarch64::Register obj,
661 uint32_t offset,
662 vixl::aarch64::Label* fixup_label,
663 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000664 // Fast path implementation of ReadBarrier::Barrier for a heap
665 // reference field load when Baker's read barriers are used.
666 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
667 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100668 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000669 uint32_t offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000670 Location maybe_temp,
Roland Levillain44015862016-01-22 11:47:17 +0000671 bool needs_null_check,
672 bool use_load_acquire);
673 // Fast path implementation of ReadBarrier::Barrier for a heap
674 // reference array load when Baker's read barriers are used.
675 void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction,
676 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100677 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000678 uint32_t data_offset,
679 Location index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100680 vixl::aarch64::Register temp,
Roland Levillain44015862016-01-22 11:47:17 +0000681 bool needs_null_check);
Roland Levillainba650a42017-03-06 13:52:32 +0000682 // Factored implementation, used by GenerateFieldLoadWithBakerReadBarrier,
683 // GenerateArrayLoadWithBakerReadBarrier and some intrinsics.
Roland Levillaina1aa3b12016-10-26 13:03:38 +0100684 //
685 // Load the object reference located at the address
686 // `obj + offset + (index << scale_factor)`, held by object `obj`, into
687 // `ref`, and mark it if needed.
Roland Levillainbfea3352016-06-23 13:48:47 +0100688 void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction,
689 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100690 vixl::aarch64::Register obj,
Roland Levillainbfea3352016-06-23 13:48:47 +0100691 uint32_t offset,
692 Location index,
693 size_t scale_factor,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100694 vixl::aarch64::Register temp,
Roland Levillainbfea3352016-06-23 13:48:47 +0100695 bool needs_null_check,
Roland Levillainff487002017-03-07 16:50:01 +0000696 bool use_load_acquire);
697
698 // Generate code checking whether the the reference field at the
699 // address `obj + field_offset`, held by object `obj`, needs to be
700 // marked, and if so, marking it and updating the field within `obj`
701 // with the marked value.
702 //
703 // This routine is used for the implementation of the
704 // UnsafeCASObject intrinsic with Baker read barriers.
705 //
706 // This method has a structure similar to
707 // GenerateReferenceLoadWithBakerReadBarrier, but note that argument
708 // `ref` is only as a temporary here, and thus its value should not
709 // be used afterwards.
710 void UpdateReferenceFieldWithBakerReadBarrier(HInstruction* instruction,
711 Location ref,
712 vixl::aarch64::Register obj,
713 Location field_offset,
714 vixl::aarch64::Register temp,
715 bool needs_null_check,
716 bool use_load_acquire);
Roland Levillain44015862016-01-22 11:47:17 +0000717
Roland Levillainba650a42017-03-06 13:52:32 +0000718 // Generate a heap reference load (with no read barrier).
719 void GenerateRawReferenceLoad(HInstruction* instruction,
720 Location ref,
721 vixl::aarch64::Register obj,
722 uint32_t offset,
723 Location index,
724 size_t scale_factor,
725 bool needs_null_check,
726 bool use_load_acquire);
727
Roland Levillain2b03a1f2017-06-06 16:09:59 +0100728 // Emit code checking the status of the Marking Register, and
729 // aborting the program if MR does not match the value stored in the
730 // art::Thread object. Code is only emitted in debug mode and if
731 // CompilerOptions::EmitRunTimeChecksInDebugMode returns true.
732 //
733 // Argument `code` is used to identify the different occurrences of
734 // MaybeGenerateMarkingRegisterCheck in the code generator, and is
735 // passed to the BRK instruction.
736 //
737 // If `temp_loc` is a valid location, it is expected to be a
738 // register and will be used as a temporary to generate code;
739 // otherwise, a temporary will be fetched from the core register
740 // scratch pool.
741 virtual void MaybeGenerateMarkingRegisterCheck(int code,
742 Location temp_loc = Location::NoLocation());
743
Roland Levillain44015862016-01-22 11:47:17 +0000744 // Generate a read barrier for a heap reference within `instruction`
745 // using a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000746 //
747 // A read barrier for an object reference read from the heap is
748 // implemented as a call to the artReadBarrierSlow runtime entry
749 // point, which is passed the values in locations `ref`, `obj`, and
750 // `offset`:
751 //
752 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
753 // mirror::Object* obj,
754 // uint32_t offset);
755 //
756 // The `out` location contains the value returned by
757 // artReadBarrierSlow.
758 //
759 // When `index` is provided (i.e. for array accesses), the offset
760 // value passed to artReadBarrierSlow is adjusted to take `index`
761 // into account.
Roland Levillain44015862016-01-22 11:47:17 +0000762 void GenerateReadBarrierSlow(HInstruction* instruction,
763 Location out,
764 Location ref,
765 Location obj,
766 uint32_t offset,
767 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000768
Roland Levillain44015862016-01-22 11:47:17 +0000769 // If read barriers are enabled, generate a read barrier for a heap
770 // reference using a slow path. If heap poisoning is enabled, also
771 // unpoison the reference in `out`.
772 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
773 Location out,
774 Location ref,
775 Location obj,
776 uint32_t offset,
777 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000778
Roland Levillain44015862016-01-22 11:47:17 +0000779 // Generate a read barrier for a GC root within `instruction` using
780 // a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000781 //
782 // A read barrier for an object reference GC root is implemented as
783 // a call to the artReadBarrierForRootSlow runtime entry point,
784 // which is passed the value in location `root`:
785 //
786 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
787 //
788 // The `out` location contains the value returned by
789 // artReadBarrierForRootSlow.
Roland Levillain44015862016-01-22 11:47:17 +0000790 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000791
Roland Levillainf41f9562016-09-14 19:26:48 +0100792 void GenerateNop() OVERRIDE;
David Srbeckyc7098ff2016-02-09 14:30:11 +0000793
Roland Levillainf41f9562016-09-14 19:26:48 +0100794 void GenerateImplicitNullCheck(HNullCheck* instruction) OVERRIDE;
795 void GenerateExplicitNullCheck(HNullCheck* instruction) OVERRIDE;
Calin Juravle2ae48182016-03-16 14:05:09 +0000796
Alexandre Rames5319def2014-10-23 10:03:10 +0100797 private:
Vladimir Markoca1e0382018-04-11 09:58:41 +0000798 // Encoding of thunk type and data for link-time generated thunks for Baker read barriers.
799
800 enum class BakerReadBarrierKind : uint8_t {
801 kField, // Field get or array get with constant offset (i.e. constant index).
802 kArray, // Array get with index in register.
803 kGcRoot, // GC root load.
804 kLast = kGcRoot
805 };
806
807 static constexpr uint32_t kBakerReadBarrierInvalidEncodedReg = /* sp/zr is invalid */ 31u;
808
809 static constexpr size_t kBitsForBakerReadBarrierKind =
810 MinimumBitsToStore(static_cast<size_t>(BakerReadBarrierKind::kLast));
811 static constexpr size_t kBakerReadBarrierBitsForRegister =
812 MinimumBitsToStore(kBakerReadBarrierInvalidEncodedReg);
813 using BakerReadBarrierKindField =
814 BitField<BakerReadBarrierKind, 0, kBitsForBakerReadBarrierKind>;
815 using BakerReadBarrierFirstRegField =
816 BitField<uint32_t, kBitsForBakerReadBarrierKind, kBakerReadBarrierBitsForRegister>;
817 using BakerReadBarrierSecondRegField =
818 BitField<uint32_t,
819 kBitsForBakerReadBarrierKind + kBakerReadBarrierBitsForRegister,
820 kBakerReadBarrierBitsForRegister>;
821
822 static void CheckValidReg(uint32_t reg) {
823 DCHECK(reg < vixl::aarch64::lr.GetCode() &&
824 reg != vixl::aarch64::ip0.GetCode() &&
825 reg != vixl::aarch64::ip1.GetCode()) << reg;
826 }
827
828 static inline uint32_t EncodeBakerReadBarrierFieldData(uint32_t base_reg, uint32_t holder_reg) {
829 CheckValidReg(base_reg);
830 CheckValidReg(holder_reg);
831 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kField) |
832 BakerReadBarrierFirstRegField::Encode(base_reg) |
833 BakerReadBarrierSecondRegField::Encode(holder_reg);
834 }
835
836 static inline uint32_t EncodeBakerReadBarrierArrayData(uint32_t base_reg) {
837 CheckValidReg(base_reg);
838 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kArray) |
839 BakerReadBarrierFirstRegField::Encode(base_reg) |
840 BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg);
841 }
842
843 static inline uint32_t EncodeBakerReadBarrierGcRootData(uint32_t root_reg) {
844 CheckValidReg(root_reg);
845 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kGcRoot) |
846 BakerReadBarrierFirstRegField::Encode(root_reg) |
847 BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg);
848 }
849
850 void CompileBakerReadBarrierThunk(Arm64Assembler& assembler,
851 uint32_t encoded_data,
852 /*out*/ std::string* debug_name);
853
Scott Wakeling97c72b72016-06-24 16:19:36 +0100854 using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>;
855 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000856 using StringToLiteralMap = ArenaSafeMap<StringReference,
857 vixl::aarch64::Literal<uint32_t>*,
858 StringReferenceValueComparator>;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000859 using TypeToLiteralMap = ArenaSafeMap<TypeReference,
860 vixl::aarch64::Literal<uint32_t>*,
861 TypeReferenceValueComparator>;
Vladimir Marko58155012015-08-19 12:49:41 +0000862
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100863 vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100864 vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value);
Vladimir Marko58155012015-08-19 12:49:41 +0000865
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000866 // The PcRelativePatchInfo is used for PC-relative addressing of methods/strings/types,
867 // whether through .data.bimg.rel.ro, .bss, or directly in the boot image.
868 struct PcRelativePatchInfo : PatchInfo<vixl::aarch64::Label> {
869 PcRelativePatchInfo(const DexFile* dex_file, uint32_t off_or_idx)
870 : PatchInfo<vixl::aarch64::Label>(dex_file, off_or_idx), pc_insn_label() { }
Vladimir Marko58155012015-08-19 12:49:41 +0000871
Scott Wakeling97c72b72016-06-24 16:19:36 +0100872 vixl::aarch64::Label* pc_insn_label;
Vladimir Marko58155012015-08-19 12:49:41 +0000873 };
874
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000875 struct BakerReadBarrierPatchInfo {
876 explicit BakerReadBarrierPatchInfo(uint32_t data) : label(), custom_data(data) { }
877
878 vixl::aarch64::Label label;
879 uint32_t custom_data;
880 };
881
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000882 vixl::aarch64::Label* NewPcRelativePatch(const DexFile* dex_file,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100883 uint32_t offset_or_index,
884 vixl::aarch64::Label* adrp_label,
885 ArenaDeque<PcRelativePatchInfo>* patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000886
Zheng Xu3927c8b2015-11-18 17:46:25 +0800887 void EmitJumpTables();
888
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100889 template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
Vladimir Markoaad75c62016-10-03 08:46:48 +0000890 static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos,
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100891 ArenaVector<linker::LinkerPatch>* linker_patches);
Vladimir Markoaad75c62016-10-03 08:46:48 +0000892
Alexandre Rames5319def2014-10-23 10:03:10 +0100893 // Labels for each block that will be compiled.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100894 // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory.
895 ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id.
896 vixl::aarch64::Label frame_entry_label_;
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100897 ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100898
899 LocationsBuilderARM64 location_builder_;
900 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000901 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100902 Arm64Assembler assembler_;
903
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000904 // Deduplication map for 32-bit literals, used for non-patchable boot image addresses.
905 Uint32ToLiteralMap uint32_literals_;
Vladimir Marko0f0829b2016-12-13 13:50:14 +0000906 // Deduplication map for 64-bit literals, used for non-patchable method address or method code.
Vladimir Marko58155012015-08-19 12:49:41 +0000907 Uint64ToLiteralMap uint64_literals_;
Vladimir Markob066d432018-01-03 13:14:37 +0000908 // PC-relative method patch info for kBootImageLinkTimePcRelative/BootImageRelRo.
Vladimir Markoe47f60c2018-02-21 13:43:28 +0000909 // Also used for type/string patches for kBootImageRelRo (same linker patch as for methods).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000910 ArenaDeque<PcRelativePatchInfo> boot_image_method_patches_;
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100911 // PC-relative method patch info for kBssEntry.
912 ArenaDeque<PcRelativePatchInfo> method_bss_entry_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000913 // PC-relative type patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000914 ArenaDeque<PcRelativePatchInfo> boot_image_type_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000915 // PC-relative type patch info for kBssEntry.
916 ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_;
Vladimir Markoe47f60c2018-02-21 13:43:28 +0000917 // PC-relative String patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000918 ArenaDeque<PcRelativePatchInfo> boot_image_string_patches_;
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100919 // PC-relative String patch info for kBssEntry.
920 ArenaDeque<PcRelativePatchInfo> string_bss_entry_patches_;
Vladimir Marko6fd16062018-06-26 11:02:04 +0100921 // PC-relative patch info for IntrinsicObjects.
922 ArenaDeque<PcRelativePatchInfo> boot_image_intrinsic_patches_;
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000923 // Baker read barrier patch info.
924 ArenaDeque<BakerReadBarrierPatchInfo> baker_read_barrier_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +0000925
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000926 // Patches for string literals in JIT compiled code.
927 StringToLiteralMap jit_string_patches_;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000928 // Patches for class literals in JIT compiled code.
929 TypeToLiteralMap jit_class_patches_;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000930
Vladimir Marko966b46f2018-08-03 10:20:19 +0000931 // Baker read barrier slow paths, mapping custom data (uint32_t) to label.
932 // Wrap the label to work around vixl::aarch64::Label being non-copyable
933 // and non-moveable and as such unusable in ArenaSafeMap<>.
934 struct LabelWrapper {
935 LabelWrapper(const LabelWrapper& src)
936 : label() {
937 DCHECK(!src.label.IsLinked() && !src.label.IsBound());
938 }
939 LabelWrapper() = default;
940 vixl::aarch64::Label label;
941 };
942 ArenaSafeMap<uint32_t, LabelWrapper> jit_baker_read_barrier_slow_paths_;
943
Vladimir Markoca1e0382018-04-11 09:58:41 +0000944 friend class linker::Arm64RelativePatcherTest;
Alexandre Rames5319def2014-10-23 10:03:10 +0100945 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
946};
947
Alexandre Rames3e69f162014-12-10 10:36:50 +0000948inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
949 return codegen_->GetAssembler();
950}
951
Alexandre Rames5319def2014-10-23 10:03:10 +0100952} // namespace arm64
953} // namespace art
954
955#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_