Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2014 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_ |
| 18 | #define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_ |
| 19 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 20 | #include "arch/arm64/quick_method_frame_info_arm64.h" |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 21 | #include "code_generator.h" |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 22 | #include "common_arm64.h" |
Andreas Gampe | a5b09a6 | 2016-11-17 15:21:22 -0800 | [diff] [blame] | 23 | #include "dex_file_types.h" |
Calin Juravle | cd6dffe | 2015-01-08 17:35:35 +0000 | [diff] [blame] | 24 | #include "driver/compiler_options.h" |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 25 | #include "nodes.h" |
| 26 | #include "parallel_move_resolver.h" |
Mathieu Chartier | dc00f18 | 2016-07-14 10:10:44 -0700 | [diff] [blame] | 27 | #include "string_reference.h" |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 28 | #include "utils/arm64/assembler_arm64.h" |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 29 | #include "utils/type_reference.h" |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 30 | |
Artem Serov | af4e42a | 2016-08-08 15:11:24 +0100 | [diff] [blame] | 31 | // TODO(VIXL): Make VIXL compile with -Wshadow. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 32 | #pragma GCC diagnostic push |
| 33 | #pragma GCC diagnostic ignored "-Wshadow" |
Artem Serov | af4e42a | 2016-08-08 15:11:24 +0100 | [diff] [blame] | 34 | #include "aarch64/disasm-aarch64.h" |
| 35 | #include "aarch64/macro-assembler-aarch64.h" |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 36 | #pragma GCC diagnostic pop |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 37 | |
| 38 | namespace art { |
| 39 | namespace arm64 { |
| 40 | |
| 41 | class CodeGeneratorARM64; |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 42 | |
Nicolas Geoffray | 86a8d7a | 2014-11-19 08:47:18 +0000 | [diff] [blame] | 43 | // Use a local definition to prevent copying mistakes. |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 44 | static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize); |
Nicolas Geoffray | 86a8d7a | 2014-11-19 08:47:18 +0000 | [diff] [blame] | 45 | |
Artem Serov | 914d7a8 | 2017-02-07 14:33:49 +0000 | [diff] [blame] | 46 | // These constants are used as an approximate margin when emission of veneer and literal pools |
| 47 | // must be blocked. |
| 48 | static constexpr int kMaxMacroInstructionSizeInBytes = 15 * vixl::aarch64::kInstructionSize; |
| 49 | static constexpr int kInvokeCodeMarginSizeInBytes = 6 * kMaxMacroInstructionSizeInBytes; |
| 50 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 51 | static const vixl::aarch64::Register kParameterCoreRegisters[] = { |
| 52 | vixl::aarch64::x1, |
| 53 | vixl::aarch64::x2, |
| 54 | vixl::aarch64::x3, |
| 55 | vixl::aarch64::x4, |
| 56 | vixl::aarch64::x5, |
| 57 | vixl::aarch64::x6, |
| 58 | vixl::aarch64::x7 |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 59 | }; |
| 60 | static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 61 | static const vixl::aarch64::FPRegister kParameterFPRegisters[] = { |
| 62 | vixl::aarch64::d0, |
| 63 | vixl::aarch64::d1, |
| 64 | vixl::aarch64::d2, |
| 65 | vixl::aarch64::d3, |
| 66 | vixl::aarch64::d4, |
| 67 | vixl::aarch64::d5, |
| 68 | vixl::aarch64::d6, |
| 69 | vixl::aarch64::d7 |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 70 | }; |
| 71 | static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters); |
| 72 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 73 | // Thread Register |
| 74 | const vixl::aarch64::Register tr = vixl::aarch64::x19; |
| 75 | // Method register on invoke. |
| 76 | static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0; |
| 77 | const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0, |
| 78 | vixl::aarch64::ip1); |
| 79 | const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 80 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 81 | const vixl::aarch64::CPURegList runtime_reserved_core_registers(tr, vixl::aarch64::lr); |
Serban Constantinescu | 3d087de | 2015-01-28 11:57:05 +0000 | [diff] [blame] | 82 | |
Serban Constantinescu | 9bd88b0 | 2015-04-22 16:24:46 +0100 | [diff] [blame] | 83 | // Callee-saved registers AAPCS64 (without x19 - Thread Register) |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 84 | const vixl::aarch64::CPURegList callee_saved_core_registers(vixl::aarch64::CPURegister::kRegister, |
| 85 | vixl::aarch64::kXRegSize, |
| 86 | vixl::aarch64::x20.GetCode(), |
| 87 | vixl::aarch64::x30.GetCode()); |
| 88 | const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister, |
| 89 | vixl::aarch64::kDRegSize, |
| 90 | vixl::aarch64::d8.GetCode(), |
| 91 | vixl::aarch64::d15.GetCode()); |
Alexandre Rames | a89086e | 2014-11-07 17:13:25 +0000 | [diff] [blame] | 92 | Location ARM64ReturnLocation(Primitive::Type return_type); |
| 93 | |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 94 | class SlowPathCodeARM64 : public SlowPathCode { |
| 95 | public: |
David Srbecky | 9cd6d37 | 2016-02-09 15:24:47 +0000 | [diff] [blame] | 96 | explicit SlowPathCodeARM64(HInstruction* instruction) |
| 97 | : SlowPathCode(instruction), entry_label_(), exit_label_() {} |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 98 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 99 | vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; } |
| 100 | vixl::aarch64::Label* GetExitLabel() { return &exit_label_; } |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 101 | |
Zheng Xu | da40309 | 2015-04-24 17:35:39 +0800 | [diff] [blame] | 102 | void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE; |
| 103 | void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE; |
| 104 | |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 105 | private: |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 106 | vixl::aarch64::Label entry_label_; |
| 107 | vixl::aarch64::Label exit_label_; |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 108 | |
| 109 | DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64); |
| 110 | }; |
| 111 | |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 112 | class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> { |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 113 | public: |
| 114 | explicit JumpTableARM64(HPackedSwitch* switch_instr) |
| 115 | : switch_instr_(switch_instr), table_start_() {} |
| 116 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 117 | vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; } |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 118 | |
| 119 | void EmitTable(CodeGeneratorARM64* codegen); |
| 120 | |
| 121 | private: |
| 122 | HPackedSwitch* const switch_instr_; |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 123 | vixl::aarch64::Label table_start_; |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 124 | |
| 125 | DISALLOW_COPY_AND_ASSIGN(JumpTableARM64); |
| 126 | }; |
| 127 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 128 | static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] = |
| 129 | { vixl::aarch64::x0, |
| 130 | vixl::aarch64::x1, |
| 131 | vixl::aarch64::x2, |
| 132 | vixl::aarch64::x3, |
| 133 | vixl::aarch64::x4, |
| 134 | vixl::aarch64::x5, |
| 135 | vixl::aarch64::x6, |
| 136 | vixl::aarch64::x7 }; |
Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 137 | static constexpr size_t kRuntimeParameterCoreRegistersLength = |
| 138 | arraysize(kRuntimeParameterCoreRegisters); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 139 | static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] = |
| 140 | { vixl::aarch64::d0, |
| 141 | vixl::aarch64::d1, |
| 142 | vixl::aarch64::d2, |
| 143 | vixl::aarch64::d3, |
| 144 | vixl::aarch64::d4, |
| 145 | vixl::aarch64::d5, |
| 146 | vixl::aarch64::d6, |
| 147 | vixl::aarch64::d7 }; |
Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 148 | static constexpr size_t kRuntimeParameterFpuRegistersLength = |
| 149 | arraysize(kRuntimeParameterCoreRegisters); |
| 150 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 151 | class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register, |
| 152 | vixl::aarch64::FPRegister> { |
Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 153 | public: |
| 154 | static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters); |
| 155 | |
| 156 | InvokeRuntimeCallingConvention() |
| 157 | : CallingConvention(kRuntimeParameterCoreRegisters, |
| 158 | kRuntimeParameterCoreRegistersLength, |
| 159 | kRuntimeParameterFpuRegisters, |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 160 | kRuntimeParameterFpuRegistersLength, |
| 161 | kArm64PointerSize) {} |
Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 162 | |
| 163 | Location GetReturnLocation(Primitive::Type return_type); |
| 164 | |
| 165 | private: |
| 166 | DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention); |
| 167 | }; |
| 168 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 169 | class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register, |
| 170 | vixl::aarch64::FPRegister> { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 171 | public: |
| 172 | InvokeDexCallingConvention() |
| 173 | : CallingConvention(kParameterCoreRegisters, |
| 174 | kParameterCoreRegistersLength, |
| 175 | kParameterFPRegisters, |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 176 | kParameterFPRegistersLength, |
| 177 | kArm64PointerSize) {} |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 178 | |
Nicolas Geoffray | fd88f16 | 2015-06-03 11:23:52 +0100 | [diff] [blame] | 179 | Location GetReturnLocation(Primitive::Type return_type) const { |
Alexandre Rames | a89086e | 2014-11-07 17:13:25 +0000 | [diff] [blame] | 180 | return ARM64ReturnLocation(return_type); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 181 | } |
| 182 | |
| 183 | |
| 184 | private: |
| 185 | DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention); |
| 186 | }; |
| 187 | |
Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 188 | class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 189 | public: |
Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 190 | InvokeDexCallingConventionVisitorARM64() {} |
| 191 | virtual ~InvokeDexCallingConventionVisitorARM64() {} |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 192 | |
Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 193 | Location GetNextLocation(Primitive::Type type) OVERRIDE; |
Nicolas Geoffray | fd88f16 | 2015-06-03 11:23:52 +0100 | [diff] [blame] | 194 | Location GetReturnLocation(Primitive::Type return_type) const OVERRIDE { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 195 | return calling_convention.GetReturnLocation(return_type); |
| 196 | } |
Nicolas Geoffray | fd88f16 | 2015-06-03 11:23:52 +0100 | [diff] [blame] | 197 | Location GetMethodLocation() const OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 198 | |
| 199 | private: |
| 200 | InvokeDexCallingConvention calling_convention; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 201 | |
Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 202 | DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 203 | }; |
| 204 | |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 205 | class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention { |
| 206 | public: |
| 207 | FieldAccessCallingConventionARM64() {} |
| 208 | |
| 209 | Location GetObjectLocation() const OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 210 | return helpers::LocationFrom(vixl::aarch64::x1); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 211 | } |
| 212 | Location GetFieldIndexLocation() const OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 213 | return helpers::LocationFrom(vixl::aarch64::x0); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 214 | } |
| 215 | Location GetReturnLocation(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 216 | return helpers::LocationFrom(vixl::aarch64::x0); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 217 | } |
Nicolas Geoffray | 5b3c6c0 | 2017-01-19 14:22:26 +0000 | [diff] [blame] | 218 | Location GetSetValueLocation(Primitive::Type type ATTRIBUTE_UNUSED, |
| 219 | bool is_instance) const OVERRIDE { |
| 220 | return is_instance |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 221 | ? helpers::LocationFrom(vixl::aarch64::x2) |
Nicolas Geoffray | 5b3c6c0 | 2017-01-19 14:22:26 +0000 | [diff] [blame] | 222 | : helpers::LocationFrom(vixl::aarch64::x1); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 223 | } |
| 224 | Location GetFpuLocation(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 225 | return helpers::LocationFrom(vixl::aarch64::d0); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 226 | } |
| 227 | |
| 228 | private: |
| 229 | DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64); |
| 230 | }; |
| 231 | |
Aart Bik | 42249c3 | 2016-01-07 15:33:50 -0800 | [diff] [blame] | 232 | class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 233 | public: |
| 234 | InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen); |
| 235 | |
| 236 | #define DECLARE_VISIT_INSTRUCTION(name, super) \ |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 237 | void Visit##name(H##name* instr) OVERRIDE; |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 238 | |
| 239 | FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION) |
| 240 | FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION) |
Artem Udovichenko | 4a0dad6 | 2016-01-26 12:28:31 +0300 | [diff] [blame] | 241 | FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION) |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 242 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 243 | #undef DECLARE_VISIT_INSTRUCTION |
| 244 | |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 245 | void VisitInstruction(HInstruction* instruction) OVERRIDE { |
| 246 | LOG(FATAL) << "Unreachable instruction " << instruction->DebugName() |
| 247 | << " (id " << instruction->GetId() << ")"; |
| 248 | } |
| 249 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 250 | Arm64Assembler* GetAssembler() const { return assembler_; } |
Alexandre Rames | 087930f | 2016-08-02 13:45:28 +0100 | [diff] [blame] | 251 | vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); } |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 252 | |
| 253 | private: |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 254 | void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path, |
| 255 | vixl::aarch64::Register class_reg); |
Serban Constantinescu | 02164b3 | 2014-11-13 14:05:07 +0000 | [diff] [blame] | 256 | void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor); |
Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 257 | void HandleBinaryOp(HBinaryOperation* instr); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 258 | |
Nicolas Geoffray | 07276db | 2015-05-18 14:22:09 +0100 | [diff] [blame] | 259 | void HandleFieldSet(HInstruction* instruction, |
| 260 | const FieldInfo& field_info, |
| 261 | bool value_can_be_null); |
Alexandre Rames | 09a9996 | 2015-04-15 11:47:56 +0100 | [diff] [blame] | 262 | void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info); |
Vladimir Marko | 5f7b58e | 2015-11-23 19:49:34 +0000 | [diff] [blame] | 263 | void HandleCondition(HCondition* instruction); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 264 | |
| 265 | // Generate a heap reference load using one register `out`: |
| 266 | // |
| 267 | // out <- *(out + offset) |
| 268 | // |
| 269 | // while honoring heap poisoning and/or read barriers (if any). |
| 270 | // |
| 271 | // Location `maybe_temp` is used when generating a read barrier and |
| 272 | // shall be a register in that case; it may be an invalid location |
| 273 | // otherwise. |
| 274 | void GenerateReferenceLoadOneRegister(HInstruction* instruction, |
| 275 | Location out, |
| 276 | uint32_t offset, |
Mathieu Chartier | aa474eb | 2016-11-09 15:18:27 -0800 | [diff] [blame] | 277 | Location maybe_temp, |
Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 278 | ReadBarrierOption read_barrier_option); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 279 | // Generate a heap reference load using two different registers |
| 280 | // `out` and `obj`: |
| 281 | // |
| 282 | // out <- *(obj + offset) |
| 283 | // |
| 284 | // while honoring heap poisoning and/or read barriers (if any). |
| 285 | // |
| 286 | // Location `maybe_temp` is used when generating a Baker's (fast |
| 287 | // path) read barrier and shall be a register in that case; it may |
| 288 | // be an invalid location otherwise. |
| 289 | void GenerateReferenceLoadTwoRegisters(HInstruction* instruction, |
| 290 | Location out, |
| 291 | Location obj, |
| 292 | uint32_t offset, |
Mathieu Chartier | 5c44c1b | 2016-11-04 18:13:04 -0700 | [diff] [blame] | 293 | Location maybe_temp, |
Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 294 | ReadBarrierOption read_barrier_option); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 295 | // Generate a GC root reference load: |
| 296 | // |
| 297 | // root <- *(obj + offset) |
| 298 | // |
Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 299 | // while honoring read barriers based on read_barrier_option. |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 300 | void GenerateGcRootFieldLoad(HInstruction* instruction, |
| 301 | Location root, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 302 | vixl::aarch64::Register obj, |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 303 | uint32_t offset, |
Roland Levillain | 00468f3 | 2016-10-27 18:02:48 +0100 | [diff] [blame] | 304 | vixl::aarch64::Label* fixup_label, |
Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 305 | ReadBarrierOption read_barrier_option); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 306 | |
Roland Levillain | 1a65388 | 2016-03-18 18:05:57 +0000 | [diff] [blame] | 307 | // Generate a floating-point comparison. |
| 308 | void GenerateFcmp(HInstruction* instruction); |
| 309 | |
Serban Constantinescu | 02164b3 | 2014-11-13 14:05:07 +0000 | [diff] [blame] | 310 | void HandleShift(HBinaryOperation* instr); |
Mingyao Yang | d43b3ac | 2015-04-01 14:03:04 -0700 | [diff] [blame] | 311 | void GenerateTestAndBranch(HInstruction* instruction, |
David Brazdil | 0debae7 | 2015-11-12 18:37:00 +0000 | [diff] [blame] | 312 | size_t condition_input_index, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 313 | vixl::aarch64::Label* true_target, |
| 314 | vixl::aarch64::Label* false_target); |
Zheng Xu | c666710 | 2015-05-15 16:08:45 +0800 | [diff] [blame] | 315 | void DivRemOneOrMinusOne(HBinaryOperation* instruction); |
| 316 | void DivRemByPowerOfTwo(HBinaryOperation* instruction); |
| 317 | void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction); |
| 318 | void GenerateDivRemIntegral(HBinaryOperation* instruction); |
David Brazdil | fc6a86a | 2015-06-26 10:33:45 +0000 | [diff] [blame] | 319 | void HandleGoto(HInstruction* got, HBasicBlock* successor); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 320 | |
Aart Bik | 472821b | 2017-04-27 17:23:51 -0700 | [diff] [blame] | 321 | vixl::aarch64::MemOperand VecAddress( |
Aart Bik | f8f5a16 | 2017-02-06 15:35:29 -0800 | [diff] [blame] | 322 | HVecMemoryOperation* instruction, |
Artem Serov | 0225b77 | 2017-04-19 15:43:53 +0100 | [diff] [blame] | 323 | // This function may acquire a scratch register. |
Aart Bik | 472821b | 2017-04-27 17:23:51 -0700 | [diff] [blame] | 324 | vixl::aarch64::UseScratchRegisterScope* temps_scope, |
| 325 | size_t size, |
| 326 | bool is_string_char_at, |
| 327 | /*out*/ vixl::aarch64::Register* scratch); |
Aart Bik | f8f5a16 | 2017-02-06 15:35:29 -0800 | [diff] [blame] | 328 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 329 | Arm64Assembler* const assembler_; |
| 330 | CodeGeneratorARM64* const codegen_; |
| 331 | |
| 332 | DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64); |
| 333 | }; |
| 334 | |
| 335 | class LocationsBuilderARM64 : public HGraphVisitor { |
| 336 | public: |
Roland Levillain | 3887c46 | 2015-08-12 18:15:42 +0100 | [diff] [blame] | 337 | LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen) |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 338 | : HGraphVisitor(graph), codegen_(codegen) {} |
| 339 | |
| 340 | #define DECLARE_VISIT_INSTRUCTION(name, super) \ |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 341 | void Visit##name(H##name* instr) OVERRIDE; |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 342 | |
| 343 | FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION) |
| 344 | FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION) |
Artem Udovichenko | 4a0dad6 | 2016-01-26 12:28:31 +0300 | [diff] [blame] | 345 | FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION) |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 346 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 347 | #undef DECLARE_VISIT_INSTRUCTION |
| 348 | |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 349 | void VisitInstruction(HInstruction* instruction) OVERRIDE { |
| 350 | LOG(FATAL) << "Unreachable instruction " << instruction->DebugName() |
| 351 | << " (id " << instruction->GetId() << ")"; |
| 352 | } |
| 353 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 354 | private: |
Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 355 | void HandleBinaryOp(HBinaryOperation* instr); |
Alexandre Rames | 09a9996 | 2015-04-15 11:47:56 +0100 | [diff] [blame] | 356 | void HandleFieldSet(HInstruction* instruction); |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 357 | void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 358 | void HandleInvoke(HInvoke* instr); |
Vladimir Marko | 5f7b58e | 2015-11-23 19:49:34 +0000 | [diff] [blame] | 359 | void HandleCondition(HCondition* instruction); |
Alexandre Rames | 09a9996 | 2015-04-15 11:47:56 +0100 | [diff] [blame] | 360 | void HandleShift(HBinaryOperation* instr); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 361 | |
| 362 | CodeGeneratorARM64* const codegen_; |
Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 363 | InvokeDexCallingConventionVisitorARM64 parameter_visitor_; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 364 | |
| 365 | DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64); |
| 366 | }; |
| 367 | |
Zheng Xu | ad4450e | 2015-04-17 18:48:56 +0800 | [diff] [blame] | 368 | class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap { |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 369 | public: |
| 370 | ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen) |
Zheng Xu | ad4450e | 2015-04-17 18:48:56 +0800 | [diff] [blame] | 371 | : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {} |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 372 | |
Zheng Xu | ad4450e | 2015-04-17 18:48:56 +0800 | [diff] [blame] | 373 | protected: |
| 374 | void PrepareForEmitNativeCode() OVERRIDE; |
| 375 | void FinishEmitNativeCode() OVERRIDE; |
| 376 | Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE; |
| 377 | void FreeScratchLocation(Location loc) OVERRIDE; |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 378 | void EmitMove(size_t index) OVERRIDE; |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 379 | |
| 380 | private: |
| 381 | Arm64Assembler* GetAssembler() const; |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 382 | vixl::aarch64::MacroAssembler* GetVIXLAssembler() const { |
Alexandre Rames | 087930f | 2016-08-02 13:45:28 +0100 | [diff] [blame] | 383 | return GetAssembler()->GetVIXLAssembler(); |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 384 | } |
| 385 | |
| 386 | CodeGeneratorARM64* const codegen_; |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 387 | vixl::aarch64::UseScratchRegisterScope vixl_temps_; |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 388 | |
| 389 | DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64); |
| 390 | }; |
| 391 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 392 | class CodeGeneratorARM64 : public CodeGenerator { |
| 393 | public: |
Serban Constantinescu | 579885a | 2015-02-22 20:51:33 +0000 | [diff] [blame] | 394 | CodeGeneratorARM64(HGraph* graph, |
| 395 | const Arm64InstructionSetFeatures& isa_features, |
Serban Constantinescu | ecc4366 | 2015-08-13 13:33:12 +0100 | [diff] [blame] | 396 | const CompilerOptions& compiler_options, |
| 397 | OptimizingCompilerStats* stats = nullptr); |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 398 | virtual ~CodeGeneratorARM64() {} |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 399 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 400 | void GenerateFrameEntry() OVERRIDE; |
| 401 | void GenerateFrameExit() OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 402 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 403 | vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const; |
| 404 | vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 405 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 406 | void Bind(HBasicBlock* block) OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 407 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 408 | vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) { |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 409 | block = FirstNonEmptyBlock(block); |
| 410 | return &(block_labels_[block->GetBlockId()]); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 411 | } |
| 412 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 413 | size_t GetWordSize() const OVERRIDE { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 414 | return kArm64WordSize; |
| 415 | } |
| 416 | |
Mark Mendell | f85a9ca | 2015-01-13 09:20:58 -0500 | [diff] [blame] | 417 | size_t GetFloatingPointSpillSlotSize() const OVERRIDE { |
Artem Serov | d4bccf1 | 2017-04-03 18:47:32 +0100 | [diff] [blame] | 418 | return GetGraph()->HasSIMD() |
| 419 | ? 2 * kArm64WordSize // 16 bytes == 2 arm64 words for each spill |
| 420 | : 1 * kArm64WordSize; // 8 bytes == 1 arm64 words for each spill |
Mark Mendell | f85a9ca | 2015-01-13 09:20:58 -0500 | [diff] [blame] | 421 | } |
| 422 | |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 423 | uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 424 | vixl::aarch64::Label* block_entry_label = GetLabelOf(block); |
Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 425 | DCHECK(block_entry_label->IsBound()); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 426 | return block_entry_label->GetLocation(); |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 427 | } |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 428 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 429 | HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; } |
| 430 | HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; } |
| 431 | Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; } |
Alexandre Rames | eb7b739 | 2015-06-19 14:47:01 +0100 | [diff] [blame] | 432 | const Arm64Assembler& GetAssembler() const OVERRIDE { return assembler_; } |
Alexandre Rames | 087930f | 2016-08-02 13:45:28 +0100 | [diff] [blame] | 433 | vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); } |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 434 | |
| 435 | // Emit a write barrier. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 436 | void MarkGCCard(vixl::aarch64::Register object, |
| 437 | vixl::aarch64::Register value, |
| 438 | bool value_can_be_null); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 439 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 440 | void GenerateMemoryBarrier(MemBarrierKind kind); |
| 441 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 442 | // Register allocation. |
| 443 | |
David Brazdil | 58282f4 | 2016-01-14 12:45:10 +0000 | [diff] [blame] | 444 | void SetupBlockedRegisters() const OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 445 | |
Zheng Xu | da40309 | 2015-04-24 17:35:39 +0800 | [diff] [blame] | 446 | size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE; |
| 447 | size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE; |
| 448 | size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE; |
| 449 | size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 450 | |
| 451 | // The number of registers that can be allocated. The register allocator may |
| 452 | // decide to reserve and not use a few of them. |
| 453 | // We do not consider registers sp, xzr, wzr. They are either not allocatable |
| 454 | // (xzr, wzr), or make for poor allocatable registers (sp alignment |
| 455 | // requirements, etc.). This also facilitates our task as all other registers |
| 456 | // can easily be mapped via to or from their type and index or code. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 457 | static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1; |
| 458 | static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 459 | static constexpr int kNumberOfAllocatableRegisterPairs = 0; |
| 460 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 461 | void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE; |
| 462 | void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 463 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 464 | InstructionSet GetInstructionSet() const OVERRIDE { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 465 | return InstructionSet::kArm64; |
| 466 | } |
| 467 | |
Serban Constantinescu | 579885a | 2015-02-22 20:51:33 +0000 | [diff] [blame] | 468 | const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const { |
| 469 | return isa_features_; |
| 470 | } |
| 471 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 472 | void Initialize() OVERRIDE { |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 473 | block_labels_.resize(GetGraph()->GetBlocks().size()); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 474 | } |
| 475 | |
Alexandre Rames | 68bd9b9 | 2016-07-15 17:41:13 +0100 | [diff] [blame] | 476 | // We want to use the STP and LDP instructions to spill and restore registers for slow paths. |
| 477 | // These instructions can only encode offsets that are multiples of the register size accessed. |
Roland Levillain | 71280fc | 2016-07-18 16:03:05 +0100 | [diff] [blame] | 478 | uint32_t GetPreferredSlotsAlignment() const OVERRIDE { return vixl::aarch64::kXRegSizeInBytes; } |
Alexandre Rames | 68bd9b9 | 2016-07-15 17:41:13 +0100 | [diff] [blame] | 479 | |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 480 | JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) { |
| 481 | jump_tables_.emplace_back(new (GetGraph()->GetArena()) JumpTableARM64(switch_instr)); |
| 482 | return jump_tables_.back().get(); |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 483 | } |
| 484 | |
Serban Constantinescu | 32f5b4d | 2014-11-25 20:05:46 +0000 | [diff] [blame] | 485 | void Finalize(CodeAllocator* allocator) OVERRIDE; |
| 486 | |
Alexandre Rames | fc19de8 | 2014-11-07 17:13:31 +0000 | [diff] [blame] | 487 | // Code generation helpers. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 488 | void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant); |
Calin Juravle | 175dc73 | 2015-08-25 15:42:32 +0100 | [diff] [blame] | 489 | void MoveConstant(Location destination, int32_t value) OVERRIDE; |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 490 | void MoveLocation(Location dst, Location src, Primitive::Type dst_type) OVERRIDE; |
| 491 | void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE; |
| 492 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 493 | void Load(Primitive::Type type, |
| 494 | vixl::aarch64::CPURegister dst, |
| 495 | const vixl::aarch64::MemOperand& src); |
| 496 | void Store(Primitive::Type type, |
| 497 | vixl::aarch64::CPURegister src, |
| 498 | const vixl::aarch64::MemOperand& dst); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 499 | void LoadAcquire(HInstruction* instruction, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 500 | vixl::aarch64::CPURegister dst, |
| 501 | const vixl::aarch64::MemOperand& src, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 502 | bool needs_null_check); |
Artem Serov | 914d7a8 | 2017-02-07 14:33:49 +0000 | [diff] [blame] | 503 | void StoreRelease(HInstruction* instruction, |
| 504 | Primitive::Type type, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 505 | vixl::aarch64::CPURegister src, |
Artem Serov | 914d7a8 | 2017-02-07 14:33:49 +0000 | [diff] [blame] | 506 | const vixl::aarch64::MemOperand& dst, |
| 507 | bool needs_null_check); |
Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 508 | |
| 509 | // Generate code to invoke a runtime entry point. |
Calin Juravle | 175dc73 | 2015-08-25 15:42:32 +0100 | [diff] [blame] | 510 | void InvokeRuntime(QuickEntrypointEnum entrypoint, |
| 511 | HInstruction* instruction, |
| 512 | uint32_t dex_pc, |
Serban Constantinescu | 22f81d3 | 2016-02-18 16:06:31 +0000 | [diff] [blame] | 513 | SlowPathCode* slow_path = nullptr) OVERRIDE; |
Alexandre Rames | fc19de8 | 2014-11-07 17:13:31 +0000 | [diff] [blame] | 514 | |
Roland Levillain | dec8f63 | 2016-07-22 17:10:06 +0100 | [diff] [blame] | 515 | // Generate code to invoke a runtime entry point, but do not record |
| 516 | // PC-related information in a stack map. |
| 517 | void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset, |
| 518 | HInstruction* instruction, |
| 519 | SlowPathCode* slow_path); |
| 520 | |
Alexandre Rames | e6dbf48 | 2015-10-19 10:10:41 +0100 | [diff] [blame] | 521 | ParallelMoveResolverARM64* GetMoveResolver() OVERRIDE { return &move_resolver_; } |
Nicolas Geoffray | f0e3937 | 2014-11-12 17:50:07 +0000 | [diff] [blame] | 522 | |
Nicolas Geoffray | 840e546 | 2015-01-07 16:01:24 +0000 | [diff] [blame] | 523 | bool NeedsTwoRegisters(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE { |
| 524 | return false; |
| 525 | } |
| 526 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 527 | // Check if the desired_string_load_kind is supported. If it is, return it, |
| 528 | // otherwise return a fall-back kind that should be used instead. |
| 529 | HLoadString::LoadKind GetSupportedLoadStringKind( |
| 530 | HLoadString::LoadKind desired_string_load_kind) OVERRIDE; |
| 531 | |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 532 | // Check if the desired_class_load_kind is supported. If it is, return it, |
| 533 | // otherwise return a fall-back kind that should be used instead. |
| 534 | HLoadClass::LoadKind GetSupportedLoadClassKind( |
| 535 | HLoadClass::LoadKind desired_class_load_kind) OVERRIDE; |
| 536 | |
Vladimir Marko | dc151b2 | 2015-10-15 18:02:30 +0100 | [diff] [blame] | 537 | // Check if the desired_dispatch_info is supported. If it is, return it, |
| 538 | // otherwise return a fall-back info that should be used instead. |
| 539 | HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch( |
| 540 | const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info, |
Nicolas Geoffray | 5e4e11e | 2016-09-22 13:17:41 +0100 | [diff] [blame] | 541 | HInvokeStaticOrDirect* invoke) OVERRIDE; |
Vladimir Marko | dc151b2 | 2015-10-15 18:02:30 +0100 | [diff] [blame] | 542 | |
TatWai Chong | d8c052a | 2016-11-02 16:12:48 +0800 | [diff] [blame] | 543 | Location GenerateCalleeMethodStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp); |
Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 544 | void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp) OVERRIDE; |
| 545 | void GenerateVirtualCall(HInvokeVirtual* invoke, Location temp) OVERRIDE; |
| 546 | |
| 547 | void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED, |
| 548 | Primitive::Type type ATTRIBUTE_UNUSED) OVERRIDE { |
| 549 | UNIMPLEMENTED(FATAL); |
| 550 | } |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 551 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 552 | // Add a new PC-relative string patch for an instruction and return the label |
| 553 | // to be bound before the instruction. The instruction will be either the |
| 554 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 555 | // to the associated ADRP patch label). |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 556 | vixl::aarch64::Label* NewPcRelativeStringPatch(const DexFile& dex_file, |
Vladimir Marko | 6bec91c | 2017-01-09 15:03:12 +0000 | [diff] [blame] | 557 | dex::StringIndex string_index, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 558 | vixl::aarch64::Label* adrp_label = nullptr); |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 559 | |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 560 | // Add a new PC-relative type patch for an instruction and return the label |
| 561 | // to be bound before the instruction. The instruction will be either the |
| 562 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 563 | // to the associated ADRP patch label). |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 564 | vixl::aarch64::Label* NewPcRelativeTypePatch(const DexFile& dex_file, |
Andreas Gampe | a5b09a6 | 2016-11-17 15:21:22 -0800 | [diff] [blame] | 565 | dex::TypeIndex type_index, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 566 | vixl::aarch64::Label* adrp_label = nullptr); |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 567 | |
Vladimir Marko | 1998cd0 | 2017-01-13 13:02:58 +0000 | [diff] [blame] | 568 | // Add a new .bss entry type patch for an instruction and return the label |
| 569 | // to be bound before the instruction. The instruction will be either the |
| 570 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 571 | // to the associated ADRP patch label). |
| 572 | vixl::aarch64::Label* NewBssEntryTypePatch(const DexFile& dex_file, |
| 573 | dex::TypeIndex type_index, |
| 574 | vixl::aarch64::Label* adrp_label = nullptr); |
| 575 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 576 | // Add a new PC-relative dex cache array patch for an instruction and return |
| 577 | // the label to be bound before the instruction. The instruction will be |
| 578 | // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label` |
| 579 | // pointing to the associated ADRP patch label). |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 580 | vixl::aarch64::Label* NewPcRelativeDexCacheArrayPatch( |
| 581 | const DexFile& dex_file, |
| 582 | uint32_t element_offset, |
| 583 | vixl::aarch64::Label* adrp_label = nullptr); |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 584 | |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 585 | // Add a new baker read barrier patch and return the label to be bound |
| 586 | // before the CBNZ instruction. |
| 587 | vixl::aarch64::Label* NewBakerReadBarrierPatch(uint32_t custom_data); |
| 588 | |
Andreas Gampe | 8a0128a | 2016-11-28 07:38:35 -0800 | [diff] [blame] | 589 | vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageStringLiteral( |
| 590 | const DexFile& dex_file, |
| 591 | dex::StringIndex string_index); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 592 | vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageTypeLiteral(const DexFile& dex_file, |
Andreas Gampe | a5b09a6 | 2016-11-17 15:21:22 -0800 | [diff] [blame] | 593 | dex::TypeIndex type_index); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 594 | vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address); |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 595 | vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file, |
Nicolas Geoffray | f0acfe7 | 2017-01-09 20:54:52 +0000 | [diff] [blame] | 596 | dex::StringIndex string_index, |
| 597 | Handle<mirror::String> handle); |
Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 598 | vixl::aarch64::Literal<uint32_t>* DeduplicateJitClassLiteral(const DexFile& dex_file, |
| 599 | dex::TypeIndex string_index, |
Nicolas Geoffray | 5247c08 | 2017-01-13 14:17:29 +0000 | [diff] [blame] | 600 | Handle<mirror::Class> handle); |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 601 | |
Vladimir Marko | aad75c6 | 2016-10-03 08:46:48 +0000 | [diff] [blame] | 602 | void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg); |
| 603 | void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label, |
| 604 | vixl::aarch64::Register out, |
| 605 | vixl::aarch64::Register base); |
| 606 | void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label, |
| 607 | vixl::aarch64::Register out, |
| 608 | vixl::aarch64::Register base); |
| 609 | |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 610 | void EmitLinkerPatches(ArenaVector<LinkerPatch>* linker_patches) OVERRIDE; |
| 611 | |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 612 | void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) OVERRIDE; |
| 613 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 614 | // Fast path implementation of ReadBarrier::Barrier for a heap |
| 615 | // reference field load when Baker's read barriers are used. |
| 616 | void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction, |
| 617 | Location ref, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 618 | vixl::aarch64::Register obj, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 619 | uint32_t offset, |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 620 | Location maybe_temp, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 621 | bool needs_null_check, |
| 622 | bool use_load_acquire); |
| 623 | // Fast path implementation of ReadBarrier::Barrier for a heap |
| 624 | // reference array load when Baker's read barriers are used. |
| 625 | void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction, |
| 626 | Location ref, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 627 | vixl::aarch64::Register obj, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 628 | uint32_t data_offset, |
| 629 | Location index, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 630 | vixl::aarch64::Register temp, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 631 | bool needs_null_check); |
Roland Levillain | ba650a4 | 2017-03-06 13:52:32 +0000 | [diff] [blame] | 632 | // Factored implementation, used by GenerateFieldLoadWithBakerReadBarrier, |
| 633 | // GenerateArrayLoadWithBakerReadBarrier and some intrinsics. |
Roland Levillain | a1aa3b1 | 2016-10-26 13:03:38 +0100 | [diff] [blame] | 634 | // |
| 635 | // Load the object reference located at the address |
| 636 | // `obj + offset + (index << scale_factor)`, held by object `obj`, into |
| 637 | // `ref`, and mark it if needed. |
Roland Levillain | bfea335 | 2016-06-23 13:48:47 +0100 | [diff] [blame] | 638 | void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction, |
| 639 | Location ref, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 640 | vixl::aarch64::Register obj, |
Roland Levillain | bfea335 | 2016-06-23 13:48:47 +0100 | [diff] [blame] | 641 | uint32_t offset, |
| 642 | Location index, |
| 643 | size_t scale_factor, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 644 | vixl::aarch64::Register temp, |
Roland Levillain | bfea335 | 2016-06-23 13:48:47 +0100 | [diff] [blame] | 645 | bool needs_null_check, |
Roland Levillain | ff48700 | 2017-03-07 16:50:01 +0000 | [diff] [blame^] | 646 | bool use_load_acquire); |
| 647 | |
| 648 | // Generate code checking whether the the reference field at the |
| 649 | // address `obj + field_offset`, held by object `obj`, needs to be |
| 650 | // marked, and if so, marking it and updating the field within `obj` |
| 651 | // with the marked value. |
| 652 | // |
| 653 | // This routine is used for the implementation of the |
| 654 | // UnsafeCASObject intrinsic with Baker read barriers. |
| 655 | // |
| 656 | // This method has a structure similar to |
| 657 | // GenerateReferenceLoadWithBakerReadBarrier, but note that argument |
| 658 | // `ref` is only as a temporary here, and thus its value should not |
| 659 | // be used afterwards. |
| 660 | void UpdateReferenceFieldWithBakerReadBarrier(HInstruction* instruction, |
| 661 | Location ref, |
| 662 | vixl::aarch64::Register obj, |
| 663 | Location field_offset, |
| 664 | vixl::aarch64::Register temp, |
| 665 | bool needs_null_check, |
| 666 | bool use_load_acquire); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 667 | |
Roland Levillain | ba650a4 | 2017-03-06 13:52:32 +0000 | [diff] [blame] | 668 | // Generate a heap reference load (with no read barrier). |
| 669 | void GenerateRawReferenceLoad(HInstruction* instruction, |
| 670 | Location ref, |
| 671 | vixl::aarch64::Register obj, |
| 672 | uint32_t offset, |
| 673 | Location index, |
| 674 | size_t scale_factor, |
| 675 | bool needs_null_check, |
| 676 | bool use_load_acquire); |
| 677 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 678 | // Generate a read barrier for a heap reference within `instruction` |
| 679 | // using a slow path. |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 680 | // |
| 681 | // A read barrier for an object reference read from the heap is |
| 682 | // implemented as a call to the artReadBarrierSlow runtime entry |
| 683 | // point, which is passed the values in locations `ref`, `obj`, and |
| 684 | // `offset`: |
| 685 | // |
| 686 | // mirror::Object* artReadBarrierSlow(mirror::Object* ref, |
| 687 | // mirror::Object* obj, |
| 688 | // uint32_t offset); |
| 689 | // |
| 690 | // The `out` location contains the value returned by |
| 691 | // artReadBarrierSlow. |
| 692 | // |
| 693 | // When `index` is provided (i.e. for array accesses), the offset |
| 694 | // value passed to artReadBarrierSlow is adjusted to take `index` |
| 695 | // into account. |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 696 | void GenerateReadBarrierSlow(HInstruction* instruction, |
| 697 | Location out, |
| 698 | Location ref, |
| 699 | Location obj, |
| 700 | uint32_t offset, |
| 701 | Location index = Location::NoLocation()); |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 702 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 703 | // If read barriers are enabled, generate a read barrier for a heap |
| 704 | // reference using a slow path. If heap poisoning is enabled, also |
| 705 | // unpoison the reference in `out`. |
| 706 | void MaybeGenerateReadBarrierSlow(HInstruction* instruction, |
| 707 | Location out, |
| 708 | Location ref, |
| 709 | Location obj, |
| 710 | uint32_t offset, |
| 711 | Location index = Location::NoLocation()); |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 712 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 713 | // Generate a read barrier for a GC root within `instruction` using |
| 714 | // a slow path. |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 715 | // |
| 716 | // A read barrier for an object reference GC root is implemented as |
| 717 | // a call to the artReadBarrierForRootSlow runtime entry point, |
| 718 | // which is passed the value in location `root`: |
| 719 | // |
| 720 | // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root); |
| 721 | // |
| 722 | // The `out` location contains the value returned by |
| 723 | // artReadBarrierForRootSlow. |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 724 | void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root); |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 725 | |
Roland Levillain | f41f956 | 2016-09-14 19:26:48 +0100 | [diff] [blame] | 726 | void GenerateNop() OVERRIDE; |
David Srbecky | c7098ff | 2016-02-09 14:30:11 +0000 | [diff] [blame] | 727 | |
Roland Levillain | f41f956 | 2016-09-14 19:26:48 +0100 | [diff] [blame] | 728 | void GenerateImplicitNullCheck(HNullCheck* instruction) OVERRIDE; |
| 729 | void GenerateExplicitNullCheck(HNullCheck* instruction) OVERRIDE; |
Calin Juravle | 2ae4818 | 2016-03-16 14:05:09 +0000 | [diff] [blame] | 730 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 731 | private: |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 732 | using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>; |
| 733 | using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>; |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 734 | using MethodToLiteralMap = ArenaSafeMap<MethodReference, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 735 | vixl::aarch64::Literal<uint64_t>*, |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 736 | MethodReferenceComparator>; |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 737 | using StringToLiteralMap = ArenaSafeMap<StringReference, |
| 738 | vixl::aarch64::Literal<uint32_t>*, |
| 739 | StringReferenceValueComparator>; |
Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 740 | using TypeToLiteralMap = ArenaSafeMap<TypeReference, |
| 741 | vixl::aarch64::Literal<uint32_t>*, |
| 742 | TypeReferenceValueComparator>; |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 743 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 744 | vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value, |
| 745 | Uint32ToLiteralMap* map); |
| 746 | vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value); |
| 747 | vixl::aarch64::Literal<uint64_t>* DeduplicateMethodLiteral(MethodReference target_method, |
| 748 | MethodToLiteralMap* map); |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 749 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 750 | // The PcRelativePatchInfo is used for PC-relative addressing of dex cache arrays |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 751 | // and boot image strings/types. The only difference is the interpretation of the |
| 752 | // offset_or_index. |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 753 | struct PcRelativePatchInfo { |
| 754 | PcRelativePatchInfo(const DexFile& dex_file, uint32_t off_or_idx) |
| 755 | : target_dex_file(dex_file), offset_or_index(off_or_idx), label(), pc_insn_label() { } |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 756 | |
| 757 | const DexFile& target_dex_file; |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 758 | // Either the dex cache array element offset or the string/type index. |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 759 | uint32_t offset_or_index; |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 760 | vixl::aarch64::Label label; |
| 761 | vixl::aarch64::Label* pc_insn_label; |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 762 | }; |
| 763 | |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 764 | struct BakerReadBarrierPatchInfo { |
| 765 | explicit BakerReadBarrierPatchInfo(uint32_t data) : label(), custom_data(data) { } |
| 766 | |
| 767 | vixl::aarch64::Label label; |
| 768 | uint32_t custom_data; |
| 769 | }; |
| 770 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 771 | vixl::aarch64::Label* NewPcRelativePatch(const DexFile& dex_file, |
| 772 | uint32_t offset_or_index, |
| 773 | vixl::aarch64::Label* adrp_label, |
| 774 | ArenaDeque<PcRelativePatchInfo>* patches); |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 775 | |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 776 | void EmitJumpTables(); |
| 777 | |
Vladimir Marko | aad75c6 | 2016-10-03 08:46:48 +0000 | [diff] [blame] | 778 | template <LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)> |
| 779 | static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos, |
| 780 | ArenaVector<LinkerPatch>* linker_patches); |
| 781 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 782 | // Labels for each block that will be compiled. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 783 | // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory. |
| 784 | ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id. |
| 785 | vixl::aarch64::Label frame_entry_label_; |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 786 | ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 787 | |
| 788 | LocationsBuilderARM64 location_builder_; |
| 789 | InstructionCodeGeneratorARM64 instruction_visitor_; |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 790 | ParallelMoveResolverARM64 move_resolver_; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 791 | Arm64Assembler assembler_; |
Serban Constantinescu | 579885a | 2015-02-22 20:51:33 +0000 | [diff] [blame] | 792 | const Arm64InstructionSetFeatures& isa_features_; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 793 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 794 | // Deduplication map for 32-bit literals, used for non-patchable boot image addresses. |
| 795 | Uint32ToLiteralMap uint32_literals_; |
Vladimir Marko | 0f0829b | 2016-12-13 13:50:14 +0000 | [diff] [blame] | 796 | // Deduplication map for 64-bit literals, used for non-patchable method address or method code. |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 797 | Uint64ToLiteralMap uint64_literals_; |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 798 | // PC-relative DexCache access info. |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 799 | ArenaDeque<PcRelativePatchInfo> pc_relative_dex_cache_patches_; |
| 800 | // Deduplication map for boot string literals for kBootImageLinkTimeAddress. |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 801 | StringToLiteralMap boot_image_string_patches_; |
Vladimir Marko | aad75c6 | 2016-10-03 08:46:48 +0000 | [diff] [blame] | 802 | // PC-relative String patch info; type depends on configuration (app .bss or boot image PIC). |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 803 | ArenaDeque<PcRelativePatchInfo> pc_relative_string_patches_; |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 804 | // Deduplication map for boot type literals for kBootImageLinkTimeAddress. |
Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 805 | TypeToLiteralMap boot_image_type_patches_; |
Vladimir Marko | 1998cd0 | 2017-01-13 13:02:58 +0000 | [diff] [blame] | 806 | // PC-relative type patch info for kBootImageLinkTimePcRelative. |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 807 | ArenaDeque<PcRelativePatchInfo> pc_relative_type_patches_; |
Vladimir Marko | 1998cd0 | 2017-01-13 13:02:58 +0000 | [diff] [blame] | 808 | // PC-relative type patch info for kBssEntry. |
| 809 | ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_; |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 810 | // Baker read barrier patch info. |
| 811 | ArenaDeque<BakerReadBarrierPatchInfo> baker_read_barrier_patches_; |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 812 | |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 813 | // Patches for string literals in JIT compiled code. |
| 814 | StringToLiteralMap jit_string_patches_; |
Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 815 | // Patches for class literals in JIT compiled code. |
| 816 | TypeToLiteralMap jit_class_patches_; |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 817 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 818 | DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64); |
| 819 | }; |
| 820 | |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 821 | inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const { |
| 822 | return codegen_->GetAssembler(); |
| 823 | } |
| 824 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 825 | } // namespace arm64 |
| 826 | } // namespace art |
| 827 | |
| 828 | #endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_ |