blob: 8115227c38054e571d3842ef5227b07eab740e61 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Mathieu Chartierb666f482015-02-18 14:33:14 -080020#include "base/arena_allocator.h"
21#include "base/arena_containers.h"
22#include "base/arena_object.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "compiled_method.h"
24#include "dex/compiler_enums.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080025#include "dex/dex_flags.h"
26#include "dex/dex_types.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070027#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000028#include "dex/reg_storage.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010029#include "dex/quick/resource_mask.h"
Andreas Gampe98430592014-07-27 19:44:50 -070030#include "entrypoints/quick/quick_entrypoints_enum.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080031#include "invoke_type.h"
32#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070033#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010034#include "utils/array_ref.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010035#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070036
37namespace art {
38
39// Set to 1 to measure cost of suspend check.
40#define NO_SUSPEND 0
41
42#define IS_BINARY_OP (1ULL << kIsBinaryOp)
43#define IS_BRANCH (1ULL << kIsBranch)
44#define IS_IT (1ULL << kIsIT)
Serban Constantinescu63999682014-07-15 17:44:21 +010045#define IS_MOVE (1ULL << kIsMoveOp)
Brian Carlstrom7940e442013-07-12 13:46:57 -070046#define IS_LOAD (1ULL << kMemLoad)
47#define IS_QUAD_OP (1ULL << kIsQuadOp)
48#define IS_QUIN_OP (1ULL << kIsQuinOp)
49#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
50#define IS_STORE (1ULL << kMemStore)
51#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
52#define IS_UNARY_OP (1ULL << kIsUnaryOp)
Serban Constantinescu63999682014-07-15 17:44:21 +010053#define IS_VOLATILE (1ULL << kMemVolatile)
Brian Carlstrom7940e442013-07-12 13:46:57 -070054#define NEEDS_FIXUP (1ULL << kPCRelFixup)
55#define NO_OPERAND (1ULL << kNoOperand)
56#define REG_DEF0 (1ULL << kRegDef0)
57#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080058#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070059#define REG_DEFA (1ULL << kRegDefA)
60#define REG_DEFD (1ULL << kRegDefD)
61#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
62#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
63#define REG_DEF_LIST0 (1ULL << kRegDefList0)
64#define REG_DEF_LIST1 (1ULL << kRegDefList1)
65#define REG_DEF_LR (1ULL << kRegDefLR)
66#define REG_DEF_SP (1ULL << kRegDefSP)
67#define REG_USE0 (1ULL << kRegUse0)
68#define REG_USE1 (1ULL << kRegUse1)
69#define REG_USE2 (1ULL << kRegUse2)
70#define REG_USE3 (1ULL << kRegUse3)
71#define REG_USE4 (1ULL << kRegUse4)
72#define REG_USEA (1ULL << kRegUseA)
73#define REG_USEC (1ULL << kRegUseC)
74#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000075#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070076#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
77#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
78#define REG_USE_LIST0 (1ULL << kRegUseList0)
79#define REG_USE_LIST1 (1ULL << kRegUseList1)
80#define REG_USE_LR (1ULL << kRegUseLR)
81#define REG_USE_PC (1ULL << kRegUsePC)
82#define REG_USE_SP (1ULL << kRegUseSP)
83#define SETS_CCODES (1ULL << kSetsCCodes)
84#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070085#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070086#define REG_USE_LO (1ULL << kUseLo)
87#define REG_USE_HI (1ULL << kUseHi)
88#define REG_DEF_LO (1ULL << kDefLo)
89#define REG_DEF_HI (1ULL << kDefHi)
Serban Constantinescu63999682014-07-15 17:44:21 +010090#define SCALED_OFFSET_X0 (1ULL << kMemScaledx0)
91#define SCALED_OFFSET_X2 (1ULL << kMemScaledx2)
92#define SCALED_OFFSET_X4 (1ULL << kMemScaledx4)
93
94// Special load/stores
95#define IS_LOADX (IS_LOAD | IS_VOLATILE)
96#define IS_LOAD_OFF (IS_LOAD | SCALED_OFFSET_X0)
97#define IS_LOAD_OFF2 (IS_LOAD | SCALED_OFFSET_X2)
98#define IS_LOAD_OFF4 (IS_LOAD | SCALED_OFFSET_X4)
99
100#define IS_STOREX (IS_STORE | IS_VOLATILE)
101#define IS_STORE_OFF (IS_STORE | SCALED_OFFSET_X0)
102#define IS_STORE_OFF2 (IS_STORE | SCALED_OFFSET_X2)
103#define IS_STORE_OFF4 (IS_STORE | SCALED_OFFSET_X4)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700104
105// Common combo register usage patterns.
106#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100107#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700108#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
109#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
110#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
111#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000112#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
114#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
115#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
116#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
117#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
118#define REG_USE012 (REG_USE01 | REG_USE2)
119#define REG_USE014 (REG_USE01 | REG_USE4)
120#define REG_USE01 (REG_USE0 | REG_USE1)
121#define REG_USE02 (REG_USE0 | REG_USE2)
122#define REG_USE12 (REG_USE1 | REG_USE2)
123#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000124#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700125
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800126/*
127 * Assembly is an iterative process, and usually terminates within
128 * two or three passes. This should be high enough to handle bizarre
129 * cases, but detect an infinite loop bug.
130 */
131#define MAX_ASSEMBLER_RETRIES 50
buzbee695d13a2014-04-19 13:32:20 -0700132
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700133class BasicBlock;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700134struct CallInfo;
135struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000136struct InlineMethod;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700137class MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700138struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000140class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141class MIRGraph;
Vladimir Markof4da6752014-08-01 19:04:18 +0100142class MirMethodLoweringInfo;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143
144typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
145 const MethodReference& target_method,
146 uint32_t method_idx, uintptr_t direct_code,
147 uintptr_t direct_method, InvokeType type);
148
149typedef std::vector<uint8_t> CodeBuffer;
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800150typedef uint32_t CodeOffset; // Native code offset in bytes.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700151
buzbeeb48819d2013-09-14 16:15:25 -0700152struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100153 const ResourceMask* use_mask; // Resource mask for use.
154 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700155};
156
157struct AssemblyInfo {
158 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700159};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160
161struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700162 CodeOffset offset; // Offset of this instruction.
163 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700164 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700165 LIR* next;
166 LIR* prev;
167 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700168 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700169 unsigned int alias_info:17; // For Dalvik register disambiguation.
170 bool is_nop:1; // LIR is optimized away.
171 unsigned int size:4; // Note: size of encoded instruction is in bytes.
172 bool use_def_invalid:1; // If true, masks should not be used.
173 unsigned int generation:1; // Used to track visitation state during fixup pass.
174 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700175 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700176 union {
buzbee0d829482013-10-11 15:24:55 -0700177 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000178 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700179 } u;
buzbee0d829482013-10-11 15:24:55 -0700180 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181};
182
Brian Carlstrom7940e442013-07-12 13:46:57 -0700183// Utility macros to traverse the LIR list.
184#define NEXT_LIR(lir) (lir->next)
185#define PREV_LIR(lir) (lir->prev)
186
187// Defines for alias_info (tracks Dalvik register references).
188#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700189#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700190#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
191#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
192
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800193#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
194#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
195 do { \
196 low_reg = both_regs & 0xff; \
197 high_reg = (both_regs >> 8) & 0xff; \
198 } while (false)
199
buzbeeb5860fb2014-06-21 15:31:01 -0700200// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
201#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700202
Andreas Gampe9c462082015-01-27 14:31:40 -0800203class Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700205 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
206 static constexpr bool kReportSizeError = true && kIsDebugBuild;
207
Andreas Gampe48971b32014-08-06 10:09:01 -0700208 // TODO: If necessary, this could be made target-dependent.
209 static constexpr uint16_t kSmallSwitchThreshold = 5;
210
buzbee0d829482013-10-11 15:24:55 -0700211 /*
212 * Auxiliary information describing the location of data embedded in the Dalvik
213 * byte code stream.
214 */
215 struct EmbeddedData {
216 CodeOffset offset; // Code offset of data block.
217 const uint16_t* table; // Original dex data.
218 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700219 };
220
buzbee0d829482013-10-11 15:24:55 -0700221 struct FillArrayData : EmbeddedData {
222 int32_t size;
223 };
224
225 struct SwitchTable : EmbeddedData {
226 LIR* anchor; // Reference instruction for relative offsets.
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800227 MIR* switch_mir; // The switch mir.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700228 };
229
230 /* Static register use counts */
231 struct RefCounts {
232 int count;
233 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700234 };
235
236 /*
buzbee091cc402014-03-31 10:14:40 -0700237 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
238 * and native register storage. The primary purpose is to reuse previuosly
239 * loaded values, if possible, and otherwise to keep the value in register
240 * storage as long as possible.
241 *
242 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
243 * this register (or pair). For example, a 64-bit register containing a 32-bit
244 * Dalvik value would have wide_value==false even though the storage container itself
245 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
246 * would have wide_value==true (and additionally would have its partner field set to the
247 * other half whose wide_value field would also be true.
248 *
249 * NOTE 2: In the case of a register pair, you can determine which of the partners
250 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
251 *
252 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
253 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
254 * value, and the s_reg of the high word is implied (s_reg + 1).
255 *
256 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
257 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
258 * If is_temp==true and live==false, no other fields have
259 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
260 * and def_end describe the relationship between the temp register/register pair and
261 * the Dalvik value[s] described by s_reg/s_reg+1.
262 *
263 * The fields used_storage, master_storage and storage_mask are used to track allocation
264 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
265 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
266 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
267 * change once initialized. The "used_storage" field tracks current allocation status.
268 * Although each record contains this field, only the field from the largest member of
269 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
270 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
271 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
272 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
273 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
274 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
275 *
276 * For an X86 vector register example, storage_mask would be:
277 * 0x00000001 for 32-bit view of xmm1
278 * 0x00000003 for 64-bit view of xmm1
279 * 0x0000000f for 128-bit view of xmm1
280 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
281 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
282 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
283 *
buzbee30adc732014-05-09 15:10:18 -0700284 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
285 * held in the widest member of an aliased set. Note, though, that for a temp register to
286 * reused as live, it must both be marked live and the associated SReg() must match the
287 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
288 * members of an aliased set will share the same liveness flags, but each will individually
289 * maintain s_reg_. In this way we can know that at least one member of an
290 * aliased set is live, but will only fully match on the appropriate alias view. For example,
291 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
292 * because it is wide), its aliases s2 and s3 will show as live, but will have
293 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
294 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
295 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
296 * report that v9 is currently not live as a single (which is what we want).
297 *
buzbee091cc402014-03-31 10:14:40 -0700298 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
299 * to treat xmm registers:
300 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
301 * o This more closely matches reality, but means you'd need to be able to get
302 * to the associated RegisterInfo struct to figure out how it's being used.
303 * o This is how 64-bit core registers will be used - always 64 bits, but the
304 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
305 * 2. View the xmm registers based on contents.
306 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
307 * be a k64BitVector.
308 * o Note that the two uses above would be considered distinct registers (but with
309 * the aliasing mechanism, we could detect interference).
310 * o This is how aliased double and single float registers will be handled on
311 * Arm and MIPS.
312 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
313 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700314 */
Vladimir Marko080dd412014-11-05 14:54:34 +0000315 class RegisterInfo : public ArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700316 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100317 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700318 ~RegisterInfo() {}
buzbee091cc402014-03-31 10:14:40 -0700319
buzbee85089dd2014-05-25 15:10:52 -0700320 static const uint32_t k32SoloStorageMask = 0x00000001;
321 static const uint32_t kLowSingleStorageMask = 0x00000001;
322 static const uint32_t kHighSingleStorageMask = 0x00000002;
323 static const uint32_t k64SoloStorageMask = 0x00000003;
324 static const uint32_t k128SoloStorageMask = 0x0000000f;
325 static const uint32_t k256SoloStorageMask = 0x000000ff;
326 static const uint32_t k512SoloStorageMask = 0x0000ffff;
327 static const uint32_t k1024SoloStorageMask = 0xffffffff;
328
buzbee091cc402014-03-31 10:14:40 -0700329 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
330 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
331 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700332 // No part of the containing storage is live in this view.
333 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
334 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700335 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700336 void MarkLive(int s_reg) {
337 // TODO: Anything useful to assert here?
338 s_reg_ = s_reg;
339 master_->liveness_ |= storage_mask_;
340 }
buzbee30adc732014-05-09 15:10:18 -0700341 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700342 if (SReg() != INVALID_SREG) {
343 s_reg_ = INVALID_SREG;
344 master_->liveness_ &= ~storage_mask_;
345 ResetDefBody();
346 }
buzbee30adc732014-05-09 15:10:18 -0700347 }
buzbee091cc402014-03-31 10:14:40 -0700348 RegStorage GetReg() { return reg_; }
349 void SetReg(RegStorage reg) { reg_ = reg; }
350 bool IsTemp() { return is_temp_; }
351 void SetIsTemp(bool val) { is_temp_ = val; }
352 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700353 void SetIsWide(bool val) {
354 wide_value_ = val;
355 if (!val) {
356 // If not wide, reset partner to self.
357 SetPartner(GetReg());
358 }
359 }
buzbee091cc402014-03-31 10:14:40 -0700360 bool IsDirty() { return dirty_; }
361 void SetIsDirty(bool val) { dirty_ = val; }
362 RegStorage Partner() { return partner_; }
363 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700364 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100365 const ResourceMask& DefUseMask() { return def_use_mask_; }
366 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700367 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700368 void SetMaster(RegisterInfo* master) {
369 master_ = master;
370 if (master != this) {
371 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700372 DCHECK(alias_chain_ == nullptr);
373 alias_chain_ = master_->alias_chain_;
374 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700375 }
376 }
377 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700378 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700379 uint32_t StorageMask() { return storage_mask_; }
380 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
381 LIR* DefStart() { return def_start_; }
382 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
383 LIR* DefEnd() { return def_end_; }
384 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
385 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700386 // Find member of aliased set matching storage_used; return nullptr if none.
387 RegisterInfo* FindMatchingView(uint32_t storage_used) {
388 RegisterInfo* res = Master();
389 for (; res != nullptr; res = res->GetAliasChain()) {
390 if (res->StorageMask() == storage_used)
391 break;
392 }
393 return res;
394 }
buzbee091cc402014-03-31 10:14:40 -0700395
396 private:
397 RegStorage reg_;
398 bool is_temp_; // Can allocate as temp?
399 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700400 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700401 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700402 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
403 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100404 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700405 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700406 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700407 RegisterInfo* master_; // Pointer to controlling storage mask.
408 uint32_t storage_mask_; // Track allocation of sub-units.
409 LIR *def_start_; // Starting inst in last def sequence.
410 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700411 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700412 };
413
Vladimir Marko080dd412014-11-05 14:54:34 +0000414 class RegisterPool : public DeletableArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700415 public:
buzbeeb01bf152014-05-13 15:59:07 -0700416 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100417 const ArrayRef<const RegStorage>& core_regs,
418 const ArrayRef<const RegStorage>& core64_regs,
419 const ArrayRef<const RegStorage>& sp_regs,
420 const ArrayRef<const RegStorage>& dp_regs,
421 const ArrayRef<const RegStorage>& reserved_regs,
422 const ArrayRef<const RegStorage>& reserved64_regs,
423 const ArrayRef<const RegStorage>& core_temps,
424 const ArrayRef<const RegStorage>& core64_temps,
425 const ArrayRef<const RegStorage>& sp_temps,
426 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700427 ~RegisterPool() {}
buzbee091cc402014-03-31 10:14:40 -0700428 void ResetNextTemp() {
429 next_core_reg_ = 0;
430 next_sp_reg_ = 0;
431 next_dp_reg_ = 0;
432 }
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100433 ArenaVector<RegisterInfo*> core_regs_;
buzbee091cc402014-03-31 10:14:40 -0700434 int next_core_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100435 ArenaVector<RegisterInfo*> core64_regs_;
buzbeeb01bf152014-05-13 15:59:07 -0700436 int next_core64_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100437 ArenaVector<RegisterInfo*> sp_regs_; // Single precision float.
buzbee091cc402014-03-31 10:14:40 -0700438 int next_sp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100439 ArenaVector<RegisterInfo*> dp_regs_; // Double precision float.
buzbee091cc402014-03-31 10:14:40 -0700440 int next_dp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100441 ArenaVector<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
buzbeea0cd2d72014-06-01 09:33:49 -0700442 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700443
444 private:
445 Mir2Lir* const m2l_;
446 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700447
448 struct PromotionMap {
449 RegLocationType core_location:3;
450 uint8_t core_reg;
451 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700452 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700453 bool first_in_pair;
454 };
455
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800456 //
457 // Slow paths. This object is used generate a sequence of code that is executed in the
458 // slow path. For example, resolving a string or class is slow as it will only be executed
459 // once (after that it is resolved and doesn't need to be done again). We want slow paths
460 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
461 // branch over them.
462 //
463 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
464 // the Compile() function that will be called near the end of the code generated by the
465 // method.
466 //
467 // The basic flow for a slow path is:
468 //
469 // CMP reg, #value
470 // BEQ fromfast
471 // cont:
472 // ...
473 // fast path code
474 // ...
475 // more code
476 // ...
477 // RETURN
478 ///
479 // fromfast:
480 // ...
481 // slow path code
482 // ...
483 // B cont
484 //
485 // So you see we need two labels and two branches. The first branch (called fromfast) is
486 // the conditional branch to the slow path code. The second label (called cont) is used
487 // as an unconditional branch target for getting back to the code after the slow path
488 // has completed.
489 //
490
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700491 class LIRSlowPath : public ArenaObject<kArenaAllocSlowPaths> {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800492 public:
493 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
494 LIR* cont = nullptr) :
Andreas Gampe2f244e92014-05-08 03:35:25 -0700495 m2l_(m2l), cu_(m2l->cu_), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800496 }
497 virtual ~LIRSlowPath() {}
498 virtual void Compile() = 0;
499
Mark Mendelle87f9b52014-04-30 14:13:18 -0400500 LIR *GetContinuationLabel() {
501 return cont_;
502 }
503
504 LIR *GetFromFast() {
505 return fromfast_;
506 }
507
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800508 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700509 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800510
511 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700512 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800513 const DexOffset current_dex_pc_;
514 LIR* const fromfast_;
515 LIR* const cont_;
516 };
517
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100518 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
519 class ScopedMemRefType {
520 public:
521 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
522 : m2l_(m2l),
523 old_mem_ref_type_(m2l->mem_ref_type_) {
524 m2l_->mem_ref_type_ = new_mem_ref_type;
525 }
526
527 ~ScopedMemRefType() {
528 m2l_->mem_ref_type_ = old_mem_ref_type_;
529 }
530
531 private:
532 Mir2Lir* const m2l_;
533 ResourceMask::ResourceBit old_mem_ref_type_;
534
535 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
536 };
537
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700538 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700539
Serban Constantinescu63999682014-07-15 17:44:21 +0100540 /**
541 * @brief Decodes the LIR offset.
542 * @return Returns the scaled offset of LIR.
543 */
544 virtual size_t GetInstructionOffset(LIR* lir);
545
Brian Carlstrom7940e442013-07-12 13:46:57 -0700546 int32_t s4FromSwitchData(const void* switch_data) {
547 return *reinterpret_cast<const int32_t*>(switch_data);
548 }
549
buzbee091cc402014-03-31 10:14:40 -0700550 /*
551 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
552 * it was introduced, it was intended to be a quick best guess of type without having to
553 * take the time to do type analysis. Currently, though, we have a much better idea of
554 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
555 * just use our knowledge of type to select the most appropriate register class?
556 */
557 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700558 if (size == kReference) {
559 return kRefReg;
560 } else {
561 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
562 size == kSignedByte) ? kCoreReg : kAnyReg;
563 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700564 }
565
566 size_t CodeBufferSizeInBytes() {
567 return code_buffer_.size() / sizeof(code_buffer_[0]);
568 }
569
Vladimir Marko306f0172014-01-07 18:21:20 +0000570 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700571 return (opcode < 0);
572 }
573
buzbee0d829482013-10-11 15:24:55 -0700574 /*
575 * LIR operands are 32-bit integers. Sometimes, (especially for managing
576 * instructions which require PC-relative fixups), we need the operands to carry
577 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
578 * hold that index in the operand array.
579 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
580 * may be worth conditionally-compiling a set of identity functions here.
581 */
582 uint32_t WrapPointer(void* pointer) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100583 uint32_t res = pointer_storage_.size();
584 pointer_storage_.push_back(pointer);
buzbee0d829482013-10-11 15:24:55 -0700585 return res;
586 }
587
588 void* UnwrapPointer(size_t index) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100589 return pointer_storage_[index];
buzbee0d829482013-10-11 15:24:55 -0700590 }
591
592 // strdup(), but allocates from the arena.
593 char* ArenaStrdup(const char* str) {
594 size_t len = strlen(str) + 1;
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +0000595 char* res = arena_->AllocArray<char>(len, kArenaAllocMisc);
buzbee0d829482013-10-11 15:24:55 -0700596 if (res != NULL) {
597 strncpy(res, str, len);
598 }
599 return res;
600 }
601
Brian Carlstrom7940e442013-07-12 13:46:57 -0700602 // Shared by all targets - implemented in codegen_util.cc
603 void AppendLIR(LIR* lir);
604 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
605 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
606
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800607 /**
608 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
609 * to place in a frame.
610 * @return Returns the maximum number of compiler temporaries.
611 */
612 size_t GetMaxPossibleCompilerTemps() const;
613
614 /**
615 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
616 * @return Returns the size in bytes for space needed for compiler temporary spill region.
617 */
618 size_t GetNumBytesForCompilerTempSpillRegion();
619
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800620 DexOffset GetCurrentDexPc() const {
621 return current_dalvik_offset_;
622 }
623
buzbeea0cd2d72014-06-01 09:33:49 -0700624 RegisterClass ShortyToRegClass(char shorty_type);
625 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700626 int ComputeFrameSize();
627 virtual void Materialize();
628 virtual CompiledMethod* GetCompiledMethod();
629 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000630 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100631 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700632 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
633 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100634 void SetupRegMask(ResourceMask* mask, int reg);
Serban Constantinescu63999682014-07-15 17:44:21 +0100635 void ClearRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700636 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
Serban Constantinescu63999682014-07-15 17:44:21 +0100637 void EliminateLoad(LIR* lir, int reg_id);
638 void DumpDependentInsnPair(LIR* check_lir, LIR* this_lir, const char* type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639 void DumpPromotionMap();
640 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700641 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700642 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
643 LIR* NewLIR0(int opcode);
644 LIR* NewLIR1(int opcode, int dest);
645 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800646 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700647 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
648 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
649 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
650 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
651 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100652 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Fred Shihe7f82e22014-08-06 10:46:37 -0700653 LIR* ScanLiteralPoolClass(LIR* data_target, const DexFile& dex_file, uint32_t type_idx);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 LIR* AddWordData(LIR* *constant_list_p, int value);
655 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700656 void DumpSparseSwitchTable(const uint16_t* table);
657 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700658 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700660 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700661 bool IsInexpensiveConstant(RegLocation rl_src);
662 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000663 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800664 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700665 void InstallSwitchTables();
666 void InstallFillArrayData();
667 bool VerifyCatchEntries();
668 void CreateMappingTables();
669 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700670 int AssignLiteralOffset(CodeOffset offset);
671 int AssignSwitchTablesOffset(CodeOffset offset);
672 int AssignFillArrayDataOffset(CodeOffset offset);
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800673 LIR* InsertCaseLabel(uint32_t bbid, int keyVal);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400674
buzbee85089dd2014-05-25 15:10:52 -0700675 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400676 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700677
678 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800679 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700680 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
681 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400682 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700683
684 // Shared by all targets - implemented in ralloc_util.cc
685 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700686 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700687 void SimpleRegAlloc();
688 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700689 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100690 void DumpRegPool(ArenaVector<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691 void DumpCoreRegPool();
692 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700693 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800695 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700697 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800699 void RecordCorePromotion(RegStorage reg, int s_reg);
700 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700701 void RecordFpPromotion(RegStorage reg, int s_reg);
702 RegStorage AllocPreservedFpReg(int s_reg);
703 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700704 virtual RegStorage AllocPreservedDouble(int s_reg);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100705 RegStorage AllocTempBody(ArenaVector<RegisterInfo*>& regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700706 virtual RegStorage AllocTemp(bool required = true);
707 virtual RegStorage AllocTempWide(bool required = true);
708 virtual RegStorage AllocTempRef(bool required = true);
709 virtual RegStorage AllocTempSingle(bool required = true);
710 virtual RegStorage AllocTempDouble(bool required = true);
711 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
712 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700713 void FlushReg(RegStorage reg);
714 void FlushRegWide(RegStorage reg);
715 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100716 RegStorage FindLiveReg(ArenaVector<RegisterInfo*>& regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400717 virtual void FreeTemp(RegStorage reg);
718 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
719 virtual bool IsLive(RegStorage reg);
720 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700721 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800722 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400723 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800724 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700725 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700726 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
727 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700729 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700730 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700731 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800732 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700733 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800734 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700735 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800736 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800737 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700738 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700739 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740 void MarkClean(RegLocation loc);
741 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800742 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700743 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400744 virtual RegLocation UpdateLoc(RegLocation loc);
745 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700746 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800747
748 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100749 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800750 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100751 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800752 * @param reg_class Type of register needed.
753 * @param update Whether the liveness information should be updated.
754 * @return Returns the properly typed temporary in physical register pairs.
755 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400756 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800757
758 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100759 * @brief Used to prepare a register location to receive a value.
760 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800761 * @param reg_class Type of register needed.
762 * @param update Whether the liveness information should be updated.
763 * @return Returns the properly typed temporary in physical register.
764 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400765 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800766
buzbeec729a6b2013-09-14 16:04:31 -0700767 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700768 void DumpCounts(const RefCounts* arr, int size, const char* msg);
769 void DoPromotion();
770 int VRegOffset(int v_reg);
771 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700772 RegLocation GetReturnWide(RegisterClass reg_class);
773 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700774 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700775
776 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700777 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100778 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
779 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700780 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Ningsheng Jian675e09b2014-10-23 13:48:36 +0800781 bool HandleEasyFloatingPointDiv(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400782 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700783 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700784 void GenDivZeroException();
785 // c_code holds condition code that's generated from testing divisor against 0.
786 void GenDivZeroCheck(ConditionCode c_code);
787 // reg holds divisor.
788 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700789 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
790 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700791 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800792 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000793 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800794 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800795 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800796 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700797 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000798 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700799 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1, RegLocation rl_src2,
800 LIR* taken);
801 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100802 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Yevgeny Rouban6af82062014-11-26 18:11:54 +0600803 virtual void GenLongToInt(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700804 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
805 RegLocation rl_src);
806 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
807 RegLocation rl_src);
808 void GenFilledNewArray(CallInfo* info);
Ian Rogers832336b2014-10-08 15:35:22 -0700809 void GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Fred Shih37f05ef2014-07-16 18:38:08 -0700810 void GenSput(MIR* mir, RegLocation rl_src, OpSize size);
811 // Get entrypoints are specific for types, size alone is not sufficient to safely infer
812 // entrypoint.
813 void GenSget(MIR* mir, RegLocation rl_dest, OpSize size, Primitive::Type type);
814 void GenIGet(MIR* mir, int opt_flags, OpSize size, Primitive::Type type,
815 RegLocation rl_dest, RegLocation rl_obj);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000816 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Fred Shih37f05ef2014-07-16 18:38:08 -0700817 RegLocation rl_src, RegLocation rl_obj);
Ian Rogersa9a82542013-10-04 11:17:26 -0700818 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
819 RegLocation rl_src);
820
Brian Carlstrom7940e442013-07-12 13:46:57 -0700821 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
822 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
823 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
824 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800825 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
826 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700827 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
828 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100829 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700830 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700831 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
832 RegLocation rl_src, int lit);
Andreas Gampec76c6142014-08-04 16:30:03 -0700833 virtual void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700834 RegLocation rl_src1, RegLocation rl_src2, int flags);
Andreas Gampe98430592014-07-27 19:44:50 -0700835 void GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko8b858e12014-11-27 14:52:37 +0000836 void GenSuspendTest(int opt_flags);
837 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800838
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000839 // This will be overridden by x86 implementation.
840 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800841 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700842 RegLocation rl_src1, RegLocation rl_src2, int flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700843
844 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe98430592014-07-27 19:44:50 -0700845 LIR* CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000846 bool use_link = true);
Andreas Gampe98430592014-07-27 19:44:50 -0700847 RegStorage CallHelperSetup(QuickEntrypointEnum trampoline);
848
849 void CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc);
850 void CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
851 void CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0, bool safepoint_pc);
852 void CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700853 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700854 void CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700855 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700856 void CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0, RegLocation arg1,
857 bool safepoint_pc);
858 void CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0, int arg1,
859 bool safepoint_pc);
860 void CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700861 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700862 void CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700863 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700864 void CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
865 void CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700866 bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800867 void CallRuntimeHelperRegRegLocationMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
868 RegLocation arg1, bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700869 void CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
870 RegLocation arg1, bool safepoint_pc);
871 void CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0, RegStorage arg1,
872 bool safepoint_pc);
873 void CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
874 RegStorage arg1, int arg2, bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800875 void CallRuntimeHelperImmRegLocationMethod(QuickEntrypointEnum trampoline, int arg0,
876 RegLocation arg1, bool safepoint_pc);
877 void CallRuntimeHelperImmImmMethod(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700878 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700879 void CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
880 RegLocation arg1, RegLocation arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700881 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700882 void CallRuntimeHelperRegLocationRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersa9a82542013-10-04 11:17:26 -0700883 RegLocation arg0, RegLocation arg1,
884 RegLocation arg2,
885 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700886 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000887 void GenInvokeNoInline(CallInfo* info);
Andreas Gamped500b532015-01-16 22:09:55 -0800888 virtual NextCallInsn GetNextSDCallInsn() = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100889
890 /*
891 * @brief Generate the actual call insn based on the method info.
892 * @param method_info the lowering info for the method call.
893 * @returns Call instruction
894 */
Andreas Gamped500b532015-01-16 22:09:55 -0800895 virtual LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100896
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100897 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Serguei Katkov717a3e42014-11-13 17:19:42 +0600898 virtual int GenDalvikArgs(CallInfo* info, int call_state, LIR** pcrLabel,
899 NextCallInsn next_call_insn,
900 const MethodReference& target_method,
901 uint32_t vtable_idx,
902 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
903 bool skip_this);
904 virtual int GenDalvikArgsBulkCopy(CallInfo* info, int first, int count);
905 virtual void GenDalvikArgsFlushPromoted(CallInfo* info, int start);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800906 /**
907 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700908 * @details This is needed during generation of inline intrinsics because it finds destination
909 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800910 * either the physical register or the target of move-result.
911 * @param info Information about the invoke.
912 * @return Returns the destination location.
913 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700914 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800915
916 /**
917 * @brief Used to determine the wide register location of destination.
918 * @see InlineTarget
919 * @param info Information about the invoke.
920 * @return Returns the destination location.
921 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700922 RegLocation InlineTargetWide(CallInfo* info);
923
Mathieu Chartiercd48f2d2014-09-09 13:51:09 -0700924 bool GenInlinedReferenceGetReferent(CallInfo* info);
Andreas Gampe98430592014-07-27 19:44:50 -0700925 virtual bool GenInlinedCharAt(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700926 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100927 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000928 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Martyn Capewell9a8a5062014-08-07 11:31:48 +0100929 virtual bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100930 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100931 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
932 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 bool GenInlinedFloatCvt(CallInfo* info);
934 bool GenInlinedDoubleCvt(CallInfo* info);
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100935 virtual bool GenInlinedCeil(CallInfo* info);
936 virtual bool GenInlinedFloor(CallInfo* info);
937 virtual bool GenInlinedRint(CallInfo* info);
938 virtual bool GenInlinedRound(CallInfo* info, bool is_double);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700939 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800940 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700941 bool GenInlinedStringCompareTo(CallInfo* info);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700942 virtual bool GenInlinedCurrentThread(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700943 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
944 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
945 bool is_volatile, bool is_ordered);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700946
947 // Shared by all targets - implemented in gen_loadstore.cc.
948 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800949 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400950 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700951 // Natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -0800952 LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000953 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700954 }
955 // Load 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -0800956 LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000957 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700958 }
959 // Load a reference at base + displacement and decompress into register.
Andreas Gampef6815702015-01-20 09:53:48 -0800960 LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000961 VolatileKind is_volatile) {
962 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
963 }
964 // Load a reference at base + index and decompress into register.
Andreas Gampef6815702015-01-20 09:53:48 -0800965 LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
Matteo Franchin255e0142014-07-04 13:50:41 +0100966 int scale) {
967 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700968 }
969 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400970 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700971 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400972 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700973 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400974 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700975 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400976 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700977 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400978 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700979 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400980 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700981 // Store an item of natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -0800982 LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000983 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700984 }
985 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampef6815702015-01-20 09:53:48 -0800986 LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000987 VolatileKind is_volatile) {
988 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
989 }
990 // Store an uncompressed reference into a compressed 32-bit container by index.
Andreas Gampef6815702015-01-20 09:53:48 -0800991 LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Matteo Franchin255e0142014-07-04 13:50:41 +0100992 int scale) {
993 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700994 }
995 // Store 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -0800996 LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000997 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700998 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800999
1000 /**
1001 * @brief Used to do the final store in the destination as per bytecode semantics.
1002 * @param rl_dest The destination dalvik register location.
1003 * @param rl_src The source register location. Can be either physical register or dalvik register.
1004 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001005 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001006
1007 /**
1008 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1009 * @see StoreValue
1010 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001011 * @param rl_src The source register location. Can be either physical register or dalvik
1012 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001013 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001014 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001015
Mark Mendelle02d48f2014-01-15 11:19:23 -08001016 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001017 * @brief Used to do the final store to a destination as per bytecode semantics.
1018 * @see StoreValue
1019 * @param rl_dest The destination dalvik register location.
1020 * @param rl_src The source register location. It must be kLocPhysReg
1021 *
1022 * This is used for x86 two operand computations, where we have computed the correct
1023 * register value that now needs to be properly registered. This is used to avoid an
1024 * extra register copy that would result if StoreValue was called.
1025 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001026 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001027
1028 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001029 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1030 * @see StoreValueWide
1031 * @param rl_dest The destination dalvik register location.
1032 * @param rl_src The source register location. It must be kLocPhysReg
1033 *
1034 * This is used for x86 two operand computations, where we have computed the correct
1035 * register values that now need to be properly registered. This is used to avoid an
1036 * extra pair of register copies that would result if StoreValueWide was called.
1037 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001038 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001039
Brian Carlstrom7940e442013-07-12 13:46:57 -07001040 // Shared by all targets - implemented in mir_to_lir.cc.
1041 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001042 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001043 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001044 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001045 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001046 // Update LIR for verbose listings.
1047 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001048
Vladimir Markobf535be2014-11-19 18:52:35 +00001049 /**
1050 * @brief Mark a garbage collection card. Skip if the stored value is null.
1051 * @param val_reg the register holding the stored value to check against null.
1052 * @param tgt_addr_reg the address of the object or array where the value was stored.
Vladimir Marko743b98c2014-11-24 19:45:41 +00001053 * @param opt_flags the optimization flags which may indicate that the value is non-null.
Vladimir Markobf535be2014-11-19 18:52:35 +00001054 */
Vladimir Marko743b98c2014-11-24 19:45:41 +00001055 void MarkGCCard(int opt_flags, RegStorage val_reg, RegStorage tgt_addr_reg);
Vladimir Markobf535be2014-11-19 18:52:35 +00001056
Mark Mendell55d0eac2014-02-06 11:02:52 -08001057 /*
1058 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001059 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001060 * @param type How the method will be invoked.
1061 * @param register that will contain the code address.
1062 * @note register will be passed to TargetReg to get physical register.
1063 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001064 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001065 SpecialTargetRegister symbolic_reg);
1066
1067 /*
1068 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001069 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001070 * @param type How the method will be invoked.
1071 * @param register that will contain the code address.
1072 * @note register will be passed to TargetReg to get physical register.
1073 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001074 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001075 SpecialTargetRegister symbolic_reg);
1076
1077 /*
1078 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -07001079 * @param dex DexFile that contains the class type.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001080 * @param type How the method will be invoked.
1081 * @param register that will contain the code address.
1082 * @note register will be passed to TargetReg to get physical register.
1083 */
Fred Shihe7f82e22014-08-06 10:46:37 -07001084 virtual void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
1085 SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001086
Mark Mendell766e9292014-01-27 07:55:47 -08001087 // Routines that work for the generic case, but may be overriden by target.
1088 /*
1089 * @brief Compare memory to immediate, and branch if condition true.
1090 * @param cond The condition code that when true will branch to the target.
1091 * @param temp_reg A temporary register that can be used if compare to memory is not
1092 * supported by the architecture.
1093 * @param base_reg The register holding the base address.
1094 * @param offset The offset from the base.
1095 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001096 * @param target branch target (or nullptr)
1097 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001098 * @returns The branch instruction that was generated.
1099 */
buzbee2700f7e2014-03-07 09:46:20 -08001100 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001101 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001102
1103 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001104 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001105 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001106 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001107 virtual void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
1108 int32_t constant) = 0;
1109 virtual void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
1110 int64_t constant) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001111 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001112
Andreas Gampe98430592014-07-27 19:44:50 -07001113 virtual RegStorage LoadHelper(QuickEntrypointEnum trampoline) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001114
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001115 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001116 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001117 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1118 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001119 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1120 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1121 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001122 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001123 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1124 int scale, OpSize size) = 0;
Vladimir Markobf535be2014-11-19 18:52:35 +00001125
1126 /**
1127 * @brief Unconditionally mark a garbage collection card.
1128 * @param tgt_addr_reg the address of the object or array where the value was stored.
1129 */
1130 virtual void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001131
1132 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001133
buzbeeb5860fb2014-06-21 15:31:01 -07001134 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1135 RegisterInfo* info1 = GetRegInfo(reg1);
1136 RegisterInfo* info2 = GetRegInfo(reg2);
1137 return (info1->Master() == info2->Master() &&
1138 (info1->StorageMask() & info2->StorageMask()) != 0);
1139 }
1140
Fred Shih37f05ef2014-07-16 18:38:08 -07001141 static constexpr bool IsWide(OpSize size) {
1142 return size == k64 || size == kDouble;
1143 }
1144
1145 static constexpr bool IsRef(OpSize size) {
1146 return size == kReference;
1147 }
1148
Andreas Gampe4b537a82014-06-30 22:24:53 -07001149 /**
1150 * @brief Portable way of getting special registers from the backend.
1151 * @param reg Enumeration describing the purpose of the register.
1152 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1153 * @note This function is currently allowed to return any suitable view of the registers
1154 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1155 */
buzbee2700f7e2014-03-07 09:46:20 -08001156 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001157
1158 /**
1159 * @brief Portable way of getting special registers from the backend.
1160 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001161 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001162 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001163 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001164 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001165 * return. In that case, this function should return a pair where the first component of
1166 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001167 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001168 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1169 if (wide_kind == kWide) {
Zheng Xu5667fdb2014-10-23 18:29:55 +08001170 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg15) || (kRet0 == reg));
Andreas Gampe785d2f22014-11-03 22:57:30 -08001171 static_assert((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1172 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1173 (kArg7 == kArg6 + 1), "kargs range unexpected");
1174 static_assert((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1175 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1176 (kFArg7 == kFArg6 + 1) && (kFArg8 == kFArg7 + 1) && (kFArg9 == kFArg8 + 1) &&
1177 (kFArg10 == kFArg9 + 1) && (kFArg11 == kFArg10 + 1) &&
1178 (kFArg12 == kFArg11 + 1) && (kFArg13 == kFArg12 + 1) &&
1179 (kFArg14 == kFArg13 + 1) && (kFArg15 == kFArg14 + 1),
1180 "kfargs range unexpected");
1181 static_assert(kRet1 == kRet0 + 1, "kret range unexpected");
Andreas Gampeccc60262014-07-04 18:02:38 -07001182 return RegStorage::MakeRegPair(TargetReg(reg),
1183 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1184 } else {
1185 return TargetReg(reg);
1186 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001187 }
1188
Chao-ying Fua77ee512014-07-01 17:43:41 -07001189 /**
1190 * @brief Portable way of getting a special register for storing a pointer.
1191 * @see TargetReg()
1192 */
1193 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1194 return TargetReg(reg);
1195 }
1196
Andreas Gampe4b537a82014-06-30 22:24:53 -07001197 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1198 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1199 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001200 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001201 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001202 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001203 }
1204 }
1205
Serguei Katkov717a3e42014-11-13 17:19:42 +06001206 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001207 virtual RegLocation GetReturnAlt() = 0;
1208 virtual RegLocation GetReturnWideAlt() = 0;
1209 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001210 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001211 virtual RegLocation LocCReturnDouble() = 0;
1212 virtual RegLocation LocCReturnFloat() = 0;
1213 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001214 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001215 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001216 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001218 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001219 virtual void CompilerInitializeRegAlloc() = 0;
1220
1221 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001222 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001223 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1224 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1225 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001226 virtual const char* GetTargetInstFmt(int opcode) = 0;
1227 virtual const char* GetTargetInstName(int opcode) = 0;
1228 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001229
1230 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1231 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001232 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001233 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001234 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001235 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1236
Vladimir Marko674744e2014-04-24 15:18:26 +01001237 // Get the register class for load/store of a field.
1238 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1239
Brian Carlstrom7940e442013-07-12 13:46:57 -07001240 // Required for target - Dalvik-level generators.
1241 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001242 RegLocation rl_src1, RegLocation rl_src2, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001243 virtual void GenArithOpDouble(Instruction::Code opcode,
1244 RegLocation rl_dest, RegLocation rl_src1,
1245 RegLocation rl_src2) = 0;
1246 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1247 RegLocation rl_src1, RegLocation rl_src2) = 0;
1248 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1249 RegLocation rl_src1, RegLocation rl_src2) = 0;
1250 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1251 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001252 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001253
1254 /**
1255 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1256 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1257 * that applies on integers. The generated code will write the smallest or largest value
1258 * directly into the destination register as specified by the invoke information.
1259 * @param info Information about the invoke.
1260 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001261 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001262 * @return Returns true if successfully generated
1263 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001264 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1265 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001266
Brian Carlstrom7940e442013-07-12 13:46:57 -07001267 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001268 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1269 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001270 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001271 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001272 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001273 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001274 /*
1275 * @brief Generate an integer div or rem operation by a literal.
1276 * @param rl_dest Destination Location.
1277 * @param rl_src1 Numerator Location.
1278 * @param rl_src2 Divisor Location.
1279 * @param is_div 'true' if this is a division, 'false' for a remainder.
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001280 * @param flags The instruction optimization flags. It can include information
1281 * if exception check can be elided.
Mark Mendell2bf31e62014-01-23 12:13:40 -08001282 */
1283 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001284 RegLocation rl_src2, bool is_div, int flags) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001285 /*
1286 * @brief Generate an integer div or rem operation by a literal.
1287 * @param rl_dest Destination Location.
1288 * @param rl_src Numerator Location.
1289 * @param lit Divisor.
1290 * @param is_div 'true' if this is a division, 'false' for a remainder.
1291 */
buzbee2700f7e2014-03-07 09:46:20 -08001292 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1293 bool is_div) = 0;
1294 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001295
1296 /**
1297 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001298 * @details This is used for generating DivideByZero checks when divisor is held in two
1299 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001300 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001301 */
Mingyao Yange643a172014-04-08 11:02:52 -07001302 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001303
buzbee2700f7e2014-03-07 09:46:20 -08001304 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001305 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001306 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001307 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001308
Mark Mendelld65c51a2014-04-29 16:55:20 -04001309 /*
1310 * @brief Handle Machine Specific MIR Extended opcodes.
1311 * @param bb The basic block in which the MIR is from.
1312 * @param mir The MIR whose opcode is not standard extended MIR.
1313 * @note Base class implementation will abort for unknown opcodes.
1314 */
1315 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1316
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001317 /**
1318 * @brief Lowers the kMirOpSelect MIR into LIR.
1319 * @param bb The basic block in which the MIR is from.
1320 * @param mir The MIR whose opcode is kMirOpSelect.
1321 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001322 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001323
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001324 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001325 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001326 */
1327 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1328 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001329 RegisterClass dest_reg_class) = 0;
Andreas Gampe90969af2014-07-15 23:02:11 -07001330
1331 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001332 * @brief Used to generate a memory barrier in an architecture specific way.
1333 * @details The last generated LIR will be considered for use as barrier. Namely,
1334 * if the last LIR can be updated in a way where it will serve the semantics of
1335 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1336 * that can keep the semantics.
1337 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001338 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001339 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001340 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001341
Brian Carlstrom7940e442013-07-12 13:46:57 -07001342 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001343 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1344 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001345 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1346 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
Andreas Gampe48971b32014-08-06 10:09:01 -07001347
1348 // Create code for switch statements. Will decide between short and long versions below.
1349 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1350 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1351
1352 // Potentially backend-specific versions of switch instructions for shorter switch statements.
1353 // The default implementation will create a chained compare-and-branch.
1354 virtual void GenSmallPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1355 virtual void GenSmallSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1356 // Backend-specific versions of switch instructions for longer switch statements.
1357 virtual void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1358 virtual void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1359
Brian Carlstrom7940e442013-07-12 13:46:57 -07001360 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1361 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1362 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001363 RegLocation rl_index, RegLocation rl_src, int scale,
1364 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001365 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001366 RegLocation rl_src1, RegLocation rl_shift, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001367
1368 // Required for target - single operation generators.
1369 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001370 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1371 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1372 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001373 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001374 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1375 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001376 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001377 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001378 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1379 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1380 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001381 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001382 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1383 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001384 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001385
1386 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001387 * @brief Used to generate an LIR that does a load from mem to reg.
1388 * @param r_dest The destination physical register.
1389 * @param r_base The base physical register for memory operand.
1390 * @param offset The displacement for memory operand.
1391 * @param move_type Specification on the move desired (size, alignment, register kind).
1392 * @return Returns the generate move LIR.
1393 */
buzbee2700f7e2014-03-07 09:46:20 -08001394 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1395 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001396
1397 /**
1398 * @brief Used to generate an LIR that does a store from reg to mem.
1399 * @param r_base The base physical register for memory operand.
1400 * @param offset The displacement for memory operand.
1401 * @param r_src The destination physical register.
1402 * @param bytes_to_move The number of bytes to move.
1403 * @param is_aligned Whether the memory location is known to be aligned.
1404 * @return Returns the generate move LIR.
1405 */
buzbee2700f7e2014-03-07 09:46:20 -08001406 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1407 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001408
1409 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001410 * @brief Used for generating a conditional register to register operation.
1411 * @param op The opcode kind.
1412 * @param cc The condition code that when true will perform the opcode.
1413 * @param r_dest The destination physical register.
1414 * @param r_src The source physical register.
1415 * @return Returns the newly created LIR or null in case of creation failure.
1416 */
buzbee2700f7e2014-03-07 09:46:20 -08001417 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001418
buzbee2700f7e2014-03-07 09:46:20 -08001419 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1420 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1421 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001422 virtual LIR* OpTestSuspend(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001423 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1424 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001425 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001426 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1427 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1428 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1429 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
Matteo Franchinc763e352014-07-04 12:53:27 +01001430 virtual bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001431 UNUSED(opcode);
Matteo Franchinc763e352014-07-04 12:53:27 +01001432 return InexpensiveConstantInt(value);
1433 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001434
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001435 /**
1436 * @brief Whether division by the given divisor can be converted to multiply by its reciprocal.
1437 * @param divisor A constant divisor bits of float type.
1438 * @return Returns true iff, x/divisor == x*(1.0f/divisor), for every float x.
1439 */
1440 bool CanDivideByReciprocalMultiplyFloat(int32_t divisor) {
1441 // True, if float value significand bits are 0.
1442 return ((divisor & 0x7fffff) == 0);
1443 }
1444
1445 /**
1446 * @brief Whether division by the given divisor can be converted to multiply by its reciprocal.
1447 * @param divisor A constant divisor bits of double type.
1448 * @return Returns true iff, x/divisor == x*(1.0/divisor), for every double x.
1449 */
1450 bool CanDivideByReciprocalMultiplyDouble(int64_t divisor) {
1451 // True, if double value significand bits are 0.
1452 return ((divisor & ((UINT64_C(1) << 52) - 1)) == 0);
1453 }
1454
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001455 // May be optimized by targets.
1456 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1457 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1458
Brian Carlstrom7940e442013-07-12 13:46:57 -07001459 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001460 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001461
Andreas Gampe98430592014-07-27 19:44:50 -07001462 virtual LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) = 0;
1463
Andreas Gampe9c462082015-01-27 14:31:40 -08001464 // Queries for backend support for vectors
1465 /*
1466 * Return the number of bits in a vector register.
1467 * @return 0 if vector registers are not supported, or the
1468 * number of bits in the vector register if supported.
1469 */
1470 virtual int VectorRegisterSize() {
1471 return 0;
1472 }
1473
1474 /*
1475 * Return the number of reservable vector registers supported
1476 * @param long_or_fp, true if floating point computations will be
1477 * executed or the operations will be long type while vector
1478 * registers are reserved.
1479 * @return the number of vector registers that are available
1480 * @note The backend should ensure that sufficient vector registers
1481 * are held back to generate scalar code without exhausting vector
1482 * registers, if scalar code also uses the vector registers.
1483 */
1484 virtual int NumReservableVectorRegisters(bool long_or_fp ATTRIBUTE_UNUSED) {
1485 return 0;
1486 }
1487
Brian Carlstrom7940e442013-07-12 13:46:57 -07001488 protected:
1489 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1490
1491 CompilationUnit* GetCompilationUnit() {
1492 return cu_;
1493 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001494 /*
Mark Mendell4708dcd2014-01-22 09:05:18 -08001495 * @brief Do these SRs overlap?
1496 * @param rl_op1 One RegLocation
1497 * @param rl_op2 The other RegLocation
1498 * @return 'true' if the VR pairs overlap
1499 *
1500 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1501 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1502 * dex, we'll want to make this case illegal.
1503 */
Alexei Zavjalovd8c3e362014-10-08 15:51:59 +07001504 bool PartiallyIntersects(RegLocation rl_op1, RegLocation rl_op2);
1505
1506 /*
1507 * @brief Do these SRs intersect?
1508 * @param rl_op1 One RegLocation
1509 * @param rl_op2 The other RegLocation
1510 * @return 'true' if the VR pairs intersect
1511 *
1512 * Check to see if a result pair has misaligned overlap or
1513 * full overlap with an operand pair.
1514 */
1515 bool Intersects(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001516
Mark Mendelle02d48f2014-01-15 11:19:23 -08001517 /*
1518 * @brief Force a location (in a register) into a temporary register
1519 * @param loc location of result
1520 * @returns update location
1521 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001522 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001523
1524 /*
1525 * @brief Force a wide location (in registers) into temporary registers
1526 * @param loc location of result
1527 * @returns update location
1528 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001529 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001530
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001531 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1532 RegLocation rl_dest, RegLocation rl_src);
1533
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001534 void AddSlowPath(LIRSlowPath* slowpath);
1535
Serguei Katkov9ee45192014-07-17 14:39:03 +07001536 /*
1537 *
1538 * @brief Implement Set up instanceof a class.
1539 * @param needs_access_check 'true' if we must check the access.
1540 * @param type_known_final 'true' if the type is known to be a final class.
1541 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1542 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1543 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1544 * @param type_idx Type index to use if use_declaring_class is 'false'.
1545 * @param rl_dest Result to be set to 0 or 1.
1546 * @param rl_src Object to be tested.
1547 */
1548 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1549 bool type_known_abstract, bool use_declaring_class,
1550 bool can_assume_type_is_in_dex_cache,
1551 uint32_t type_idx, RegLocation rl_dest,
1552 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001553 /*
Tong Shen547cdfd2014-08-05 01:54:19 -07001554 * @brief Generate the eh_frame FDE information if possible.
1555 * @returns pointer to vector containg FDE information, or NULL.
Mark Mendellae9fd932014-02-10 16:14:35 -08001556 */
Tong Shen547cdfd2014-08-05 01:54:19 -07001557 virtual std::vector<uint8_t>* ReturnFrameDescriptionEntry();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001558
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001559 /**
1560 * @brief Used to insert marker that can be used to associate MIR with LIR.
1561 * @details Only inserts marker if verbosity is enabled.
1562 * @param mir The mir that is currently being generated.
1563 */
1564 void GenPrintLabel(MIR* mir);
1565
1566 /**
1567 * @brief Used to generate return sequence when there is no frame.
1568 * @details Assumes that the return registers have already been populated.
1569 */
1570 virtual void GenSpecialExitSequence() = 0;
1571
1572 /**
1573 * @brief Used to generate code for special methods that are known to be
1574 * small enough to work in frameless mode.
1575 * @param bb The basic block of the first MIR.
1576 * @param mir The first MIR of the special method.
1577 * @param special Information about the special method.
1578 * @return Returns whether or not this was handled successfully. Returns false
1579 * if caller should punt to normal MIR2LIR conversion.
1580 */
1581 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1582
Mark Mendelle87f9b52014-04-30 14:13:18 -04001583 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001584 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001585 void SetCurrentDexPc(DexOffset dexpc) {
1586 current_dalvik_offset_ = dexpc;
1587 }
1588
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001589 /**
1590 * @brief Used to lock register if argument at in_position was passed that way.
1591 * @details Does nothing if the argument is passed via stack.
1592 * @param in_position The argument number whose register to lock.
1593 * @param wide Whether the argument is wide.
1594 */
1595 void LockArg(int in_position, bool wide = false);
1596
1597 /**
1598 * @brief Used to load VR argument to a physical register.
1599 * @details The load is only done if the argument is not already in physical register.
1600 * LockArg must have been previously called.
1601 * @param in_position The argument number to load.
1602 * @param wide Whether the argument is 64-bit or not.
1603 * @return Returns the register (or register pair) for the loaded argument.
1604 */
Vladimir Markoc93ac8b2014-05-13 17:53:49 +01001605 RegStorage LoadArg(int in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001606
1607 /**
1608 * @brief Used to load a VR argument directly to a specified register location.
1609 * @param in_position The argument number to place in register.
1610 * @param rl_dest The register location where to place argument.
1611 */
1612 void LoadArgDirect(int in_position, RegLocation rl_dest);
1613
1614 /**
1615 * @brief Used to generate LIR for special getter method.
1616 * @param mir The mir that represents the iget.
1617 * @param special Information about the special getter method.
1618 * @return Returns whether LIR was successfully generated.
1619 */
1620 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1621
1622 /**
1623 * @brief Used to generate LIR for special setter method.
1624 * @param mir The mir that represents the iput.
1625 * @param special Information about the special setter method.
1626 * @return Returns whether LIR was successfully generated.
1627 */
1628 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1629
1630 /**
1631 * @brief Used to generate LIR for special return-args method.
1632 * @param mir The mir that represents the return of argument.
1633 * @param special Information about the special return-args method.
1634 * @return Returns whether LIR was successfully generated.
1635 */
1636 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1637
Mingyao Yang42894562014-04-07 12:42:16 -07001638 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001639
Mingyao Yang80365d92014-04-18 12:10:58 -07001640 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1641 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001642 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1643
1644 /**
1645 * @brief Load Constant into RegLocation
1646 * @param rl_dest Destination RegLocation
1647 * @param value Constant value
1648 */
1649 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001650
Serguei Katkov59a42af2014-07-05 00:55:46 +07001651 /**
1652 * Returns true iff wide GPRs are just different views on the same physical register.
1653 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001654 virtual bool WideGPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001655
1656 /**
1657 * Returns true iff wide FPRs are just different views on the same physical register.
1658 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001659 virtual bool WideFPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001660
1661
Andreas Gampe4b537a82014-06-30 22:24:53 -07001662 enum class WidenessCheck { // private
1663 kIgnoreWide,
1664 kCheckWide,
1665 kCheckNotWide
1666 };
1667
1668 enum class RefCheck { // private
1669 kIgnoreRef,
1670 kCheckRef,
1671 kCheckNotRef
1672 };
1673
1674 enum class FPCheck { // private
1675 kIgnoreFP,
1676 kCheckFP,
1677 kCheckNotFP
1678 };
1679
1680 /**
1681 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1682 * that it has the expected form for the flags.
1683 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1684 */
1685 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1686 bool report)
1687 const;
1688
1689 /**
1690 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1691 * that it has the expected size.
1692 */
1693 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1694
1695 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1696 // kReportSizeError.
1697 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1698 // See CheckRegLocationImpl.
1699 void CheckRegLocation(RegLocation rl) const;
1700
Brian Carlstrom7940e442013-07-12 13:46:57 -07001701 public:
1702 // TODO: add accessors for these.
1703 LIR* literal_list_; // Constants.
1704 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001705 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001706 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001707 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001708
1709 protected:
Andreas Gampe9c462082015-01-27 14:31:40 -08001710 ArenaAllocator* const arena_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001711 CompilationUnit* const cu_;
1712 MIRGraph* const mir_graph_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001713 ArenaVector<SwitchTable*> switch_tables_;
1714 ArenaVector<FillArrayData*> fill_array_data_;
1715 ArenaVector<RegisterInfo*> tempreg_info_;
1716 ArenaVector<RegisterInfo*> reginfo_map_;
1717 ArenaVector<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001718 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1719 CodeOffset data_offset_; // starting offset of literal pool.
1720 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001721 LIR* block_label_list_;
1722 PromotionMap* promotion_map_;
1723 /*
1724 * TODO: The code generation utilities don't have a built-in
1725 * mechanism to propagate the original Dalvik opcode address to the
1726 * associated generated instructions. For the trace compiler, this wasn't
1727 * necessary because the interpreter handled all throws and debugging
1728 * requests. For now we'll handle this by placing the Dalvik offset
1729 * in the CompilationUnit struct before codegen for each instruction.
1730 * The low-level LIR creation utilites will pull it from here. Rework this.
1731 */
buzbee0d829482013-10-11 15:24:55 -07001732 DexOffset current_dalvik_offset_;
1733 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001734 std::unique_ptr<RegisterPool> reg_pool_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001735 /*
1736 * Sanity checking for the register temp tracking. The same ssa
1737 * name should never be associated with one temp register per
1738 * instruction compilation.
1739 */
1740 int live_sreg_;
1741 CodeBuffer code_buffer_;
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001742 // The source mapping table data (pc -> dex). More entries than in encoded_mapping_table_
Andreas Gampee21dc3d2014-12-08 16:59:43 -08001743 DefaultSrcMap src_mapping_table_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001744 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001745 std::vector<uint8_t> encoded_mapping_table_;
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001746 ArenaVector<uint32_t> core_vmap_table_;
1747 ArenaVector<uint32_t> fp_vmap_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001748 std::vector<uint8_t> native_gc_map_;
Vladimir Markof4da6752014-08-01 19:04:18 +01001749 ArenaVector<LinkerPatch> patches_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001750 int num_core_spills_;
1751 int num_fp_spills_;
1752 int frame_size_;
1753 unsigned int core_spill_mask_;
1754 unsigned int fp_spill_mask_;
1755 LIR* first_lir_insn_;
1756 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001757
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001758 ArenaVector<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001759
1760 // The memory reference type for new LIRs.
1761 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1762 // invoke RawLIR() would clutter the code and reduce the readability.
1763 ResourceMask::ResourceBit mem_ref_type_;
1764
1765 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1766 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1767 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1768 // to deduplicate the masks.
1769 ResourceMaskCache mask_cache_;
Fred Shih37f05ef2014-07-16 18:38:08 -07001770
Serguei Katkov717a3e42014-11-13 17:19:42 +06001771 protected:
1772 // ABI support
1773 class ShortyArg {
1774 public:
1775 explicit ShortyArg(char type) : type_(type) { }
1776 bool IsFP() { return type_ == 'F' || type_ == 'D'; }
1777 bool IsWide() { return type_ == 'J' || type_ == 'D'; }
1778 bool IsRef() { return type_ == 'L'; }
1779 char GetType() { return type_; }
1780 private:
1781 char type_;
1782 };
1783
1784 class ShortyIterator {
1785 public:
1786 ShortyIterator(const char* shorty, bool is_static);
1787 bool Next();
1788 ShortyArg GetArg() { return ShortyArg(pending_this_ ? 'L' : *cur_); }
1789 private:
1790 const char* cur_;
1791 bool pending_this_;
1792 bool initialized_;
1793 };
1794
1795 class InToRegStorageMapper {
1796 public:
1797 virtual RegStorage GetNextReg(ShortyArg arg) = 0;
1798 virtual ~InToRegStorageMapper() {}
1799 virtual void Reset() = 0;
1800 };
1801
1802 class InToRegStorageMapping {
1803 public:
1804 explicit InToRegStorageMapping(ArenaAllocator* arena)
1805 : mapping_(std::less<int>(), arena->Adapter()), count_(0),
1806 max_mapped_in_(0), has_arguments_on_stack_(false), initialized_(false) {}
1807 void Initialize(ShortyIterator* shorty, InToRegStorageMapper* mapper);
1808 /**
1809 * @return the index of last VR mapped to physical register. In other words
1810 * any VR starting from (return value + 1) index is mapped to memory.
1811 */
1812 int GetMaxMappedIn() { return max_mapped_in_; }
1813 bool HasArgumentsOnStack() { return has_arguments_on_stack_; }
1814 RegStorage Get(int in_position);
1815 bool IsInitialized() { return initialized_; }
1816 private:
1817 ArenaSafeMap<int, RegStorage> mapping_;
1818 int count_;
1819 int max_mapped_in_;
1820 bool has_arguments_on_stack_;
1821 bool initialized_;
1822 };
1823
1824 // Cached mapping of method input to reg storage according to ABI.
1825 InToRegStorageMapping in_to_reg_storage_mapping_;
1826 virtual InToRegStorageMapper* GetResetedInToRegStorageMapper() = 0;
1827
Fred Shih37f05ef2014-07-16 18:38:08 -07001828 private:
1829 static bool SizeMatchesTypeForEntrypoint(OpSize size, Primitive::Type type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001830}; // Class Mir2Lir
1831
1832} // namespace art
1833
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001834#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_