blob: 2da8a98f004642d3d794a90bff36c09add63c572 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
Ian Rogers0f678472014-03-10 16:18:37 -070020#include <stdint.h>
21
Mathieu Chartiere5d80f82015-10-15 17:47:48 -070022#include "base/arena_bit_vector.h"
Mathieu Chartierb666f482015-02-18 14:33:14 -080023#include "base/arena_containers.h"
Vladimir Marko80afd022015-05-19 18:08:00 +010024#include "base/bit_utils.h"
Mathieu Chartierb666f482015-02-18 14:33:14 -080025#include "base/scoped_arena_containers.h"
buzbee311ca162013-02-28 15:56:43 -080026#include "dex_file.h"
27#include "dex_instruction.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080028#include "dex_types.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000029#include "invoke_type.h"
Vladimir Markof096aad2014-01-23 15:51:58 +000030#include "mir_field_info.h"
31#include "mir_method_info.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070032#include "reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000033#include "reg_storage.h"
buzbee311ca162013-02-28 15:56:43 -080034
35namespace art {
36
Andreas Gampe0b9203e2015-01-22 20:39:27 -080037struct CompilationUnit;
38class DexCompilationUnit;
Vladimir Marko8b858e12014-11-27 14:52:37 +000039class DexFileMethodInliner;
Vladimir Marko95a05972014-05-30 10:01:32 +010040class GlobalValueNumbering;
Vladimir Marko7a01dc22015-01-02 17:00:44 +000041class GvnDeadCodeElimination;
Nicolas Geoffray216eaa22015-03-17 17:09:30 +000042class PassManager;
Vladimir Markoc91df2d2015-04-23 09:29:21 +000043class TypeInference;
Vladimir Marko95a05972014-05-30 10:01:32 +010044
Andreas Gampe0b9203e2015-01-22 20:39:27 -080045// Forward declaration.
46class MIRGraph;
47
buzbee311ca162013-02-28 15:56:43 -080048enum DataFlowAttributePos {
49 kUA = 0,
50 kUB,
51 kUC,
52 kAWide,
53 kBWide,
54 kCWide,
55 kDA,
56 kIsMove,
57 kSetsConst,
58 kFormat35c,
59 kFormat3rc,
Udayan Banerjif2466a72014-07-09 19:14:53 -070060 kFormatExtended, // Extended format for extended MIRs.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010061 kNullCheckA, // Null check of A.
62 kNullCheckB, // Null check of B.
buzbee311ca162013-02-28 15:56:43 -080063 kNullCheckOut0, // Null check out outgoing arg0.
64 kDstNonNull, // May assume dst is non-null.
65 kRetNonNull, // May assume retval is non-null.
66 kNullTransferSrc0, // Object copy src[0] -> dst.
67 kNullTransferSrcN, // Phi null check state transfer.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010068 kRangeCheckC, // Range check of C.
Vladimir Markoc91df2d2015-04-23 09:29:21 +000069 kCheckCastA, // Check cast of A.
buzbee311ca162013-02-28 15:56:43 -080070 kFPA,
71 kFPB,
72 kFPC,
73 kCoreA,
74 kCoreB,
75 kCoreC,
76 kRefA,
77 kRefB,
78 kRefC,
Vladimir Markoc91df2d2015-04-23 09:29:21 +000079 kSameTypeAB, // A and B have the same type but it can be core/ref/fp (IF_cc).
buzbee311ca162013-02-28 15:56:43 -080080 kUsesMethodStar, // Implicit use of Method*.
Vladimir Marko3d73ba22014-03-06 15:18:04 +000081 kUsesIField, // Accesses an instance field (IGET/IPUT).
82 kUsesSField, // Accesses a static field (SGET/SPUT).
Vladimir Marko66c6d7b2014-10-16 15:41:48 +010083 kCanInitializeClass, // Can trigger class initialization (SGET/SPUT/INVOKE_STATIC).
buzbee1da1e2f2013-11-15 13:37:01 -080084 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -080085};
86
Ian Rogers0f678472014-03-10 16:18:37 -070087#define DF_NOP UINT64_C(0)
88#define DF_UA (UINT64_C(1) << kUA)
89#define DF_UB (UINT64_C(1) << kUB)
90#define DF_UC (UINT64_C(1) << kUC)
91#define DF_A_WIDE (UINT64_C(1) << kAWide)
92#define DF_B_WIDE (UINT64_C(1) << kBWide)
93#define DF_C_WIDE (UINT64_C(1) << kCWide)
94#define DF_DA (UINT64_C(1) << kDA)
95#define DF_IS_MOVE (UINT64_C(1) << kIsMove)
96#define DF_SETS_CONST (UINT64_C(1) << kSetsConst)
97#define DF_FORMAT_35C (UINT64_C(1) << kFormat35c)
98#define DF_FORMAT_3RC (UINT64_C(1) << kFormat3rc)
Udayan Banerjif2466a72014-07-09 19:14:53 -070099#define DF_FORMAT_EXTENDED (UINT64_C(1) << kFormatExtended)
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100100#define DF_NULL_CHK_A (UINT64_C(1) << kNullCheckA)
101#define DF_NULL_CHK_B (UINT64_C(1) << kNullCheckB)
Ian Rogers0f678472014-03-10 16:18:37 -0700102#define DF_NULL_CHK_OUT0 (UINT64_C(1) << kNullCheckOut0)
103#define DF_NON_NULL_DST (UINT64_C(1) << kDstNonNull)
104#define DF_NON_NULL_RET (UINT64_C(1) << kRetNonNull)
105#define DF_NULL_TRANSFER_0 (UINT64_C(1) << kNullTransferSrc0)
106#define DF_NULL_TRANSFER_N (UINT64_C(1) << kNullTransferSrcN)
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100107#define DF_RANGE_CHK_C (UINT64_C(1) << kRangeCheckC)
Vladimir Markoc91df2d2015-04-23 09:29:21 +0000108#define DF_CHK_CAST (UINT64_C(1) << kCheckCastA)
Ian Rogers0f678472014-03-10 16:18:37 -0700109#define DF_FP_A (UINT64_C(1) << kFPA)
110#define DF_FP_B (UINT64_C(1) << kFPB)
111#define DF_FP_C (UINT64_C(1) << kFPC)
112#define DF_CORE_A (UINT64_C(1) << kCoreA)
113#define DF_CORE_B (UINT64_C(1) << kCoreB)
114#define DF_CORE_C (UINT64_C(1) << kCoreC)
115#define DF_REF_A (UINT64_C(1) << kRefA)
116#define DF_REF_B (UINT64_C(1) << kRefB)
117#define DF_REF_C (UINT64_C(1) << kRefC)
Vladimir Markoc91df2d2015-04-23 09:29:21 +0000118#define DF_SAME_TYPE_AB (UINT64_C(1) << kSameTypeAB)
Ian Rogers0f678472014-03-10 16:18:37 -0700119#define DF_UMS (UINT64_C(1) << kUsesMethodStar)
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000120#define DF_IFIELD (UINT64_C(1) << kUsesIField)
121#define DF_SFIELD (UINT64_C(1) << kUsesSField)
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100122#define DF_CLINIT (UINT64_C(1) << kCanInitializeClass)
Ian Rogers0f678472014-03-10 16:18:37 -0700123#define DF_LVN (UINT64_C(1) << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800124
125#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
126
127#define DF_HAS_DEFS (DF_DA)
128
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100129#define DF_HAS_NULL_CHKS (DF_NULL_CHK_A | \
130 DF_NULL_CHK_B | \
buzbee311ca162013-02-28 15:56:43 -0800131 DF_NULL_CHK_OUT0)
132
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100133#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_C)
buzbee311ca162013-02-28 15:56:43 -0800134
135#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
136 DF_HAS_RANGE_CHKS)
137
138#define DF_A_IS_REG (DF_UA | DF_DA)
139#define DF_B_IS_REG (DF_UB)
140#define DF_C_IS_REG (DF_UC)
buzbee311ca162013-02-28 15:56:43 -0800141#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000142#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100143#define DF_IS_INVOKE (DF_FORMAT_35C | DF_FORMAT_3RC)
144
buzbee1fd33462013-03-25 13:40:45 -0700145enum OatMethodAttributes {
146 kIsLeaf, // Method is leaf.
buzbee1fd33462013-03-25 13:40:45 -0700147};
148
149#define METHOD_IS_LEAF (1 << kIsLeaf)
buzbee1fd33462013-03-25 13:40:45 -0700150
151// Minimum field size to contain Dalvik v_reg number.
152#define VREG_NUM_WIDTH 16
153
buzbee1fd33462013-03-25 13:40:45 -0700154#define INVALID_VREG (0xFFFFU)
buzbee1fd33462013-03-25 13:40:45 -0700155#define INVALID_OFFSET (0xDEADF00FU)
156
buzbee1fd33462013-03-25 13:40:45 -0700157#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
buzbee1fd33462013-03-25 13:40:45 -0700158#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
Vladimir Marko22fe45d2015-03-18 11:33:58 +0000159#define MIR_IGNORE_CHECK_CAST (1 << kMIRIgnoreCheckCast)
Vladimir Marko743b98c2014-11-24 19:45:41 +0000160#define MIR_STORE_NON_NULL_VALUE (1 << kMIRStoreNonNullValue)
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100161#define MIR_CLASS_IS_INITIALIZED (1 << kMIRClassIsInitialized)
162#define MIR_CLASS_IS_IN_DEX_CACHE (1 << kMIRClassIsInDexCache)
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700163#define MIR_IGNORE_DIV_ZERO_CHECK (1 << kMirIgnoreDivZeroCheck)
buzbee1fd33462013-03-25 13:40:45 -0700164#define MIR_INLINED (1 << kMIRInlined)
165#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
166#define MIR_CALLEE (1 << kMIRCallee)
167#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
168#define MIR_DUP (1 << kMIRDup)
Yevgeny Rouban423b1372014-10-15 17:32:25 +0700169#define MIR_MARK (1 << kMIRMark)
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700170#define MIR_STORE_NON_TEMPORAL (1 << kMIRStoreNonTemporal)
buzbee1fd33462013-03-25 13:40:45 -0700171
buzbee862a7602013-04-05 10:58:54 -0700172#define BLOCK_NAME_LEN 80
173
buzbee0d829482013-10-11 15:24:55 -0700174typedef uint16_t BasicBlockId;
175static const BasicBlockId NullBasicBlockId = 0;
Vladimir Markod29e8482015-07-22 17:50:37 +0100176
177// Leaf optimization is basically the removal of suspend checks from leaf methods.
178// This is incompatible with SuspendCheckElimination (SCE) which eliminates suspend
179// checks from loops that call any non-intrinsic method, since a loop that calls
180// only a leaf method would end up without any suspend checks at all. So turning
181// this on automatically disables the SCE in MIRGraph::EliminateSuspendChecksGate().
182//
183// Since the Optimizing compiler is actually applying the same optimization, Quick
184// must not run SCE anyway, so we enable this optimization as a way to disable SCE
185// while keeping a consistent behavior across the backends, b/22657404.
186static constexpr bool kLeafOptimization = true;
buzbee0d829482013-10-11 15:24:55 -0700187
buzbee1fd33462013-03-25 13:40:45 -0700188/*
189 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
190 * it is useful to have compiler-generated temporary registers and have them treated
191 * in the same manner as dx-generated virtual registers. This struct records the SSA
192 * name of compiler-introduced temporaries.
193 */
194struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800195 int32_t v_reg; // Virtual register number for temporary.
196 int32_t s_reg_low; // SSA name for low Dalvik word.
197};
198
199enum CompilerTempType {
200 kCompilerTempVR, // A virtual register temporary.
201 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700202 kCompilerTempBackend, // Temporary that is used by backend.
buzbee1fd33462013-03-25 13:40:45 -0700203};
204
205// When debug option enabled, records effectiveness of null and range check elimination.
206struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700207 int32_t null_checks;
208 int32_t null_checks_eliminated;
209 int32_t range_checks;
210 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700211};
212
213// Dataflow attributes of a basic block.
214struct BasicBlockDataFlow {
215 ArenaBitVector* use_v;
216 ArenaBitVector* def_v;
217 ArenaBitVector* live_in_v;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700218 int32_t* vreg_to_ssa_map_exit;
buzbee1fd33462013-03-25 13:40:45 -0700219};
220
221/*
222 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
223 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
224 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
225 * Following SSA renaming, this is the primary struct used by code generators to locate
226 * operand and result registers. This is a somewhat confusing and unhelpful convention that
227 * we may want to revisit in the future.
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700228 *
229 * TODO:
230 * 1. Add accessors for uses/defs and make data private
231 * 2. Change fp_use/fp_def to a bit array (could help memory usage)
232 * 3. Combine array storage into internal array and handled via accessors from 1.
buzbee1fd33462013-03-25 13:40:45 -0700233 */
234struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700235 int32_t* uses;
buzbee0d829482013-10-11 15:24:55 -0700236 int32_t* defs;
Vladimir Markoc91df2d2015-04-23 09:29:21 +0000237 uint16_t num_uses_allocated;
238 uint16_t num_defs_allocated;
239 uint16_t num_uses;
240 uint16_t num_defs;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700241
242 static uint32_t GetStartUseIndex(Instruction::Code opcode);
buzbee1fd33462013-03-25 13:40:45 -0700243};
244
245/*
246 * The Midlevel Intermediate Representation node, which may be largely considered a
247 * wrapper around a Dalvik byte code.
248 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700249class MIR : public ArenaObject<kArenaAllocMIR> {
250 public:
buzbee0d829482013-10-11 15:24:55 -0700251 /*
252 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
253 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
254 * need to carry aux data pointer.
255 */
Ian Rogers29a26482014-05-02 15:27:29 -0700256 struct DecodedInstruction {
257 uint32_t vA;
258 uint32_t vB;
259 uint64_t vB_wide; /* for k51l */
260 uint32_t vC;
261 uint32_t arg[5]; /* vC/D/E/F/G in invoke or filled-new-array */
262 Instruction::Code opcode;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700263
Roland Levillain3887c462015-08-12 18:15:42 +0100264 DecodedInstruction() : vA(0), vB(0), vB_wide(0), vC(0), opcode(Instruction::NOP) {
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700265 }
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700266
267 /*
268 * Given a decoded instruction representing a const bytecode, it updates
269 * the out arguments with proper values as dictated by the constant bytecode.
270 */
271 bool GetConstant(int64_t* ptr_value, bool* wide) const;
272
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700273 static bool IsPseudoMirOp(Instruction::Code opcode) {
274 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
275 }
276
277 static bool IsPseudoMirOp(int opcode) {
278 return opcode >= static_cast<int>(kMirOpFirst);
279 }
280
281 bool IsInvoke() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700282 return ((FlagsOf() & Instruction::kInvoke) == Instruction::kInvoke);
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700283 }
284
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700285 bool IsStore() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700286 return ((FlagsOf() & Instruction::kStore) == Instruction::kStore);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700287 }
288
289 bool IsLoad() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700290 return ((FlagsOf() & Instruction::kLoad) == Instruction::kLoad);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700291 }
292
293 bool IsConditionalBranch() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700294 return (FlagsOf() == (Instruction::kContinue | Instruction::kBranch));
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700295 }
296
297 /**
298 * @brief Is the register C component of the decoded instruction a constant?
299 */
300 bool IsCFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700301 return ((FlagsOf() & Instruction::kRegCFieldOrConstant) == Instruction::kRegCFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700302 }
303
304 /**
305 * @brief Is the register C component of the decoded instruction a constant?
306 */
307 bool IsBFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700308 return ((FlagsOf() & Instruction::kRegBFieldOrConstant) == Instruction::kRegBFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700309 }
310
311 bool IsCast() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700312 return ((FlagsOf() & Instruction::kCast) == Instruction::kCast);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700313 }
314
315 /**
316 * @brief Does the instruction clobber memory?
317 * @details Clobber means that the instruction changes the memory not in a punctual way.
318 * Therefore any supposition on memory aliasing or memory contents should be disregarded
319 * when crossing such an instruction.
320 */
321 bool Clobbers() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700322 return ((FlagsOf() & Instruction::kClobber) == Instruction::kClobber);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700323 }
324
325 bool IsLinear() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700326 return (FlagsOf() & (Instruction::kAdd | Instruction::kSubtract)) != 0;
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700327 }
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700328
329 int FlagsOf() const;
Ian Rogers29a26482014-05-02 15:27:29 -0700330 } dalvikInsn;
331
buzbee0d829482013-10-11 15:24:55 -0700332 NarrowDexOffset offset; // Offset of the instruction in code units.
333 uint16_t optimization_flags;
334 int16_t m_unit_index; // From which method was this MIR included
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700335 BasicBlockId bb;
buzbee1fd33462013-03-25 13:40:45 -0700336 MIR* next;
337 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700338 union {
buzbee0d829482013-10-11 15:24:55 -0700339 // Incoming edges for phi node.
340 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000341 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700342 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000343 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000344 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000345 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
346 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
347 uint32_t ifield_lowering_info;
348 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
349 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
350 uint32_t sfield_lowering_info;
Vladimir Markoc91df2d2015-04-23 09:29:21 +0000351 // INVOKE data index, points to MIRGraph::method_lowering_infos_. Also used for inlined
352 // CONST and MOVE insn (with MIR_CALLEE) to remember the invoke for type inference.
Vladimir Markof096aad2014-01-23 15:51:58 +0000353 uint32_t method_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700354 } meta;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700355
Roland Levillain3887c462015-08-12 18:15:42 +0100356 MIR() : offset(0), optimization_flags(0), m_unit_index(0), bb(NullBasicBlockId),
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700357 next(nullptr), ssa_rep(nullptr) {
358 memset(&meta, 0, sizeof(meta));
359 }
360
361 uint32_t GetStartUseIndex() const {
362 return SSARepresentation::GetStartUseIndex(dalvikInsn.opcode);
363 }
364
365 MIR* Copy(CompilationUnit *c_unit);
366 MIR* Copy(MIRGraph* mir_Graph);
buzbee1fd33462013-03-25 13:40:45 -0700367};
368
buzbee862a7602013-04-05 10:58:54 -0700369struct SuccessorBlockInfo;
370
Vladimir Markof9f64412015-09-02 14:05:49 +0100371class BasicBlock : public DeletableArenaObject<kArenaAllocBasicBlock> {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700372 public:
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100373 BasicBlock(BasicBlockId block_id, BBType type, ArenaAllocator* allocator)
374 : id(block_id),
375 dfs_id(), start_offset(), fall_through(), taken(), i_dom(), nesting_depth(),
376 block_type(type),
377 successor_block_list_type(kNotUsed),
378 visited(), hidden(), catch_entry(), explicit_throw(), conditional_branch(),
379 terminated_by_return(), dominates_return(), use_lvn(), first_mir_insn(),
380 last_mir_insn(), data_flow_info(), dominators(), i_dominated(), dom_frontier(),
381 predecessors(allocator->Adapter(kArenaAllocBBPredecessors)),
Vladimir Marko60584552015-09-03 13:35:12 +0000382 successor_blocks(allocator->Adapter(kArenaAllocSuccessors)) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100383 }
buzbee0d829482013-10-11 15:24:55 -0700384 BasicBlockId id;
385 BasicBlockId dfs_id;
386 NarrowDexOffset start_offset; // Offset in code units.
387 BasicBlockId fall_through;
388 BasicBlockId taken;
389 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700390 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700391 BBType block_type:4;
392 BlockListType successor_block_list_type:4;
393 bool visited:1;
394 bool hidden:1;
395 bool catch_entry:1;
396 bool explicit_throw:1;
397 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800398 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
399 bool dominates_return:1; // Is a member of return extended basic block.
400 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700401 MIR* first_mir_insn;
402 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700403 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700404 ArenaBitVector* dominators;
405 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
406 ArenaBitVector* dom_frontier; // Dominance frontier.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100407 ArenaVector<BasicBlockId> predecessors;
408 ArenaVector<SuccessorBlockInfo*> successor_blocks;
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700409
410 void AppendMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700411 void AppendMIRList(MIR* first_list_mir, MIR* last_list_mir);
412 void AppendMIRList(const std::vector<MIR*>& insns);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700413 void PrependMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700414 void PrependMIRList(MIR* first_list_mir, MIR* last_list_mir);
415 void PrependMIRList(const std::vector<MIR*>& to_add);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700416 void InsertMIRAfter(MIR* current_mir, MIR* new_mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700417 void InsertMIRListAfter(MIR* insert_after, MIR* first_list_mir, MIR* last_list_mir);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700418 MIR* FindPreviousMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700419 void InsertMIRBefore(MIR* insert_before, MIR* list);
420 void InsertMIRListBefore(MIR* insert_before, MIR* first_list_mir, MIR* last_list_mir);
421 bool RemoveMIR(MIR* mir);
422 bool RemoveMIRList(MIR* first_list_mir, MIR* last_list_mir);
423
424 BasicBlock* Copy(CompilationUnit* c_unit);
425 BasicBlock* Copy(MIRGraph* mir_graph);
426
427 /**
428 * @brief Reset the optimization_flags field of each MIR.
429 */
430 void ResetOptimizationFlags(uint16_t reset_flags);
431
432 /**
Vladimir Markocb873d82014-12-08 15:16:54 +0000433 * @brief Kill the BasicBlock.
Vladimir Marko341e4252014-12-19 10:29:51 +0000434 * @details Unlink predecessors and successors, remove all MIRs, set the block type to kDead
435 * and set hidden to true.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700436 */
Vladimir Markocb873d82014-12-08 15:16:54 +0000437 void Kill(MIRGraph* mir_graph);
Vladimir Marko312eb252014-10-07 15:01:57 +0100438
439 /**
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700440 * @brief Is ssa_reg the last SSA definition of that VR in the block?
441 */
442 bool IsSSALiveOut(const CompilationUnit* c_unit, int ssa_reg);
443
444 /**
445 * @brief Replace the edge going to old_bb to now go towards new_bb.
446 */
447 bool ReplaceChild(BasicBlockId old_bb, BasicBlockId new_bb);
448
449 /**
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100450 * @brief Erase the predecessor old_pred.
451 */
452 void ErasePredecessor(BasicBlockId old_pred);
453
454 /**
455 * @brief Update the predecessor array from old_pred to new_pred.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700456 */
457 void UpdatePredecessor(BasicBlockId old_pred, BasicBlockId new_pred);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700458
459 /**
Vladimir Marko26e7d452014-11-24 14:09:46 +0000460 * @brief Return first non-Phi insn.
461 */
462 MIR* GetFirstNonPhiInsn();
463
464 /**
Vladimir Markof11c4202015-06-19 12:58:22 +0100465 * @brief Checks whether the block ends with if-nez or if-eqz that branches to
466 * the given successor only if the register in not zero.
467 */
468 bool BranchesToSuccessorOnlyIfNotZero(BasicBlockId succ_id) const {
469 if (last_mir_insn == nullptr) {
470 return false;
471 }
472 Instruction::Code last_opcode = last_mir_insn->dalvikInsn.opcode;
473 return ((last_opcode == Instruction::IF_EQZ && fall_through == succ_id) ||
474 (last_opcode == Instruction::IF_NEZ && taken == succ_id)) &&
475 // Make sure the other successor isn't the same (empty if), b/21614284.
476 (fall_through != taken);
477 }
478
479 /**
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700480 * @brief Used to obtain the next MIR that follows unconditionally.
481 * @details The implementation does not guarantee that a MIR does not
482 * follow even if this method returns nullptr.
483 * @param mir_graph the MIRGraph.
484 * @param current The MIR for which to find an unconditional follower.
485 * @return Returns the following MIR if one can be found.
486 */
487 MIR* GetNextUnconditionalMir(MIRGraph* mir_graph, MIR* current);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700488 bool IsExceptionBlock() const;
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700489
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700490 private:
491 DISALLOW_COPY_AND_ASSIGN(BasicBlock);
buzbee1fd33462013-03-25 13:40:45 -0700492};
493
494/*
495 * The "blocks" field in "successor_block_list" points to an array of elements with the type
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700496 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For switch
buzbee1fd33462013-03-25 13:40:45 -0700497 * blocks, key is the case value.
498 */
499struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700500 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700501 int key;
502};
503
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700504/**
505 * @class ChildBlockIterator
506 * @brief Enable an easy iteration of the children.
507 */
508class ChildBlockIterator {
509 public:
510 /**
511 * @brief Constructs a child iterator.
512 * @param bb The basic whose children we need to iterate through.
513 * @param mir_graph The MIRGraph used to get the basic block during iteration.
514 */
515 ChildBlockIterator(BasicBlock* bb, MIRGraph* mir_graph);
516 BasicBlock* Next();
517
518 private:
519 BasicBlock* basic_block_;
520 MIRGraph* mir_graph_;
521 bool visited_fallthrough_;
522 bool visited_taken_;
523 bool have_successors_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100524 ArenaVector<SuccessorBlockInfo*>::const_iterator successor_iter_;
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700525};
526
buzbee1fd33462013-03-25 13:40:45 -0700527/*
buzbee1fd33462013-03-25 13:40:45 -0700528 * Collection of information describing an invoke, and the destination of
529 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
530 * more efficient invoke code generation.
531 */
532struct CallInfo {
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000533 size_t num_arg_words; // Note: word count, not arg count.
534 RegLocation* args; // One for each word of arguments.
535 RegLocation result; // Eventual target of MOVE_RESULT.
buzbee1fd33462013-03-25 13:40:45 -0700536 int opt_flags;
537 InvokeType type;
538 uint32_t dex_idx;
Mathieu Chartiere5f13e52015-02-24 09:37:21 -0800539 MethodReference method_ref;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000540 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
buzbee1fd33462013-03-25 13:40:45 -0700541 uintptr_t direct_code;
542 uintptr_t direct_method;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000543 RegLocation target; // Target of following move_result.
buzbee1fd33462013-03-25 13:40:45 -0700544 bool skip_this;
545 bool is_range;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000546 DexOffset offset; // Offset in code units.
Vladimir Markof096aad2014-01-23 15:51:58 +0000547 MIR* mir;
Jeff Hao848f70a2014-01-15 13:49:50 -0800548 int32_t string_init_offset;
buzbee1fd33462013-03-25 13:40:45 -0700549};
550
551
buzbee091cc402014-03-31 10:14:40 -0700552const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, RegStorage(), INVALID_SREG,
553 INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800554
555class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700556 public:
buzbee862a7602013-04-05 10:58:54 -0700557 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -0700558 virtual ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800559
Ian Rogers71fe2672013-03-19 20:45:02 -0700560 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700561 * Examine the graph to determine whether it's worthwile to spend the time compiling
562 * this method.
563 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700564 bool SkipCompilation(std::string* skip_message);
buzbeeee17e0a2013-07-31 10:47:37 -0700565
566 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800567 * Should we skip the compilation of this method based on its name?
568 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700569 bool SkipCompilationByName(const std::string& methodname);
Dave Allison39c3bfb2014-01-28 18:33:52 -0800570
571 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700572 * Parse dex method and add MIR at current insert point. Returns id (which is
573 * actually the index of the method in the m_units_ array).
574 */
Mathieu Chartier736b5602015-09-02 14:54:11 -0700575 void InlineMethod(const DexFile::CodeItem* code_item,
576 uint32_t access_flags,
577 InvokeType invoke_type,
578 uint16_t class_def_idx,
579 uint32_t method_idx,
580 jobject class_loader,
581 const DexFile& dex_file,
582 Handle<mirror::DexCache> dex_cache);
buzbee311ca162013-02-28 15:56:43 -0800583
Ian Rogers71fe2672013-03-19 20:45:02 -0700584 /* Find existing block */
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800585 BasicBlock* FindBlock(DexOffset code_offset,
586 ScopedArenaVector<uint16_t>* dex_pc_to_block_map) {
587 return FindBlock(code_offset, false, nullptr, dex_pc_to_block_map);
Ian Rogers71fe2672013-03-19 20:45:02 -0700588 }
buzbee311ca162013-02-28 15:56:43 -0800589
Ian Rogers71fe2672013-03-19 20:45:02 -0700590 const uint16_t* GetCurrentInsns() const {
591 return current_code_item_->insns_;
592 }
buzbee311ca162013-02-28 15:56:43 -0800593
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700594 /**
595 * @brief Used to obtain the raw dex bytecode instruction pointer.
596 * @param m_unit_index The method index in MIRGraph (caused by having multiple methods).
597 * This is guaranteed to contain index 0 which is the base method being compiled.
598 * @return Returns the raw instruction pointer.
599 */
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800600 const uint16_t* GetInsns(int m_unit_index) const;
buzbee311ca162013-02-28 15:56:43 -0800601
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700602 /**
603 * @brief Used to obtain the raw data table.
604 * @param mir sparse switch, packed switch, of fill-array-data
605 * @param table_offset The table offset from start of method.
606 * @return Returns the raw table pointer.
607 */
608 const uint16_t* GetTable(MIR* mir, uint32_t table_offset) const {
Ian Rogers832336b2014-10-08 15:35:22 -0700609 return GetInsns(mir->m_unit_index) + mir->offset + static_cast<int32_t>(table_offset);
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700610 }
611
Andreas Gampe44395962014-06-13 13:44:40 -0700612 unsigned int GetNumBlocks() const {
Vladimir Markoffda4992014-12-18 17:05:58 +0000613 return block_list_.size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700614 }
buzbee311ca162013-02-28 15:56:43 -0800615
Razvan A Lupusoru75035972014-09-11 15:24:59 -0700616 /**
617 * @brief Provides the total size in code units of all instructions in MIRGraph.
618 * @details Includes the sizes of all methods in compilation unit.
619 * @return Returns the cumulative sum of all insn sizes (in code units).
620 */
621 size_t GetNumDalvikInsns() const;
buzbeeee17e0a2013-07-31 10:47:37 -0700622
Ian Rogers71fe2672013-03-19 20:45:02 -0700623 ArenaBitVector* GetTryBlockAddr() const {
624 return try_block_addr_;
625 }
buzbee311ca162013-02-28 15:56:43 -0800626
Ian Rogers71fe2672013-03-19 20:45:02 -0700627 BasicBlock* GetEntryBlock() const {
628 return entry_block_;
629 }
buzbee311ca162013-02-28 15:56:43 -0800630
Ian Rogers71fe2672013-03-19 20:45:02 -0700631 BasicBlock* GetExitBlock() const {
632 return exit_block_;
633 }
buzbee311ca162013-02-28 15:56:43 -0800634
Andreas Gampe44395962014-06-13 13:44:40 -0700635 BasicBlock* GetBasicBlock(unsigned int block_id) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100636 DCHECK_LT(block_id, block_list_.size()); // NOTE: NullBasicBlockId is 0.
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700637 return (block_id == NullBasicBlockId) ? nullptr : block_list_[block_id];
Ian Rogers71fe2672013-03-19 20:45:02 -0700638 }
buzbee311ca162013-02-28 15:56:43 -0800639
Ian Rogers71fe2672013-03-19 20:45:02 -0700640 size_t GetBasicBlockListCount() const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100641 return block_list_.size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700642 }
buzbee311ca162013-02-28 15:56:43 -0800643
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100644 const ArenaVector<BasicBlock*>& GetBlockList() {
645 return block_list_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700646 }
buzbee311ca162013-02-28 15:56:43 -0800647
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100648 const ArenaVector<BasicBlockId>& GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700649 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700650 }
buzbee311ca162013-02-28 15:56:43 -0800651
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100652 const ArenaVector<BasicBlockId>& GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700653 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700654 }
buzbee311ca162013-02-28 15:56:43 -0800655
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100656 const ArenaVector<BasicBlockId>& GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700657 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700658 }
buzbee311ca162013-02-28 15:56:43 -0800659
Ian Rogers71fe2672013-03-19 20:45:02 -0700660 int GetDefCount() const {
661 return def_count_;
662 }
buzbee311ca162013-02-28 15:56:43 -0800663
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700664 ArenaAllocator* GetArena() const {
buzbee862a7602013-04-05 10:58:54 -0700665 return arena_;
666 }
667
Ian Rogers71fe2672013-03-19 20:45:02 -0700668 void EnableOpcodeCounting() {
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +0000669 opcode_count_ = arena_->AllocArray<int>(kNumPackedOpcodes, kArenaAllocMisc);
Ian Rogers71fe2672013-03-19 20:45:02 -0700670 }
buzbee311ca162013-02-28 15:56:43 -0800671
Ian Rogers71fe2672013-03-19 20:45:02 -0700672 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800673
Ian Rogers71fe2672013-03-19 20:45:02 -0700674 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
675 return m_units_[current_method_];
676 }
buzbee311ca162013-02-28 15:56:43 -0800677
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800678 /**
679 * @brief Dump a CFG into a dot file format.
680 * @param dir_prefix the directory the file will be created in.
681 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
682 * @param suffix does the filename require a suffix or not (default = nullptr).
683 */
684 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800685
Vladimir Markoc91df2d2015-04-23 09:29:21 +0000686 bool HasCheckCast() const {
687 return (merged_df_flags_ & DF_CHK_CAST) != 0u;
688 }
689
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000690 bool HasFieldAccess() const {
691 return (merged_df_flags_ & (DF_IFIELD | DF_SFIELD)) != 0u;
692 }
693
Vladimir Markobfea9c22014-01-17 17:49:33 +0000694 bool HasStaticFieldAccess() const {
695 return (merged_df_flags_ & DF_SFIELD) != 0u;
696 }
697
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000698 bool HasInvokes() const {
699 // NOTE: These formats include the rare filled-new-array/range.
700 return (merged_df_flags_ & (DF_FORMAT_35C | DF_FORMAT_3RC)) != 0u;
701 }
702
Vladimir Markobe0e5462014-02-26 11:24:15 +0000703 void DoCacheFieldLoweringInfo();
704
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000705 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) const {
Vladimir Markoaf6925b2014-10-31 16:37:32 +0000706 return GetIFieldLoweringInfo(mir->meta.ifield_lowering_info);
707 }
708
709 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(uint32_t lowering_info) const {
710 DCHECK_LT(lowering_info, ifield_lowering_infos_.size());
711 return ifield_lowering_infos_[lowering_info];
712 }
713
714 size_t GetIFieldLoweringInfoCount() const {
715 return ifield_lowering_infos_.size();
Vladimir Markobe0e5462014-02-26 11:24:15 +0000716 }
717
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000718 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) const {
Vladimir Markoaf6925b2014-10-31 16:37:32 +0000719 return GetSFieldLoweringInfo(mir->meta.sfield_lowering_info);
720 }
721
722 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(uint32_t lowering_info) const {
723 DCHECK_LT(lowering_info, sfield_lowering_infos_.size());
724 return sfield_lowering_infos_[lowering_info];
725 }
726
727 size_t GetSFieldLoweringInfoCount() const {
728 return sfield_lowering_infos_.size();
Vladimir Markobe0e5462014-02-26 11:24:15 +0000729 }
730
Vladimir Markof096aad2014-01-23 15:51:58 +0000731 void DoCacheMethodLoweringInfo();
732
Mathieu Chartiere5f13e52015-02-24 09:37:21 -0800733 const MirMethodLoweringInfo& GetMethodLoweringInfo(MIR* mir) const {
Vladimir Markoc91df2d2015-04-23 09:29:21 +0000734 return GetMethodLoweringInfo(mir->meta.method_lowering_info);
735 }
736
737 const MirMethodLoweringInfo& GetMethodLoweringInfo(uint32_t lowering_info) const {
738 DCHECK_LT(lowering_info, method_lowering_infos_.size());
739 return method_lowering_infos_[lowering_info];
740 }
741
742 size_t GetMethodLoweringInfoCount() const {
743 return method_lowering_infos_.size();
Vladimir Markof096aad2014-01-23 15:51:58 +0000744 }
745
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000746 void ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput);
747
buzbee1da1e2f2013-11-15 13:37:01 -0800748 void InitRegLocations();
749
750 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800751
Ian Rogers71fe2672013-03-19 20:45:02 -0700752 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800753
Vladimir Markoffda4992014-12-18 17:05:58 +0000754 void BasicBlockOptimizationStart();
Ian Rogers71fe2672013-03-19 20:45:02 -0700755 void BasicBlockOptimization();
Vladimir Markoffda4992014-12-18 17:05:58 +0000756 void BasicBlockOptimizationEnd();
buzbee311ca162013-02-28 15:56:43 -0800757
Jeff Hao848f70a2014-01-15 13:49:50 -0800758 void StringChange();
759
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100760 const ArenaVector<BasicBlockId>& GetTopologicalSortOrder() {
761 DCHECK(!topological_order_.empty());
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700762 return topological_order_;
763 }
764
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100765 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderLoopEnds() {
766 DCHECK(!topological_order_loop_ends_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100767 return topological_order_loop_ends_;
768 }
769
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100770 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderIndexes() {
771 DCHECK(!topological_order_indexes_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100772 return topological_order_indexes_;
773 }
774
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100775 ArenaVector<std::pair<uint16_t, bool>>* GetTopologicalSortOrderLoopHeadStack() {
776 DCHECK(!topological_order_.empty()); // Checking the main array, not the stack.
777 return &topological_order_loop_head_stack_;
Vladimir Marko55fff042014-07-10 12:42:52 +0100778 }
779
Vladimir Marko415ac882014-09-30 18:09:14 +0100780 size_t GetMaxNestedLoops() const {
781 return max_nested_loops_;
782 }
783
Vladimir Marko8b858e12014-11-27 14:52:37 +0000784 bool IsLoopHead(BasicBlockId bb_id) {
785 return topological_order_loop_ends_[topological_order_indexes_[bb_id]] != 0u;
786 }
787
Ian Rogers71fe2672013-03-19 20:45:02 -0700788 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700789 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700790 }
buzbee311ca162013-02-28 15:56:43 -0800791
Ian Rogers71fe2672013-03-19 20:45:02 -0700792 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800793 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700794 }
buzbee311ca162013-02-28 15:56:43 -0800795
Ian Rogers71fe2672013-03-19 20:45:02 -0700796 int32_t ConstantValue(RegLocation loc) const {
797 DCHECK(IsConst(loc));
798 return constant_values_[loc.orig_sreg];
799 }
buzbee311ca162013-02-28 15:56:43 -0800800
Ian Rogers71fe2672013-03-19 20:45:02 -0700801 int32_t ConstantValue(int32_t s_reg) const {
802 DCHECK(IsConst(s_reg));
803 return constant_values_[s_reg];
804 }
buzbee311ca162013-02-28 15:56:43 -0800805
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700806 /**
807 * @brief Used to obtain 64-bit value of a pair of ssa registers.
808 * @param s_reg_low The ssa register representing the low bits.
809 * @param s_reg_high The ssa register representing the high bits.
810 * @return Retusn the 64-bit constant value.
811 */
812 int64_t ConstantValueWide(int32_t s_reg_low, int32_t s_reg_high) const {
813 DCHECK(IsConst(s_reg_low));
814 DCHECK(IsConst(s_reg_high));
815 return (static_cast<int64_t>(constant_values_[s_reg_high]) << 32) |
816 Low32Bits(static_cast<int64_t>(constant_values_[s_reg_low]));
817 }
818
Ian Rogers71fe2672013-03-19 20:45:02 -0700819 int64_t ConstantValueWide(RegLocation loc) const {
820 DCHECK(IsConst(loc));
Andreas Gampede0b9962014-08-27 14:24:42 -0700821 DCHECK(!loc.high_word); // Do not allow asking for the high partner.
822 DCHECK_LT(loc.orig_sreg + 1, GetNumSSARegs());
Ian Rogers71fe2672013-03-19 20:45:02 -0700823 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
824 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
825 }
buzbee311ca162013-02-28 15:56:43 -0800826
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700827 /**
828 * @brief Used to mark ssa register as being constant.
829 * @param ssa_reg The ssa register.
830 * @param value The constant value of ssa register.
831 */
832 void SetConstant(int32_t ssa_reg, int32_t value);
833
834 /**
835 * @brief Used to mark ssa register and its wide counter-part as being constant.
836 * @param ssa_reg The ssa register.
837 * @param value The 64-bit constant value of ssa register and its pair.
838 */
839 void SetConstantWide(int32_t ssa_reg, int64_t value);
840
Ian Rogers71fe2672013-03-19 20:45:02 -0700841 bool IsConstantNullRef(RegLocation loc) const {
842 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
843 }
buzbee311ca162013-02-28 15:56:43 -0800844
Ian Rogers71fe2672013-03-19 20:45:02 -0700845 int GetNumSSARegs() const {
846 return num_ssa_regs_;
847 }
buzbee311ca162013-02-28 15:56:43 -0800848
Ian Rogers71fe2672013-03-19 20:45:02 -0700849 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700850 /*
851 * TODO: It's theoretically possible to exceed 32767, though any cases which did
852 * would be filtered out with current settings. When orig_sreg field is removed
853 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
854 */
Andreas Gampe0d8ea462014-07-17 18:04:32 -0700855 CHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700856 num_ssa_regs_ = new_num;
857 }
buzbee311ca162013-02-28 15:56:43 -0800858
buzbee862a7602013-04-05 10:58:54 -0700859 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700860 return num_reachable_blocks_;
861 }
buzbee311ca162013-02-28 15:56:43 -0800862
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100863 uint32_t GetUseCount(int sreg) const {
864 DCHECK_LT(static_cast<size_t>(sreg), use_counts_.size());
865 return use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700866 }
buzbee311ca162013-02-28 15:56:43 -0800867
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100868 uint32_t GetRawUseCount(int sreg) const {
869 DCHECK_LT(static_cast<size_t>(sreg), raw_use_counts_.size());
870 return raw_use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700871 }
buzbee311ca162013-02-28 15:56:43 -0800872
Ian Rogers71fe2672013-03-19 20:45:02 -0700873 int GetSSASubscript(int ssa_reg) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100874 DCHECK_LT(static_cast<size_t>(ssa_reg), ssa_subscripts_.size());
875 return ssa_subscripts_[ssa_reg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700876 }
buzbee311ca162013-02-28 15:56:43 -0800877
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700878 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700879 DCHECK(num < mir->ssa_rep->num_uses);
880 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
881 return res;
882 }
883
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700884 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700885 DCHECK_GT(mir->ssa_rep->num_defs, 0);
886 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
887 return res;
888 }
889
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700890 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700891 RegLocation res = GetRawDest(mir);
892 DCHECK(!res.wide);
893 return res;
894 }
895
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700896 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700897 RegLocation res = GetRawSrc(mir, num);
898 DCHECK(!res.wide);
899 return res;
900 }
901
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700902 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700903 RegLocation res = GetRawDest(mir);
904 DCHECK(res.wide);
905 return res;
906 }
907
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700908 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700909 RegLocation res = GetRawSrc(mir, low);
910 DCHECK(res.wide);
911 return res;
912 }
913
914 RegLocation GetBadLoc() {
915 return bad_loc;
916 }
917
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800918 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700919 return method_sreg_;
920 }
921
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800922 /**
923 * @brief Used to obtain the number of compiler temporaries being used.
924 * @return Returns the number of compiler temporaries.
925 */
926 size_t GetNumUsedCompilerTemps() const {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700927 // Assume that the special temps will always be used.
928 return GetNumNonSpecialCompilerTemps() + max_available_special_compiler_temps_;
929 }
930
931 /**
932 * @brief Used to obtain number of bytes needed for special temps.
933 * @details This space is always needed because temps have special location on stack.
934 * @return Returns number of bytes for the special temps.
935 */
936 size_t GetNumBytesForSpecialTemps() const;
937
938 /**
939 * @brief Used by backend as a hint for maximum number of bytes for non-special temps.
940 * @details Returns 4 bytes for each temp because that is the maximum amount needed
941 * for storing each temp. The BE could be smarter though and allocate a smaller
942 * spill region.
943 * @return Returns the maximum number of bytes needed for non-special temps.
944 */
945 size_t GetMaximumBytesForNonSpecialTemps() const {
946 return GetNumNonSpecialCompilerTemps() * sizeof(uint32_t);
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800947 }
948
949 /**
950 * @brief Used to obtain the number of non-special compiler temporaries being used.
951 * @return Returns the number of non-special compiler temporaries.
952 */
953 size_t GetNumNonSpecialCompilerTemps() const {
954 return num_non_special_compiler_temps_;
955 }
956
957 /**
958 * @brief Used to set the total number of available non-special compiler temporaries.
959 * @details Can fail setting the new max if there are more temps being used than the new_max.
960 * @param new_max The new maximum number of non-special compiler temporaries.
961 * @return Returns true if the max was set and false if failed to set.
962 */
963 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700964 // Make sure that enough temps still exist for backend and also that the
965 // new max can still keep around all of the already requested temps.
966 if (new_max < (GetNumNonSpecialCompilerTemps() + reserved_temps_for_backend_)) {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800967 return false;
968 } else {
969 max_available_non_special_compiler_temps_ = new_max;
970 return true;
971 }
972 }
973
974 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700975 * @brief Provides the number of non-special compiler temps available for use by ME.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800976 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700977 * Additionally, this makes sure to not use any temps reserved for BE only.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800978 * @return Returns the number of available temps.
979 */
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700980 size_t GetNumAvailableVRTemps();
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800981
982 /**
983 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
984 * @return Returns the maximum number of compiler temporaries, whether used or not.
985 */
986 size_t GetMaxPossibleCompilerTemps() const {
987 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
988 }
989
990 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700991 * @brief Used to signal that the compiler temps have been committed.
992 * @details This should be used once the number of temps can no longer change,
993 * such as after frame size is committed and cannot be changed.
994 */
995 void CommitCompilerTemps() {
996 compiler_temps_committed_ = true;
997 }
998
999 /**
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -08001000 * @brief Used to obtain a new unique compiler temporary.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001001 * @details Two things are done for convenience when allocating a new compiler
1002 * temporary. The ssa register is automatically requested and the information
1003 * about reg location is filled. This helps when the temp is requested post
1004 * ssa initialization, such as when temps are requested by the backend.
1005 * @warning If the temp requested will be used for ME and have multiple versions,
1006 * the sreg provided by the temp will be invalidated on next ssa recalculation.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -08001007 * @param ct_type Type of compiler temporary requested.
1008 * @param wide Whether we should allocate a wide temporary.
1009 * @return Returns the newly created compiler temporary.
1010 */
1011 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
1012
Vladimir Markocc234812015-04-07 09:36:09 +01001013 /**
1014 * @brief Used to remove last created compiler temporary when it's not needed.
1015 * @param temp the temporary to remove.
1016 */
1017 void RemoveLastCompilerTemp(CompilerTempType ct_type, bool wide, CompilerTemp* temp);
1018
buzbee1fd33462013-03-25 13:40:45 -07001019 bool MethodIsLeaf() {
1020 return attributes_ & METHOD_IS_LEAF;
1021 }
1022
1023 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -08001024 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -07001025 return reg_location_[index];
1026 }
1027
1028 RegLocation GetMethodLoc() {
1029 return reg_location_[method_sreg_];
1030 }
1031
Vladimir Marko8b858e12014-11-27 14:52:37 +00001032 bool IsBackEdge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
1033 DCHECK_NE(target_bb_id, NullBasicBlockId);
1034 DCHECK_LT(target_bb_id, topological_order_indexes_.size());
1035 DCHECK_LT(branch_bb->id, topological_order_indexes_.size());
1036 return topological_order_indexes_[target_bb_id] <= topological_order_indexes_[branch_bb->id];
buzbee9329e6d2013-08-19 12:55:10 -07001037 }
1038
Vladimir Marko8b858e12014-11-27 14:52:37 +00001039 bool IsSuspendCheckEdge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
1040 if (!IsBackEdge(branch_bb, target_bb_id)) {
1041 return false;
1042 }
1043 if (suspend_checks_in_loops_ == nullptr) {
1044 // We didn't run suspend check elimination.
1045 return true;
1046 }
1047 uint16_t target_depth = GetBasicBlock(target_bb_id)->nesting_depth;
1048 return (suspend_checks_in_loops_[branch_bb->id] & (1u << (target_depth - 1u))) == 0;
buzbee9329e6d2013-08-19 12:55:10 -07001049 }
1050
buzbee0d829482013-10-11 15:24:55 -07001051 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -07001052 if (target_offset <= current_offset_) {
1053 backward_branches_++;
1054 } else {
1055 forward_branches_++;
1056 }
1057 }
1058
1059 int GetBranchCount() {
1060 return backward_branches_ + forward_branches_;
1061 }
1062
buzbeeb1f1d642014-02-27 12:55:32 -08001063 // Is this vreg in the in set?
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001064 bool IsInVReg(uint32_t vreg) {
1065 return (vreg >= GetFirstInVR()) && (vreg < GetFirstTempVR());
1066 }
1067
1068 uint32_t GetNumOfCodeVRs() const {
1069 return current_code_item_->registers_size_;
1070 }
1071
1072 uint32_t GetNumOfCodeAndTempVRs() const {
1073 // Include all of the possible temps so that no structures overflow when initialized.
1074 return GetNumOfCodeVRs() + GetMaxPossibleCompilerTemps();
1075 }
1076
1077 uint32_t GetNumOfLocalCodeVRs() const {
1078 // This also refers to the first "in" VR.
1079 return GetNumOfCodeVRs() - current_code_item_->ins_size_;
1080 }
1081
1082 uint32_t GetNumOfInVRs() const {
1083 return current_code_item_->ins_size_;
1084 }
1085
1086 uint32_t GetNumOfOutVRs() const {
1087 return current_code_item_->outs_size_;
1088 }
1089
1090 uint32_t GetFirstInVR() const {
1091 return GetNumOfLocalCodeVRs();
1092 }
1093
1094 uint32_t GetFirstTempVR() const {
1095 // Temp VRs immediately follow code VRs.
1096 return GetNumOfCodeVRs();
1097 }
1098
1099 uint32_t GetFirstSpecialTempVR() const {
1100 // Special temps appear first in the ordering before non special temps.
1101 return GetFirstTempVR();
1102 }
1103
1104 uint32_t GetFirstNonSpecialTempVR() const {
1105 // We always leave space for all the special temps before the non-special ones.
1106 return GetFirstSpecialTempVR() + max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -08001107 }
1108
Vladimir Marko312eb252014-10-07 15:01:57 +01001109 bool HasTryCatchBlocks() const {
1110 return current_code_item_->tries_size_ != 0;
1111 }
1112
Ian Rogers71fe2672013-03-19 20:45:02 -07001113 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -07001114 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001115
1116 /* Return the base virtual register for a SSA name */
1117 int SRegToVReg(int ssa_reg) const {
1118 return ssa_base_vregs_[ssa_reg];
1119 }
1120
Ian Rogers71fe2672013-03-19 20:45:02 -07001121 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -07001122 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Vladimir Marko67c72b82014-10-09 12:26:10 +01001123 bool EliminateNullChecksGate();
1124 bool EliminateNullChecks(BasicBlock* bb);
1125 void EliminateNullChecksEnd();
Vladimir Markoc91df2d2015-04-23 09:29:21 +00001126 void InferTypesStart();
Vladimir Marko67c72b82014-10-09 12:26:10 +01001127 bool InferTypes(BasicBlock* bb);
Vladimir Markoc91df2d2015-04-23 09:29:21 +00001128 void InferTypesEnd();
Vladimir Markobfea9c22014-01-17 17:49:33 +00001129 bool EliminateClassInitChecksGate();
1130 bool EliminateClassInitChecks(BasicBlock* bb);
1131 void EliminateClassInitChecksEnd();
Vladimir Marko95a05972014-05-30 10:01:32 +01001132 bool ApplyGlobalValueNumberingGate();
1133 bool ApplyGlobalValueNumbering(BasicBlock* bb);
1134 void ApplyGlobalValueNumberingEnd();
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001135 bool EliminateDeadCodeGate();
1136 bool EliminateDeadCode(BasicBlock* bb);
1137 void EliminateDeadCodeEnd();
Vladimir Markoad677272015-04-20 10:48:13 +01001138 void GlobalValueNumberingCleanup();
Vladimir Marko8b858e12014-11-27 14:52:37 +00001139 bool EliminateSuspendChecksGate();
1140 bool EliminateSuspendChecks(BasicBlock* bb);
Vladimir Markoaf6925b2014-10-31 16:37:32 +00001141
1142 uint16_t GetGvnIFieldId(MIR* mir) const {
1143 DCHECK(IsInstructionIGetOrIPut(mir->dalvikInsn.opcode));
1144 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.size());
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001145 DCHECK(temp_.gvn.ifield_ids != nullptr);
1146 return temp_.gvn.ifield_ids[mir->meta.ifield_lowering_info];
Vladimir Markoaf6925b2014-10-31 16:37:32 +00001147 }
1148
1149 uint16_t GetGvnSFieldId(MIR* mir) const {
1150 DCHECK(IsInstructionSGetOrSPut(mir->dalvikInsn.opcode));
1151 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.size());
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001152 DCHECK(temp_.gvn.sfield_ids != nullptr);
1153 return temp_.gvn.sfield_ids[mir->meta.sfield_lowering_info];
Vladimir Markoaf6925b2014-10-31 16:37:32 +00001154 }
1155
buzbee8c7a02a2014-06-14 12:33:09 -07001156 bool PuntToInterpreter() {
1157 return punt_to_interpreter_;
1158 }
1159
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001160 void SetPuntToInterpreter(bool val);
buzbee8c7a02a2014-06-14 12:33:09 -07001161
Razvan A Lupusoru1500e6f2014-08-22 15:39:50 -07001162 void DisassembleExtendedInstr(const MIR* mir, std::string* decoded_mir);
buzbee1fd33462013-03-25 13:40:45 -07001163 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -07001164 void ReplaceSpecialChars(std::string& str);
1165 std::string GetSSAName(int ssa_reg);
1166 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
1167 void GetBlockName(BasicBlock* bb, char* name);
Serguei Katkov717a3e42014-11-13 17:19:42 +06001168 const char* GetShortyFromMethodReference(const MethodReference& target_method);
buzbee1fd33462013-03-25 13:40:45 -07001169 void DumpMIRGraph();
1170 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -07001171 BasicBlock* NewMemBB(BBType block_type, int block_id);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -07001172 MIR* NewMIR();
buzbee0d829482013-10-11 15:24:55 -07001173 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
1174 BasicBlock* NextDominatedBlock(BasicBlock* bb);
1175 bool LayoutBlocks(BasicBlock* bb);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -07001176 void ComputeTopologicalSortOrder();
Jean Christophe Beyler85127582014-05-11 23:36:41 -07001177 BasicBlock* CreateNewBB(BBType block_type);
buzbee311ca162013-02-28 15:56:43 -08001178
Razvan A Lupusorucb804742014-07-09 16:42:19 -07001179 bool InlineSpecialMethodsGate();
1180 void InlineSpecialMethodsStart();
1181 void InlineSpecialMethods(BasicBlock* bb);
1182 void InlineSpecialMethodsEnd();
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001183
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001184 /**
1185 * @brief Perform the initial preparation for the Method Uses.
1186 */
1187 void InitializeMethodUses();
1188
1189 /**
1190 * @brief Perform the initial preparation for the Constant Propagation.
1191 */
1192 void InitializeConstantPropagation();
1193
1194 /**
1195 * @brief Perform the initial preparation for the SSA Transformation.
1196 */
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001197 void SSATransformationStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001198
1199 /**
1200 * @brief Insert a the operands for the Phi nodes.
1201 * @param bb the considered BasicBlock.
1202 * @return true
1203 */
1204 bool InsertPhiNodeOperands(BasicBlock* bb);
1205
1206 /**
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001207 * @brief Perform the cleanup after the SSA Transformation.
1208 */
1209 void SSATransformationEnd();
1210
1211 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001212 * @brief Perform constant propagation on a BasicBlock.
1213 * @param bb the considered BasicBlock.
1214 */
1215 void DoConstantPropagation(BasicBlock* bb);
1216
1217 /**
Vladimir Markocc234812015-04-07 09:36:09 +01001218 * @brief Get use count weight for a given block.
1219 * @param bb the BasicBlock.
1220 */
1221 uint32_t GetUseCountWeight(BasicBlock* bb) const;
1222
1223 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001224 * @brief Count the uses in the BasicBlock
1225 * @param bb the BasicBlock
1226 */
Vladimir Marko8b858e12014-11-27 14:52:37 +00001227 void CountUses(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001228
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001229 static uint64_t GetDataFlowAttributes(Instruction::Code opcode);
1230 static uint64_t GetDataFlowAttributes(MIR* mir);
1231
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001232 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001233 * @brief Combine BasicBlocks
1234 * @param the BasicBlock we are considering
1235 */
1236 void CombineBlocks(BasicBlock* bb);
1237
1238 void ClearAllVisitedFlags();
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001239
1240 void AllocateSSAUseData(MIR *mir, int num_uses);
1241 void AllocateSSADefData(MIR *mir, int num_defs);
Nicolas Geoffray216eaa22015-03-17 17:09:30 +00001242 void CalculateBasicBlockInformation(const PassManager* const post_opt);
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001243 void ComputeDFSOrders();
1244 void ComputeDefBlockMatrix();
1245 void ComputeDominators();
1246 void CompilerInitializeSSAConversion();
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -07001247 virtual void InitializeBasicBlockDataFlow();
Vladimir Marko6a8946b2015-02-09 12:35:05 +00001248 void FindPhiNodeBlocks();
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001249 void DoDFSPreOrderSSARename(BasicBlock* block);
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001250
Vladimir Marko312eb252014-10-07 15:01:57 +01001251 bool DfsOrdersUpToDate() const {
1252 return dfs_orders_up_to_date_;
1253 }
1254
Vladimir Markoffda4992014-12-18 17:05:58 +00001255 bool DominationUpToDate() const {
1256 return domination_up_to_date_;
1257 }
1258
1259 bool MirSsaRepUpToDate() const {
1260 return mir_ssa_rep_up_to_date_;
1261 }
1262
1263 bool TopologicalOrderUpToDate() const {
1264 return topological_order_up_to_date_;
1265 }
1266
Ian Rogers71fe2672013-03-19 20:45:02 -07001267 /*
1268 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
1269 * we can verify that all catch entries have native PC entries.
1270 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001271 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -08001272
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001273 // TODO: make these private.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001274 RegLocation* reg_location_; // Map SSA names to location.
1275 ArenaSafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -07001276
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001277 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbee1fd33462013-03-25 13:40:45 -07001278
Mark Mendelle87f9b52014-04-30 14:13:18 -04001279 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001280
1281 protected:
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001282 int FindCommonParent(int block1, int block2);
1283 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
1284 const ArenaBitVector* src2);
1285 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
1286 ArenaBitVector* live_in_v, int dalvik_reg_id);
1287 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001288 void HandleExtended(ArenaBitVector* use_v, ArenaBitVector* def_v,
1289 ArenaBitVector* live_in_v,
1290 const MIR::DecodedInstruction& d_insn);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001291 bool DoSSAConversion(BasicBlock* bb);
Ian Rogers29a26482014-05-02 15:27:29 -07001292 int ParseInsn(const uint16_t* code_ptr, MIR::DecodedInstruction* decoded_instruction);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001293 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -07001294 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -07001295 BasicBlock** immed_pred_block_p);
Chao-ying Fu72f53af2014-11-11 16:48:40 -08001296 BasicBlock* FindBlock(DexOffset code_offset, bool create, BasicBlock** immed_pred_block_p,
1297 ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
1298 void ProcessTryCatchBlocks(ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
Vladimir Markoe8ae8142014-07-08 18:06:45 +01001299 bool IsBadMonitorExitCatch(NarrowDexOffset monitor_exit_offset, NarrowDexOffset catch_offset);
buzbee0d829482013-10-11 15:24:55 -07001300 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Chao-ying Fu72f53af2014-11-11 16:48:40 -08001301 int flags, const uint16_t* code_ptr, const uint16_t* code_end,
1302 ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
buzbee17189ac2013-11-08 11:07:02 -08001303 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Chao-ying Fu72f53af2014-11-11 16:48:40 -08001304 int flags,
1305 ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
buzbee0d829482013-10-11 15:24:55 -07001306 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001307 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
Chao-ying Fu72f53af2014-11-11 16:48:40 -08001308 const uint16_t* code_end,
1309 ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001310 int AddNewSReg(int v_reg);
1311 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001312 void DataFlowSSAFormat35C(MIR* mir);
1313 void DataFlowSSAFormat3RC(MIR* mir);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001314 void DataFlowSSAFormatExtended(MIR* mir);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001315 bool FindLocalLiveIn(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001316 bool VerifyPredInfo(BasicBlock* bb);
1317 BasicBlock* NeedsVisit(BasicBlock* bb);
1318 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
1319 void MarkPreOrder(BasicBlock* bb);
1320 void RecordDFSOrders(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001321 void ComputeDomPostOrderTraversal(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001322 int GetSSAUseCount(int s_reg);
1323 bool BasicBlockOpt(BasicBlock* bb);
Ningsheng Jiana262f772014-11-25 16:48:07 +08001324 void MultiplyAddOpt(BasicBlock* bb);
1325
1326 /**
1327 * @brief Check whether the given MIR is possible to throw an exception.
1328 * @param mir The mir to check.
1329 * @return Returns 'true' if the given MIR might throw an exception.
1330 */
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001331 bool CanThrow(MIR* mir) const;
1332
Ningsheng Jiana262f772014-11-25 16:48:07 +08001333 /**
1334 * @brief Combine multiply and add/sub MIRs into corresponding extended MAC MIR.
1335 * @param mul_mir The multiply MIR to be combined.
1336 * @param add_mir The add/sub MIR to be combined.
1337 * @param mul_is_first_addend 'true' if multiply product is the first addend of add operation.
1338 * @param is_wide 'true' if the operations are long type.
1339 * @param is_sub 'true' if it is a multiply-subtract operation.
1340 */
1341 void CombineMultiplyAdd(MIR* mul_mir, MIR* add_mir, bool mul_is_first_addend,
1342 bool is_wide, bool is_sub);
1343 /*
1344 * @brief Check whether the first MIR anti-depends on the second MIR.
1345 * @details To check whether one of first MIR's uses of vregs is redefined by the second MIR,
1346 * i.e. there is a write-after-read dependency.
1347 * @param first The first MIR.
1348 * @param second The second MIR.
1349 * @param Returns true if there is a write-after-read dependency.
1350 */
1351 bool HasAntiDependency(MIR* first, MIR* second);
1352
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001353 bool BuildExtendedBBList(class BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001354 bool FillDefBlockMatrix(BasicBlock* bb);
1355 void InitializeDominationInfo(BasicBlock* bb);
1356 bool ComputeblockIDom(BasicBlock* bb);
1357 bool ComputeBlockDominators(BasicBlock* bb);
1358 bool SetDominators(BasicBlock* bb);
1359 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001360 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001361
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001362 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -07001363 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
Andreas Gampe060e6fe2014-06-19 11:34:06 -07001364 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default,
1365 std::string* skip_message);
buzbee311ca162013-02-28 15:56:43 -08001366
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001367 CompilationUnit* const cu_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001368 ArenaVector<int> ssa_base_vregs_;
1369 ArenaVector<int> ssa_subscripts_;
Vladimir Marko1c6ea442014-12-19 18:11:35 +00001370 // Map original Dalvik virtual reg i to the current SSA name.
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +00001371 int32_t* vreg_to_ssa_map_; // length == method->registers_size
Vladimir Marko1c6ea442014-12-19 18:11:35 +00001372 int* ssa_last_defs_; // length == method->registers_size
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001373 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
1374 int* constant_values_; // length == num_ssa_reg
1375 // Use counts of ssa names.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001376 ArenaVector<uint32_t> use_counts_; // Weighted by nesting depth
1377 ArenaVector<uint32_t> raw_use_counts_; // Not weighted
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001378 unsigned int num_reachable_blocks_;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001379 unsigned int max_num_reachable_blocks_;
Vladimir Marko312eb252014-10-07 15:01:57 +01001380 bool dfs_orders_up_to_date_;
Vladimir Markoffda4992014-12-18 17:05:58 +00001381 bool domination_up_to_date_;
1382 bool mir_ssa_rep_up_to_date_;
1383 bool topological_order_up_to_date_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001384 ArenaVector<BasicBlockId> dfs_order_;
1385 ArenaVector<BasicBlockId> dfs_post_order_;
1386 ArenaVector<BasicBlockId> dom_post_order_traversal_;
1387 ArenaVector<BasicBlockId> topological_order_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001388 // Indexes in topological_order_ need to be only as big as the BasicBlockId.
Andreas Gampe785d2f22014-11-03 22:57:30 -08001389 static_assert(sizeof(BasicBlockId) == sizeof(uint16_t), "Assuming 16 bit BasicBlockId");
Vladimir Marko55fff042014-07-10 12:42:52 +01001390 // For each loop head, remember the past-the-end index of the end of the loop. 0 if not loop head.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001391 ArenaVector<uint16_t> topological_order_loop_ends_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001392 // Map BB ids to topological_order_ indexes. 0xffff if not included (hidden or null block).
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001393 ArenaVector<uint16_t> topological_order_indexes_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001394 // Stack of the loop head indexes and recalculation flags for RepeatingTopologicalSortIterator.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001395 ArenaVector<std::pair<uint16_t, bool>> topological_order_loop_head_stack_;
Vladimir Marko415ac882014-09-30 18:09:14 +01001396 size_t max_nested_loops_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001397 int* i_dom_list_;
Ian Rogers700a4022014-05-19 16:49:03 -07001398 std::unique_ptr<ScopedArenaAllocator> temp_scoped_alloc_;
Vladimir Markof585e542014-11-21 13:41:32 +00001399 // Union of temporaries used by different passes.
1400 union {
1401 // Class init check elimination.
1402 struct {
1403 size_t num_class_bits; // 2 bits per class: class initialized and class in dex cache.
1404 ArenaBitVector* work_classes_to_check;
1405 ArenaBitVector** ending_classes_to_check_matrix; // num_blocks_ x num_class_bits.
1406 uint16_t* indexes;
1407 } cice;
1408 // Null check elimination.
1409 struct {
1410 size_t num_vregs;
1411 ArenaBitVector* work_vregs_to_check;
1412 ArenaBitVector** ending_vregs_to_check_matrix; // num_blocks_ x num_vregs.
1413 } nce;
1414 // Special method inlining.
1415 struct {
1416 size_t num_indexes;
1417 ArenaBitVector* processed_indexes;
1418 uint16_t* lowering_infos;
1419 } smi;
1420 // SSA transformation.
1421 struct {
1422 size_t num_vregs;
1423 ArenaBitVector* work_live_vregs;
1424 ArenaBitVector** def_block_matrix; // num_vregs x num_blocks_.
Vladimir Marko6a8946b2015-02-09 12:35:05 +00001425 ArenaBitVector** phi_node_blocks; // num_vregs x num_blocks_.
Vladimir Markoc91df2d2015-04-23 09:29:21 +00001426 TypeInference* ti;
Vladimir Markof585e542014-11-21 13:41:32 +00001427 } ssa;
1428 // Global value numbering.
1429 struct {
1430 GlobalValueNumbering* gvn;
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001431 uint16_t* ifield_ids; // Part of GVN/LVN but cached here for LVN to avoid recalculation.
1432 uint16_t* sfield_ids; // Ditto.
1433 GvnDeadCodeElimination* dce;
Vladimir Markof585e542014-11-21 13:41:32 +00001434 } gvn;
1435 } temp_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001436 static const int kInvalidEntry = -1;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001437 ArenaVector<BasicBlock*> block_list_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001438 ArenaBitVector* try_block_addr_;
1439 BasicBlock* entry_block_;
1440 BasicBlock* exit_block_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001441 const DexFile::CodeItem* current_code_item_;
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001442 ArenaVector<DexCompilationUnit*> m_units_; // List of methods included in this graph
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001443 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001444 ArenaVector<MIRLocation> method_stack_; // Include stack
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001445 int current_method_;
buzbee0d829482013-10-11 15:24:55 -07001446 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001447 int def_count_; // Used to estimate size of ssa name storage.
1448 int* opcode_count_; // Dex opcode coverage stats.
1449 int num_ssa_regs_; // Number of names following SSA transformation.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001450 ArenaVector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001451 int method_sreg_;
1452 unsigned int attributes_;
1453 Checkstats* checkstats_;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001454 ArenaAllocator* const arena_;
buzbeeb48819d2013-09-14 16:15:25 -07001455 int backward_branches_;
1456 int forward_branches_;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001457 size_t num_non_special_compiler_temps_; // Keeps track of allocated non-special compiler temps. These are VRs that are in compiler temp region on stack.
1458 size_t max_available_non_special_compiler_temps_; // Keeps track of maximum available non-special temps.
1459 size_t max_available_special_compiler_temps_; // Keeps track of maximum available special temps.
1460 bool requested_backend_temp_; // Keeps track whether BE temps have been requested.
1461 size_t reserved_temps_for_backend_; // Keeps track of the remaining temps that are reserved for BE.
1462 bool compiler_temps_committed_; // Keeps track whether number of temps has been frozen (for example post frame size calculation).
1463 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Marko3d73ba22014-03-06 15:18:04 +00001464 uint64_t merged_df_flags_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001465 ArenaVector<MirIFieldLoweringInfo> ifield_lowering_infos_;
1466 ArenaVector<MirSFieldLoweringInfo> sfield_lowering_infos_;
1467 ArenaVector<MirMethodLoweringInfo> method_lowering_infos_;
Vladimir Marko8b858e12014-11-27 14:52:37 +00001468
1469 // In the suspend check elimination pass we determine for each basic block and enclosing
1470 // loop whether there's guaranteed to be a suspend check on the path from the loop head
1471 // to this block. If so, we can eliminate the back-edge suspend check.
1472 // The bb->id is index into suspend_checks_in_loops_ and the loop head's depth is bit index
1473 // in a suspend_checks_in_loops_[bb->id].
1474 uint32_t* suspend_checks_in_loops_;
1475
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001476 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Vladimir Markof59f18b2014-02-17 15:53:57 +00001477
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001478 friend class MirOptimizationTest;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001479 friend class ClassInitCheckEliminationTest;
Vladimir Marko8b858e12014-11-27 14:52:37 +00001480 friend class SuspendCheckEliminationTest;
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001481 friend class NullCheckEliminationTest;
Vladimir Marko95a05972014-05-30 10:01:32 +01001482 friend class GlobalValueNumberingTest;
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001483 friend class GvnDeadCodeEliminationTest;
Vladimir Markof59f18b2014-02-17 15:53:57 +00001484 friend class LocalValueNumberingTest;
Vladimir Marko55fff042014-07-10 12:42:52 +01001485 friend class TopologicalSortOrderTest;
Vladimir Markoc91df2d2015-04-23 09:29:21 +00001486 friend class TypeInferenceTest;
David Srbecky1109fb32015-04-07 20:21:06 +01001487 friend class QuickCFITest;
Chao-ying Fuc4013ea2015-04-22 10:51:21 -07001488 friend class QuickAssembleX86TestBase;
buzbee311ca162013-02-28 15:56:43 -08001489};
1490
1491} // namespace art
1492
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001493#endif // ART_COMPILER_DEX_MIR_GRAPH_H_