blob: 6ee26cc62bf7de26a9d3ab8cbcc6f2e3272e7156 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Mathieu Chartierb666f482015-02-18 14:33:14 -080020#include "base/arena_allocator.h"
21#include "base/arena_containers.h"
22#include "base/arena_object.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "compiled_method.h"
24#include "dex/compiler_enums.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080025#include "dex/dex_flags.h"
26#include "dex/dex_types.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070027#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000028#include "dex/reg_storage.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010029#include "dex/quick/resource_mask.h"
Andreas Gampe98430592014-07-27 19:44:50 -070030#include "entrypoints/quick/quick_entrypoints_enum.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080031#include "invoke_type.h"
32#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070033#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010034#include "utils/array_ref.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010035#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070036
37namespace art {
38
39// Set to 1 to measure cost of suspend check.
40#define NO_SUSPEND 0
41
42#define IS_BINARY_OP (1ULL << kIsBinaryOp)
43#define IS_BRANCH (1ULL << kIsBranch)
44#define IS_IT (1ULL << kIsIT)
Serban Constantinescu63999682014-07-15 17:44:21 +010045#define IS_MOVE (1ULL << kIsMoveOp)
Brian Carlstrom7940e442013-07-12 13:46:57 -070046#define IS_LOAD (1ULL << kMemLoad)
47#define IS_QUAD_OP (1ULL << kIsQuadOp)
48#define IS_QUIN_OP (1ULL << kIsQuinOp)
49#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
50#define IS_STORE (1ULL << kMemStore)
51#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
52#define IS_UNARY_OP (1ULL << kIsUnaryOp)
Serban Constantinescu63999682014-07-15 17:44:21 +010053#define IS_VOLATILE (1ULL << kMemVolatile)
Brian Carlstrom7940e442013-07-12 13:46:57 -070054#define NEEDS_FIXUP (1ULL << kPCRelFixup)
55#define NO_OPERAND (1ULL << kNoOperand)
56#define REG_DEF0 (1ULL << kRegDef0)
57#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080058#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070059#define REG_DEFA (1ULL << kRegDefA)
60#define REG_DEFD (1ULL << kRegDefD)
61#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
62#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
63#define REG_DEF_LIST0 (1ULL << kRegDefList0)
64#define REG_DEF_LIST1 (1ULL << kRegDefList1)
65#define REG_DEF_LR (1ULL << kRegDefLR)
66#define REG_DEF_SP (1ULL << kRegDefSP)
67#define REG_USE0 (1ULL << kRegUse0)
68#define REG_USE1 (1ULL << kRegUse1)
69#define REG_USE2 (1ULL << kRegUse2)
70#define REG_USE3 (1ULL << kRegUse3)
71#define REG_USE4 (1ULL << kRegUse4)
72#define REG_USEA (1ULL << kRegUseA)
73#define REG_USEC (1ULL << kRegUseC)
74#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000075#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070076#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
77#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
78#define REG_USE_LIST0 (1ULL << kRegUseList0)
79#define REG_USE_LIST1 (1ULL << kRegUseList1)
80#define REG_USE_LR (1ULL << kRegUseLR)
81#define REG_USE_PC (1ULL << kRegUsePC)
82#define REG_USE_SP (1ULL << kRegUseSP)
83#define SETS_CCODES (1ULL << kSetsCCodes)
84#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070085#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070086#define REG_USE_LO (1ULL << kUseLo)
87#define REG_USE_HI (1ULL << kUseHi)
88#define REG_DEF_LO (1ULL << kDefLo)
89#define REG_DEF_HI (1ULL << kDefHi)
Serban Constantinescu63999682014-07-15 17:44:21 +010090#define SCALED_OFFSET_X0 (1ULL << kMemScaledx0)
91#define SCALED_OFFSET_X2 (1ULL << kMemScaledx2)
92#define SCALED_OFFSET_X4 (1ULL << kMemScaledx4)
93
94// Special load/stores
95#define IS_LOADX (IS_LOAD | IS_VOLATILE)
96#define IS_LOAD_OFF (IS_LOAD | SCALED_OFFSET_X0)
97#define IS_LOAD_OFF2 (IS_LOAD | SCALED_OFFSET_X2)
98#define IS_LOAD_OFF4 (IS_LOAD | SCALED_OFFSET_X4)
99
100#define IS_STOREX (IS_STORE | IS_VOLATILE)
101#define IS_STORE_OFF (IS_STORE | SCALED_OFFSET_X0)
102#define IS_STORE_OFF2 (IS_STORE | SCALED_OFFSET_X2)
103#define IS_STORE_OFF4 (IS_STORE | SCALED_OFFSET_X4)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700104
105// Common combo register usage patterns.
106#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100107#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700108#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
109#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
110#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
111#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000112#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
114#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
115#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
116#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
117#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
118#define REG_USE012 (REG_USE01 | REG_USE2)
119#define REG_USE014 (REG_USE01 | REG_USE4)
120#define REG_USE01 (REG_USE0 | REG_USE1)
121#define REG_USE02 (REG_USE0 | REG_USE2)
122#define REG_USE12 (REG_USE1 | REG_USE2)
123#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000124#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700125
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800126/*
127 * Assembly is an iterative process, and usually terminates within
128 * two or three passes. This should be high enough to handle bizarre
129 * cases, but detect an infinite loop bug.
130 */
131#define MAX_ASSEMBLER_RETRIES 50
buzbee695d13a2014-04-19 13:32:20 -0700132
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700133class BasicBlock;
Vladimir Marko767c7522015-03-20 12:47:30 +0000134class BitVector;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135struct CallInfo;
136struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000137struct InlineMethod;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700138class MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700139struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000141class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700142class MIRGraph;
Vladimir Markof4da6752014-08-01 19:04:18 +0100143class MirMethodLoweringInfo;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700144
145typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
146 const MethodReference& target_method,
147 uint32_t method_idx, uintptr_t direct_code,
148 uintptr_t direct_method, InvokeType type);
149
Vladimir Marko80b96d12015-02-19 15:50:28 +0000150typedef ArenaVector<uint8_t> CodeBuffer;
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800151typedef uint32_t CodeOffset; // Native code offset in bytes.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152
buzbeeb48819d2013-09-14 16:15:25 -0700153struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100154 const ResourceMask* use_mask; // Resource mask for use.
155 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700156};
157
158struct AssemblyInfo {
159 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700160};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700161
162struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700163 CodeOffset offset; // Offset of this instruction.
164 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700165 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166 LIR* next;
167 LIR* prev;
168 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700170 unsigned int alias_info:17; // For Dalvik register disambiguation.
171 bool is_nop:1; // LIR is optimized away.
172 unsigned int size:4; // Note: size of encoded instruction is in bytes.
173 bool use_def_invalid:1; // If true, masks should not be used.
174 unsigned int generation:1; // Used to track visitation state during fixup pass.
175 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700177 union {
buzbee0d829482013-10-11 15:24:55 -0700178 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000179 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700180 } u;
buzbee0d829482013-10-11 15:24:55 -0700181 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182};
183
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184// Utility macros to traverse the LIR list.
185#define NEXT_LIR(lir) (lir->next)
186#define PREV_LIR(lir) (lir->prev)
187
188// Defines for alias_info (tracks Dalvik register references).
189#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700190#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700191#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
192#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
193
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800194#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
195#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
196 do { \
197 low_reg = both_regs & 0xff; \
198 high_reg = (both_regs >> 8) & 0xff; \
199 } while (false)
200
buzbeeb5860fb2014-06-21 15:31:01 -0700201// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
202#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700203
Andreas Gampe9c462082015-01-27 14:31:40 -0800204class Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700205 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700206 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
207 static constexpr bool kReportSizeError = true && kIsDebugBuild;
208
Andreas Gampe48971b32014-08-06 10:09:01 -0700209 // TODO: If necessary, this could be made target-dependent.
210 static constexpr uint16_t kSmallSwitchThreshold = 5;
211
buzbee0d829482013-10-11 15:24:55 -0700212 /*
213 * Auxiliary information describing the location of data embedded in the Dalvik
214 * byte code stream.
215 */
216 struct EmbeddedData {
217 CodeOffset offset; // Code offset of data block.
218 const uint16_t* table; // Original dex data.
219 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700220 };
221
buzbee0d829482013-10-11 15:24:55 -0700222 struct FillArrayData : EmbeddedData {
223 int32_t size;
224 };
225
226 struct SwitchTable : EmbeddedData {
227 LIR* anchor; // Reference instruction for relative offsets.
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800228 MIR* switch_mir; // The switch mir.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700229 };
230
231 /* Static register use counts */
232 struct RefCounts {
233 int count;
234 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235 };
236
237 /*
buzbee091cc402014-03-31 10:14:40 -0700238 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
239 * and native register storage. The primary purpose is to reuse previuosly
240 * loaded values, if possible, and otherwise to keep the value in register
241 * storage as long as possible.
242 *
243 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
244 * this register (or pair). For example, a 64-bit register containing a 32-bit
245 * Dalvik value would have wide_value==false even though the storage container itself
246 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
247 * would have wide_value==true (and additionally would have its partner field set to the
248 * other half whose wide_value field would also be true.
249 *
250 * NOTE 2: In the case of a register pair, you can determine which of the partners
251 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
252 *
253 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
254 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
255 * value, and the s_reg of the high word is implied (s_reg + 1).
256 *
257 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
258 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
259 * If is_temp==true and live==false, no other fields have
260 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
261 * and def_end describe the relationship between the temp register/register pair and
262 * the Dalvik value[s] described by s_reg/s_reg+1.
263 *
264 * The fields used_storage, master_storage and storage_mask are used to track allocation
265 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
266 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
267 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
268 * change once initialized. The "used_storage" field tracks current allocation status.
269 * Although each record contains this field, only the field from the largest member of
270 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
271 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
272 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
273 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
274 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
275 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
276 *
277 * For an X86 vector register example, storage_mask would be:
278 * 0x00000001 for 32-bit view of xmm1
279 * 0x00000003 for 64-bit view of xmm1
280 * 0x0000000f for 128-bit view of xmm1
281 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
282 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
283 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
284 *
buzbee30adc732014-05-09 15:10:18 -0700285 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
286 * held in the widest member of an aliased set. Note, though, that for a temp register to
287 * reused as live, it must both be marked live and the associated SReg() must match the
288 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
289 * members of an aliased set will share the same liveness flags, but each will individually
290 * maintain s_reg_. In this way we can know that at least one member of an
291 * aliased set is live, but will only fully match on the appropriate alias view. For example,
292 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
293 * because it is wide), its aliases s2 and s3 will show as live, but will have
294 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
295 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
296 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
297 * report that v9 is currently not live as a single (which is what we want).
298 *
buzbee091cc402014-03-31 10:14:40 -0700299 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
300 * to treat xmm registers:
301 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
302 * o This more closely matches reality, but means you'd need to be able to get
303 * to the associated RegisterInfo struct to figure out how it's being used.
304 * o This is how 64-bit core registers will be used - always 64 bits, but the
305 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
306 * 2. View the xmm registers based on contents.
307 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
308 * be a k64BitVector.
309 * o Note that the two uses above would be considered distinct registers (but with
310 * the aliasing mechanism, we could detect interference).
311 * o This is how aliased double and single float registers will be handled on
312 * Arm and MIPS.
313 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
314 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 */
Vladimir Marko080dd412014-11-05 14:54:34 +0000316 class RegisterInfo : public ArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700317 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100318 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700319 ~RegisterInfo() {}
buzbee091cc402014-03-31 10:14:40 -0700320
buzbee85089dd2014-05-25 15:10:52 -0700321 static const uint32_t k32SoloStorageMask = 0x00000001;
322 static const uint32_t kLowSingleStorageMask = 0x00000001;
323 static const uint32_t kHighSingleStorageMask = 0x00000002;
324 static const uint32_t k64SoloStorageMask = 0x00000003;
325 static const uint32_t k128SoloStorageMask = 0x0000000f;
326 static const uint32_t k256SoloStorageMask = 0x000000ff;
327 static const uint32_t k512SoloStorageMask = 0x0000ffff;
328 static const uint32_t k1024SoloStorageMask = 0xffffffff;
329
buzbee091cc402014-03-31 10:14:40 -0700330 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
331 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
332 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700333 // No part of the containing storage is live in this view.
334 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
335 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700336 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700337 void MarkLive(int s_reg) {
338 // TODO: Anything useful to assert here?
339 s_reg_ = s_reg;
340 master_->liveness_ |= storage_mask_;
341 }
buzbee30adc732014-05-09 15:10:18 -0700342 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700343 if (SReg() != INVALID_SREG) {
344 s_reg_ = INVALID_SREG;
345 master_->liveness_ &= ~storage_mask_;
346 ResetDefBody();
347 }
buzbee30adc732014-05-09 15:10:18 -0700348 }
buzbee091cc402014-03-31 10:14:40 -0700349 RegStorage GetReg() { return reg_; }
350 void SetReg(RegStorage reg) { reg_ = reg; }
351 bool IsTemp() { return is_temp_; }
352 void SetIsTemp(bool val) { is_temp_ = val; }
353 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700354 void SetIsWide(bool val) {
355 wide_value_ = val;
356 if (!val) {
357 // If not wide, reset partner to self.
358 SetPartner(GetReg());
359 }
360 }
buzbee091cc402014-03-31 10:14:40 -0700361 bool IsDirty() { return dirty_; }
362 void SetIsDirty(bool val) { dirty_ = val; }
363 RegStorage Partner() { return partner_; }
364 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700365 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100366 const ResourceMask& DefUseMask() { return def_use_mask_; }
367 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700368 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700369 void SetMaster(RegisterInfo* master) {
370 master_ = master;
371 if (master != this) {
372 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700373 DCHECK(alias_chain_ == nullptr);
374 alias_chain_ = master_->alias_chain_;
375 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700376 }
377 }
378 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700379 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700380 uint32_t StorageMask() { return storage_mask_; }
381 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
382 LIR* DefStart() { return def_start_; }
383 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
384 LIR* DefEnd() { return def_end_; }
385 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
386 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700387 // Find member of aliased set matching storage_used; return nullptr if none.
388 RegisterInfo* FindMatchingView(uint32_t storage_used) {
389 RegisterInfo* res = Master();
390 for (; res != nullptr; res = res->GetAliasChain()) {
391 if (res->StorageMask() == storage_used)
392 break;
393 }
394 return res;
395 }
buzbee091cc402014-03-31 10:14:40 -0700396
397 private:
398 RegStorage reg_;
399 bool is_temp_; // Can allocate as temp?
400 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700401 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700402 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700403 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
404 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100405 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700406 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700407 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700408 RegisterInfo* master_; // Pointer to controlling storage mask.
409 uint32_t storage_mask_; // Track allocation of sub-units.
410 LIR *def_start_; // Starting inst in last def sequence.
411 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700412 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700413 };
414
Vladimir Marko080dd412014-11-05 14:54:34 +0000415 class RegisterPool : public DeletableArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700416 public:
buzbeeb01bf152014-05-13 15:59:07 -0700417 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100418 const ArrayRef<const RegStorage>& core_regs,
419 const ArrayRef<const RegStorage>& core64_regs,
420 const ArrayRef<const RegStorage>& sp_regs,
421 const ArrayRef<const RegStorage>& dp_regs,
422 const ArrayRef<const RegStorage>& reserved_regs,
423 const ArrayRef<const RegStorage>& reserved64_regs,
424 const ArrayRef<const RegStorage>& core_temps,
425 const ArrayRef<const RegStorage>& core64_temps,
426 const ArrayRef<const RegStorage>& sp_temps,
427 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700428 ~RegisterPool() {}
buzbee091cc402014-03-31 10:14:40 -0700429 void ResetNextTemp() {
430 next_core_reg_ = 0;
431 next_sp_reg_ = 0;
432 next_dp_reg_ = 0;
433 }
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100434 ArenaVector<RegisterInfo*> core_regs_;
buzbee091cc402014-03-31 10:14:40 -0700435 int next_core_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100436 ArenaVector<RegisterInfo*> core64_regs_;
buzbeeb01bf152014-05-13 15:59:07 -0700437 int next_core64_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100438 ArenaVector<RegisterInfo*> sp_regs_; // Single precision float.
buzbee091cc402014-03-31 10:14:40 -0700439 int next_sp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100440 ArenaVector<RegisterInfo*> dp_regs_; // Double precision float.
buzbee091cc402014-03-31 10:14:40 -0700441 int next_dp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100442 ArenaVector<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
buzbeea0cd2d72014-06-01 09:33:49 -0700443 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700444
445 private:
446 Mir2Lir* const m2l_;
447 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700448
449 struct PromotionMap {
450 RegLocationType core_location:3;
451 uint8_t core_reg;
452 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700453 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700454 bool first_in_pair;
455 };
456
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800457 //
458 // Slow paths. This object is used generate a sequence of code that is executed in the
459 // slow path. For example, resolving a string or class is slow as it will only be executed
460 // once (after that it is resolved and doesn't need to be done again). We want slow paths
461 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
462 // branch over them.
463 //
464 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
465 // the Compile() function that will be called near the end of the code generated by the
466 // method.
467 //
468 // The basic flow for a slow path is:
469 //
470 // CMP reg, #value
471 // BEQ fromfast
472 // cont:
473 // ...
474 // fast path code
475 // ...
476 // more code
477 // ...
478 // RETURN
479 ///
480 // fromfast:
481 // ...
482 // slow path code
483 // ...
484 // B cont
485 //
486 // So you see we need two labels and two branches. The first branch (called fromfast) is
487 // the conditional branch to the slow path code. The second label (called cont) is used
488 // as an unconditional branch target for getting back to the code after the slow path
489 // has completed.
490 //
491
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700492 class LIRSlowPath : public ArenaObject<kArenaAllocSlowPaths> {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800493 public:
Vladimir Marko0b40ecf2015-03-20 12:08:03 +0000494 LIRSlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont = nullptr)
Vladimir Marko767c7522015-03-20 12:47:30 +0000495 : m2l_(m2l), cu_(m2l->cu_),
496 current_dex_pc_(m2l->current_dalvik_offset_), current_mir_(m2l->current_mir_),
Vladimir Marko0b40ecf2015-03-20 12:08:03 +0000497 fromfast_(fromfast), cont_(cont) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800498 }
499 virtual ~LIRSlowPath() {}
500 virtual void Compile() = 0;
501
Mark Mendelle87f9b52014-04-30 14:13:18 -0400502 LIR *GetContinuationLabel() {
503 return cont_;
504 }
505
506 LIR *GetFromFast() {
507 return fromfast_;
508 }
509
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800510 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700511 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800512
513 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700514 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800515 const DexOffset current_dex_pc_;
Vladimir Marko767c7522015-03-20 12:47:30 +0000516 MIR* current_mir_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800517 LIR* const fromfast_;
518 LIR* const cont_;
519 };
520
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000521 class SuspendCheckSlowPath;
522 class SpecialSuspendCheckSlowPath;
523
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100524 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
525 class ScopedMemRefType {
526 public:
527 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
528 : m2l_(m2l),
529 old_mem_ref_type_(m2l->mem_ref_type_) {
530 m2l_->mem_ref_type_ = new_mem_ref_type;
531 }
532
533 ~ScopedMemRefType() {
534 m2l_->mem_ref_type_ = old_mem_ref_type_;
535 }
536
537 private:
538 Mir2Lir* const m2l_;
539 ResourceMask::ResourceBit old_mem_ref_type_;
540
541 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
542 };
543
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700544 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700545
Serban Constantinescu63999682014-07-15 17:44:21 +0100546 /**
547 * @brief Decodes the LIR offset.
548 * @return Returns the scaled offset of LIR.
549 */
550 virtual size_t GetInstructionOffset(LIR* lir);
551
Brian Carlstrom7940e442013-07-12 13:46:57 -0700552 int32_t s4FromSwitchData(const void* switch_data) {
553 return *reinterpret_cast<const int32_t*>(switch_data);
554 }
555
buzbee091cc402014-03-31 10:14:40 -0700556 /*
557 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
558 * it was introduced, it was intended to be a quick best guess of type without having to
559 * take the time to do type analysis. Currently, though, we have a much better idea of
560 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
561 * just use our knowledge of type to select the most appropriate register class?
562 */
563 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700564 if (size == kReference) {
565 return kRefReg;
566 } else {
567 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
568 size == kSignedByte) ? kCoreReg : kAnyReg;
569 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700570 }
571
572 size_t CodeBufferSizeInBytes() {
573 return code_buffer_.size() / sizeof(code_buffer_[0]);
574 }
575
Vladimir Marko306f0172014-01-07 18:21:20 +0000576 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700577 return (opcode < 0);
578 }
579
buzbee0d829482013-10-11 15:24:55 -0700580 /*
581 * LIR operands are 32-bit integers. Sometimes, (especially for managing
582 * instructions which require PC-relative fixups), we need the operands to carry
583 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
584 * hold that index in the operand array.
585 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
586 * may be worth conditionally-compiling a set of identity functions here.
587 */
588 uint32_t WrapPointer(void* pointer) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100589 uint32_t res = pointer_storage_.size();
590 pointer_storage_.push_back(pointer);
buzbee0d829482013-10-11 15:24:55 -0700591 return res;
592 }
593
594 void* UnwrapPointer(size_t index) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100595 return pointer_storage_[index];
buzbee0d829482013-10-11 15:24:55 -0700596 }
597
598 // strdup(), but allocates from the arena.
599 char* ArenaStrdup(const char* str) {
600 size_t len = strlen(str) + 1;
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +0000601 char* res = arena_->AllocArray<char>(len, kArenaAllocMisc);
buzbee0d829482013-10-11 15:24:55 -0700602 if (res != NULL) {
603 strncpy(res, str, len);
604 }
605 return res;
606 }
607
Brian Carlstrom7940e442013-07-12 13:46:57 -0700608 // Shared by all targets - implemented in codegen_util.cc
609 void AppendLIR(LIR* lir);
610 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
611 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
612
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800613 /**
614 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
615 * to place in a frame.
616 * @return Returns the maximum number of compiler temporaries.
617 */
618 size_t GetMaxPossibleCompilerTemps() const;
619
620 /**
621 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
622 * @return Returns the size in bytes for space needed for compiler temporary spill region.
623 */
624 size_t GetNumBytesForCompilerTempSpillRegion();
625
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800626 DexOffset GetCurrentDexPc() const {
627 return current_dalvik_offset_;
628 }
629
buzbeea0cd2d72014-06-01 09:33:49 -0700630 RegisterClass ShortyToRegClass(char shorty_type);
631 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700632 int ComputeFrameSize();
633 virtual void Materialize();
634 virtual CompiledMethod* GetCompiledMethod();
635 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000636 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100637 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
639 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100640 void SetupRegMask(ResourceMask* mask, int reg);
Serban Constantinescu63999682014-07-15 17:44:21 +0100641 void ClearRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700642 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
Serban Constantinescu63999682014-07-15 17:44:21 +0100643 void EliminateLoad(LIR* lir, int reg_id);
644 void DumpDependentInsnPair(LIR* check_lir, LIR* this_lir, const char* type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700645 void DumpPromotionMap();
646 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700647 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700648 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
649 LIR* NewLIR0(int opcode);
650 LIR* NewLIR1(int opcode, int dest);
651 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800652 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700653 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
654 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
655 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
656 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
657 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100658 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Fred Shihe7f82e22014-08-06 10:46:37 -0700659 LIR* ScanLiteralPoolClass(LIR* data_target, const DexFile& dex_file, uint32_t type_idx);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700660 LIR* AddWordData(LIR* *constant_list_p, int value);
661 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700662 void DumpSparseSwitchTable(const uint16_t* table);
663 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700664 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700665 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700666 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700667 bool IsInexpensiveConstant(RegLocation rl_src);
668 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000669 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800670 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 void InstallSwitchTables();
672 void InstallFillArrayData();
673 bool VerifyCatchEntries();
674 void CreateMappingTables();
675 void CreateNativeGcMap();
Vladimir Marko767c7522015-03-20 12:47:30 +0000676 void CreateNativeGcMapWithoutRegisterPromotion();
buzbee0d829482013-10-11 15:24:55 -0700677 int AssignLiteralOffset(CodeOffset offset);
678 int AssignSwitchTablesOffset(CodeOffset offset);
679 int AssignFillArrayDataOffset(CodeOffset offset);
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800680 LIR* InsertCaseLabel(uint32_t bbid, int keyVal);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400681
buzbee85089dd2014-05-25 15:10:52 -0700682 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400683 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700684
685 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800686 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700687 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
688 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400689 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690
691 // Shared by all targets - implemented in ralloc_util.cc
692 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700693 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694 void SimpleRegAlloc();
695 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700696 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100697 void DumpRegPool(ArenaVector<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698 void DumpCoreRegPool();
699 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700700 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700701 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800702 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700703 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700704 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700705 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800706 void RecordCorePromotion(RegStorage reg, int s_reg);
707 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700708 void RecordFpPromotion(RegStorage reg, int s_reg);
709 RegStorage AllocPreservedFpReg(int s_reg);
710 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700711 virtual RegStorage AllocPreservedDouble(int s_reg);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100712 RegStorage AllocTempBody(ArenaVector<RegisterInfo*>& regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700713 virtual RegStorage AllocTemp(bool required = true);
714 virtual RegStorage AllocTempWide(bool required = true);
715 virtual RegStorage AllocTempRef(bool required = true);
716 virtual RegStorage AllocTempSingle(bool required = true);
717 virtual RegStorage AllocTempDouble(bool required = true);
718 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
719 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700720 void FlushReg(RegStorage reg);
721 void FlushRegWide(RegStorage reg);
722 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100723 RegStorage FindLiveReg(ArenaVector<RegisterInfo*>& regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400724 virtual void FreeTemp(RegStorage reg);
725 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
726 virtual bool IsLive(RegStorage reg);
727 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700728 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800729 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400730 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800731 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700732 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700733 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
734 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700735 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700736 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700737 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700738 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800739 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800741 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700742 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800743 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800744 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700745 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700746 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700747 void MarkClean(RegLocation loc);
748 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800749 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700750 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400751 virtual RegLocation UpdateLoc(RegLocation loc);
752 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700753 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800754
755 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100756 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800757 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100758 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800759 * @param reg_class Type of register needed.
760 * @param update Whether the liveness information should be updated.
761 * @return Returns the properly typed temporary in physical register pairs.
762 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400763 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800764
765 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100766 * @brief Used to prepare a register location to receive a value.
767 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800768 * @param reg_class Type of register needed.
769 * @param update Whether the liveness information should be updated.
770 * @return Returns the properly typed temporary in physical register.
771 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400772 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800773
buzbeec729a6b2013-09-14 16:04:31 -0700774 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700775 void DumpCounts(const RefCounts* arr, int size, const char* msg);
776 void DoPromotion();
777 int VRegOffset(int v_reg);
778 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700779 RegLocation GetReturnWide(RegisterClass reg_class);
780 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700781 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782
783 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700784 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100785 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
786 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700787 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Ningsheng Jian675e09b2014-10-23 13:48:36 +0800788 bool HandleEasyFloatingPointDiv(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400789 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700790 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700791 void GenDivZeroException();
792 // c_code holds condition code that's generated from testing divisor against 0.
793 void GenDivZeroCheck(ConditionCode c_code);
794 // reg holds divisor.
795 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700796 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
797 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700798 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800799 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000800 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800801 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800802 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800803 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700804 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000805 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700806 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1, RegLocation rl_src2,
807 LIR* taken);
808 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100809 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Yevgeny Rouban6af82062014-11-26 18:11:54 +0600810 virtual void GenLongToInt(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700811 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
812 RegLocation rl_src);
813 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
814 RegLocation rl_src);
815 void GenFilledNewArray(CallInfo* info);
Ian Rogers832336b2014-10-08 15:35:22 -0700816 void GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Fred Shih37f05ef2014-07-16 18:38:08 -0700817 void GenSput(MIR* mir, RegLocation rl_src, OpSize size);
818 // Get entrypoints are specific for types, size alone is not sufficient to safely infer
819 // entrypoint.
820 void GenSget(MIR* mir, RegLocation rl_dest, OpSize size, Primitive::Type type);
821 void GenIGet(MIR* mir, int opt_flags, OpSize size, Primitive::Type type,
822 RegLocation rl_dest, RegLocation rl_obj);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000823 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Fred Shih37f05ef2014-07-16 18:38:08 -0700824 RegLocation rl_src, RegLocation rl_obj);
Ian Rogersa9a82542013-10-04 11:17:26 -0700825 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
826 RegLocation rl_src);
827
Brian Carlstrom7940e442013-07-12 13:46:57 -0700828 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
829 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
830 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
831 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800832 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko22fe45d2015-03-18 11:33:58 +0000833 void GenCheckCast(int opt_flags, uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700834 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
835 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100836 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700837 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700838 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
839 RegLocation rl_src, int lit);
Andreas Gampec76c6142014-08-04 16:30:03 -0700840 virtual void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700841 RegLocation rl_src1, RegLocation rl_src2, int flags);
Andreas Gampe98430592014-07-27 19:44:50 -0700842 void GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko8b858e12014-11-27 14:52:37 +0000843 void GenSuspendTest(int opt_flags);
844 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800845
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000846 // This will be overridden by x86 implementation.
847 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800848 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700849 RegLocation rl_src1, RegLocation rl_src2, int flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850
851 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe98430592014-07-27 19:44:50 -0700852 LIR* CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000853 bool use_link = true);
Andreas Gampe98430592014-07-27 19:44:50 -0700854 RegStorage CallHelperSetup(QuickEntrypointEnum trampoline);
855
856 void CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc);
857 void CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
858 void CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0, bool safepoint_pc);
859 void CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700860 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700861 void CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700862 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700863 void CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0, RegLocation arg1,
864 bool safepoint_pc);
865 void CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0, int arg1,
866 bool safepoint_pc);
867 void CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700868 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700869 void CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700870 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700871 void CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
872 void CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700873 bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800874 void CallRuntimeHelperRegRegLocationMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
875 RegLocation arg1, bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700876 void CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
877 RegLocation arg1, bool safepoint_pc);
878 void CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0, RegStorage arg1,
879 bool safepoint_pc);
880 void CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
881 RegStorage arg1, int arg2, bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800882 void CallRuntimeHelperImmRegLocationMethod(QuickEntrypointEnum trampoline, int arg0,
883 RegLocation arg1, bool safepoint_pc);
884 void CallRuntimeHelperImmImmMethod(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700885 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700886 void CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
887 RegLocation arg1, RegLocation arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700888 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700889 void CallRuntimeHelperRegLocationRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersa9a82542013-10-04 11:17:26 -0700890 RegLocation arg0, RegLocation arg1,
891 RegLocation arg2,
892 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700893 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000894 void GenInvokeNoInline(CallInfo* info);
Andreas Gamped500b532015-01-16 22:09:55 -0800895 virtual NextCallInsn GetNextSDCallInsn() = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100896
897 /*
898 * @brief Generate the actual call insn based on the method info.
899 * @param method_info the lowering info for the method call.
900 * @returns Call instruction
901 */
Andreas Gamped500b532015-01-16 22:09:55 -0800902 virtual LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100903
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100904 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Serguei Katkov717a3e42014-11-13 17:19:42 +0600905 virtual int GenDalvikArgs(CallInfo* info, int call_state, LIR** pcrLabel,
906 NextCallInsn next_call_insn,
907 const MethodReference& target_method,
908 uint32_t vtable_idx,
909 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
910 bool skip_this);
911 virtual int GenDalvikArgsBulkCopy(CallInfo* info, int first, int count);
912 virtual void GenDalvikArgsFlushPromoted(CallInfo* info, int start);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800913 /**
914 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700915 * @details This is needed during generation of inline intrinsics because it finds destination
916 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800917 * either the physical register or the target of move-result.
918 * @param info Information about the invoke.
919 * @return Returns the destination location.
920 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700921 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800922
923 /**
924 * @brief Used to determine the wide register location of destination.
925 * @see InlineTarget
926 * @param info Information about the invoke.
927 * @return Returns the destination location.
928 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700929 RegLocation InlineTargetWide(CallInfo* info);
930
Mathieu Chartiercd48f2d2014-09-09 13:51:09 -0700931 bool GenInlinedReferenceGetReferent(CallInfo* info);
Andreas Gampe98430592014-07-27 19:44:50 -0700932 virtual bool GenInlinedCharAt(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100934 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000935 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Martyn Capewell9a8a5062014-08-07 11:31:48 +0100936 virtual bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100937 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100938 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
939 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700940 bool GenInlinedFloatCvt(CallInfo* info);
941 bool GenInlinedDoubleCvt(CallInfo* info);
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100942 virtual bool GenInlinedCeil(CallInfo* info);
943 virtual bool GenInlinedFloor(CallInfo* info);
944 virtual bool GenInlinedRint(CallInfo* info);
945 virtual bool GenInlinedRound(CallInfo* info, bool is_double);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700946 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800947 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700948 bool GenInlinedStringCompareTo(CallInfo* info);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700949 virtual bool GenInlinedCurrentThread(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700950 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
951 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
952 bool is_volatile, bool is_ordered);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700953
954 // Shared by all targets - implemented in gen_loadstore.cc.
955 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800956 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400957 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700958 // Natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -0800959 LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000960 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700961 }
962 // Load 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -0800963 LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000964 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700965 }
966 // Load a reference at base + displacement and decompress into register.
Andreas Gampef6815702015-01-20 09:53:48 -0800967 LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000968 VolatileKind is_volatile) {
969 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
970 }
971 // Load a reference at base + index and decompress into register.
Andreas Gampef6815702015-01-20 09:53:48 -0800972 LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
Matteo Franchin255e0142014-07-04 13:50:41 +0100973 int scale) {
974 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700975 }
976 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400977 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700978 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400979 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700980 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400981 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700982 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400983 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700984 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400985 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700986 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400987 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700988 // Store an item of natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -0800989 LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000990 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700991 }
992 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampef6815702015-01-20 09:53:48 -0800993 LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000994 VolatileKind is_volatile) {
995 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
996 }
997 // Store an uncompressed reference into a compressed 32-bit container by index.
Andreas Gampef6815702015-01-20 09:53:48 -0800998 LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Matteo Franchin255e0142014-07-04 13:50:41 +0100999 int scale) {
1000 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001001 }
1002 // Store 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -08001003 LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001004 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001005 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001006
1007 /**
1008 * @brief Used to do the final store in the destination as per bytecode semantics.
1009 * @param rl_dest The destination dalvik register location.
1010 * @param rl_src The source register location. Can be either physical register or dalvik register.
1011 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001012 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001013
1014 /**
1015 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1016 * @see StoreValue
1017 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001018 * @param rl_src The source register location. Can be either physical register or dalvik
1019 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001020 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001021 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001022
Mark Mendelle02d48f2014-01-15 11:19:23 -08001023 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001024 * @brief Used to do the final store to a destination as per bytecode semantics.
1025 * @see StoreValue
1026 * @param rl_dest The destination dalvik register location.
1027 * @param rl_src The source register location. It must be kLocPhysReg
1028 *
1029 * This is used for x86 two operand computations, where we have computed the correct
1030 * register value that now needs to be properly registered. This is used to avoid an
1031 * extra register copy that would result if StoreValue was called.
1032 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001033 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001034
1035 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001036 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1037 * @see StoreValueWide
1038 * @param rl_dest The destination dalvik register location.
1039 * @param rl_src The source register location. It must be kLocPhysReg
1040 *
1041 * This is used for x86 two operand computations, where we have computed the correct
1042 * register values that now need to be properly registered. This is used to avoid an
1043 * extra pair of register copies that would result if StoreValueWide was called.
1044 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001045 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001046
Brian Carlstrom7940e442013-07-12 13:46:57 -07001047 // Shared by all targets - implemented in mir_to_lir.cc.
1048 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001049 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001050 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001051 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001052 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001053 // Update LIR for verbose listings.
1054 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001055
Vladimir Markobf535be2014-11-19 18:52:35 +00001056 /**
1057 * @brief Mark a garbage collection card. Skip if the stored value is null.
1058 * @param val_reg the register holding the stored value to check against null.
1059 * @param tgt_addr_reg the address of the object or array where the value was stored.
Vladimir Marko743b98c2014-11-24 19:45:41 +00001060 * @param opt_flags the optimization flags which may indicate that the value is non-null.
Vladimir Markobf535be2014-11-19 18:52:35 +00001061 */
Vladimir Marko743b98c2014-11-24 19:45:41 +00001062 void MarkGCCard(int opt_flags, RegStorage val_reg, RegStorage tgt_addr_reg);
Vladimir Markobf535be2014-11-19 18:52:35 +00001063
Mark Mendell55d0eac2014-02-06 11:02:52 -08001064 /*
1065 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001066 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001067 * @param type How the method will be invoked.
1068 * @param register that will contain the code address.
1069 * @note register will be passed to TargetReg to get physical register.
1070 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001071 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001072 SpecialTargetRegister symbolic_reg);
1073
1074 /*
1075 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001076 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001077 * @param type How the method will be invoked.
1078 * @param register that will contain the code address.
1079 * @note register will be passed to TargetReg to get physical register.
1080 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001081 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001082 SpecialTargetRegister symbolic_reg);
1083
1084 /*
1085 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -07001086 * @param dex DexFile that contains the class type.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001087 * @param type How the method will be invoked.
1088 * @param register that will contain the code address.
1089 * @note register will be passed to TargetReg to get physical register.
1090 */
Fred Shihe7f82e22014-08-06 10:46:37 -07001091 virtual void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
1092 SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001093
Mark Mendell766e9292014-01-27 07:55:47 -08001094 // Routines that work for the generic case, but may be overriden by target.
1095 /*
1096 * @brief Compare memory to immediate, and branch if condition true.
1097 * @param cond The condition code that when true will branch to the target.
1098 * @param temp_reg A temporary register that can be used if compare to memory is not
1099 * supported by the architecture.
1100 * @param base_reg The register holding the base address.
1101 * @param offset The offset from the base.
1102 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001103 * @param target branch target (or nullptr)
1104 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001105 * @returns The branch instruction that was generated.
1106 */
buzbee2700f7e2014-03-07 09:46:20 -08001107 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001108 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001109
1110 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001111 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001112 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001113 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001114 virtual void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
1115 int32_t constant) = 0;
1116 virtual void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
1117 int64_t constant) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001118 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001119
Andreas Gampe98430592014-07-27 19:44:50 -07001120 virtual RegStorage LoadHelper(QuickEntrypointEnum trampoline) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001121
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001122 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001123 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001124 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1125 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001126 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1127 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1128 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001129 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001130 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1131 int scale, OpSize size) = 0;
Vladimir Markobf535be2014-11-19 18:52:35 +00001132
1133 /**
1134 * @brief Unconditionally mark a garbage collection card.
1135 * @param tgt_addr_reg the address of the object or array where the value was stored.
1136 */
1137 virtual void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001138
1139 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001140
buzbeeb5860fb2014-06-21 15:31:01 -07001141 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1142 RegisterInfo* info1 = GetRegInfo(reg1);
1143 RegisterInfo* info2 = GetRegInfo(reg2);
1144 return (info1->Master() == info2->Master() &&
1145 (info1->StorageMask() & info2->StorageMask()) != 0);
1146 }
1147
Fred Shih37f05ef2014-07-16 18:38:08 -07001148 static constexpr bool IsWide(OpSize size) {
1149 return size == k64 || size == kDouble;
1150 }
1151
1152 static constexpr bool IsRef(OpSize size) {
1153 return size == kReference;
1154 }
1155
Andreas Gampe4b537a82014-06-30 22:24:53 -07001156 /**
1157 * @brief Portable way of getting special registers from the backend.
1158 * @param reg Enumeration describing the purpose of the register.
1159 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1160 * @note This function is currently allowed to return any suitable view of the registers
1161 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1162 */
buzbee2700f7e2014-03-07 09:46:20 -08001163 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001164
1165 /**
1166 * @brief Portable way of getting special registers from the backend.
1167 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001168 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001169 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001170 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001171 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001172 * return. In that case, this function should return a pair where the first component of
1173 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001174 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001175 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1176 if (wide_kind == kWide) {
Zheng Xu5667fdb2014-10-23 18:29:55 +08001177 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg15) || (kRet0 == reg));
Andreas Gampe785d2f22014-11-03 22:57:30 -08001178 static_assert((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1179 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1180 (kArg7 == kArg6 + 1), "kargs range unexpected");
1181 static_assert((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1182 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1183 (kFArg7 == kFArg6 + 1) && (kFArg8 == kFArg7 + 1) && (kFArg9 == kFArg8 + 1) &&
1184 (kFArg10 == kFArg9 + 1) && (kFArg11 == kFArg10 + 1) &&
1185 (kFArg12 == kFArg11 + 1) && (kFArg13 == kFArg12 + 1) &&
1186 (kFArg14 == kFArg13 + 1) && (kFArg15 == kFArg14 + 1),
1187 "kfargs range unexpected");
1188 static_assert(kRet1 == kRet0 + 1, "kret range unexpected");
Andreas Gampeccc60262014-07-04 18:02:38 -07001189 return RegStorage::MakeRegPair(TargetReg(reg),
1190 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1191 } else {
1192 return TargetReg(reg);
1193 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001194 }
1195
Chao-ying Fua77ee512014-07-01 17:43:41 -07001196 /**
1197 * @brief Portable way of getting a special register for storing a pointer.
1198 * @see TargetReg()
1199 */
1200 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1201 return TargetReg(reg);
1202 }
1203
Andreas Gampe4b537a82014-06-30 22:24:53 -07001204 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1205 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1206 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001207 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001208 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001209 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001210 }
1211 }
1212
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001213 void EnsureInitializedArgMappingToPhysicalReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001214 virtual RegLocation GetReturnAlt() = 0;
1215 virtual RegLocation GetReturnWideAlt() = 0;
1216 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001217 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001218 virtual RegLocation LocCReturnDouble() = 0;
1219 virtual RegLocation LocCReturnFloat() = 0;
1220 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001221 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001222 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001223 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001224 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001225 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001226 virtual void CompilerInitializeRegAlloc() = 0;
1227
1228 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001229 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001230 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1231 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1232 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001233 virtual const char* GetTargetInstFmt(int opcode) = 0;
1234 virtual const char* GetTargetInstName(int opcode) = 0;
1235 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001236
1237 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1238 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001239 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001240 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001241 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001242 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1243
Vladimir Marko674744e2014-04-24 15:18:26 +01001244 // Get the register class for load/store of a field.
1245 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1246
Brian Carlstrom7940e442013-07-12 13:46:57 -07001247 // Required for target - Dalvik-level generators.
1248 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001249 RegLocation rl_src1, RegLocation rl_src2, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001250 virtual void GenArithOpDouble(Instruction::Code opcode,
1251 RegLocation rl_dest, RegLocation rl_src1,
1252 RegLocation rl_src2) = 0;
1253 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1254 RegLocation rl_src1, RegLocation rl_src2) = 0;
1255 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1256 RegLocation rl_src1, RegLocation rl_src2) = 0;
1257 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1258 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001259 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001260
1261 /**
1262 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1263 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1264 * that applies on integers. The generated code will write the smallest or largest value
1265 * directly into the destination register as specified by the invoke information.
1266 * @param info Information about the invoke.
1267 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001268 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001269 * @return Returns true if successfully generated
1270 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001271 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1272 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001273
Brian Carlstrom7940e442013-07-12 13:46:57 -07001274 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001275 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1276 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001277 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001278 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001279 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001280 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001281 /*
1282 * @brief Generate an integer div or rem operation by a literal.
1283 * @param rl_dest Destination Location.
1284 * @param rl_src1 Numerator Location.
1285 * @param rl_src2 Divisor Location.
1286 * @param is_div 'true' if this is a division, 'false' for a remainder.
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001287 * @param flags The instruction optimization flags. It can include information
1288 * if exception check can be elided.
Mark Mendell2bf31e62014-01-23 12:13:40 -08001289 */
1290 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001291 RegLocation rl_src2, bool is_div, int flags) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001292 /*
1293 * @brief Generate an integer div or rem operation by a literal.
1294 * @param rl_dest Destination Location.
1295 * @param rl_src Numerator Location.
1296 * @param lit Divisor.
1297 * @param is_div 'true' if this is a division, 'false' for a remainder.
1298 */
buzbee2700f7e2014-03-07 09:46:20 -08001299 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1300 bool is_div) = 0;
1301 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001302
1303 /**
1304 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001305 * @details This is used for generating DivideByZero checks when divisor is held in two
1306 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001307 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001308 */
Mingyao Yange643a172014-04-08 11:02:52 -07001309 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001310
buzbee2700f7e2014-03-07 09:46:20 -08001311 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001312 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001313 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001314 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001315
Mark Mendelld65c51a2014-04-29 16:55:20 -04001316 /*
1317 * @brief Handle Machine Specific MIR Extended opcodes.
1318 * @param bb The basic block in which the MIR is from.
1319 * @param mir The MIR whose opcode is not standard extended MIR.
1320 * @note Base class implementation will abort for unknown opcodes.
1321 */
1322 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1323
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001324 /**
1325 * @brief Lowers the kMirOpSelect MIR into LIR.
1326 * @param bb The basic block in which the MIR is from.
1327 * @param mir The MIR whose opcode is kMirOpSelect.
1328 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001329 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001330
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001331 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001332 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001333 */
1334 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1335 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001336 RegisterClass dest_reg_class) = 0;
Andreas Gampe90969af2014-07-15 23:02:11 -07001337
1338 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001339 * @brief Used to generate a memory barrier in an architecture specific way.
1340 * @details The last generated LIR will be considered for use as barrier. Namely,
1341 * if the last LIR can be updated in a way where it will serve the semantics of
1342 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1343 * that can keep the semantics.
1344 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001345 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001346 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001347 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001348
Brian Carlstrom7940e442013-07-12 13:46:57 -07001349 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001350 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1351 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001352 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1353 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
Andreas Gampe48971b32014-08-06 10:09:01 -07001354
1355 // Create code for switch statements. Will decide between short and long versions below.
1356 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1357 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1358
1359 // Potentially backend-specific versions of switch instructions for shorter switch statements.
1360 // The default implementation will create a chained compare-and-branch.
1361 virtual void GenSmallPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1362 virtual void GenSmallSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1363 // Backend-specific versions of switch instructions for longer switch statements.
1364 virtual void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1365 virtual void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1366
Brian Carlstrom7940e442013-07-12 13:46:57 -07001367 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1368 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1369 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001370 RegLocation rl_index, RegLocation rl_src, int scale,
1371 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001372 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001373 RegLocation rl_src1, RegLocation rl_shift, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001374
1375 // Required for target - single operation generators.
1376 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001377 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1378 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1379 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001380 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001381 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1382 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001383 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001384 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001385 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1386 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1387 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001388 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001389 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1390 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001391 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001392
1393 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001394 * @brief Used to generate an LIR that does a load from mem to reg.
1395 * @param r_dest The destination physical register.
1396 * @param r_base The base physical register for memory operand.
1397 * @param offset The displacement for memory operand.
1398 * @param move_type Specification on the move desired (size, alignment, register kind).
1399 * @return Returns the generate move LIR.
1400 */
buzbee2700f7e2014-03-07 09:46:20 -08001401 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1402 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001403
1404 /**
1405 * @brief Used to generate an LIR that does a store from reg to mem.
1406 * @param r_base The base physical register for memory operand.
1407 * @param offset The displacement for memory operand.
1408 * @param r_src The destination physical register.
1409 * @param bytes_to_move The number of bytes to move.
1410 * @param is_aligned Whether the memory location is known to be aligned.
1411 * @return Returns the generate move LIR.
1412 */
buzbee2700f7e2014-03-07 09:46:20 -08001413 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1414 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001415
1416 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001417 * @brief Used for generating a conditional register to register operation.
1418 * @param op The opcode kind.
1419 * @param cc The condition code that when true will perform the opcode.
1420 * @param r_dest The destination physical register.
1421 * @param r_src The source physical register.
1422 * @return Returns the newly created LIR or null in case of creation failure.
1423 */
buzbee2700f7e2014-03-07 09:46:20 -08001424 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001425
buzbee2700f7e2014-03-07 09:46:20 -08001426 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1427 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1428 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001429 virtual LIR* OpTestSuspend(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001430 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1431 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001432 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001433 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1434 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1435 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1436 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
Matteo Franchinc763e352014-07-04 12:53:27 +01001437 virtual bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001438 UNUSED(opcode);
Matteo Franchinc763e352014-07-04 12:53:27 +01001439 return InexpensiveConstantInt(value);
1440 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001441
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001442 /**
1443 * @brief Whether division by the given divisor can be converted to multiply by its reciprocal.
1444 * @param divisor A constant divisor bits of float type.
1445 * @return Returns true iff, x/divisor == x*(1.0f/divisor), for every float x.
1446 */
1447 bool CanDivideByReciprocalMultiplyFloat(int32_t divisor) {
1448 // True, if float value significand bits are 0.
1449 return ((divisor & 0x7fffff) == 0);
1450 }
1451
1452 /**
1453 * @brief Whether division by the given divisor can be converted to multiply by its reciprocal.
1454 * @param divisor A constant divisor bits of double type.
1455 * @return Returns true iff, x/divisor == x*(1.0/divisor), for every double x.
1456 */
1457 bool CanDivideByReciprocalMultiplyDouble(int64_t divisor) {
1458 // True, if double value significand bits are 0.
1459 return ((divisor & ((UINT64_C(1) << 52) - 1)) == 0);
1460 }
1461
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001462 // May be optimized by targets.
1463 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1464 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1465
Brian Carlstrom7940e442013-07-12 13:46:57 -07001466 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001467 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001468
Andreas Gampe98430592014-07-27 19:44:50 -07001469 virtual LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) = 0;
1470
Andreas Gampe9c462082015-01-27 14:31:40 -08001471 // Queries for backend support for vectors
1472 /*
1473 * Return the number of bits in a vector register.
1474 * @return 0 if vector registers are not supported, or the
1475 * number of bits in the vector register if supported.
1476 */
1477 virtual int VectorRegisterSize() {
1478 return 0;
1479 }
1480
1481 /*
1482 * Return the number of reservable vector registers supported
1483 * @param long_or_fp, true if floating point computations will be
1484 * executed or the operations will be long type while vector
1485 * registers are reserved.
1486 * @return the number of vector registers that are available
1487 * @note The backend should ensure that sufficient vector registers
1488 * are held back to generate scalar code without exhausting vector
1489 * registers, if scalar code also uses the vector registers.
1490 */
1491 virtual int NumReservableVectorRegisters(bool long_or_fp ATTRIBUTE_UNUSED) {
1492 return 0;
1493 }
1494
Brian Carlstrom7940e442013-07-12 13:46:57 -07001495 protected:
1496 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1497
1498 CompilationUnit* GetCompilationUnit() {
1499 return cu_;
1500 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001501 /*
Mark Mendell4708dcd2014-01-22 09:05:18 -08001502 * @brief Do these SRs overlap?
1503 * @param rl_op1 One RegLocation
1504 * @param rl_op2 The other RegLocation
1505 * @return 'true' if the VR pairs overlap
1506 *
1507 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1508 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1509 * dex, we'll want to make this case illegal.
1510 */
Alexei Zavjalovd8c3e362014-10-08 15:51:59 +07001511 bool PartiallyIntersects(RegLocation rl_op1, RegLocation rl_op2);
1512
1513 /*
1514 * @brief Do these SRs intersect?
1515 * @param rl_op1 One RegLocation
1516 * @param rl_op2 The other RegLocation
1517 * @return 'true' if the VR pairs intersect
1518 *
1519 * Check to see if a result pair has misaligned overlap or
1520 * full overlap with an operand pair.
1521 */
1522 bool Intersects(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001523
Mark Mendelle02d48f2014-01-15 11:19:23 -08001524 /*
1525 * @brief Force a location (in a register) into a temporary register
1526 * @param loc location of result
1527 * @returns update location
1528 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001529 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001530
1531 /*
1532 * @brief Force a wide location (in registers) into temporary registers
1533 * @param loc location of result
1534 * @returns update location
1535 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001536 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001537
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001538 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1539 RegLocation rl_dest, RegLocation rl_src);
1540
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001541 void AddSlowPath(LIRSlowPath* slowpath);
1542
Serguei Katkov9ee45192014-07-17 14:39:03 +07001543 /*
1544 *
1545 * @brief Implement Set up instanceof a class.
1546 * @param needs_access_check 'true' if we must check the access.
1547 * @param type_known_final 'true' if the type is known to be a final class.
1548 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1549 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1550 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1551 * @param type_idx Type index to use if use_declaring_class is 'false'.
1552 * @param rl_dest Result to be set to 0 or 1.
1553 * @param rl_src Object to be tested.
1554 */
1555 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1556 bool type_known_abstract, bool use_declaring_class,
1557 bool can_assume_type_is_in_dex_cache,
1558 uint32_t type_idx, RegLocation rl_dest,
1559 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001560 /*
Tong Shen547cdfd2014-08-05 01:54:19 -07001561 * @brief Generate the eh_frame FDE information if possible.
1562 * @returns pointer to vector containg FDE information, or NULL.
Mark Mendellae9fd932014-02-10 16:14:35 -08001563 */
Tong Shen547cdfd2014-08-05 01:54:19 -07001564 virtual std::vector<uint8_t>* ReturnFrameDescriptionEntry();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001565
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001566 /**
1567 * @brief Used to insert marker that can be used to associate MIR with LIR.
1568 * @details Only inserts marker if verbosity is enabled.
1569 * @param mir The mir that is currently being generated.
1570 */
1571 void GenPrintLabel(MIR* mir);
1572
1573 /**
1574 * @brief Used to generate return sequence when there is no frame.
1575 * @details Assumes that the return registers have already been populated.
1576 */
1577 virtual void GenSpecialExitSequence() = 0;
1578
1579 /**
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001580 * @brief Used to generate stack frame for suspend path of special methods.
1581 */
1582 virtual void GenSpecialEntryForSuspend() = 0;
1583
1584 /**
1585 * @brief Used to pop the stack frame for suspend path of special methods.
1586 */
1587 virtual void GenSpecialExitForSuspend() = 0;
1588
1589 /**
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001590 * @brief Used to generate code for special methods that are known to be
1591 * small enough to work in frameless mode.
1592 * @param bb The basic block of the first MIR.
1593 * @param mir The first MIR of the special method.
1594 * @param special Information about the special method.
1595 * @return Returns whether or not this was handled successfully. Returns false
1596 * if caller should punt to normal MIR2LIR conversion.
1597 */
1598 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1599
Mark Mendelle87f9b52014-04-30 14:13:18 -04001600 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001601 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001602 void SetCurrentDexPc(DexOffset dexpc) {
1603 current_dalvik_offset_ = dexpc;
1604 }
1605
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001606 /**
1607 * @brief Used to lock register if argument at in_position was passed that way.
1608 * @details Does nothing if the argument is passed via stack.
1609 * @param in_position The argument number whose register to lock.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001610 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001611 void LockArg(size_t in_position);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001612
1613 /**
1614 * @brief Used to load VR argument to a physical register.
1615 * @details The load is only done if the argument is not already in physical register.
1616 * LockArg must have been previously called.
1617 * @param in_position The argument number to load.
1618 * @param wide Whether the argument is 64-bit or not.
1619 * @return Returns the register (or register pair) for the loaded argument.
1620 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001621 RegStorage LoadArg(size_t in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001622
1623 /**
1624 * @brief Used to load a VR argument directly to a specified register location.
1625 * @param in_position The argument number to place in register.
1626 * @param rl_dest The register location where to place argument.
1627 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001628 void LoadArgDirect(size_t in_position, RegLocation rl_dest);
1629
1630 /**
1631 * @brief Used to spill register if argument at in_position was passed that way.
1632 * @details Does nothing if the argument is passed via stack.
1633 * @param in_position The argument number whose register to spill.
1634 */
1635 void SpillArg(size_t in_position);
1636
1637 /**
1638 * @brief Used to unspill register if argument at in_position was passed that way.
1639 * @details Does nothing if the argument is passed via stack.
1640 * @param in_position The argument number whose register to spill.
1641 */
1642 void UnspillArg(size_t in_position);
1643
1644 /**
1645 * @brief Generate suspend test in a special method.
1646 */
1647 SpecialSuspendCheckSlowPath* GenSpecialSuspendTest();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001648
1649 /**
1650 * @brief Used to generate LIR for special getter method.
1651 * @param mir The mir that represents the iget.
1652 * @param special Information about the special getter method.
1653 * @return Returns whether LIR was successfully generated.
1654 */
1655 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1656
1657 /**
1658 * @brief Used to generate LIR for special setter method.
1659 * @param mir The mir that represents the iput.
1660 * @param special Information about the special setter method.
1661 * @return Returns whether LIR was successfully generated.
1662 */
1663 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1664
1665 /**
1666 * @brief Used to generate LIR for special return-args method.
1667 * @param mir The mir that represents the return of argument.
1668 * @param special Information about the special return-args method.
1669 * @return Returns whether LIR was successfully generated.
1670 */
1671 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1672
Mingyao Yang42894562014-04-07 12:42:16 -07001673 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001674
Mingyao Yang80365d92014-04-18 12:10:58 -07001675 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1676 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001677 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1678
1679 /**
1680 * @brief Load Constant into RegLocation
1681 * @param rl_dest Destination RegLocation
1682 * @param value Constant value
1683 */
1684 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001685
Serguei Katkov59a42af2014-07-05 00:55:46 +07001686 /**
1687 * Returns true iff wide GPRs are just different views on the same physical register.
1688 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001689 virtual bool WideGPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001690
1691 /**
1692 * Returns true iff wide FPRs are just different views on the same physical register.
1693 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001694 virtual bool WideFPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001695
1696
Andreas Gampe4b537a82014-06-30 22:24:53 -07001697 enum class WidenessCheck { // private
1698 kIgnoreWide,
1699 kCheckWide,
1700 kCheckNotWide
1701 };
1702
1703 enum class RefCheck { // private
1704 kIgnoreRef,
1705 kCheckRef,
1706 kCheckNotRef
1707 };
1708
1709 enum class FPCheck { // private
1710 kIgnoreFP,
1711 kCheckFP,
1712 kCheckNotFP
1713 };
1714
1715 /**
1716 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1717 * that it has the expected form for the flags.
1718 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1719 */
1720 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1721 bool report)
1722 const;
1723
1724 /**
1725 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1726 * that it has the expected size.
1727 */
1728 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1729
1730 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1731 // kReportSizeError.
1732 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1733 // See CheckRegLocationImpl.
1734 void CheckRegLocation(RegLocation rl) const;
1735
Vladimir Marko767c7522015-03-20 12:47:30 +00001736 // Find the references at the beginning of a basic block (for generating GC maps).
1737 void InitReferenceVRegs(BasicBlock* bb, BitVector* references);
1738
1739 // Update references from prev_mir to mir in the same BB. If mir is null or before
1740 // prev_mir, report failure (return false) and update references to the end of the BB.
1741 bool UpdateReferenceVRegsLocal(MIR* mir, MIR* prev_mir, BitVector* references);
1742
1743 // Update references from prev_mir to mir.
1744 void UpdateReferenceVRegs(MIR* mir, MIR* prev_mir, BitVector* references);
1745
Brian Carlstrom7940e442013-07-12 13:46:57 -07001746 public:
1747 // TODO: add accessors for these.
1748 LIR* literal_list_; // Constants.
1749 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001750 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001751 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001752 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001753
1754 protected:
Andreas Gampe9c462082015-01-27 14:31:40 -08001755 ArenaAllocator* const arena_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001756 CompilationUnit* const cu_;
1757 MIRGraph* const mir_graph_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001758 ArenaVector<SwitchTable*> switch_tables_;
1759 ArenaVector<FillArrayData*> fill_array_data_;
1760 ArenaVector<RegisterInfo*> tempreg_info_;
1761 ArenaVector<RegisterInfo*> reginfo_map_;
1762 ArenaVector<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001763 CodeOffset data_offset_; // starting offset of literal pool.
1764 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001765 LIR* block_label_list_;
1766 PromotionMap* promotion_map_;
1767 /*
1768 * TODO: The code generation utilities don't have a built-in
1769 * mechanism to propagate the original Dalvik opcode address to the
1770 * associated generated instructions. For the trace compiler, this wasn't
1771 * necessary because the interpreter handled all throws and debugging
1772 * requests. For now we'll handle this by placing the Dalvik offset
1773 * in the CompilationUnit struct before codegen for each instruction.
1774 * The low-level LIR creation utilites will pull it from here. Rework this.
1775 */
buzbee0d829482013-10-11 15:24:55 -07001776 DexOffset current_dalvik_offset_;
Vladimir Marko767c7522015-03-20 12:47:30 +00001777 MIR* current_mir_;
buzbee0d829482013-10-11 15:24:55 -07001778 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001779 std::unique_ptr<RegisterPool> reg_pool_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001780 /*
1781 * Sanity checking for the register temp tracking. The same ssa
1782 * name should never be associated with one temp register per
1783 * instruction compilation.
1784 */
1785 int live_sreg_;
1786 CodeBuffer code_buffer_;
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001787 // The source mapping table data (pc -> dex). More entries than in encoded_mapping_table_
Andreas Gampee21dc3d2014-12-08 16:59:43 -08001788 DefaultSrcMap src_mapping_table_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001789 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko80b96d12015-02-19 15:50:28 +00001790 ArenaVector<uint8_t> encoded_mapping_table_;
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001791 ArenaVector<uint32_t> core_vmap_table_;
1792 ArenaVector<uint32_t> fp_vmap_table_;
Vladimir Marko80b96d12015-02-19 15:50:28 +00001793 ArenaVector<uint8_t> native_gc_map_;
Vladimir Markof4da6752014-08-01 19:04:18 +01001794 ArenaVector<LinkerPatch> patches_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001795 int num_core_spills_;
1796 int num_fp_spills_;
1797 int frame_size_;
1798 unsigned int core_spill_mask_;
1799 unsigned int fp_spill_mask_;
1800 LIR* first_lir_insn_;
1801 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001802
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001803 ArenaVector<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001804
1805 // The memory reference type for new LIRs.
1806 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1807 // invoke RawLIR() would clutter the code and reduce the readability.
1808 ResourceMask::ResourceBit mem_ref_type_;
1809
1810 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1811 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1812 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1813 // to deduplicate the masks.
1814 ResourceMaskCache mask_cache_;
Fred Shih37f05ef2014-07-16 18:38:08 -07001815
Vladimir Marko767c7522015-03-20 12:47:30 +00001816 // Record the MIR that generated a given safepoint (nullptr for prologue safepoints).
1817 ArenaVector<std::pair<LIR*, MIR*>> safepoints_;
1818
Serguei Katkov717a3e42014-11-13 17:19:42 +06001819 protected:
1820 // ABI support
1821 class ShortyArg {
1822 public:
1823 explicit ShortyArg(char type) : type_(type) { }
1824 bool IsFP() { return type_ == 'F' || type_ == 'D'; }
1825 bool IsWide() { return type_ == 'J' || type_ == 'D'; }
1826 bool IsRef() { return type_ == 'L'; }
1827 char GetType() { return type_; }
1828 private:
1829 char type_;
1830 };
1831
1832 class ShortyIterator {
1833 public:
1834 ShortyIterator(const char* shorty, bool is_static);
1835 bool Next();
1836 ShortyArg GetArg() { return ShortyArg(pending_this_ ? 'L' : *cur_); }
1837 private:
1838 const char* cur_;
1839 bool pending_this_;
1840 bool initialized_;
1841 };
1842
1843 class InToRegStorageMapper {
1844 public:
1845 virtual RegStorage GetNextReg(ShortyArg arg) = 0;
1846 virtual ~InToRegStorageMapper() {}
1847 virtual void Reset() = 0;
1848 };
1849
1850 class InToRegStorageMapping {
1851 public:
1852 explicit InToRegStorageMapping(ArenaAllocator* arena)
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001853 : mapping_(arena->Adapter()),
1854 end_mapped_in_(0u), has_arguments_on_stack_(false), initialized_(false) {}
Serguei Katkov717a3e42014-11-13 17:19:42 +06001855 void Initialize(ShortyIterator* shorty, InToRegStorageMapper* mapper);
1856 /**
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001857 * @return the past-the-end index of VRs mapped to physical registers.
1858 * In other words any VR starting from this index is mapped to memory.
Serguei Katkov717a3e42014-11-13 17:19:42 +06001859 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001860 size_t GetEndMappedIn() { return end_mapped_in_; }
Serguei Katkov717a3e42014-11-13 17:19:42 +06001861 bool HasArgumentsOnStack() { return has_arguments_on_stack_; }
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001862 RegStorage GetReg(size_t in_position);
1863 ShortyArg GetShorty(size_t in_position);
Serguei Katkov717a3e42014-11-13 17:19:42 +06001864 bool IsInitialized() { return initialized_; }
1865 private:
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001866 static constexpr char kInvalidShorty = '-';
1867 ArenaVector<std::pair<ShortyArg, RegStorage>> mapping_;
1868 size_t end_mapped_in_;
Serguei Katkov717a3e42014-11-13 17:19:42 +06001869 bool has_arguments_on_stack_;
1870 bool initialized_;
1871 };
1872
1873 // Cached mapping of method input to reg storage according to ABI.
1874 InToRegStorageMapping in_to_reg_storage_mapping_;
1875 virtual InToRegStorageMapper* GetResetedInToRegStorageMapper() = 0;
1876
Fred Shih37f05ef2014-07-16 18:38:08 -07001877 private:
1878 static bool SizeMatchesTypeForEntrypoint(OpSize size, Primitive::Type type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001879}; // Class Mir2Lir
1880
1881} // namespace art
1882
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001883#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_