Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_x86.h" |
| 18 | |
Elliott Hughes | 1aa246d | 2012-12-13 09:29:36 -0800 | [diff] [blame] | 19 | #include "base/casts.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 20 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "memory_region.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 23 | #include "utils/dwarf_cfi.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 24 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 25 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 26 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 27 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 28 | std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) { |
| 29 | return os << "XMM" << static_cast<int>(reg); |
| 30 | } |
| 31 | |
| 32 | std::ostream& operator<<(std::ostream& os, const X87Register& reg) { |
| 33 | return os << "ST" << static_cast<int>(reg); |
| 34 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 35 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 36 | void X86Assembler::call(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 37 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 38 | EmitUint8(0xFF); |
| 39 | EmitRegisterOperand(2, reg); |
| 40 | } |
| 41 | |
| 42 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 43 | void X86Assembler::call(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 44 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 45 | EmitUint8(0xFF); |
| 46 | EmitOperand(2, address); |
| 47 | } |
| 48 | |
| 49 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 50 | void X86Assembler::call(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 51 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 52 | EmitUint8(0xE8); |
| 53 | static const int kSize = 5; |
Nicolas Geoffray | 1cf9528 | 2014-12-12 19:22:03 +0000 | [diff] [blame] | 54 | // Offset by one because we already have emitted the opcode. |
| 55 | EmitLabel(label, kSize - 1); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 56 | } |
| 57 | |
| 58 | |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 59 | void X86Assembler::call(const ExternalLabel& label) { |
| 60 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 61 | intptr_t call_start = buffer_.GetPosition(); |
| 62 | EmitUint8(0xE8); |
| 63 | EmitInt32(label.address()); |
| 64 | static const intptr_t kCallExternalLabelSize = 5; |
| 65 | DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize); |
| 66 | } |
| 67 | |
| 68 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 69 | void X86Assembler::pushl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 70 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 71 | EmitUint8(0x50 + reg); |
| 72 | } |
| 73 | |
| 74 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 75 | void X86Assembler::pushl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 76 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 77 | EmitUint8(0xFF); |
| 78 | EmitOperand(6, address); |
| 79 | } |
| 80 | |
| 81 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 82 | void X86Assembler::pushl(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 83 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 84 | if (imm.is_int8()) { |
| 85 | EmitUint8(0x6A); |
| 86 | EmitUint8(imm.value() & 0xFF); |
| 87 | } else { |
| 88 | EmitUint8(0x68); |
| 89 | EmitImmediate(imm); |
| 90 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 94 | void X86Assembler::popl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 95 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 96 | EmitUint8(0x58 + reg); |
| 97 | } |
| 98 | |
| 99 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 100 | void X86Assembler::popl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 101 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 102 | EmitUint8(0x8F); |
| 103 | EmitOperand(0, address); |
| 104 | } |
| 105 | |
| 106 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 107 | void X86Assembler::movl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 108 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 109 | EmitUint8(0xB8 + dst); |
| 110 | EmitImmediate(imm); |
| 111 | } |
| 112 | |
| 113 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 114 | void X86Assembler::movl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 115 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 116 | EmitUint8(0x89); |
| 117 | EmitRegisterOperand(src, dst); |
| 118 | } |
| 119 | |
| 120 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 121 | void X86Assembler::movl(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 122 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 123 | EmitUint8(0x8B); |
| 124 | EmitOperand(dst, src); |
| 125 | } |
| 126 | |
| 127 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 128 | void X86Assembler::movl(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 129 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 130 | EmitUint8(0x89); |
| 131 | EmitOperand(src, dst); |
| 132 | } |
| 133 | |
| 134 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 135 | void X86Assembler::movl(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 136 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 137 | EmitUint8(0xC7); |
| 138 | EmitOperand(0, dst); |
| 139 | EmitImmediate(imm); |
| 140 | } |
| 141 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 142 | void X86Assembler::movl(const Address& dst, Label* lbl) { |
| 143 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 144 | EmitUint8(0xC7); |
| 145 | EmitOperand(0, dst); |
| 146 | EmitLabel(lbl, dst.length_ + 5); |
| 147 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 148 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 149 | void X86Assembler::bswapl(Register dst) { |
| 150 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 151 | EmitUint8(0x0F); |
| 152 | EmitUint8(0xC8 + dst); |
| 153 | } |
| 154 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 155 | void X86Assembler::movzxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 156 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 157 | EmitUint8(0x0F); |
| 158 | EmitUint8(0xB6); |
| 159 | EmitRegisterOperand(dst, src); |
| 160 | } |
| 161 | |
| 162 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 163 | void X86Assembler::movzxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 164 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 165 | EmitUint8(0x0F); |
| 166 | EmitUint8(0xB6); |
| 167 | EmitOperand(dst, src); |
| 168 | } |
| 169 | |
| 170 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 171 | void X86Assembler::movsxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 172 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 173 | EmitUint8(0x0F); |
| 174 | EmitUint8(0xBE); |
| 175 | EmitRegisterOperand(dst, src); |
| 176 | } |
| 177 | |
| 178 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 179 | void X86Assembler::movsxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 180 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 181 | EmitUint8(0x0F); |
| 182 | EmitUint8(0xBE); |
| 183 | EmitOperand(dst, src); |
| 184 | } |
| 185 | |
| 186 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 187 | void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 188 | LOG(FATAL) << "Use movzxb or movsxb instead."; |
| 189 | } |
| 190 | |
| 191 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 192 | void X86Assembler::movb(const Address& dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 193 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 194 | EmitUint8(0x88); |
| 195 | EmitOperand(src, dst); |
| 196 | } |
| 197 | |
| 198 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 199 | void X86Assembler::movb(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 200 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 201 | EmitUint8(0xC6); |
| 202 | EmitOperand(EAX, dst); |
| 203 | CHECK(imm.is_int8()); |
| 204 | EmitUint8(imm.value() & 0xFF); |
| 205 | } |
| 206 | |
| 207 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 208 | void X86Assembler::movzxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 209 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 210 | EmitUint8(0x0F); |
| 211 | EmitUint8(0xB7); |
| 212 | EmitRegisterOperand(dst, src); |
| 213 | } |
| 214 | |
| 215 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 216 | void X86Assembler::movzxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 217 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 218 | EmitUint8(0x0F); |
| 219 | EmitUint8(0xB7); |
| 220 | EmitOperand(dst, src); |
| 221 | } |
| 222 | |
| 223 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 224 | void X86Assembler::movsxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 225 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 226 | EmitUint8(0x0F); |
| 227 | EmitUint8(0xBF); |
| 228 | EmitRegisterOperand(dst, src); |
| 229 | } |
| 230 | |
| 231 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 232 | void X86Assembler::movsxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 233 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 234 | EmitUint8(0x0F); |
| 235 | EmitUint8(0xBF); |
| 236 | EmitOperand(dst, src); |
| 237 | } |
| 238 | |
| 239 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 240 | void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 241 | LOG(FATAL) << "Use movzxw or movsxw instead."; |
| 242 | } |
| 243 | |
| 244 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 245 | void X86Assembler::movw(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 246 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 247 | EmitOperandSizeOverride(); |
| 248 | EmitUint8(0x89); |
| 249 | EmitOperand(src, dst); |
| 250 | } |
| 251 | |
| 252 | |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 253 | void X86Assembler::movw(const Address& dst, const Immediate& imm) { |
| 254 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 255 | EmitOperandSizeOverride(); |
| 256 | EmitUint8(0xC7); |
| 257 | EmitOperand(0, dst); |
Nicolas Geoffray | b6e7206 | 2014-10-07 14:54:48 +0100 | [diff] [blame] | 258 | CHECK(imm.is_uint16() || imm.is_int16()); |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 259 | EmitUint8(imm.value() & 0xFF); |
| 260 | EmitUint8(imm.value() >> 8); |
| 261 | } |
| 262 | |
| 263 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 264 | void X86Assembler::leal(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 265 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 266 | EmitUint8(0x8D); |
| 267 | EmitOperand(dst, src); |
| 268 | } |
| 269 | |
| 270 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 271 | void X86Assembler::cmovl(Condition condition, Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 272 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 273 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 274 | EmitUint8(0x40 + condition); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 275 | EmitRegisterOperand(dst, src); |
| 276 | } |
| 277 | |
| 278 | |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 279 | void X86Assembler::setb(Condition condition, Register dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 280 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 281 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 282 | EmitUint8(0x90 + condition); |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 283 | EmitOperand(0, Operand(dst)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 284 | } |
| 285 | |
| 286 | |
Nicolas Geoffray | 7fb49da | 2014-10-06 09:12:41 +0100 | [diff] [blame] | 287 | void X86Assembler::movaps(XmmRegister dst, XmmRegister src) { |
| 288 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 289 | EmitUint8(0x0F); |
| 290 | EmitUint8(0x28); |
| 291 | EmitXmmRegisterOperand(dst, src); |
| 292 | } |
| 293 | |
| 294 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 295 | void X86Assembler::movss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 296 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 297 | EmitUint8(0xF3); |
| 298 | EmitUint8(0x0F); |
| 299 | EmitUint8(0x10); |
| 300 | EmitOperand(dst, src); |
| 301 | } |
| 302 | |
| 303 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 304 | void X86Assembler::movss(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 305 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 306 | EmitUint8(0xF3); |
| 307 | EmitUint8(0x0F); |
| 308 | EmitUint8(0x11); |
| 309 | EmitOperand(src, dst); |
| 310 | } |
| 311 | |
| 312 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 313 | void X86Assembler::movss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 314 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 315 | EmitUint8(0xF3); |
| 316 | EmitUint8(0x0F); |
| 317 | EmitUint8(0x11); |
| 318 | EmitXmmRegisterOperand(src, dst); |
| 319 | } |
| 320 | |
| 321 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 322 | void X86Assembler::movd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 323 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 324 | EmitUint8(0x66); |
| 325 | EmitUint8(0x0F); |
| 326 | EmitUint8(0x6E); |
| 327 | EmitOperand(dst, Operand(src)); |
| 328 | } |
| 329 | |
| 330 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 331 | void X86Assembler::movd(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 332 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 333 | EmitUint8(0x66); |
| 334 | EmitUint8(0x0F); |
| 335 | EmitUint8(0x7E); |
| 336 | EmitOperand(src, Operand(dst)); |
| 337 | } |
| 338 | |
| 339 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 340 | void X86Assembler::addss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 341 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 342 | EmitUint8(0xF3); |
| 343 | EmitUint8(0x0F); |
| 344 | EmitUint8(0x58); |
| 345 | EmitXmmRegisterOperand(dst, src); |
| 346 | } |
| 347 | |
| 348 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 349 | void X86Assembler::addss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 350 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 351 | EmitUint8(0xF3); |
| 352 | EmitUint8(0x0F); |
| 353 | EmitUint8(0x58); |
| 354 | EmitOperand(dst, src); |
| 355 | } |
| 356 | |
| 357 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 358 | void X86Assembler::subss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 359 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 360 | EmitUint8(0xF3); |
| 361 | EmitUint8(0x0F); |
| 362 | EmitUint8(0x5C); |
| 363 | EmitXmmRegisterOperand(dst, src); |
| 364 | } |
| 365 | |
| 366 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 367 | void X86Assembler::subss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 368 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 369 | EmitUint8(0xF3); |
| 370 | EmitUint8(0x0F); |
| 371 | EmitUint8(0x5C); |
| 372 | EmitOperand(dst, src); |
| 373 | } |
| 374 | |
| 375 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 376 | void X86Assembler::mulss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 377 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 378 | EmitUint8(0xF3); |
| 379 | EmitUint8(0x0F); |
| 380 | EmitUint8(0x59); |
| 381 | EmitXmmRegisterOperand(dst, src); |
| 382 | } |
| 383 | |
| 384 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 385 | void X86Assembler::mulss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 386 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 387 | EmitUint8(0xF3); |
| 388 | EmitUint8(0x0F); |
| 389 | EmitUint8(0x59); |
| 390 | EmitOperand(dst, src); |
| 391 | } |
| 392 | |
| 393 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 394 | void X86Assembler::divss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 395 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 396 | EmitUint8(0xF3); |
| 397 | EmitUint8(0x0F); |
| 398 | EmitUint8(0x5E); |
| 399 | EmitXmmRegisterOperand(dst, src); |
| 400 | } |
| 401 | |
| 402 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 403 | void X86Assembler::divss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 404 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 405 | EmitUint8(0xF3); |
| 406 | EmitUint8(0x0F); |
| 407 | EmitUint8(0x5E); |
| 408 | EmitOperand(dst, src); |
| 409 | } |
| 410 | |
| 411 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 412 | void X86Assembler::flds(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 413 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 414 | EmitUint8(0xD9); |
| 415 | EmitOperand(0, src); |
| 416 | } |
| 417 | |
| 418 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 419 | void X86Assembler::fsts(const Address& dst) { |
| 420 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 421 | EmitUint8(0xD9); |
| 422 | EmitOperand(2, dst); |
| 423 | } |
| 424 | |
| 425 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 426 | void X86Assembler::fstps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 427 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 428 | EmitUint8(0xD9); |
| 429 | EmitOperand(3, dst); |
| 430 | } |
| 431 | |
| 432 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 433 | void X86Assembler::movsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 434 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 435 | EmitUint8(0xF2); |
| 436 | EmitUint8(0x0F); |
| 437 | EmitUint8(0x10); |
| 438 | EmitOperand(dst, src); |
| 439 | } |
| 440 | |
| 441 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 442 | void X86Assembler::movsd(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 443 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 444 | EmitUint8(0xF2); |
| 445 | EmitUint8(0x0F); |
| 446 | EmitUint8(0x11); |
| 447 | EmitOperand(src, dst); |
| 448 | } |
| 449 | |
| 450 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 451 | void X86Assembler::movsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 452 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 453 | EmitUint8(0xF2); |
| 454 | EmitUint8(0x0F); |
| 455 | EmitUint8(0x11); |
| 456 | EmitXmmRegisterOperand(src, dst); |
| 457 | } |
| 458 | |
| 459 | |
Nicolas Geoffray | 234d69d | 2015-03-09 10:28:50 +0000 | [diff] [blame] | 460 | void X86Assembler::movhpd(XmmRegister dst, const Address& src) { |
| 461 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 462 | EmitUint8(0x66); |
| 463 | EmitUint8(0x0F); |
| 464 | EmitUint8(0x16); |
| 465 | EmitOperand(dst, src); |
| 466 | } |
| 467 | |
| 468 | |
| 469 | void X86Assembler::movhpd(const Address& dst, XmmRegister src) { |
| 470 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 471 | EmitUint8(0x66); |
| 472 | EmitUint8(0x0F); |
| 473 | EmitUint8(0x17); |
| 474 | EmitOperand(src, dst); |
| 475 | } |
| 476 | |
| 477 | |
| 478 | void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) { |
| 479 | DCHECK(shift_count.is_uint8()); |
| 480 | |
| 481 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 482 | EmitUint8(0x66); |
| 483 | EmitUint8(0x0F); |
| 484 | EmitUint8(0x73); |
| 485 | EmitXmmRegisterOperand(3, reg); |
| 486 | EmitUint8(shift_count.value()); |
| 487 | } |
| 488 | |
| 489 | |
Calin Juravle | 52c4896 | 2014-12-16 17:02:57 +0000 | [diff] [blame] | 490 | void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) { |
| 491 | DCHECK(shift_count.is_uint8()); |
| 492 | |
| 493 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 494 | EmitUint8(0x66); |
| 495 | EmitUint8(0x0F); |
| 496 | EmitUint8(0x73); |
| 497 | EmitXmmRegisterOperand(2, reg); |
| 498 | EmitUint8(shift_count.value()); |
| 499 | } |
| 500 | |
| 501 | |
| 502 | void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) { |
| 503 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 504 | EmitUint8(0x66); |
| 505 | EmitUint8(0x0F); |
| 506 | EmitUint8(0x62); |
| 507 | EmitXmmRegisterOperand(dst, src); |
| 508 | } |
| 509 | |
| 510 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 511 | void X86Assembler::addsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 512 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 513 | EmitUint8(0xF2); |
| 514 | EmitUint8(0x0F); |
| 515 | EmitUint8(0x58); |
| 516 | EmitXmmRegisterOperand(dst, src); |
| 517 | } |
| 518 | |
| 519 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 520 | void X86Assembler::addsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 521 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 522 | EmitUint8(0xF2); |
| 523 | EmitUint8(0x0F); |
| 524 | EmitUint8(0x58); |
| 525 | EmitOperand(dst, src); |
| 526 | } |
| 527 | |
| 528 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 529 | void X86Assembler::subsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 530 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 531 | EmitUint8(0xF2); |
| 532 | EmitUint8(0x0F); |
| 533 | EmitUint8(0x5C); |
| 534 | EmitXmmRegisterOperand(dst, src); |
| 535 | } |
| 536 | |
| 537 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 538 | void X86Assembler::subsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 539 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 540 | EmitUint8(0xF2); |
| 541 | EmitUint8(0x0F); |
| 542 | EmitUint8(0x5C); |
| 543 | EmitOperand(dst, src); |
| 544 | } |
| 545 | |
| 546 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 547 | void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 548 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 549 | EmitUint8(0xF2); |
| 550 | EmitUint8(0x0F); |
| 551 | EmitUint8(0x59); |
| 552 | EmitXmmRegisterOperand(dst, src); |
| 553 | } |
| 554 | |
| 555 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 556 | void X86Assembler::mulsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 557 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 558 | EmitUint8(0xF2); |
| 559 | EmitUint8(0x0F); |
| 560 | EmitUint8(0x59); |
| 561 | EmitOperand(dst, src); |
| 562 | } |
| 563 | |
| 564 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 565 | void X86Assembler::divsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 566 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 567 | EmitUint8(0xF2); |
| 568 | EmitUint8(0x0F); |
| 569 | EmitUint8(0x5E); |
| 570 | EmitXmmRegisterOperand(dst, src); |
| 571 | } |
| 572 | |
| 573 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 574 | void X86Assembler::divsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 575 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 576 | EmitUint8(0xF2); |
| 577 | EmitUint8(0x0F); |
| 578 | EmitUint8(0x5E); |
| 579 | EmitOperand(dst, src); |
| 580 | } |
| 581 | |
| 582 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 583 | void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 584 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 585 | EmitUint8(0xF3); |
| 586 | EmitUint8(0x0F); |
| 587 | EmitUint8(0x2A); |
| 588 | EmitOperand(dst, Operand(src)); |
| 589 | } |
| 590 | |
| 591 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 592 | void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 593 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 594 | EmitUint8(0xF2); |
| 595 | EmitUint8(0x0F); |
| 596 | EmitUint8(0x2A); |
| 597 | EmitOperand(dst, Operand(src)); |
| 598 | } |
| 599 | |
| 600 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 601 | void X86Assembler::cvtss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 602 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 603 | EmitUint8(0xF3); |
| 604 | EmitUint8(0x0F); |
| 605 | EmitUint8(0x2D); |
| 606 | EmitXmmRegisterOperand(dst, src); |
| 607 | } |
| 608 | |
| 609 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 610 | void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 611 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 612 | EmitUint8(0xF3); |
| 613 | EmitUint8(0x0F); |
| 614 | EmitUint8(0x5A); |
| 615 | EmitXmmRegisterOperand(dst, src); |
| 616 | } |
| 617 | |
| 618 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 619 | void X86Assembler::cvtsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 620 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 621 | EmitUint8(0xF2); |
| 622 | EmitUint8(0x0F); |
| 623 | EmitUint8(0x2D); |
| 624 | EmitXmmRegisterOperand(dst, src); |
| 625 | } |
| 626 | |
| 627 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 628 | void X86Assembler::cvttss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 629 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 630 | EmitUint8(0xF3); |
| 631 | EmitUint8(0x0F); |
| 632 | EmitUint8(0x2C); |
| 633 | EmitXmmRegisterOperand(dst, src); |
| 634 | } |
| 635 | |
| 636 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 637 | void X86Assembler::cvttsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 638 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 639 | EmitUint8(0xF2); |
| 640 | EmitUint8(0x0F); |
| 641 | EmitUint8(0x2C); |
| 642 | EmitXmmRegisterOperand(dst, src); |
| 643 | } |
| 644 | |
| 645 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 646 | void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 647 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 648 | EmitUint8(0xF2); |
| 649 | EmitUint8(0x0F); |
| 650 | EmitUint8(0x5A); |
| 651 | EmitXmmRegisterOperand(dst, src); |
| 652 | } |
| 653 | |
| 654 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 655 | void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 656 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 657 | EmitUint8(0xF3); |
| 658 | EmitUint8(0x0F); |
| 659 | EmitUint8(0xE6); |
| 660 | EmitXmmRegisterOperand(dst, src); |
| 661 | } |
| 662 | |
| 663 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 664 | void X86Assembler::comiss(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 665 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 666 | EmitUint8(0x0F); |
| 667 | EmitUint8(0x2F); |
| 668 | EmitXmmRegisterOperand(a, b); |
| 669 | } |
| 670 | |
| 671 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 672 | void X86Assembler::comisd(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 673 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 674 | EmitUint8(0x66); |
| 675 | EmitUint8(0x0F); |
| 676 | EmitUint8(0x2F); |
| 677 | EmitXmmRegisterOperand(a, b); |
| 678 | } |
| 679 | |
| 680 | |
Calin Juravle | ddb7df2 | 2014-11-25 20:56:51 +0000 | [diff] [blame] | 681 | void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) { |
| 682 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 683 | EmitUint8(0x0F); |
| 684 | EmitUint8(0x2E); |
| 685 | EmitXmmRegisterOperand(a, b); |
| 686 | } |
| 687 | |
| 688 | |
| 689 | void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) { |
| 690 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 691 | EmitUint8(0x66); |
| 692 | EmitUint8(0x0F); |
| 693 | EmitUint8(0x2E); |
| 694 | EmitXmmRegisterOperand(a, b); |
| 695 | } |
| 696 | |
| 697 | |
Mark Mendell | fb8d279 | 2015-03-31 22:16:59 -0400 | [diff] [blame] | 698 | void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) { |
| 699 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 700 | EmitUint8(0x66); |
| 701 | EmitUint8(0x0F); |
| 702 | EmitUint8(0x3A); |
| 703 | EmitUint8(0x0B); |
| 704 | EmitXmmRegisterOperand(dst, src); |
| 705 | EmitUint8(imm.value()); |
| 706 | } |
| 707 | |
| 708 | |
| 709 | void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) { |
| 710 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 711 | EmitUint8(0x66); |
| 712 | EmitUint8(0x0F); |
| 713 | EmitUint8(0x3A); |
| 714 | EmitUint8(0x0A); |
| 715 | EmitXmmRegisterOperand(dst, src); |
| 716 | EmitUint8(imm.value()); |
| 717 | } |
| 718 | |
| 719 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 720 | void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 721 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 722 | EmitUint8(0xF2); |
| 723 | EmitUint8(0x0F); |
| 724 | EmitUint8(0x51); |
| 725 | EmitXmmRegisterOperand(dst, src); |
| 726 | } |
| 727 | |
| 728 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 729 | void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 730 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 731 | EmitUint8(0xF3); |
| 732 | EmitUint8(0x0F); |
| 733 | EmitUint8(0x51); |
| 734 | EmitXmmRegisterOperand(dst, src); |
| 735 | } |
| 736 | |
| 737 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 738 | void X86Assembler::xorpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 739 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 740 | EmitUint8(0x66); |
| 741 | EmitUint8(0x0F); |
| 742 | EmitUint8(0x57); |
| 743 | EmitOperand(dst, src); |
| 744 | } |
| 745 | |
| 746 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 747 | void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 748 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 749 | EmitUint8(0x66); |
| 750 | EmitUint8(0x0F); |
| 751 | EmitUint8(0x57); |
| 752 | EmitXmmRegisterOperand(dst, src); |
| 753 | } |
| 754 | |
| 755 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 756 | void X86Assembler::andps(XmmRegister dst, XmmRegister src) { |
| 757 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 758 | EmitUint8(0x0F); |
| 759 | EmitUint8(0x54); |
| 760 | EmitXmmRegisterOperand(dst, src); |
| 761 | } |
| 762 | |
| 763 | |
| 764 | void X86Assembler::andpd(XmmRegister dst, XmmRegister src) { |
| 765 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 766 | EmitUint8(0x66); |
| 767 | EmitUint8(0x0F); |
| 768 | EmitUint8(0x54); |
| 769 | EmitXmmRegisterOperand(dst, src); |
| 770 | } |
| 771 | |
| 772 | |
| 773 | void X86Assembler::orpd(XmmRegister dst, XmmRegister src) { |
| 774 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 775 | EmitUint8(0x66); |
| 776 | EmitUint8(0x0F); |
| 777 | EmitUint8(0x56); |
| 778 | EmitXmmRegisterOperand(dst, src); |
| 779 | } |
| 780 | |
| 781 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 782 | void X86Assembler::xorps(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 783 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 784 | EmitUint8(0x0F); |
| 785 | EmitUint8(0x57); |
| 786 | EmitOperand(dst, src); |
| 787 | } |
| 788 | |
| 789 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 790 | void X86Assembler::orps(XmmRegister dst, XmmRegister src) { |
| 791 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 792 | EmitUint8(0x0F); |
| 793 | EmitUint8(0x56); |
| 794 | EmitXmmRegisterOperand(dst, src); |
| 795 | } |
| 796 | |
| 797 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 798 | void X86Assembler::xorps(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 799 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 800 | EmitUint8(0x0F); |
| 801 | EmitUint8(0x57); |
| 802 | EmitXmmRegisterOperand(dst, src); |
| 803 | } |
| 804 | |
| 805 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 806 | void X86Assembler::andps(XmmRegister dst, const Address& src) { |
| 807 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 808 | EmitUint8(0x0F); |
| 809 | EmitUint8(0x54); |
| 810 | EmitOperand(dst, src); |
| 811 | } |
| 812 | |
| 813 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 814 | void X86Assembler::andpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 815 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 816 | EmitUint8(0x66); |
| 817 | EmitUint8(0x0F); |
| 818 | EmitUint8(0x54); |
| 819 | EmitOperand(dst, src); |
| 820 | } |
| 821 | |
| 822 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 823 | void X86Assembler::fldl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 824 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 825 | EmitUint8(0xDD); |
| 826 | EmitOperand(0, src); |
| 827 | } |
| 828 | |
| 829 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 830 | void X86Assembler::fstl(const Address& dst) { |
| 831 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 832 | EmitUint8(0xDD); |
| 833 | EmitOperand(2, dst); |
| 834 | } |
| 835 | |
| 836 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 837 | void X86Assembler::fstpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 838 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 839 | EmitUint8(0xDD); |
| 840 | EmitOperand(3, dst); |
| 841 | } |
| 842 | |
| 843 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 844 | void X86Assembler::fstsw() { |
| 845 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 846 | EmitUint8(0x9B); |
| 847 | EmitUint8(0xDF); |
| 848 | EmitUint8(0xE0); |
| 849 | } |
| 850 | |
| 851 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 852 | void X86Assembler::fnstcw(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 853 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 854 | EmitUint8(0xD9); |
| 855 | EmitOperand(7, dst); |
| 856 | } |
| 857 | |
| 858 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 859 | void X86Assembler::fldcw(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 860 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 861 | EmitUint8(0xD9); |
| 862 | EmitOperand(5, src); |
| 863 | } |
| 864 | |
| 865 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 866 | void X86Assembler::fistpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 867 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 868 | EmitUint8(0xDF); |
| 869 | EmitOperand(7, dst); |
| 870 | } |
| 871 | |
| 872 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 873 | void X86Assembler::fistps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 874 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 875 | EmitUint8(0xDB); |
| 876 | EmitOperand(3, dst); |
| 877 | } |
| 878 | |
| 879 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 880 | void X86Assembler::fildl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 881 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 882 | EmitUint8(0xDF); |
| 883 | EmitOperand(5, src); |
| 884 | } |
| 885 | |
| 886 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 887 | void X86Assembler::fincstp() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 888 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 889 | EmitUint8(0xD9); |
| 890 | EmitUint8(0xF7); |
| 891 | } |
| 892 | |
| 893 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 894 | void X86Assembler::ffree(const Immediate& index) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 895 | CHECK_LT(index.value(), 7); |
| 896 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 897 | EmitUint8(0xDD); |
| 898 | EmitUint8(0xC0 + index.value()); |
| 899 | } |
| 900 | |
| 901 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 902 | void X86Assembler::fsin() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 903 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 904 | EmitUint8(0xD9); |
| 905 | EmitUint8(0xFE); |
| 906 | } |
| 907 | |
| 908 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 909 | void X86Assembler::fcos() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 910 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 911 | EmitUint8(0xD9); |
| 912 | EmitUint8(0xFF); |
| 913 | } |
| 914 | |
| 915 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 916 | void X86Assembler::fptan() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 917 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 918 | EmitUint8(0xD9); |
| 919 | EmitUint8(0xF2); |
| 920 | } |
| 921 | |
| 922 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 923 | void X86Assembler::fucompp() { |
| 924 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 925 | EmitUint8(0xDA); |
| 926 | EmitUint8(0xE9); |
| 927 | } |
| 928 | |
| 929 | |
| 930 | void X86Assembler::fprem() { |
| 931 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 932 | EmitUint8(0xD9); |
| 933 | EmitUint8(0xF8); |
| 934 | } |
| 935 | |
| 936 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 937 | void X86Assembler::xchgl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 938 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 939 | EmitUint8(0x87); |
| 940 | EmitRegisterOperand(dst, src); |
| 941 | } |
| 942 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 943 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 944 | void X86Assembler::xchgl(Register reg, const Address& address) { |
| 945 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 946 | EmitUint8(0x87); |
| 947 | EmitOperand(reg, address); |
| 948 | } |
| 949 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 950 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 951 | void X86Assembler::cmpw(const Address& address, const Immediate& imm) { |
| 952 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 953 | EmitUint8(0x66); |
| 954 | EmitComplex(7, address, imm); |
| 955 | } |
| 956 | |
| 957 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 958 | void X86Assembler::cmpl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 959 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 960 | EmitComplex(7, Operand(reg), imm); |
| 961 | } |
| 962 | |
| 963 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 964 | void X86Assembler::cmpl(Register reg0, Register reg1) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 965 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 966 | EmitUint8(0x3B); |
| 967 | EmitOperand(reg0, Operand(reg1)); |
| 968 | } |
| 969 | |
| 970 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 971 | void X86Assembler::cmpl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 972 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 973 | EmitUint8(0x3B); |
| 974 | EmitOperand(reg, address); |
| 975 | } |
| 976 | |
| 977 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 978 | void X86Assembler::addl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 979 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 980 | EmitUint8(0x03); |
| 981 | EmitRegisterOperand(dst, src); |
| 982 | } |
| 983 | |
| 984 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 985 | void X86Assembler::addl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 986 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 987 | EmitUint8(0x03); |
| 988 | EmitOperand(reg, address); |
| 989 | } |
| 990 | |
| 991 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 992 | void X86Assembler::cmpl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 993 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 994 | EmitUint8(0x39); |
| 995 | EmitOperand(reg, address); |
| 996 | } |
| 997 | |
| 998 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 999 | void X86Assembler::cmpl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1000 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1001 | EmitComplex(7, address, imm); |
| 1002 | } |
| 1003 | |
| 1004 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1005 | void X86Assembler::testl(Register reg1, Register reg2) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1006 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1007 | EmitUint8(0x85); |
| 1008 | EmitRegisterOperand(reg1, reg2); |
| 1009 | } |
| 1010 | |
| 1011 | |
Nicolas Geoffray | f12feb8 | 2014-07-17 18:32:41 +0100 | [diff] [blame] | 1012 | void X86Assembler::testl(Register reg, const Address& address) { |
| 1013 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1014 | EmitUint8(0x85); |
| 1015 | EmitOperand(reg, address); |
| 1016 | } |
| 1017 | |
| 1018 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1019 | void X86Assembler::testl(Register reg, const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1020 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1021 | // For registers that have a byte variant (EAX, EBX, ECX, and EDX) |
| 1022 | // we only test the byte register to keep the encoding short. |
| 1023 | if (immediate.is_uint8() && reg < 4) { |
| 1024 | // Use zero-extended 8-bit immediate. |
| 1025 | if (reg == EAX) { |
| 1026 | EmitUint8(0xA8); |
| 1027 | } else { |
| 1028 | EmitUint8(0xF6); |
| 1029 | EmitUint8(0xC0 + reg); |
| 1030 | } |
| 1031 | EmitUint8(immediate.value() & 0xFF); |
| 1032 | } else if (reg == EAX) { |
| 1033 | // Use short form if the destination is EAX. |
| 1034 | EmitUint8(0xA9); |
| 1035 | EmitImmediate(immediate); |
| 1036 | } else { |
| 1037 | EmitUint8(0xF7); |
| 1038 | EmitOperand(0, Operand(reg)); |
| 1039 | EmitImmediate(immediate); |
| 1040 | } |
| 1041 | } |
| 1042 | |
| 1043 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1044 | void X86Assembler::andl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1045 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1046 | EmitUint8(0x23); |
| 1047 | EmitOperand(dst, Operand(src)); |
| 1048 | } |
| 1049 | |
| 1050 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1051 | void X86Assembler::andl(Register reg, const Address& address) { |
| 1052 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1053 | EmitUint8(0x23); |
| 1054 | EmitOperand(reg, address); |
| 1055 | } |
| 1056 | |
| 1057 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1058 | void X86Assembler::andl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1059 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1060 | EmitComplex(4, Operand(dst), imm); |
| 1061 | } |
| 1062 | |
| 1063 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1064 | void X86Assembler::orl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1065 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1066 | EmitUint8(0x0B); |
| 1067 | EmitOperand(dst, Operand(src)); |
| 1068 | } |
| 1069 | |
| 1070 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1071 | void X86Assembler::orl(Register reg, const Address& address) { |
| 1072 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1073 | EmitUint8(0x0B); |
| 1074 | EmitOperand(reg, address); |
| 1075 | } |
| 1076 | |
| 1077 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1078 | void X86Assembler::orl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1079 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1080 | EmitComplex(1, Operand(dst), imm); |
| 1081 | } |
| 1082 | |
| 1083 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1084 | void X86Assembler::xorl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1085 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1086 | EmitUint8(0x33); |
| 1087 | EmitOperand(dst, Operand(src)); |
| 1088 | } |
| 1089 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1090 | |
| 1091 | void X86Assembler::xorl(Register reg, const Address& address) { |
| 1092 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1093 | EmitUint8(0x33); |
| 1094 | EmitOperand(reg, address); |
| 1095 | } |
| 1096 | |
| 1097 | |
Nicolas Geoffray | b55f835 | 2014-04-07 15:26:35 +0100 | [diff] [blame] | 1098 | void X86Assembler::xorl(Register dst, const Immediate& imm) { |
| 1099 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1100 | EmitComplex(6, Operand(dst), imm); |
| 1101 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1102 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1103 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1104 | void X86Assembler::addl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1105 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1106 | EmitComplex(0, Operand(reg), imm); |
| 1107 | } |
| 1108 | |
| 1109 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1110 | void X86Assembler::addl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1111 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1112 | EmitUint8(0x01); |
| 1113 | EmitOperand(reg, address); |
| 1114 | } |
| 1115 | |
| 1116 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1117 | void X86Assembler::addl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1118 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1119 | EmitComplex(0, address, imm); |
| 1120 | } |
| 1121 | |
| 1122 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1123 | void X86Assembler::adcl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1124 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1125 | EmitComplex(2, Operand(reg), imm); |
| 1126 | } |
| 1127 | |
| 1128 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1129 | void X86Assembler::adcl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1130 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1131 | EmitUint8(0x13); |
| 1132 | EmitOperand(dst, Operand(src)); |
| 1133 | } |
| 1134 | |
| 1135 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1136 | void X86Assembler::adcl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1137 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1138 | EmitUint8(0x13); |
| 1139 | EmitOperand(dst, address); |
| 1140 | } |
| 1141 | |
| 1142 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1143 | void X86Assembler::subl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1144 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1145 | EmitUint8(0x2B); |
| 1146 | EmitOperand(dst, Operand(src)); |
| 1147 | } |
| 1148 | |
| 1149 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1150 | void X86Assembler::subl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1151 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1152 | EmitComplex(5, Operand(reg), imm); |
| 1153 | } |
| 1154 | |
| 1155 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1156 | void X86Assembler::subl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1157 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1158 | EmitUint8(0x2B); |
| 1159 | EmitOperand(reg, address); |
| 1160 | } |
| 1161 | |
| 1162 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 1163 | void X86Assembler::subl(const Address& address, Register reg) { |
| 1164 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1165 | EmitUint8(0x29); |
| 1166 | EmitOperand(reg, address); |
| 1167 | } |
| 1168 | |
| 1169 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1170 | void X86Assembler::cdq() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1171 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1172 | EmitUint8(0x99); |
| 1173 | } |
| 1174 | |
| 1175 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1176 | void X86Assembler::idivl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1177 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1178 | EmitUint8(0xF7); |
| 1179 | EmitUint8(0xF8 | reg); |
| 1180 | } |
| 1181 | |
| 1182 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1183 | void X86Assembler::imull(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1184 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1185 | EmitUint8(0x0F); |
| 1186 | EmitUint8(0xAF); |
| 1187 | EmitOperand(dst, Operand(src)); |
| 1188 | } |
| 1189 | |
| 1190 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1191 | void X86Assembler::imull(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1192 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1193 | EmitUint8(0x69); |
| 1194 | EmitOperand(reg, Operand(reg)); |
| 1195 | EmitImmediate(imm); |
| 1196 | } |
| 1197 | |
| 1198 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1199 | void X86Assembler::imull(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1200 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1201 | EmitUint8(0x0F); |
| 1202 | EmitUint8(0xAF); |
| 1203 | EmitOperand(reg, address); |
| 1204 | } |
| 1205 | |
| 1206 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1207 | void X86Assembler::imull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1208 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1209 | EmitUint8(0xF7); |
| 1210 | EmitOperand(5, Operand(reg)); |
| 1211 | } |
| 1212 | |
| 1213 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1214 | void X86Assembler::imull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1215 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1216 | EmitUint8(0xF7); |
| 1217 | EmitOperand(5, address); |
| 1218 | } |
| 1219 | |
| 1220 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1221 | void X86Assembler::mull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1222 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1223 | EmitUint8(0xF7); |
| 1224 | EmitOperand(4, Operand(reg)); |
| 1225 | } |
| 1226 | |
| 1227 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1228 | void X86Assembler::mull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1229 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1230 | EmitUint8(0xF7); |
| 1231 | EmitOperand(4, address); |
| 1232 | } |
| 1233 | |
| 1234 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1235 | void X86Assembler::sbbl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1236 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1237 | EmitUint8(0x1B); |
| 1238 | EmitOperand(dst, Operand(src)); |
| 1239 | } |
| 1240 | |
| 1241 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1242 | void X86Assembler::sbbl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1243 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1244 | EmitComplex(3, Operand(reg), imm); |
| 1245 | } |
| 1246 | |
| 1247 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1248 | void X86Assembler::sbbl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1249 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1250 | EmitUint8(0x1B); |
| 1251 | EmitOperand(dst, address); |
| 1252 | } |
| 1253 | |
| 1254 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 1255 | void X86Assembler::sbbl(const Address& address, Register src) { |
| 1256 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1257 | EmitUint8(0x19); |
| 1258 | EmitOperand(src, address); |
| 1259 | } |
| 1260 | |
| 1261 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1262 | void X86Assembler::incl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1263 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1264 | EmitUint8(0x40 + reg); |
| 1265 | } |
| 1266 | |
| 1267 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1268 | void X86Assembler::incl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1269 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1270 | EmitUint8(0xFF); |
| 1271 | EmitOperand(0, address); |
| 1272 | } |
| 1273 | |
| 1274 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1275 | void X86Assembler::decl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1276 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1277 | EmitUint8(0x48 + reg); |
| 1278 | } |
| 1279 | |
| 1280 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1281 | void X86Assembler::decl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1282 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1283 | EmitUint8(0xFF); |
| 1284 | EmitOperand(1, address); |
| 1285 | } |
| 1286 | |
| 1287 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1288 | void X86Assembler::shll(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1289 | EmitGenericShift(4, reg, imm); |
| 1290 | } |
| 1291 | |
| 1292 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1293 | void X86Assembler::shll(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1294 | EmitGenericShift(4, operand, shifter); |
| 1295 | } |
| 1296 | |
| 1297 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1298 | void X86Assembler::shrl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1299 | EmitGenericShift(5, reg, imm); |
| 1300 | } |
| 1301 | |
| 1302 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1303 | void X86Assembler::shrl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1304 | EmitGenericShift(5, operand, shifter); |
| 1305 | } |
| 1306 | |
| 1307 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1308 | void X86Assembler::sarl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1309 | EmitGenericShift(7, reg, imm); |
| 1310 | } |
| 1311 | |
| 1312 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1313 | void X86Assembler::sarl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1314 | EmitGenericShift(7, operand, shifter); |
| 1315 | } |
| 1316 | |
| 1317 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1318 | void X86Assembler::shld(Register dst, Register src, Register shifter) { |
| 1319 | DCHECK_EQ(ECX, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1320 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1321 | EmitUint8(0x0F); |
| 1322 | EmitUint8(0xA5); |
| 1323 | EmitRegisterOperand(src, dst); |
| 1324 | } |
| 1325 | |
| 1326 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1327 | void X86Assembler::shrd(Register dst, Register src, Register shifter) { |
| 1328 | DCHECK_EQ(ECX, shifter); |
| 1329 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1330 | EmitUint8(0x0F); |
| 1331 | EmitUint8(0xAD); |
| 1332 | EmitRegisterOperand(src, dst); |
| 1333 | } |
| 1334 | |
| 1335 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1336 | void X86Assembler::negl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1337 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1338 | EmitUint8(0xF7); |
| 1339 | EmitOperand(3, Operand(reg)); |
| 1340 | } |
| 1341 | |
| 1342 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1343 | void X86Assembler::notl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1344 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1345 | EmitUint8(0xF7); |
| 1346 | EmitUint8(0xD0 | reg); |
| 1347 | } |
| 1348 | |
| 1349 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1350 | void X86Assembler::enter(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1351 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1352 | EmitUint8(0xC8); |
| 1353 | CHECK(imm.is_uint16()); |
| 1354 | EmitUint8(imm.value() & 0xFF); |
| 1355 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1356 | EmitUint8(0x00); |
| 1357 | } |
| 1358 | |
| 1359 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1360 | void X86Assembler::leave() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1361 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1362 | EmitUint8(0xC9); |
| 1363 | } |
| 1364 | |
| 1365 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1366 | void X86Assembler::ret() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1367 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1368 | EmitUint8(0xC3); |
| 1369 | } |
| 1370 | |
| 1371 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1372 | void X86Assembler::ret(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1373 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1374 | EmitUint8(0xC2); |
| 1375 | CHECK(imm.is_uint16()); |
| 1376 | EmitUint8(imm.value() & 0xFF); |
| 1377 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1378 | } |
| 1379 | |
| 1380 | |
| 1381 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1382 | void X86Assembler::nop() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1383 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1384 | EmitUint8(0x90); |
| 1385 | } |
| 1386 | |
| 1387 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1388 | void X86Assembler::int3() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1389 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1390 | EmitUint8(0xCC); |
| 1391 | } |
| 1392 | |
| 1393 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1394 | void X86Assembler::hlt() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1395 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1396 | EmitUint8(0xF4); |
| 1397 | } |
| 1398 | |
| 1399 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1400 | void X86Assembler::j(Condition condition, Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1401 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1402 | if (label->IsBound()) { |
| 1403 | static const int kShortSize = 2; |
| 1404 | static const int kLongSize = 6; |
| 1405 | int offset = label->Position() - buffer_.Size(); |
| 1406 | CHECK_LE(offset, 0); |
Andreas Gampe | ab1eb0d | 2015-02-13 19:23:55 -0800 | [diff] [blame] | 1407 | if (IsInt<8>(offset - kShortSize)) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1408 | EmitUint8(0x70 + condition); |
| 1409 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1410 | } else { |
| 1411 | EmitUint8(0x0F); |
| 1412 | EmitUint8(0x80 + condition); |
| 1413 | EmitInt32(offset - kLongSize); |
| 1414 | } |
| 1415 | } else { |
| 1416 | EmitUint8(0x0F); |
| 1417 | EmitUint8(0x80 + condition); |
| 1418 | EmitLabelLink(label); |
| 1419 | } |
| 1420 | } |
| 1421 | |
| 1422 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1423 | void X86Assembler::jmp(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1424 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1425 | EmitUint8(0xFF); |
| 1426 | EmitRegisterOperand(4, reg); |
| 1427 | } |
| 1428 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 1429 | void X86Assembler::jmp(const Address& address) { |
| 1430 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1431 | EmitUint8(0xFF); |
| 1432 | EmitOperand(4, address); |
| 1433 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1434 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1435 | void X86Assembler::jmp(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1436 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1437 | if (label->IsBound()) { |
| 1438 | static const int kShortSize = 2; |
| 1439 | static const int kLongSize = 5; |
| 1440 | int offset = label->Position() - buffer_.Size(); |
| 1441 | CHECK_LE(offset, 0); |
Andreas Gampe | ab1eb0d | 2015-02-13 19:23:55 -0800 | [diff] [blame] | 1442 | if (IsInt<8>(offset - kShortSize)) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1443 | EmitUint8(0xEB); |
| 1444 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1445 | } else { |
| 1446 | EmitUint8(0xE9); |
| 1447 | EmitInt32(offset - kLongSize); |
| 1448 | } |
| 1449 | } else { |
| 1450 | EmitUint8(0xE9); |
| 1451 | EmitLabelLink(label); |
| 1452 | } |
| 1453 | } |
| 1454 | |
| 1455 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1456 | X86Assembler* X86Assembler::lock() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1457 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1458 | EmitUint8(0xF0); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1459 | return this; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1460 | } |
| 1461 | |
| 1462 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1463 | void X86Assembler::cmpxchgl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1464 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1465 | EmitUint8(0x0F); |
| 1466 | EmitUint8(0xB1); |
| 1467 | EmitOperand(reg, address); |
| 1468 | } |
| 1469 | |
Mark Mendell | 58d25fd | 2015-04-03 14:52:31 -0400 | [diff] [blame^] | 1470 | |
| 1471 | void X86Assembler::cmpxchg8b(const Address& address) { |
| 1472 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1473 | EmitUint8(0x0F); |
| 1474 | EmitUint8(0xC7); |
| 1475 | EmitOperand(1, address); |
| 1476 | } |
| 1477 | |
| 1478 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1479 | void X86Assembler::mfence() { |
| 1480 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1481 | EmitUint8(0x0F); |
| 1482 | EmitUint8(0xAE); |
| 1483 | EmitUint8(0xF0); |
| 1484 | } |
| 1485 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1486 | X86Assembler* X86Assembler::fs() { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1487 | // TODO: fs is a prefix and not an instruction |
| 1488 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1489 | EmitUint8(0x64); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1490 | return this; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1491 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1492 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 1493 | X86Assembler* X86Assembler::gs() { |
| 1494 | // TODO: fs is a prefix and not an instruction |
| 1495 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1496 | EmitUint8(0x65); |
| 1497 | return this; |
| 1498 | } |
| 1499 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1500 | void X86Assembler::AddImmediate(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1501 | int value = imm.value(); |
| 1502 | if (value > 0) { |
| 1503 | if (value == 1) { |
| 1504 | incl(reg); |
| 1505 | } else if (value != 0) { |
| 1506 | addl(reg, imm); |
| 1507 | } |
| 1508 | } else if (value < 0) { |
| 1509 | value = -value; |
| 1510 | if (value == 1) { |
| 1511 | decl(reg); |
| 1512 | } else if (value != 0) { |
| 1513 | subl(reg, Immediate(value)); |
| 1514 | } |
| 1515 | } |
| 1516 | } |
| 1517 | |
| 1518 | |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 1519 | void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) { |
| 1520 | // TODO: Need to have a code constants table. |
| 1521 | pushl(Immediate(High32Bits(value))); |
| 1522 | pushl(Immediate(Low32Bits(value))); |
| 1523 | movsd(dst, Address(ESP, 0)); |
| 1524 | addl(ESP, Immediate(2 * sizeof(int32_t))); |
| 1525 | } |
| 1526 | |
| 1527 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1528 | void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1529 | // TODO: Need to have a code constants table. |
| 1530 | int64_t constant = bit_cast<int64_t, double>(value); |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 1531 | LoadLongConstant(dst, constant); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1532 | } |
| 1533 | |
| 1534 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1535 | void X86Assembler::Align(int alignment, int offset) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1536 | CHECK(IsPowerOfTwo(alignment)); |
| 1537 | // Emit nop instruction until the real position is aligned. |
| 1538 | while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) { |
| 1539 | nop(); |
| 1540 | } |
| 1541 | } |
| 1542 | |
| 1543 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1544 | void X86Assembler::Bind(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1545 | int bound = buffer_.Size(); |
| 1546 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1547 | while (label->IsLinked()) { |
| 1548 | int position = label->LinkPosition(); |
| 1549 | int next = buffer_.Load<int32_t>(position); |
| 1550 | buffer_.Store<int32_t>(position, bound - (position + 4)); |
| 1551 | label->position_ = next; |
| 1552 | } |
| 1553 | label->BindTo(bound); |
| 1554 | } |
| 1555 | |
| 1556 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1557 | void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) { |
| 1558 | CHECK_GE(reg_or_opcode, 0); |
| 1559 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1560 | const int length = operand.length_; |
| 1561 | CHECK_GT(length, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1562 | // Emit the ModRM byte updated with the given reg value. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1563 | CHECK_EQ(operand.encoding_[0] & 0x38, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1564 | EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1565 | // Emit the rest of the encoded operand. |
| 1566 | for (int i = 1; i < length; i++) { |
| 1567 | EmitUint8(operand.encoding_[i]); |
| 1568 | } |
| 1569 | } |
| 1570 | |
| 1571 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1572 | void X86Assembler::EmitImmediate(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1573 | EmitInt32(imm.value()); |
| 1574 | } |
| 1575 | |
| 1576 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1577 | void X86Assembler::EmitComplex(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1578 | const Operand& operand, |
| 1579 | const Immediate& immediate) { |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1580 | CHECK_GE(reg_or_opcode, 0); |
| 1581 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1582 | if (immediate.is_int8()) { |
| 1583 | // Use sign-extended 8-bit immediate. |
| 1584 | EmitUint8(0x83); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1585 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1586 | EmitUint8(immediate.value() & 0xFF); |
| 1587 | } else if (operand.IsRegister(EAX)) { |
| 1588 | // Use short form if the destination is eax. |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1589 | EmitUint8(0x05 + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1590 | EmitImmediate(immediate); |
| 1591 | } else { |
| 1592 | EmitUint8(0x81); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1593 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1594 | EmitImmediate(immediate); |
| 1595 | } |
| 1596 | } |
| 1597 | |
| 1598 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1599 | void X86Assembler::EmitLabel(Label* label, int instruction_size) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1600 | if (label->IsBound()) { |
| 1601 | int offset = label->Position() - buffer_.Size(); |
| 1602 | CHECK_LE(offset, 0); |
| 1603 | EmitInt32(offset - instruction_size); |
| 1604 | } else { |
| 1605 | EmitLabelLink(label); |
| 1606 | } |
| 1607 | } |
| 1608 | |
| 1609 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1610 | void X86Assembler::EmitLabelLink(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1611 | CHECK(!label->IsBound()); |
| 1612 | int position = buffer_.Size(); |
| 1613 | EmitInt32(label->position_); |
| 1614 | label->LinkTo(position); |
| 1615 | } |
| 1616 | |
| 1617 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1618 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1619 | Register reg, |
| 1620 | const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1621 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1622 | CHECK(imm.is_int8()); |
| 1623 | if (imm.value() == 1) { |
| 1624 | EmitUint8(0xD1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1625 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1626 | } else { |
| 1627 | EmitUint8(0xC1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1628 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1629 | EmitUint8(imm.value() & 0xFF); |
| 1630 | } |
| 1631 | } |
| 1632 | |
| 1633 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1634 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1635 | Register operand, |
| 1636 | Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1637 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1638 | CHECK_EQ(shifter, ECX); |
| 1639 | EmitUint8(0xD3); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1640 | EmitOperand(reg_or_opcode, Operand(operand)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1641 | } |
| 1642 | |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1643 | void X86Assembler::InitializeFrameDescriptionEntry() { |
Yevgeny Rouban | e3ea838 | 2014-08-08 16:29:38 +0700 | [diff] [blame] | 1644 | WriteFDEHeader(&cfi_info_, false /* is_64bit */); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1645 | } |
| 1646 | |
| 1647 | void X86Assembler::FinalizeFrameDescriptionEntry() { |
Yevgeny Rouban | e3ea838 | 2014-08-08 16:29:38 +0700 | [diff] [blame] | 1648 | WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1649 | PadCFI(&cfi_info_); |
Yevgeny Rouban | e3ea838 | 2014-08-08 16:29:38 +0700 | [diff] [blame] | 1650 | WriteCFILength(&cfi_info_, false /* is_64bit */); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1651 | } |
| 1652 | |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 1653 | constexpr size_t kFramePointerSize = 4; |
| 1654 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1655 | void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1656 | const std::vector<ManagedRegister>& spill_regs, |
Dmitry Petrochenko | fca8220 | 2014-03-21 11:21:37 +0700 | [diff] [blame] | 1657 | const ManagedRegisterEntrySpills& entry_spills) { |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1658 | cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack |
| 1659 | cfi_pc_ = buffer_.Size(); // Nothing emitted yet |
| 1660 | DCHECK_EQ(cfi_pc_, 0U); |
| 1661 | |
| 1662 | uint32_t reg_offset = 1; |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1663 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1664 | int gpr_count = 0; |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1665 | for (int i = spill_regs.size() - 1; i >= 0; --i) { |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1666 | x86::X86ManagedRegister spill = spill_regs.at(i).AsX86(); |
| 1667 | DCHECK(spill.IsCpuRegister()); |
| 1668 | pushl(spill.AsCpuRegister()); |
| 1669 | gpr_count++; |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1670 | |
| 1671 | // DW_CFA_advance_loc |
| 1672 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1673 | cfi_pc_ = buffer_.Size(); |
| 1674 | // DW_CFA_def_cfa_offset |
| 1675 | cfi_cfa_offset_ += kFramePointerSize; |
| 1676 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
| 1677 | // DW_CFA_offset reg offset |
| 1678 | reg_offset++; |
| 1679 | DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1680 | } |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1681 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1682 | // return address then method on stack |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1683 | int32_t adjust = frame_size - (gpr_count * kFramePointerSize) - |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1684 | sizeof(StackReference<mirror::ArtMethod>) /*method*/ - |
| 1685 | kFramePointerSize /*return address*/; |
| 1686 | addl(ESP, Immediate(-adjust)); |
| 1687 | // DW_CFA_advance_loc |
| 1688 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1689 | cfi_pc_ = buffer_.Size(); |
| 1690 | // DW_CFA_def_cfa_offset |
| 1691 | cfi_cfa_offset_ += adjust; |
| 1692 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
| 1693 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1694 | pushl(method_reg.AsX86().AsCpuRegister()); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1695 | // DW_CFA_advance_loc |
| 1696 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1697 | cfi_pc_ = buffer_.Size(); |
| 1698 | // DW_CFA_def_cfa_offset |
| 1699 | cfi_cfa_offset_ += kFramePointerSize; |
| 1700 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
| 1701 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1702 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1703 | ManagedRegisterSpill spill = entry_spills.at(i); |
| 1704 | if (spill.AsX86().IsCpuRegister()) { |
| 1705 | movl(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsCpuRegister()); |
| 1706 | } else { |
| 1707 | DCHECK(spill.AsX86().IsXmmRegister()); |
| 1708 | if (spill.getSize() == 8) { |
| 1709 | movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister()); |
| 1710 | } else { |
| 1711 | CHECK_EQ(spill.getSize(), 4); |
| 1712 | movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister()); |
| 1713 | } |
| 1714 | } |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1715 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1716 | } |
| 1717 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1718 | void X86Assembler::RemoveFrame(size_t frame_size, |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1719 | const std::vector<ManagedRegister>& spill_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1720 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Andreas Gampe | cf4035a | 2014-05-28 22:43:01 -0700 | [diff] [blame] | 1721 | addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) - |
| 1722 | sizeof(StackReference<mirror::ArtMethod>))); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1723 | for (size_t i = 0; i < spill_regs.size(); ++i) { |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1724 | x86::X86ManagedRegister spill = spill_regs.at(i).AsX86(); |
| 1725 | DCHECK(spill.IsCpuRegister()); |
| 1726 | popl(spill.AsCpuRegister()); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1727 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1728 | ret(); |
| 1729 | } |
| 1730 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1731 | void X86Assembler::IncreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1732 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1733 | addl(ESP, Immediate(-adjust)); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1734 | // DW_CFA_advance_loc |
| 1735 | DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_); |
| 1736 | cfi_pc_ = buffer_.Size(); |
| 1737 | // DW_CFA_def_cfa_offset |
| 1738 | cfi_cfa_offset_ += adjust; |
| 1739 | DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1740 | } |
| 1741 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1742 | void X86Assembler::DecreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1743 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1744 | addl(ESP, Immediate(adjust)); |
| 1745 | } |
| 1746 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1747 | void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) { |
| 1748 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1749 | if (src.IsNoRegister()) { |
| 1750 | CHECK_EQ(0u, size); |
| 1751 | } else if (src.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1752 | CHECK_EQ(4u, size); |
| 1753 | movl(Address(ESP, offs), src.AsCpuRegister()); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1754 | } else if (src.IsRegisterPair()) { |
| 1755 | CHECK_EQ(8u, size); |
| 1756 | movl(Address(ESP, offs), src.AsRegisterPairLow()); |
| 1757 | movl(Address(ESP, FrameOffset(offs.Int32Value()+4)), |
| 1758 | src.AsRegisterPairHigh()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1759 | } else if (src.IsX87Register()) { |
| 1760 | if (size == 4) { |
| 1761 | fstps(Address(ESP, offs)); |
| 1762 | } else { |
| 1763 | fstpl(Address(ESP, offs)); |
| 1764 | } |
| 1765 | } else { |
| 1766 | CHECK(src.IsXmmRegister()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1767 | if (size == 4) { |
| 1768 | movss(Address(ESP, offs), src.AsXmmRegister()); |
| 1769 | } else { |
| 1770 | movsd(Address(ESP, offs), src.AsXmmRegister()); |
| 1771 | } |
| 1772 | } |
| 1773 | } |
| 1774 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1775 | void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 1776 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1777 | CHECK(src.IsCpuRegister()); |
| 1778 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1779 | } |
| 1780 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1781 | void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 1782 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1783 | CHECK(src.IsCpuRegister()); |
| 1784 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1785 | } |
| 1786 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1787 | void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 1788 | ManagedRegister) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1789 | movl(Address(ESP, dest), Immediate(imm)); |
| 1790 | } |
| 1791 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1792 | void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1793 | ManagedRegister) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1794 | fs()->movl(Address::Absolute(dest), Immediate(imm)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1795 | } |
| 1796 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1797 | void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1798 | FrameOffset fr_offs, |
| 1799 | ManagedRegister mscratch) { |
| 1800 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1801 | CHECK(scratch.IsCpuRegister()); |
| 1802 | leal(scratch.AsCpuRegister(), Address(ESP, fr_offs)); |
| 1803 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1804 | } |
| 1805 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1806 | void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1807 | fs()->movl(Address::Absolute(thr_offs), ESP); |
| 1808 | } |
| 1809 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1810 | void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/, |
| 1811 | FrameOffset /*in_off*/, ManagedRegister /*scratch*/) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1812 | UNIMPLEMENTED(FATAL); // this case only currently exists for ARM |
| 1813 | } |
| 1814 | |
| 1815 | void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 1816 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1817 | if (dest.IsNoRegister()) { |
| 1818 | CHECK_EQ(0u, size); |
| 1819 | } else if (dest.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1820 | CHECK_EQ(4u, size); |
| 1821 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1822 | } else if (dest.IsRegisterPair()) { |
| 1823 | CHECK_EQ(8u, size); |
| 1824 | movl(dest.AsRegisterPairLow(), Address(ESP, src)); |
| 1825 | movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1826 | } else if (dest.IsX87Register()) { |
| 1827 | if (size == 4) { |
| 1828 | flds(Address(ESP, src)); |
| 1829 | } else { |
| 1830 | fldl(Address(ESP, src)); |
| 1831 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1832 | } else { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1833 | CHECK(dest.IsXmmRegister()); |
| 1834 | if (size == 4) { |
| 1835 | movss(dest.AsXmmRegister(), Address(ESP, src)); |
| 1836 | } else { |
| 1837 | movsd(dest.AsXmmRegister(), Address(ESP, src)); |
| 1838 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1839 | } |
| 1840 | } |
| 1841 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1842 | void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) { |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1843 | X86ManagedRegister dest = mdest.AsX86(); |
| 1844 | if (dest.IsNoRegister()) { |
| 1845 | CHECK_EQ(0u, size); |
| 1846 | } else if (dest.IsCpuRegister()) { |
| 1847 | CHECK_EQ(4u, size); |
| 1848 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(src)); |
| 1849 | } else if (dest.IsRegisterPair()) { |
| 1850 | CHECK_EQ(8u, size); |
| 1851 | fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src)); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1852 | fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4))); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1853 | } else if (dest.IsX87Register()) { |
| 1854 | if (size == 4) { |
| 1855 | fs()->flds(Address::Absolute(src)); |
| 1856 | } else { |
| 1857 | fs()->fldl(Address::Absolute(src)); |
| 1858 | } |
| 1859 | } else { |
| 1860 | CHECK(dest.IsXmmRegister()); |
| 1861 | if (size == 4) { |
| 1862 | fs()->movss(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1863 | } else { |
| 1864 | fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1865 | } |
| 1866 | } |
| 1867 | } |
| 1868 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1869 | void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
| 1870 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1871 | CHECK(dest.IsCpuRegister()); |
| 1872 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
| 1873 | } |
| 1874 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1875 | void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, |
| 1876 | MemberOffset offs) { |
| 1877 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1878 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1879 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Hiroshi Yamauchi | e63a745 | 2014-02-27 14:44:36 -0800 | [diff] [blame] | 1880 | if (kPoisonHeapReferences) { |
| 1881 | negl(dest.AsCpuRegister()); |
| 1882 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1883 | } |
| 1884 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1885 | void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
| 1886 | Offset offs) { |
| 1887 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1888 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1889 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1890 | } |
| 1891 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1892 | void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest, |
| 1893 | ThreadOffset<4> offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1894 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1895 | CHECK(dest.IsCpuRegister()); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1896 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1897 | } |
| 1898 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 1899 | void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) { |
| 1900 | X86ManagedRegister reg = mreg.AsX86(); |
| 1901 | CHECK(size == 1 || size == 2) << size; |
| 1902 | CHECK(reg.IsCpuRegister()) << reg; |
| 1903 | if (size == 1) { |
| 1904 | movsxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1905 | } else { |
| 1906 | movsxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1907 | } |
| 1908 | } |
| 1909 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 1910 | void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) { |
| 1911 | X86ManagedRegister reg = mreg.AsX86(); |
| 1912 | CHECK(size == 1 || size == 2) << size; |
| 1913 | CHECK(reg.IsCpuRegister()) << reg; |
| 1914 | if (size == 1) { |
| 1915 | movzxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1916 | } else { |
| 1917 | movzxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1918 | } |
| 1919 | } |
| 1920 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1921 | void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1922 | X86ManagedRegister dest = mdest.AsX86(); |
| 1923 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1924 | if (!dest.Equals(src)) { |
| 1925 | if (dest.IsCpuRegister() && src.IsCpuRegister()) { |
| 1926 | movl(dest.AsCpuRegister(), src.AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1927 | } else if (src.IsX87Register() && dest.IsXmmRegister()) { |
| 1928 | // Pass via stack and pop X87 register |
| 1929 | subl(ESP, Immediate(16)); |
| 1930 | if (size == 4) { |
| 1931 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1932 | fstps(Address(ESP, 0)); |
| 1933 | movss(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1934 | } else { |
| 1935 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1936 | fstpl(Address(ESP, 0)); |
| 1937 | movsd(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1938 | } |
| 1939 | addl(ESP, Immediate(16)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1940 | } else { |
| 1941 | // TODO: x87, SSE |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1942 | UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1943 | } |
| 1944 | } |
| 1945 | } |
| 1946 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1947 | void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 1948 | ManagedRegister mscratch) { |
| 1949 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1950 | CHECK(scratch.IsCpuRegister()); |
| 1951 | movl(scratch.AsCpuRegister(), Address(ESP, src)); |
| 1952 | movl(Address(ESP, dest), scratch.AsCpuRegister()); |
| 1953 | } |
| 1954 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1955 | void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs, |
| 1956 | ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1957 | ManagedRegister mscratch) { |
| 1958 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1959 | CHECK(scratch.IsCpuRegister()); |
| 1960 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs)); |
| 1961 | Store(fr_offs, scratch, 4); |
| 1962 | } |
| 1963 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1964 | void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1965 | FrameOffset fr_offs, |
| 1966 | ManagedRegister mscratch) { |
| 1967 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1968 | CHECK(scratch.IsCpuRegister()); |
| 1969 | Load(scratch, fr_offs, 4); |
| 1970 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1971 | } |
| 1972 | |
| 1973 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 1974 | ManagedRegister mscratch, |
| 1975 | size_t size) { |
| 1976 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1977 | if (scratch.IsCpuRegister() && size == 8) { |
| 1978 | Load(scratch, src, 4); |
| 1979 | Store(dest, scratch, 4); |
| 1980 | Load(scratch, FrameOffset(src.Int32Value() + 4), 4); |
| 1981 | Store(FrameOffset(dest.Int32Value() + 4), scratch, 4); |
| 1982 | } else { |
| 1983 | Load(scratch, src, size); |
| 1984 | Store(dest, scratch, size); |
| 1985 | } |
| 1986 | } |
| 1987 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1988 | void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/, |
| 1989 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1990 | UNIMPLEMENTED(FATAL); |
| 1991 | } |
| 1992 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1993 | void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 1994 | ManagedRegister scratch, size_t size) { |
| 1995 | CHECK(scratch.IsNoRegister()); |
| 1996 | CHECK_EQ(size, 4u); |
| 1997 | pushl(Address(ESP, src)); |
| 1998 | popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset)); |
| 1999 | } |
| 2000 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2001 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, |
| 2002 | ManagedRegister mscratch, size_t size) { |
| 2003 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 2004 | CHECK_EQ(size, 4u); |
| 2005 | movl(scratch, Address(ESP, src_base)); |
| 2006 | movl(scratch, Address(scratch, src_offset)); |
| 2007 | movl(Address(ESP, dest), scratch); |
| 2008 | } |
| 2009 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2010 | void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 2011 | ManagedRegister src, Offset src_offset, |
| 2012 | ManagedRegister scratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2013 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2014 | CHECK(scratch.IsNoRegister()); |
| 2015 | pushl(Address(src.AsX86().AsCpuRegister(), src_offset)); |
| 2016 | popl(Address(dest.AsX86().AsCpuRegister(), dest_offset)); |
| 2017 | } |
| 2018 | |
| 2019 | void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 2020 | ManagedRegister mscratch, size_t size) { |
| 2021 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 2022 | CHECK_EQ(size, 4u); |
| 2023 | CHECK_EQ(dest.Int32Value(), src.Int32Value()); |
| 2024 | movl(scratch, Address(ESP, src)); |
| 2025 | pushl(Address(scratch, src_offset)); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2026 | popl(Address(scratch, dest_offset)); |
| 2027 | } |
| 2028 | |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 2029 | void X86Assembler::MemoryBarrier(ManagedRegister) { |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 2030 | mfence(); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 2031 | } |
| 2032 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2033 | void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg, |
| 2034 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2035 | ManagedRegister min_reg, bool null_allowed) { |
| 2036 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 2037 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2038 | CHECK(in_reg.IsCpuRegister()); |
| 2039 | CHECK(out_reg.IsCpuRegister()); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 2040 | VerifyObject(in_reg, null_allowed); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2041 | if (null_allowed) { |
| 2042 | Label null_arg; |
| 2043 | if (!out_reg.Equals(in_reg)) { |
| 2044 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 2045 | } |
| 2046 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2047 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2048 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2049 | Bind(&null_arg); |
| 2050 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2051 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2052 | } |
| 2053 | } |
| 2054 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2055 | void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off, |
| 2056 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2057 | ManagedRegister mscratch, |
| 2058 | bool null_allowed) { |
| 2059 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2060 | CHECK(scratch.IsCpuRegister()); |
| 2061 | if (null_allowed) { |
| 2062 | Label null_arg; |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2063 | movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2064 | testl(scratch.AsCpuRegister(), scratch.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2065 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2066 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2067 | Bind(&null_arg); |
| 2068 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2069 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2070 | } |
| 2071 | Store(out_off, scratch, 4); |
| 2072 | } |
| 2073 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2074 | // Given a handle scope entry, load the associated reference. |
| 2075 | void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2076 | ManagedRegister min_reg) { |
| 2077 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 2078 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2079 | CHECK(out_reg.IsCpuRegister()); |
| 2080 | CHECK(in_reg.IsCpuRegister()); |
| 2081 | Label null_arg; |
| 2082 | if (!out_reg.Equals(in_reg)) { |
| 2083 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 2084 | } |
| 2085 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2086 | j(kZero, &null_arg); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2087 | movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0)); |
| 2088 | Bind(&null_arg); |
| 2089 | } |
| 2090 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 2091 | void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2092 | // TODO: not validating references |
| 2093 | } |
| 2094 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 2095 | void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2096 | // TODO: not validating references |
| 2097 | } |
| 2098 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2099 | void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) { |
| 2100 | X86ManagedRegister base = mbase.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2101 | CHECK(base.IsCpuRegister()); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 2102 | call(Address(base.AsCpuRegister(), offset.Int32Value())); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2103 | // TODO: place reference map on call |
| 2104 | } |
| 2105 | |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2106 | void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 2107 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 2108 | movl(scratch, Address(ESP, base)); |
| 2109 | call(Address(scratch, offset)); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 2110 | } |
| 2111 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2112 | void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2113 | fs()->call(Address::Absolute(offset)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 2114 | } |
| 2115 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2116 | void X86Assembler::GetCurrentThread(ManagedRegister tr) { |
| 2117 | fs()->movl(tr.AsX86().AsCpuRegister(), |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2118 | Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 2119 | } |
| 2120 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2121 | void X86Assembler::GetCurrentThread(FrameOffset offset, |
| 2122 | ManagedRegister mscratch) { |
| 2123 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2124 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 2125 | movl(Address(ESP, offset), scratch.AsCpuRegister()); |
| 2126 | } |
| 2127 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 2128 | void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) { |
| 2129 | X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2130 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2131 | fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2132 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2133 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2134 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2135 | void X86ExceptionSlowPath::Emit(Assembler *sasm) { |
| 2136 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2137 | #define __ sp_asm-> |
| 2138 | __ Bind(&entry_); |
Elliott Hughes | 20cde90 | 2011-10-04 17:37:27 -0700 | [diff] [blame] | 2139 | // Note: the return value is dead |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 2140 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 2141 | __ DecreaseFrameSize(stack_adjust_); |
| 2142 | } |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2143 | // Pass exception as argument in EAX |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2144 | __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>())); |
| 2145 | __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException))); |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2146 | // this call should never return |
| 2147 | __ int3(); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2148 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2149 | } |
| 2150 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2151 | } // namespace x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2152 | } // namespace art |