blob: e01d4762af710b2741ef7e385debf6bca359557b [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000053 // Offset by one because we already have emitted the opcode.
54 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070055}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Mark Mendell7a08fb52015-07-15 14:09:35 -0400148void X86Assembler::movntl(const Address& dst, Register src) {
149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xC3);
152 EmitOperand(src, dst);
153}
154
Mark Mendell09ed1a32015-03-25 08:30:06 -0400155void X86Assembler::bswapl(Register dst) {
156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xC8 + dst);
159}
160
Ian Rogers2c8f6532011-09-02 17:16:34 -0700161void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
163 EmitUint8(0x0F);
164 EmitUint8(0xB6);
165 EmitRegisterOperand(dst, src);
166}
167
168
Ian Rogers2c8f6532011-09-02 17:16:34 -0700169void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700170 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
171 EmitUint8(0x0F);
172 EmitUint8(0xB6);
173 EmitOperand(dst, src);
174}
175
176
Ian Rogers2c8f6532011-09-02 17:16:34 -0700177void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700178 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
179 EmitUint8(0x0F);
180 EmitUint8(0xBE);
181 EmitRegisterOperand(dst, src);
182}
183
184
Ian Rogers2c8f6532011-09-02 17:16:34 -0700185void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
187 EmitUint8(0x0F);
188 EmitUint8(0xBE);
189 EmitOperand(dst, src);
190}
191
192
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700193void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700194 LOG(FATAL) << "Use movzxb or movsxb instead.";
195}
196
197
Ian Rogers2c8f6532011-09-02 17:16:34 -0700198void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700199 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
200 EmitUint8(0x88);
201 EmitOperand(src, dst);
202}
203
204
Ian Rogers2c8f6532011-09-02 17:16:34 -0700205void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700206 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
207 EmitUint8(0xC6);
208 EmitOperand(EAX, dst);
209 CHECK(imm.is_int8());
210 EmitUint8(imm.value() & 0xFF);
211}
212
213
Ian Rogers2c8f6532011-09-02 17:16:34 -0700214void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700215 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
216 EmitUint8(0x0F);
217 EmitUint8(0xB7);
218 EmitRegisterOperand(dst, src);
219}
220
221
Ian Rogers2c8f6532011-09-02 17:16:34 -0700222void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700223 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
224 EmitUint8(0x0F);
225 EmitUint8(0xB7);
226 EmitOperand(dst, src);
227}
228
229
Ian Rogers2c8f6532011-09-02 17:16:34 -0700230void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700231 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
232 EmitUint8(0x0F);
233 EmitUint8(0xBF);
234 EmitRegisterOperand(dst, src);
235}
236
237
Ian Rogers2c8f6532011-09-02 17:16:34 -0700238void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700239 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
240 EmitUint8(0x0F);
241 EmitUint8(0xBF);
242 EmitOperand(dst, src);
243}
244
245
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700246void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700247 LOG(FATAL) << "Use movzxw or movsxw instead.";
248}
249
250
Ian Rogers2c8f6532011-09-02 17:16:34 -0700251void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700252 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
253 EmitOperandSizeOverride();
254 EmitUint8(0x89);
255 EmitOperand(src, dst);
256}
257
258
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100259void X86Assembler::movw(const Address& dst, const Immediate& imm) {
260 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
261 EmitOperandSizeOverride();
262 EmitUint8(0xC7);
263 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100264 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100265 EmitUint8(imm.value() & 0xFF);
266 EmitUint8(imm.value() >> 8);
267}
268
269
Ian Rogers2c8f6532011-09-02 17:16:34 -0700270void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700271 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
272 EmitUint8(0x8D);
273 EmitOperand(dst, src);
274}
275
276
Ian Rogers2c8f6532011-09-02 17:16:34 -0700277void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700278 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
279 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700280 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700281 EmitRegisterOperand(dst, src);
282}
283
284
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000285void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700286 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
287 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700288 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000289 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700290}
291
292
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100293void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
294 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
295 EmitUint8(0x0F);
296 EmitUint8(0x28);
297 EmitXmmRegisterOperand(dst, src);
298}
299
300
Ian Rogers2c8f6532011-09-02 17:16:34 -0700301void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700302 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
303 EmitUint8(0xF3);
304 EmitUint8(0x0F);
305 EmitUint8(0x10);
306 EmitOperand(dst, src);
307}
308
309
Ian Rogers2c8f6532011-09-02 17:16:34 -0700310void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700311 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
312 EmitUint8(0xF3);
313 EmitUint8(0x0F);
314 EmitUint8(0x11);
315 EmitOperand(src, dst);
316}
317
318
Ian Rogers2c8f6532011-09-02 17:16:34 -0700319void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700320 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
321 EmitUint8(0xF3);
322 EmitUint8(0x0F);
323 EmitUint8(0x11);
324 EmitXmmRegisterOperand(src, dst);
325}
326
327
Ian Rogers2c8f6532011-09-02 17:16:34 -0700328void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700329 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
330 EmitUint8(0x66);
331 EmitUint8(0x0F);
332 EmitUint8(0x6E);
333 EmitOperand(dst, Operand(src));
334}
335
336
Ian Rogers2c8f6532011-09-02 17:16:34 -0700337void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700338 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
339 EmitUint8(0x66);
340 EmitUint8(0x0F);
341 EmitUint8(0x7E);
342 EmitOperand(src, Operand(dst));
343}
344
345
Ian Rogers2c8f6532011-09-02 17:16:34 -0700346void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700347 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
348 EmitUint8(0xF3);
349 EmitUint8(0x0F);
350 EmitUint8(0x58);
351 EmitXmmRegisterOperand(dst, src);
352}
353
354
Ian Rogers2c8f6532011-09-02 17:16:34 -0700355void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700356 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
357 EmitUint8(0xF3);
358 EmitUint8(0x0F);
359 EmitUint8(0x58);
360 EmitOperand(dst, src);
361}
362
363
Ian Rogers2c8f6532011-09-02 17:16:34 -0700364void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700365 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
366 EmitUint8(0xF3);
367 EmitUint8(0x0F);
368 EmitUint8(0x5C);
369 EmitXmmRegisterOperand(dst, src);
370}
371
372
Ian Rogers2c8f6532011-09-02 17:16:34 -0700373void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700374 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
375 EmitUint8(0xF3);
376 EmitUint8(0x0F);
377 EmitUint8(0x5C);
378 EmitOperand(dst, src);
379}
380
381
Ian Rogers2c8f6532011-09-02 17:16:34 -0700382void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700383 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
384 EmitUint8(0xF3);
385 EmitUint8(0x0F);
386 EmitUint8(0x59);
387 EmitXmmRegisterOperand(dst, src);
388}
389
390
Ian Rogers2c8f6532011-09-02 17:16:34 -0700391void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700392 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
393 EmitUint8(0xF3);
394 EmitUint8(0x0F);
395 EmitUint8(0x59);
396 EmitOperand(dst, src);
397}
398
399
Ian Rogers2c8f6532011-09-02 17:16:34 -0700400void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700401 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
402 EmitUint8(0xF3);
403 EmitUint8(0x0F);
404 EmitUint8(0x5E);
405 EmitXmmRegisterOperand(dst, src);
406}
407
408
Ian Rogers2c8f6532011-09-02 17:16:34 -0700409void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700410 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
411 EmitUint8(0xF3);
412 EmitUint8(0x0F);
413 EmitUint8(0x5E);
414 EmitOperand(dst, src);
415}
416
417
Ian Rogers2c8f6532011-09-02 17:16:34 -0700418void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700419 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
420 EmitUint8(0xD9);
421 EmitOperand(0, src);
422}
423
424
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500425void X86Assembler::fsts(const Address& dst) {
426 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
427 EmitUint8(0xD9);
428 EmitOperand(2, dst);
429}
430
431
Ian Rogers2c8f6532011-09-02 17:16:34 -0700432void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700433 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
434 EmitUint8(0xD9);
435 EmitOperand(3, dst);
436}
437
438
Ian Rogers2c8f6532011-09-02 17:16:34 -0700439void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700440 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
441 EmitUint8(0xF2);
442 EmitUint8(0x0F);
443 EmitUint8(0x10);
444 EmitOperand(dst, src);
445}
446
447
Ian Rogers2c8f6532011-09-02 17:16:34 -0700448void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700449 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
450 EmitUint8(0xF2);
451 EmitUint8(0x0F);
452 EmitUint8(0x11);
453 EmitOperand(src, dst);
454}
455
456
Ian Rogers2c8f6532011-09-02 17:16:34 -0700457void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700458 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
459 EmitUint8(0xF2);
460 EmitUint8(0x0F);
461 EmitUint8(0x11);
462 EmitXmmRegisterOperand(src, dst);
463}
464
465
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000466void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
467 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
468 EmitUint8(0x66);
469 EmitUint8(0x0F);
470 EmitUint8(0x16);
471 EmitOperand(dst, src);
472}
473
474
475void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
476 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
477 EmitUint8(0x66);
478 EmitUint8(0x0F);
479 EmitUint8(0x17);
480 EmitOperand(src, dst);
481}
482
483
484void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
485 DCHECK(shift_count.is_uint8());
486
487 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
488 EmitUint8(0x66);
489 EmitUint8(0x0F);
490 EmitUint8(0x73);
491 EmitXmmRegisterOperand(3, reg);
492 EmitUint8(shift_count.value());
493}
494
495
Calin Juravle52c48962014-12-16 17:02:57 +0000496void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
497 DCHECK(shift_count.is_uint8());
498
499 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
500 EmitUint8(0x66);
501 EmitUint8(0x0F);
502 EmitUint8(0x73);
503 EmitXmmRegisterOperand(2, reg);
504 EmitUint8(shift_count.value());
505}
506
507
508void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
509 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
510 EmitUint8(0x66);
511 EmitUint8(0x0F);
512 EmitUint8(0x62);
513 EmitXmmRegisterOperand(dst, src);
514}
515
516
Ian Rogers2c8f6532011-09-02 17:16:34 -0700517void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700518 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
519 EmitUint8(0xF2);
520 EmitUint8(0x0F);
521 EmitUint8(0x58);
522 EmitXmmRegisterOperand(dst, src);
523}
524
525
Ian Rogers2c8f6532011-09-02 17:16:34 -0700526void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700527 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
528 EmitUint8(0xF2);
529 EmitUint8(0x0F);
530 EmitUint8(0x58);
531 EmitOperand(dst, src);
532}
533
534
Ian Rogers2c8f6532011-09-02 17:16:34 -0700535void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700536 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
537 EmitUint8(0xF2);
538 EmitUint8(0x0F);
539 EmitUint8(0x5C);
540 EmitXmmRegisterOperand(dst, src);
541}
542
543
Ian Rogers2c8f6532011-09-02 17:16:34 -0700544void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700545 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
546 EmitUint8(0xF2);
547 EmitUint8(0x0F);
548 EmitUint8(0x5C);
549 EmitOperand(dst, src);
550}
551
552
Ian Rogers2c8f6532011-09-02 17:16:34 -0700553void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700554 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
555 EmitUint8(0xF2);
556 EmitUint8(0x0F);
557 EmitUint8(0x59);
558 EmitXmmRegisterOperand(dst, src);
559}
560
561
Ian Rogers2c8f6532011-09-02 17:16:34 -0700562void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700563 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
564 EmitUint8(0xF2);
565 EmitUint8(0x0F);
566 EmitUint8(0x59);
567 EmitOperand(dst, src);
568}
569
570
Ian Rogers2c8f6532011-09-02 17:16:34 -0700571void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700572 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
573 EmitUint8(0xF2);
574 EmitUint8(0x0F);
575 EmitUint8(0x5E);
576 EmitXmmRegisterOperand(dst, src);
577}
578
579
Ian Rogers2c8f6532011-09-02 17:16:34 -0700580void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700581 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
582 EmitUint8(0xF2);
583 EmitUint8(0x0F);
584 EmitUint8(0x5E);
585 EmitOperand(dst, src);
586}
587
588
Ian Rogers2c8f6532011-09-02 17:16:34 -0700589void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700590 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
591 EmitUint8(0xF3);
592 EmitUint8(0x0F);
593 EmitUint8(0x2A);
594 EmitOperand(dst, Operand(src));
595}
596
597
Ian Rogers2c8f6532011-09-02 17:16:34 -0700598void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700599 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
600 EmitUint8(0xF2);
601 EmitUint8(0x0F);
602 EmitUint8(0x2A);
603 EmitOperand(dst, Operand(src));
604}
605
606
Ian Rogers2c8f6532011-09-02 17:16:34 -0700607void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700608 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
609 EmitUint8(0xF3);
610 EmitUint8(0x0F);
611 EmitUint8(0x2D);
612 EmitXmmRegisterOperand(dst, src);
613}
614
615
Ian Rogers2c8f6532011-09-02 17:16:34 -0700616void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700617 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
618 EmitUint8(0xF3);
619 EmitUint8(0x0F);
620 EmitUint8(0x5A);
621 EmitXmmRegisterOperand(dst, src);
622}
623
624
Ian Rogers2c8f6532011-09-02 17:16:34 -0700625void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700626 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
627 EmitUint8(0xF2);
628 EmitUint8(0x0F);
629 EmitUint8(0x2D);
630 EmitXmmRegisterOperand(dst, src);
631}
632
633
Ian Rogers2c8f6532011-09-02 17:16:34 -0700634void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700635 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
636 EmitUint8(0xF3);
637 EmitUint8(0x0F);
638 EmitUint8(0x2C);
639 EmitXmmRegisterOperand(dst, src);
640}
641
642
Ian Rogers2c8f6532011-09-02 17:16:34 -0700643void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700644 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
645 EmitUint8(0xF2);
646 EmitUint8(0x0F);
647 EmitUint8(0x2C);
648 EmitXmmRegisterOperand(dst, src);
649}
650
651
Ian Rogers2c8f6532011-09-02 17:16:34 -0700652void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700653 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
654 EmitUint8(0xF2);
655 EmitUint8(0x0F);
656 EmitUint8(0x5A);
657 EmitXmmRegisterOperand(dst, src);
658}
659
660
Ian Rogers2c8f6532011-09-02 17:16:34 -0700661void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700662 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
663 EmitUint8(0xF3);
664 EmitUint8(0x0F);
665 EmitUint8(0xE6);
666 EmitXmmRegisterOperand(dst, src);
667}
668
669
Ian Rogers2c8f6532011-09-02 17:16:34 -0700670void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700671 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
672 EmitUint8(0x0F);
673 EmitUint8(0x2F);
674 EmitXmmRegisterOperand(a, b);
675}
676
677
Ian Rogers2c8f6532011-09-02 17:16:34 -0700678void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700679 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
680 EmitUint8(0x66);
681 EmitUint8(0x0F);
682 EmitUint8(0x2F);
683 EmitXmmRegisterOperand(a, b);
684}
685
686
Calin Juravleddb7df22014-11-25 20:56:51 +0000687void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
688 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
689 EmitUint8(0x0F);
690 EmitUint8(0x2E);
691 EmitXmmRegisterOperand(a, b);
692}
693
694
695void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
696 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
697 EmitUint8(0x66);
698 EmitUint8(0x0F);
699 EmitUint8(0x2E);
700 EmitXmmRegisterOperand(a, b);
701}
702
703
Mark Mendellfb8d2792015-03-31 22:16:59 -0400704void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) {
705 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
706 EmitUint8(0x66);
707 EmitUint8(0x0F);
708 EmitUint8(0x3A);
709 EmitUint8(0x0B);
710 EmitXmmRegisterOperand(dst, src);
711 EmitUint8(imm.value());
712}
713
714
715void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) {
716 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
717 EmitUint8(0x66);
718 EmitUint8(0x0F);
719 EmitUint8(0x3A);
720 EmitUint8(0x0A);
721 EmitXmmRegisterOperand(dst, src);
722 EmitUint8(imm.value());
723}
724
725
Ian Rogers2c8f6532011-09-02 17:16:34 -0700726void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700727 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
728 EmitUint8(0xF2);
729 EmitUint8(0x0F);
730 EmitUint8(0x51);
731 EmitXmmRegisterOperand(dst, src);
732}
733
734
Ian Rogers2c8f6532011-09-02 17:16:34 -0700735void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700736 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
737 EmitUint8(0xF3);
738 EmitUint8(0x0F);
739 EmitUint8(0x51);
740 EmitXmmRegisterOperand(dst, src);
741}
742
743
Ian Rogers2c8f6532011-09-02 17:16:34 -0700744void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700745 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
746 EmitUint8(0x66);
747 EmitUint8(0x0F);
748 EmitUint8(0x57);
749 EmitOperand(dst, src);
750}
751
752
Ian Rogers2c8f6532011-09-02 17:16:34 -0700753void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700754 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
755 EmitUint8(0x66);
756 EmitUint8(0x0F);
757 EmitUint8(0x57);
758 EmitXmmRegisterOperand(dst, src);
759}
760
761
Mark Mendell09ed1a32015-03-25 08:30:06 -0400762void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
763 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
764 EmitUint8(0x0F);
765 EmitUint8(0x54);
766 EmitXmmRegisterOperand(dst, src);
767}
768
769
770void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
771 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
772 EmitUint8(0x66);
773 EmitUint8(0x0F);
774 EmitUint8(0x54);
775 EmitXmmRegisterOperand(dst, src);
776}
777
778
779void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
780 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
781 EmitUint8(0x66);
782 EmitUint8(0x0F);
783 EmitUint8(0x56);
784 EmitXmmRegisterOperand(dst, src);
785}
786
787
Ian Rogers2c8f6532011-09-02 17:16:34 -0700788void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700789 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
790 EmitUint8(0x0F);
791 EmitUint8(0x57);
792 EmitOperand(dst, src);
793}
794
795
Mark Mendell09ed1a32015-03-25 08:30:06 -0400796void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
797 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
798 EmitUint8(0x0F);
799 EmitUint8(0x56);
800 EmitXmmRegisterOperand(dst, src);
801}
802
803
Ian Rogers2c8f6532011-09-02 17:16:34 -0700804void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700805 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
806 EmitUint8(0x0F);
807 EmitUint8(0x57);
808 EmitXmmRegisterOperand(dst, src);
809}
810
811
Mark Mendell09ed1a32015-03-25 08:30:06 -0400812void X86Assembler::andps(XmmRegister dst, const Address& src) {
813 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
814 EmitUint8(0x0F);
815 EmitUint8(0x54);
816 EmitOperand(dst, src);
817}
818
819
Ian Rogers2c8f6532011-09-02 17:16:34 -0700820void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700821 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
822 EmitUint8(0x66);
823 EmitUint8(0x0F);
824 EmitUint8(0x54);
825 EmitOperand(dst, src);
826}
827
828
Ian Rogers2c8f6532011-09-02 17:16:34 -0700829void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700830 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
831 EmitUint8(0xDD);
832 EmitOperand(0, src);
833}
834
835
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500836void X86Assembler::fstl(const Address& dst) {
837 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
838 EmitUint8(0xDD);
839 EmitOperand(2, dst);
840}
841
842
Ian Rogers2c8f6532011-09-02 17:16:34 -0700843void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700844 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
845 EmitUint8(0xDD);
846 EmitOperand(3, dst);
847}
848
849
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500850void X86Assembler::fstsw() {
851 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
852 EmitUint8(0x9B);
853 EmitUint8(0xDF);
854 EmitUint8(0xE0);
855}
856
857
Ian Rogers2c8f6532011-09-02 17:16:34 -0700858void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700859 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
860 EmitUint8(0xD9);
861 EmitOperand(7, dst);
862}
863
864
Ian Rogers2c8f6532011-09-02 17:16:34 -0700865void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700866 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
867 EmitUint8(0xD9);
868 EmitOperand(5, src);
869}
870
871
Ian Rogers2c8f6532011-09-02 17:16:34 -0700872void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700873 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
874 EmitUint8(0xDF);
875 EmitOperand(7, dst);
876}
877
878
Ian Rogers2c8f6532011-09-02 17:16:34 -0700879void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700880 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
881 EmitUint8(0xDB);
882 EmitOperand(3, dst);
883}
884
885
Ian Rogers2c8f6532011-09-02 17:16:34 -0700886void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700887 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
888 EmitUint8(0xDF);
889 EmitOperand(5, src);
890}
891
892
Roland Levillain0a186012015-04-13 17:00:20 +0100893void X86Assembler::filds(const Address& src) {
894 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
895 EmitUint8(0xDB);
896 EmitOperand(0, src);
897}
898
899
Ian Rogers2c8f6532011-09-02 17:16:34 -0700900void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700901 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
902 EmitUint8(0xD9);
903 EmitUint8(0xF7);
904}
905
906
Ian Rogers2c8f6532011-09-02 17:16:34 -0700907void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700908 CHECK_LT(index.value(), 7);
909 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
910 EmitUint8(0xDD);
911 EmitUint8(0xC0 + index.value());
912}
913
914
Ian Rogers2c8f6532011-09-02 17:16:34 -0700915void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700916 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
917 EmitUint8(0xD9);
918 EmitUint8(0xFE);
919}
920
921
Ian Rogers2c8f6532011-09-02 17:16:34 -0700922void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700923 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
924 EmitUint8(0xD9);
925 EmitUint8(0xFF);
926}
927
928
Ian Rogers2c8f6532011-09-02 17:16:34 -0700929void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700930 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
931 EmitUint8(0xD9);
932 EmitUint8(0xF2);
933}
934
935
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500936void X86Assembler::fucompp() {
937 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
938 EmitUint8(0xDA);
939 EmitUint8(0xE9);
940}
941
942
943void X86Assembler::fprem() {
944 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
945 EmitUint8(0xD9);
946 EmitUint8(0xF8);
947}
948
949
Ian Rogers2c8f6532011-09-02 17:16:34 -0700950void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700951 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
952 EmitUint8(0x87);
953 EmitRegisterOperand(dst, src);
954}
955
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100956
Ian Rogers7caad772012-03-30 01:07:54 -0700957void X86Assembler::xchgl(Register reg, const Address& address) {
958 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
959 EmitUint8(0x87);
960 EmitOperand(reg, address);
961}
962
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700963
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100964void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
965 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
966 EmitUint8(0x66);
967 EmitComplex(7, address, imm);
968}
969
970
Ian Rogers2c8f6532011-09-02 17:16:34 -0700971void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700972 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
973 EmitComplex(7, Operand(reg), imm);
974}
975
976
Ian Rogers2c8f6532011-09-02 17:16:34 -0700977void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700978 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
979 EmitUint8(0x3B);
980 EmitOperand(reg0, Operand(reg1));
981}
982
983
Ian Rogers2c8f6532011-09-02 17:16:34 -0700984void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700985 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
986 EmitUint8(0x3B);
987 EmitOperand(reg, address);
988}
989
990
Ian Rogers2c8f6532011-09-02 17:16:34 -0700991void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700992 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
993 EmitUint8(0x03);
994 EmitRegisterOperand(dst, src);
995}
996
997
Ian Rogers2c8f6532011-09-02 17:16:34 -0700998void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700999 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1000 EmitUint8(0x03);
1001 EmitOperand(reg, address);
1002}
1003
1004
Ian Rogers2c8f6532011-09-02 17:16:34 -07001005void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001006 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1007 EmitUint8(0x39);
1008 EmitOperand(reg, address);
1009}
1010
1011
Ian Rogers2c8f6532011-09-02 17:16:34 -07001012void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001013 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1014 EmitComplex(7, address, imm);
1015}
1016
1017
Ian Rogers2c8f6532011-09-02 17:16:34 -07001018void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001019 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1020 EmitUint8(0x85);
1021 EmitRegisterOperand(reg1, reg2);
1022}
1023
1024
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001025void X86Assembler::testl(Register reg, const Address& address) {
1026 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1027 EmitUint8(0x85);
1028 EmitOperand(reg, address);
1029}
1030
1031
Ian Rogers2c8f6532011-09-02 17:16:34 -07001032void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001033 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1034 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1035 // we only test the byte register to keep the encoding short.
1036 if (immediate.is_uint8() && reg < 4) {
1037 // Use zero-extended 8-bit immediate.
1038 if (reg == EAX) {
1039 EmitUint8(0xA8);
1040 } else {
1041 EmitUint8(0xF6);
1042 EmitUint8(0xC0 + reg);
1043 }
1044 EmitUint8(immediate.value() & 0xFF);
1045 } else if (reg == EAX) {
1046 // Use short form if the destination is EAX.
1047 EmitUint8(0xA9);
1048 EmitImmediate(immediate);
1049 } else {
1050 EmitUint8(0xF7);
1051 EmitOperand(0, Operand(reg));
1052 EmitImmediate(immediate);
1053 }
1054}
1055
1056
Ian Rogers2c8f6532011-09-02 17:16:34 -07001057void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001058 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1059 EmitUint8(0x23);
1060 EmitOperand(dst, Operand(src));
1061}
1062
1063
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001064void X86Assembler::andl(Register reg, const Address& address) {
1065 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1066 EmitUint8(0x23);
1067 EmitOperand(reg, address);
1068}
1069
1070
Ian Rogers2c8f6532011-09-02 17:16:34 -07001071void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001072 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1073 EmitComplex(4, Operand(dst), imm);
1074}
1075
1076
Ian Rogers2c8f6532011-09-02 17:16:34 -07001077void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001078 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1079 EmitUint8(0x0B);
1080 EmitOperand(dst, Operand(src));
1081}
1082
1083
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001084void X86Assembler::orl(Register reg, const Address& address) {
1085 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1086 EmitUint8(0x0B);
1087 EmitOperand(reg, address);
1088}
1089
1090
Ian Rogers2c8f6532011-09-02 17:16:34 -07001091void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001092 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1093 EmitComplex(1, Operand(dst), imm);
1094}
1095
1096
Ian Rogers2c8f6532011-09-02 17:16:34 -07001097void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001098 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1099 EmitUint8(0x33);
1100 EmitOperand(dst, Operand(src));
1101}
1102
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001103
1104void X86Assembler::xorl(Register reg, const Address& address) {
1105 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1106 EmitUint8(0x33);
1107 EmitOperand(reg, address);
1108}
1109
1110
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001111void X86Assembler::xorl(Register dst, const Immediate& imm) {
1112 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1113 EmitComplex(6, Operand(dst), imm);
1114}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001115
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001116
Ian Rogers2c8f6532011-09-02 17:16:34 -07001117void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001118 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1119 EmitComplex(0, Operand(reg), imm);
1120}
1121
1122
Ian Rogers2c8f6532011-09-02 17:16:34 -07001123void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001124 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1125 EmitUint8(0x01);
1126 EmitOperand(reg, address);
1127}
1128
1129
Ian Rogers2c8f6532011-09-02 17:16:34 -07001130void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001131 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1132 EmitComplex(0, address, imm);
1133}
1134
1135
Ian Rogers2c8f6532011-09-02 17:16:34 -07001136void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001137 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1138 EmitComplex(2, Operand(reg), imm);
1139}
1140
1141
Ian Rogers2c8f6532011-09-02 17:16:34 -07001142void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001143 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1144 EmitUint8(0x13);
1145 EmitOperand(dst, Operand(src));
1146}
1147
1148
Ian Rogers2c8f6532011-09-02 17:16:34 -07001149void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001150 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1151 EmitUint8(0x13);
1152 EmitOperand(dst, address);
1153}
1154
1155
Ian Rogers2c8f6532011-09-02 17:16:34 -07001156void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1158 EmitUint8(0x2B);
1159 EmitOperand(dst, Operand(src));
1160}
1161
1162
Ian Rogers2c8f6532011-09-02 17:16:34 -07001163void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001164 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1165 EmitComplex(5, Operand(reg), imm);
1166}
1167
1168
Ian Rogers2c8f6532011-09-02 17:16:34 -07001169void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001170 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1171 EmitUint8(0x2B);
1172 EmitOperand(reg, address);
1173}
1174
1175
Mark Mendell09ed1a32015-03-25 08:30:06 -04001176void X86Assembler::subl(const Address& address, Register reg) {
1177 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1178 EmitUint8(0x29);
1179 EmitOperand(reg, address);
1180}
1181
1182
Ian Rogers2c8f6532011-09-02 17:16:34 -07001183void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001184 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1185 EmitUint8(0x99);
1186}
1187
1188
Ian Rogers2c8f6532011-09-02 17:16:34 -07001189void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001190 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1191 EmitUint8(0xF7);
1192 EmitUint8(0xF8 | reg);
1193}
1194
1195
Ian Rogers2c8f6532011-09-02 17:16:34 -07001196void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001197 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1198 EmitUint8(0x0F);
1199 EmitUint8(0xAF);
1200 EmitOperand(dst, Operand(src));
1201}
1202
1203
Ian Rogers2c8f6532011-09-02 17:16:34 -07001204void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001205 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1206 EmitUint8(0x69);
1207 EmitOperand(reg, Operand(reg));
1208 EmitImmediate(imm);
1209}
1210
1211
Ian Rogers2c8f6532011-09-02 17:16:34 -07001212void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001213 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1214 EmitUint8(0x0F);
1215 EmitUint8(0xAF);
1216 EmitOperand(reg, address);
1217}
1218
1219
Ian Rogers2c8f6532011-09-02 17:16:34 -07001220void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001221 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1222 EmitUint8(0xF7);
1223 EmitOperand(5, Operand(reg));
1224}
1225
1226
Ian Rogers2c8f6532011-09-02 17:16:34 -07001227void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001228 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1229 EmitUint8(0xF7);
1230 EmitOperand(5, address);
1231}
1232
1233
Ian Rogers2c8f6532011-09-02 17:16:34 -07001234void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001235 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1236 EmitUint8(0xF7);
1237 EmitOperand(4, Operand(reg));
1238}
1239
1240
Ian Rogers2c8f6532011-09-02 17:16:34 -07001241void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001242 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1243 EmitUint8(0xF7);
1244 EmitOperand(4, address);
1245}
1246
1247
Ian Rogers2c8f6532011-09-02 17:16:34 -07001248void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001249 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1250 EmitUint8(0x1B);
1251 EmitOperand(dst, Operand(src));
1252}
1253
1254
Ian Rogers2c8f6532011-09-02 17:16:34 -07001255void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001256 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1257 EmitComplex(3, Operand(reg), imm);
1258}
1259
1260
Ian Rogers2c8f6532011-09-02 17:16:34 -07001261void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001262 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1263 EmitUint8(0x1B);
1264 EmitOperand(dst, address);
1265}
1266
1267
Mark Mendell09ed1a32015-03-25 08:30:06 -04001268void X86Assembler::sbbl(const Address& address, Register src) {
1269 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1270 EmitUint8(0x19);
1271 EmitOperand(src, address);
1272}
1273
1274
Ian Rogers2c8f6532011-09-02 17:16:34 -07001275void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001276 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1277 EmitUint8(0x40 + reg);
1278}
1279
1280
Ian Rogers2c8f6532011-09-02 17:16:34 -07001281void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001282 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1283 EmitUint8(0xFF);
1284 EmitOperand(0, address);
1285}
1286
1287
Ian Rogers2c8f6532011-09-02 17:16:34 -07001288void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001289 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1290 EmitUint8(0x48 + reg);
1291}
1292
1293
Ian Rogers2c8f6532011-09-02 17:16:34 -07001294void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001295 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1296 EmitUint8(0xFF);
1297 EmitOperand(1, address);
1298}
1299
1300
Ian Rogers2c8f6532011-09-02 17:16:34 -07001301void X86Assembler::shll(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001302 EmitGenericShift(4, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001303}
1304
1305
Ian Rogers2c8f6532011-09-02 17:16:34 -07001306void X86Assembler::shll(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001307 EmitGenericShift(4, Operand(operand), shifter);
1308}
1309
1310
1311void X86Assembler::shll(const Address& address, const Immediate& imm) {
1312 EmitGenericShift(4, address, imm);
1313}
1314
1315
1316void X86Assembler::shll(const Address& address, Register shifter) {
1317 EmitGenericShift(4, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001318}
1319
1320
Ian Rogers2c8f6532011-09-02 17:16:34 -07001321void X86Assembler::shrl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001322 EmitGenericShift(5, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001323}
1324
1325
Ian Rogers2c8f6532011-09-02 17:16:34 -07001326void X86Assembler::shrl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001327 EmitGenericShift(5, Operand(operand), shifter);
1328}
1329
1330
1331void X86Assembler::shrl(const Address& address, const Immediate& imm) {
1332 EmitGenericShift(5, address, imm);
1333}
1334
1335
1336void X86Assembler::shrl(const Address& address, Register shifter) {
1337 EmitGenericShift(5, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001338}
1339
1340
Ian Rogers2c8f6532011-09-02 17:16:34 -07001341void X86Assembler::sarl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001342 EmitGenericShift(7, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001343}
1344
1345
Ian Rogers2c8f6532011-09-02 17:16:34 -07001346void X86Assembler::sarl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001347 EmitGenericShift(7, Operand(operand), shifter);
1348}
1349
1350
1351void X86Assembler::sarl(const Address& address, const Immediate& imm) {
1352 EmitGenericShift(7, address, imm);
1353}
1354
1355
1356void X86Assembler::sarl(const Address& address, Register shifter) {
1357 EmitGenericShift(7, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001358}
1359
1360
Calin Juravle9aec02f2014-11-18 23:06:35 +00001361void X86Assembler::shld(Register dst, Register src, Register shifter) {
1362 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001363 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1364 EmitUint8(0x0F);
1365 EmitUint8(0xA5);
1366 EmitRegisterOperand(src, dst);
1367}
1368
1369
Mark P Mendell73945692015-04-29 14:56:17 +00001370void X86Assembler::shld(Register dst, Register src, const Immediate& imm) {
1371 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1372 EmitUint8(0x0F);
1373 EmitUint8(0xA4);
1374 EmitRegisterOperand(src, dst);
1375 EmitUint8(imm.value() & 0xFF);
1376}
1377
1378
Calin Juravle9aec02f2014-11-18 23:06:35 +00001379void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1380 DCHECK_EQ(ECX, shifter);
1381 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1382 EmitUint8(0x0F);
1383 EmitUint8(0xAD);
1384 EmitRegisterOperand(src, dst);
1385}
1386
1387
Mark P Mendell73945692015-04-29 14:56:17 +00001388void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) {
1389 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1390 EmitUint8(0x0F);
1391 EmitUint8(0xAC);
1392 EmitRegisterOperand(src, dst);
1393 EmitUint8(imm.value() & 0xFF);
1394}
1395
1396
Ian Rogers2c8f6532011-09-02 17:16:34 -07001397void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001398 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1399 EmitUint8(0xF7);
1400 EmitOperand(3, Operand(reg));
1401}
1402
1403
Ian Rogers2c8f6532011-09-02 17:16:34 -07001404void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001405 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1406 EmitUint8(0xF7);
1407 EmitUint8(0xD0 | reg);
1408}
1409
1410
Ian Rogers2c8f6532011-09-02 17:16:34 -07001411void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001412 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1413 EmitUint8(0xC8);
1414 CHECK(imm.is_uint16());
1415 EmitUint8(imm.value() & 0xFF);
1416 EmitUint8((imm.value() >> 8) & 0xFF);
1417 EmitUint8(0x00);
1418}
1419
1420
Ian Rogers2c8f6532011-09-02 17:16:34 -07001421void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001422 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1423 EmitUint8(0xC9);
1424}
1425
1426
Ian Rogers2c8f6532011-09-02 17:16:34 -07001427void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001428 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1429 EmitUint8(0xC3);
1430}
1431
1432
Ian Rogers2c8f6532011-09-02 17:16:34 -07001433void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001434 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1435 EmitUint8(0xC2);
1436 CHECK(imm.is_uint16());
1437 EmitUint8(imm.value() & 0xFF);
1438 EmitUint8((imm.value() >> 8) & 0xFF);
1439}
1440
1441
1442
Ian Rogers2c8f6532011-09-02 17:16:34 -07001443void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001444 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1445 EmitUint8(0x90);
1446}
1447
1448
Ian Rogers2c8f6532011-09-02 17:16:34 -07001449void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001450 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1451 EmitUint8(0xCC);
1452}
1453
1454
Ian Rogers2c8f6532011-09-02 17:16:34 -07001455void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001456 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1457 EmitUint8(0xF4);
1458}
1459
1460
Ian Rogers2c8f6532011-09-02 17:16:34 -07001461void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001462 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1463 if (label->IsBound()) {
1464 static const int kShortSize = 2;
1465 static const int kLongSize = 6;
1466 int offset = label->Position() - buffer_.Size();
1467 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001468 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001469 EmitUint8(0x70 + condition);
1470 EmitUint8((offset - kShortSize) & 0xFF);
1471 } else {
1472 EmitUint8(0x0F);
1473 EmitUint8(0x80 + condition);
1474 EmitInt32(offset - kLongSize);
1475 }
1476 } else {
1477 EmitUint8(0x0F);
1478 EmitUint8(0x80 + condition);
1479 EmitLabelLink(label);
1480 }
1481}
1482
1483
Ian Rogers2c8f6532011-09-02 17:16:34 -07001484void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001485 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1486 EmitUint8(0xFF);
1487 EmitRegisterOperand(4, reg);
1488}
1489
Ian Rogers7caad772012-03-30 01:07:54 -07001490void X86Assembler::jmp(const Address& address) {
1491 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1492 EmitUint8(0xFF);
1493 EmitOperand(4, address);
1494}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001495
Ian Rogers2c8f6532011-09-02 17:16:34 -07001496void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001497 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1498 if (label->IsBound()) {
1499 static const int kShortSize = 2;
1500 static const int kLongSize = 5;
1501 int offset = label->Position() - buffer_.Size();
1502 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001503 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001504 EmitUint8(0xEB);
1505 EmitUint8((offset - kShortSize) & 0xFF);
1506 } else {
1507 EmitUint8(0xE9);
1508 EmitInt32(offset - kLongSize);
1509 }
1510 } else {
1511 EmitUint8(0xE9);
1512 EmitLabelLink(label);
1513 }
1514}
1515
1516
Andreas Gampe21030dd2015-05-07 14:46:15 -07001517void X86Assembler::repne_scasw() {
1518 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1519 EmitUint8(0x66);
1520 EmitUint8(0xF2);
1521 EmitUint8(0xAF);
1522}
1523
1524
agicsaki71311f82015-07-27 11:34:13 -07001525void X86Assembler::repe_cmpsw() {
1526 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1527 EmitUint8(0x66);
1528 EmitUint8(0xF3);
1529 EmitUint8(0xA7);
1530}
1531
1532
Ian Rogers2c8f6532011-09-02 17:16:34 -07001533X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001534 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1535 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001536 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001537}
1538
1539
Ian Rogers2c8f6532011-09-02 17:16:34 -07001540void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001541 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1542 EmitUint8(0x0F);
1543 EmitUint8(0xB1);
1544 EmitOperand(reg, address);
1545}
1546
Mark Mendell58d25fd2015-04-03 14:52:31 -04001547
1548void X86Assembler::cmpxchg8b(const Address& address) {
1549 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1550 EmitUint8(0x0F);
1551 EmitUint8(0xC7);
1552 EmitOperand(1, address);
1553}
1554
1555
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001556void X86Assembler::mfence() {
1557 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1558 EmitUint8(0x0F);
1559 EmitUint8(0xAE);
1560 EmitUint8(0xF0);
1561}
1562
Ian Rogers2c8f6532011-09-02 17:16:34 -07001563X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001564 // TODO: fs is a prefix and not an instruction
1565 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1566 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001567 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001568}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001569
Ian Rogersbefbd572014-03-06 01:13:39 -08001570X86Assembler* X86Assembler::gs() {
1571 // TODO: fs is a prefix and not an instruction
1572 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1573 EmitUint8(0x65);
1574 return this;
1575}
1576
Ian Rogers2c8f6532011-09-02 17:16:34 -07001577void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001578 int value = imm.value();
1579 if (value > 0) {
1580 if (value == 1) {
1581 incl(reg);
1582 } else if (value != 0) {
1583 addl(reg, imm);
1584 }
1585 } else if (value < 0) {
1586 value = -value;
1587 if (value == 1) {
1588 decl(reg);
1589 } else if (value != 0) {
1590 subl(reg, Immediate(value));
1591 }
1592 }
1593}
1594
1595
Roland Levillain647b9ed2014-11-27 12:06:00 +00001596void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1597 // TODO: Need to have a code constants table.
1598 pushl(Immediate(High32Bits(value)));
1599 pushl(Immediate(Low32Bits(value)));
1600 movsd(dst, Address(ESP, 0));
1601 addl(ESP, Immediate(2 * sizeof(int32_t)));
1602}
1603
1604
Ian Rogers2c8f6532011-09-02 17:16:34 -07001605void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001606 // TODO: Need to have a code constants table.
1607 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001608 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001609}
1610
1611
Ian Rogers2c8f6532011-09-02 17:16:34 -07001612void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001613 CHECK(IsPowerOfTwo(alignment));
1614 // Emit nop instruction until the real position is aligned.
1615 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1616 nop();
1617 }
1618}
1619
1620
Ian Rogers2c8f6532011-09-02 17:16:34 -07001621void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001622 int bound = buffer_.Size();
1623 CHECK(!label->IsBound()); // Labels can only be bound once.
1624 while (label->IsLinked()) {
1625 int position = label->LinkPosition();
1626 int next = buffer_.Load<int32_t>(position);
1627 buffer_.Store<int32_t>(position, bound - (position + 4));
1628 label->position_ = next;
1629 }
1630 label->BindTo(bound);
1631}
1632
1633
Ian Rogers44fb0d02012-03-23 16:46:24 -07001634void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1635 CHECK_GE(reg_or_opcode, 0);
1636 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001637 const int length = operand.length_;
1638 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001639 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001640 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001641 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001642 // Emit the rest of the encoded operand.
1643 for (int i = 1; i < length; i++) {
1644 EmitUint8(operand.encoding_[i]);
1645 }
1646}
1647
1648
Ian Rogers2c8f6532011-09-02 17:16:34 -07001649void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001650 EmitInt32(imm.value());
1651}
1652
1653
Ian Rogers44fb0d02012-03-23 16:46:24 -07001654void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001655 const Operand& operand,
1656 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001657 CHECK_GE(reg_or_opcode, 0);
1658 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001659 if (immediate.is_int8()) {
1660 // Use sign-extended 8-bit immediate.
1661 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001662 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001663 EmitUint8(immediate.value() & 0xFF);
1664 } else if (operand.IsRegister(EAX)) {
1665 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001666 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001667 EmitImmediate(immediate);
1668 } else {
1669 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001670 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001671 EmitImmediate(immediate);
1672 }
1673}
1674
1675
Ian Rogers2c8f6532011-09-02 17:16:34 -07001676void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001677 if (label->IsBound()) {
1678 int offset = label->Position() - buffer_.Size();
1679 CHECK_LE(offset, 0);
1680 EmitInt32(offset - instruction_size);
1681 } else {
1682 EmitLabelLink(label);
1683 }
1684}
1685
1686
Ian Rogers2c8f6532011-09-02 17:16:34 -07001687void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001688 CHECK(!label->IsBound());
1689 int position = buffer_.Size();
1690 EmitInt32(label->position_);
1691 label->LinkTo(position);
1692}
1693
1694
Ian Rogers44fb0d02012-03-23 16:46:24 -07001695void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001696 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001697 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001698 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1699 CHECK(imm.is_int8());
1700 if (imm.value() == 1) {
1701 EmitUint8(0xD1);
Mark P Mendell73945692015-04-29 14:56:17 +00001702 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001703 } else {
1704 EmitUint8(0xC1);
Mark P Mendell73945692015-04-29 14:56:17 +00001705 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001706 EmitUint8(imm.value() & 0xFF);
1707 }
1708}
1709
1710
Ian Rogers44fb0d02012-03-23 16:46:24 -07001711void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001712 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001713 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001714 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1715 CHECK_EQ(shifter, ECX);
1716 EmitUint8(0xD3);
Mark P Mendell73945692015-04-29 14:56:17 +00001717 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001718}
1719
David Srbeckydd973932015-04-07 20:29:48 +01001720static dwarf::Reg DWARFReg(Register reg) {
1721 return dwarf::Reg::X86Core(static_cast<int>(reg));
1722}
1723
Ian Rogers790a6b72014-04-01 10:36:00 -07001724constexpr size_t kFramePointerSize = 4;
1725
Ian Rogers2c8f6532011-09-02 17:16:34 -07001726void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001727 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001728 const ManagedRegisterEntrySpills& entry_spills) {
David Srbecky8c578312015-04-07 19:46:22 +01001729 DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet.
David Srbeckydd973932015-04-07 20:29:48 +01001730 cfi_.SetCurrentCFAOffset(4); // Return address on stack.
Elliott Hughes06b37d92011-10-16 11:51:29 -07001731 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001732 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001733 for (int i = spill_regs.size() - 1; i >= 0; --i) {
David Srbecky8c578312015-04-07 19:46:22 +01001734 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1735 pushl(spill);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001736 gpr_count++;
David Srbeckydd973932015-04-07 20:29:48 +01001737 cfi_.AdjustCFAOffset(kFramePointerSize);
1738 cfi_.RelOffset(DWARFReg(spill), 0);
jeffhao703f2cd2012-07-13 17:25:52 -07001739 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001740
David Srbecky8c578312015-04-07 19:46:22 +01001741 // return address then method on stack.
Mathieu Chartiere401d142015-04-22 13:56:20 -07001742 int32_t adjust = frame_size - gpr_count * kFramePointerSize -
1743 kFramePointerSize /*method*/ -
1744 kFramePointerSize /*return address*/;
Tong Shen547cdfd2014-08-05 01:54:19 -07001745 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001746 cfi_.AdjustCFAOffset(adjust);
Ian Rogers2c8f6532011-09-02 17:16:34 -07001747 pushl(method_reg.AsX86().AsCpuRegister());
David Srbeckydd973932015-04-07 20:29:48 +01001748 cfi_.AdjustCFAOffset(kFramePointerSize);
1749 DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size);
Tong Shen547cdfd2014-08-05 01:54:19 -07001750
Ian Rogersb5d09b22012-03-06 22:14:17 -08001751 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001752 ManagedRegisterSpill spill = entry_spills.at(i);
1753 if (spill.AsX86().IsCpuRegister()) {
David Srbecky8c578312015-04-07 19:46:22 +01001754 int offset = frame_size + spill.getSpillOffset();
1755 movl(Address(ESP, offset), spill.AsX86().AsCpuRegister());
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001756 } else {
1757 DCHECK(spill.AsX86().IsXmmRegister());
1758 if (spill.getSize() == 8) {
1759 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1760 } else {
1761 CHECK_EQ(spill.getSize(), 4);
1762 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1763 }
1764 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001765 }
Ian Rogersb033c752011-07-20 12:22:35 -07001766}
1767
Mathieu Chartiere401d142015-04-22 13:56:20 -07001768void X86Assembler::RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001769 CHECK_ALIGNED(frame_size, kStackAlignment);
David Srbeckydd973932015-04-07 20:29:48 +01001770 cfi_.RememberState();
Mathieu Chartiere401d142015-04-22 13:56:20 -07001771 // -kFramePointerSize for ArtMethod*.
1772 int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize;
David Srbecky8c578312015-04-07 19:46:22 +01001773 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001774 cfi_.AdjustCFAOffset(-adjust);
jeffhao703f2cd2012-07-13 17:25:52 -07001775 for (size_t i = 0; i < spill_regs.size(); ++i) {
David Srbeckydd973932015-04-07 20:29:48 +01001776 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1777 popl(spill);
1778 cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize));
1779 cfi_.Restore(DWARFReg(spill));
jeffhao703f2cd2012-07-13 17:25:52 -07001780 }
Ian Rogersb033c752011-07-20 12:22:35 -07001781 ret();
David Srbeckydd973932015-04-07 20:29:48 +01001782 // The CFI should be restored for any code that follows the exit block.
1783 cfi_.RestoreState();
1784 cfi_.DefCFAOffset(frame_size);
Ian Rogersb033c752011-07-20 12:22:35 -07001785}
1786
Ian Rogers2c8f6532011-09-02 17:16:34 -07001787void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001788 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001789 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001790 cfi_.AdjustCFAOffset(adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001791}
1792
Ian Rogers2c8f6532011-09-02 17:16:34 -07001793void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001794 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001795 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001796 cfi_.AdjustCFAOffset(-adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001797}
1798
Ian Rogers2c8f6532011-09-02 17:16:34 -07001799void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1800 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001801 if (src.IsNoRegister()) {
1802 CHECK_EQ(0u, size);
1803 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001804 CHECK_EQ(4u, size);
1805 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001806 } else if (src.IsRegisterPair()) {
1807 CHECK_EQ(8u, size);
1808 movl(Address(ESP, offs), src.AsRegisterPairLow());
1809 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1810 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001811 } else if (src.IsX87Register()) {
1812 if (size == 4) {
1813 fstps(Address(ESP, offs));
1814 } else {
1815 fstpl(Address(ESP, offs));
1816 }
1817 } else {
1818 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001819 if (size == 4) {
1820 movss(Address(ESP, offs), src.AsXmmRegister());
1821 } else {
1822 movsd(Address(ESP, offs), src.AsXmmRegister());
1823 }
1824 }
1825}
1826
Ian Rogers2c8f6532011-09-02 17:16:34 -07001827void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1828 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001829 CHECK(src.IsCpuRegister());
1830 movl(Address(ESP, dest), src.AsCpuRegister());
1831}
1832
Ian Rogers2c8f6532011-09-02 17:16:34 -07001833void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1834 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001835 CHECK(src.IsCpuRegister());
1836 movl(Address(ESP, dest), src.AsCpuRegister());
1837}
1838
Ian Rogers2c8f6532011-09-02 17:16:34 -07001839void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1840 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001841 movl(Address(ESP, dest), Immediate(imm));
1842}
1843
Ian Rogersdd7624d2014-03-14 17:43:00 -07001844void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001845 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001846 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001847}
1848
Ian Rogersdd7624d2014-03-14 17:43:00 -07001849void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001850 FrameOffset fr_offs,
1851 ManagedRegister mscratch) {
1852 X86ManagedRegister scratch = mscratch.AsX86();
1853 CHECK(scratch.IsCpuRegister());
1854 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1855 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1856}
1857
Ian Rogersdd7624d2014-03-14 17:43:00 -07001858void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001859 fs()->movl(Address::Absolute(thr_offs), ESP);
1860}
1861
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001862void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1863 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001864 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1865}
1866
1867void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1868 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001869 if (dest.IsNoRegister()) {
1870 CHECK_EQ(0u, size);
1871 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001872 CHECK_EQ(4u, size);
1873 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001874 } else if (dest.IsRegisterPair()) {
1875 CHECK_EQ(8u, size);
1876 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1877 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001878 } else if (dest.IsX87Register()) {
1879 if (size == 4) {
1880 flds(Address(ESP, src));
1881 } else {
1882 fldl(Address(ESP, src));
1883 }
Ian Rogersb033c752011-07-20 12:22:35 -07001884 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001885 CHECK(dest.IsXmmRegister());
1886 if (size == 4) {
1887 movss(dest.AsXmmRegister(), Address(ESP, src));
1888 } else {
1889 movsd(dest.AsXmmRegister(), Address(ESP, src));
1890 }
Ian Rogersb033c752011-07-20 12:22:35 -07001891 }
1892}
1893
Ian Rogersdd7624d2014-03-14 17:43:00 -07001894void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001895 X86ManagedRegister dest = mdest.AsX86();
1896 if (dest.IsNoRegister()) {
1897 CHECK_EQ(0u, size);
1898 } else if (dest.IsCpuRegister()) {
1899 CHECK_EQ(4u, size);
1900 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1901 } else if (dest.IsRegisterPair()) {
1902 CHECK_EQ(8u, size);
1903 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001904 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001905 } else if (dest.IsX87Register()) {
1906 if (size == 4) {
1907 fs()->flds(Address::Absolute(src));
1908 } else {
1909 fs()->fldl(Address::Absolute(src));
1910 }
1911 } else {
1912 CHECK(dest.IsXmmRegister());
1913 if (size == 4) {
1914 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1915 } else {
1916 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1917 }
1918 }
1919}
1920
Mathieu Chartiere401d142015-04-22 13:56:20 -07001921void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001922 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001923 CHECK(dest.IsCpuRegister());
1924 movl(dest.AsCpuRegister(), Address(ESP, src));
1925}
1926
Mathieu Chartiere401d142015-04-22 13:56:20 -07001927void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01001928 bool unpoison_reference) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001929 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001930 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001931 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Roland Levillain4d027112015-07-01 15:41:14 +01001932 if (unpoison_reference) {
1933 MaybeUnpoisonHeapReference(dest.AsCpuRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001934 }
Ian Rogersb033c752011-07-20 12:22:35 -07001935}
1936
Ian Rogers2c8f6532011-09-02 17:16:34 -07001937void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1938 Offset offs) {
1939 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001940 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001941 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001942}
1943
Ian Rogersdd7624d2014-03-14 17:43:00 -07001944void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1945 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001946 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001947 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001948 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001949}
1950
jeffhao58136ca2012-05-24 13:40:11 -07001951void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1952 X86ManagedRegister reg = mreg.AsX86();
1953 CHECK(size == 1 || size == 2) << size;
1954 CHECK(reg.IsCpuRegister()) << reg;
1955 if (size == 1) {
1956 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1957 } else {
1958 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1959 }
1960}
1961
jeffhaocee4d0c2012-06-15 14:42:01 -07001962void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1963 X86ManagedRegister reg = mreg.AsX86();
1964 CHECK(size == 1 || size == 2) << size;
1965 CHECK(reg.IsCpuRegister()) << reg;
1966 if (size == 1) {
1967 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1968 } else {
1969 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1970 }
1971}
1972
Ian Rogersb5d09b22012-03-06 22:14:17 -08001973void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001974 X86ManagedRegister dest = mdest.AsX86();
1975 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001976 if (!dest.Equals(src)) {
1977 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1978 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001979 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1980 // Pass via stack and pop X87 register
1981 subl(ESP, Immediate(16));
1982 if (size == 4) {
1983 CHECK_EQ(src.AsX87Register(), ST0);
1984 fstps(Address(ESP, 0));
1985 movss(dest.AsXmmRegister(), Address(ESP, 0));
1986 } else {
1987 CHECK_EQ(src.AsX87Register(), ST0);
1988 fstpl(Address(ESP, 0));
1989 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1990 }
1991 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001992 } else {
1993 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001994 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001995 }
1996 }
1997}
1998
Ian Rogers2c8f6532011-09-02 17:16:34 -07001999void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
2000 ManagedRegister mscratch) {
2001 X86ManagedRegister scratch = mscratch.AsX86();
2002 CHECK(scratch.IsCpuRegister());
2003 movl(scratch.AsCpuRegister(), Address(ESP, src));
2004 movl(Address(ESP, dest), scratch.AsCpuRegister());
2005}
2006
Ian Rogersdd7624d2014-03-14 17:43:00 -07002007void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
2008 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002009 ManagedRegister mscratch) {
2010 X86ManagedRegister scratch = mscratch.AsX86();
2011 CHECK(scratch.IsCpuRegister());
2012 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
2013 Store(fr_offs, scratch, 4);
2014}
2015
Ian Rogersdd7624d2014-03-14 17:43:00 -07002016void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002017 FrameOffset fr_offs,
2018 ManagedRegister mscratch) {
2019 X86ManagedRegister scratch = mscratch.AsX86();
2020 CHECK(scratch.IsCpuRegister());
2021 Load(scratch, fr_offs, 4);
2022 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2023}
2024
2025void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
2026 ManagedRegister mscratch,
2027 size_t size) {
2028 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002029 if (scratch.IsCpuRegister() && size == 8) {
2030 Load(scratch, src, 4);
2031 Store(dest, scratch, 4);
2032 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
2033 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
2034 } else {
2035 Load(scratch, src, size);
2036 Store(dest, scratch, size);
2037 }
2038}
2039
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002040void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
2041 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002042 UNIMPLEMENTED(FATAL);
2043}
2044
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002045void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2046 ManagedRegister scratch, size_t size) {
2047 CHECK(scratch.IsNoRegister());
2048 CHECK_EQ(size, 4u);
2049 pushl(Address(ESP, src));
2050 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
2051}
2052
Ian Rogersdc51b792011-09-22 20:41:37 -07002053void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
2054 ManagedRegister mscratch, size_t size) {
2055 Register scratch = mscratch.AsX86().AsCpuRegister();
2056 CHECK_EQ(size, 4u);
2057 movl(scratch, Address(ESP, src_base));
2058 movl(scratch, Address(scratch, src_offset));
2059 movl(Address(ESP, dest), scratch);
2060}
2061
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002062void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
2063 ManagedRegister src, Offset src_offset,
2064 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002065 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002066 CHECK(scratch.IsNoRegister());
2067 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
2068 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
2069}
2070
2071void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
2072 ManagedRegister mscratch, size_t size) {
2073 Register scratch = mscratch.AsX86().AsCpuRegister();
2074 CHECK_EQ(size, 4u);
2075 CHECK_EQ(dest.Int32Value(), src.Int32Value());
2076 movl(scratch, Address(ESP, src));
2077 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07002078 popl(Address(scratch, dest_offset));
2079}
2080
Ian Rogerse5de95b2011-09-18 20:31:38 -07002081void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07002082 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002083}
2084
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002085void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2086 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002087 ManagedRegister min_reg, bool null_allowed) {
2088 X86ManagedRegister out_reg = mout_reg.AsX86();
2089 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002090 CHECK(in_reg.IsCpuRegister());
2091 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002092 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002093 if (null_allowed) {
2094 Label null_arg;
2095 if (!out_reg.Equals(in_reg)) {
2096 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2097 }
2098 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002099 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002100 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002101 Bind(&null_arg);
2102 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002103 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002104 }
2105}
2106
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002107void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2108 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002109 ManagedRegister mscratch,
2110 bool null_allowed) {
2111 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002112 CHECK(scratch.IsCpuRegister());
2113 if (null_allowed) {
2114 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002115 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002116 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002117 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002118 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002119 Bind(&null_arg);
2120 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002121 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002122 }
2123 Store(out_off, scratch, 4);
2124}
2125
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002126// Given a handle scope entry, load the associated reference.
2127void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002128 ManagedRegister min_reg) {
2129 X86ManagedRegister out_reg = mout_reg.AsX86();
2130 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002131 CHECK(out_reg.IsCpuRegister());
2132 CHECK(in_reg.IsCpuRegister());
2133 Label null_arg;
2134 if (!out_reg.Equals(in_reg)) {
2135 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2136 }
2137 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002138 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002139 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2140 Bind(&null_arg);
2141}
2142
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002143void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002144 // TODO: not validating references
2145}
2146
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002147void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002148 // TODO: not validating references
2149}
2150
Ian Rogers2c8f6532011-09-02 17:16:34 -07002151void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2152 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002153 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002154 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002155 // TODO: place reference map on call
2156}
2157
Ian Rogers67375ac2011-09-14 00:55:44 -07002158void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2159 Register scratch = mscratch.AsX86().AsCpuRegister();
2160 movl(scratch, Address(ESP, base));
2161 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002162}
2163
Ian Rogersdd7624d2014-03-14 17:43:00 -07002164void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002165 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002166}
2167
Ian Rogers2c8f6532011-09-02 17:16:34 -07002168void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2169 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002170 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002171}
2172
Ian Rogers2c8f6532011-09-02 17:16:34 -07002173void X86Assembler::GetCurrentThread(FrameOffset offset,
2174 ManagedRegister mscratch) {
2175 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002176 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002177 movl(Address(ESP, offset), scratch.AsCpuRegister());
2178}
2179
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002180void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
2181 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002182 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002183 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002184 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002185}
Ian Rogers0d666d82011-08-14 16:03:46 -07002186
Ian Rogers2c8f6532011-09-02 17:16:34 -07002187void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2188 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002189#define __ sp_asm->
2190 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002191 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002192 if (stack_adjust_ != 0) { // Fix up the frame.
2193 __ DecreaseFrameSize(stack_adjust_);
2194 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002195 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002196 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2197 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002198 // this call should never return
2199 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002200#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002201}
2202
Ian Rogers2c8f6532011-09-02 17:16:34 -07002203} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002204} // namespace art