blob: 9b3d792903261013c21a70df164f926e0424d15d [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000053 // Offset by one because we already have emitted the opcode.
54 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070055}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Mark Mendell7a08fb52015-07-15 14:09:35 -0400148void X86Assembler::movntl(const Address& dst, Register src) {
149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xC3);
152 EmitOperand(src, dst);
153}
154
Mark Mendell09ed1a32015-03-25 08:30:06 -0400155void X86Assembler::bswapl(Register dst) {
156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xC8 + dst);
159}
160
Mark Mendell8ae3ffb2015-08-12 21:16:41 -0400161void X86Assembler::bsrl(Register dst, Register src) {
162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
163 EmitUint8(0x0F);
164 EmitUint8(0xBD);
165 EmitRegisterOperand(dst, src);
166}
167
168void X86Assembler::bsrl(Register dst, const Address& src) {
169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
170 EmitUint8(0x0F);
171 EmitUint8(0xBD);
172 EmitOperand(dst, src);
173}
174
Ian Rogers2c8f6532011-09-02 17:16:34 -0700175void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700176 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
177 EmitUint8(0x0F);
178 EmitUint8(0xB6);
179 EmitRegisterOperand(dst, src);
180}
181
182
Ian Rogers2c8f6532011-09-02 17:16:34 -0700183void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700184 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
185 EmitUint8(0x0F);
186 EmitUint8(0xB6);
187 EmitOperand(dst, src);
188}
189
190
Ian Rogers2c8f6532011-09-02 17:16:34 -0700191void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700192 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
193 EmitUint8(0x0F);
194 EmitUint8(0xBE);
195 EmitRegisterOperand(dst, src);
196}
197
198
Ian Rogers2c8f6532011-09-02 17:16:34 -0700199void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700200 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
201 EmitUint8(0x0F);
202 EmitUint8(0xBE);
203 EmitOperand(dst, src);
204}
205
206
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700207void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700208 LOG(FATAL) << "Use movzxb or movsxb instead.";
209}
210
211
Ian Rogers2c8f6532011-09-02 17:16:34 -0700212void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700213 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
214 EmitUint8(0x88);
215 EmitOperand(src, dst);
216}
217
218
Ian Rogers2c8f6532011-09-02 17:16:34 -0700219void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700220 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
221 EmitUint8(0xC6);
222 EmitOperand(EAX, dst);
223 CHECK(imm.is_int8());
224 EmitUint8(imm.value() & 0xFF);
225}
226
227
Ian Rogers2c8f6532011-09-02 17:16:34 -0700228void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700229 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
230 EmitUint8(0x0F);
231 EmitUint8(0xB7);
232 EmitRegisterOperand(dst, src);
233}
234
235
Ian Rogers2c8f6532011-09-02 17:16:34 -0700236void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700237 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
238 EmitUint8(0x0F);
239 EmitUint8(0xB7);
240 EmitOperand(dst, src);
241}
242
243
Ian Rogers2c8f6532011-09-02 17:16:34 -0700244void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700245 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
246 EmitUint8(0x0F);
247 EmitUint8(0xBF);
248 EmitRegisterOperand(dst, src);
249}
250
251
Ian Rogers2c8f6532011-09-02 17:16:34 -0700252void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700253 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
254 EmitUint8(0x0F);
255 EmitUint8(0xBF);
256 EmitOperand(dst, src);
257}
258
259
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700260void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700261 LOG(FATAL) << "Use movzxw or movsxw instead.";
262}
263
264
Ian Rogers2c8f6532011-09-02 17:16:34 -0700265void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700266 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
267 EmitOperandSizeOverride();
268 EmitUint8(0x89);
269 EmitOperand(src, dst);
270}
271
272
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100273void X86Assembler::movw(const Address& dst, const Immediate& imm) {
274 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
275 EmitOperandSizeOverride();
276 EmitUint8(0xC7);
277 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100278 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100279 EmitUint8(imm.value() & 0xFF);
280 EmitUint8(imm.value() >> 8);
281}
282
283
Ian Rogers2c8f6532011-09-02 17:16:34 -0700284void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700285 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
286 EmitUint8(0x8D);
287 EmitOperand(dst, src);
288}
289
290
Ian Rogers2c8f6532011-09-02 17:16:34 -0700291void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700292 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
293 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700294 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700295 EmitRegisterOperand(dst, src);
296}
297
298
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000299void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700300 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
301 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700302 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000303 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700304}
305
306
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100307void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
308 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
309 EmitUint8(0x0F);
310 EmitUint8(0x28);
311 EmitXmmRegisterOperand(dst, src);
312}
313
314
Ian Rogers2c8f6532011-09-02 17:16:34 -0700315void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700316 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
317 EmitUint8(0xF3);
318 EmitUint8(0x0F);
319 EmitUint8(0x10);
320 EmitOperand(dst, src);
321}
322
323
Ian Rogers2c8f6532011-09-02 17:16:34 -0700324void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700325 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
326 EmitUint8(0xF3);
327 EmitUint8(0x0F);
328 EmitUint8(0x11);
329 EmitOperand(src, dst);
330}
331
332
Ian Rogers2c8f6532011-09-02 17:16:34 -0700333void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700334 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
335 EmitUint8(0xF3);
336 EmitUint8(0x0F);
337 EmitUint8(0x11);
338 EmitXmmRegisterOperand(src, dst);
339}
340
341
Ian Rogers2c8f6532011-09-02 17:16:34 -0700342void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700343 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
344 EmitUint8(0x66);
345 EmitUint8(0x0F);
346 EmitUint8(0x6E);
347 EmitOperand(dst, Operand(src));
348}
349
350
Ian Rogers2c8f6532011-09-02 17:16:34 -0700351void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700352 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
353 EmitUint8(0x66);
354 EmitUint8(0x0F);
355 EmitUint8(0x7E);
356 EmitOperand(src, Operand(dst));
357}
358
359
Ian Rogers2c8f6532011-09-02 17:16:34 -0700360void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700361 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
362 EmitUint8(0xF3);
363 EmitUint8(0x0F);
364 EmitUint8(0x58);
365 EmitXmmRegisterOperand(dst, src);
366}
367
368
Ian Rogers2c8f6532011-09-02 17:16:34 -0700369void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700370 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
371 EmitUint8(0xF3);
372 EmitUint8(0x0F);
373 EmitUint8(0x58);
374 EmitOperand(dst, src);
375}
376
377
Ian Rogers2c8f6532011-09-02 17:16:34 -0700378void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700379 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
380 EmitUint8(0xF3);
381 EmitUint8(0x0F);
382 EmitUint8(0x5C);
383 EmitXmmRegisterOperand(dst, src);
384}
385
386
Ian Rogers2c8f6532011-09-02 17:16:34 -0700387void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700388 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
389 EmitUint8(0xF3);
390 EmitUint8(0x0F);
391 EmitUint8(0x5C);
392 EmitOperand(dst, src);
393}
394
395
Ian Rogers2c8f6532011-09-02 17:16:34 -0700396void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700397 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
398 EmitUint8(0xF3);
399 EmitUint8(0x0F);
400 EmitUint8(0x59);
401 EmitXmmRegisterOperand(dst, src);
402}
403
404
Ian Rogers2c8f6532011-09-02 17:16:34 -0700405void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700406 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
407 EmitUint8(0xF3);
408 EmitUint8(0x0F);
409 EmitUint8(0x59);
410 EmitOperand(dst, src);
411}
412
413
Ian Rogers2c8f6532011-09-02 17:16:34 -0700414void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700415 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
416 EmitUint8(0xF3);
417 EmitUint8(0x0F);
418 EmitUint8(0x5E);
419 EmitXmmRegisterOperand(dst, src);
420}
421
422
Ian Rogers2c8f6532011-09-02 17:16:34 -0700423void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700424 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
425 EmitUint8(0xF3);
426 EmitUint8(0x0F);
427 EmitUint8(0x5E);
428 EmitOperand(dst, src);
429}
430
431
Ian Rogers2c8f6532011-09-02 17:16:34 -0700432void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700433 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
434 EmitUint8(0xD9);
435 EmitOperand(0, src);
436}
437
438
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500439void X86Assembler::fsts(const Address& dst) {
440 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
441 EmitUint8(0xD9);
442 EmitOperand(2, dst);
443}
444
445
Ian Rogers2c8f6532011-09-02 17:16:34 -0700446void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700447 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
448 EmitUint8(0xD9);
449 EmitOperand(3, dst);
450}
451
452
Ian Rogers2c8f6532011-09-02 17:16:34 -0700453void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700454 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
455 EmitUint8(0xF2);
456 EmitUint8(0x0F);
457 EmitUint8(0x10);
458 EmitOperand(dst, src);
459}
460
461
Ian Rogers2c8f6532011-09-02 17:16:34 -0700462void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700463 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
464 EmitUint8(0xF2);
465 EmitUint8(0x0F);
466 EmitUint8(0x11);
467 EmitOperand(src, dst);
468}
469
470
Ian Rogers2c8f6532011-09-02 17:16:34 -0700471void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700472 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
473 EmitUint8(0xF2);
474 EmitUint8(0x0F);
475 EmitUint8(0x11);
476 EmitXmmRegisterOperand(src, dst);
477}
478
479
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000480void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
481 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
482 EmitUint8(0x66);
483 EmitUint8(0x0F);
484 EmitUint8(0x16);
485 EmitOperand(dst, src);
486}
487
488
489void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
490 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
491 EmitUint8(0x66);
492 EmitUint8(0x0F);
493 EmitUint8(0x17);
494 EmitOperand(src, dst);
495}
496
497
498void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
499 DCHECK(shift_count.is_uint8());
500
501 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
502 EmitUint8(0x66);
503 EmitUint8(0x0F);
504 EmitUint8(0x73);
505 EmitXmmRegisterOperand(3, reg);
506 EmitUint8(shift_count.value());
507}
508
509
Calin Juravle52c48962014-12-16 17:02:57 +0000510void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
511 DCHECK(shift_count.is_uint8());
512
513 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
514 EmitUint8(0x66);
515 EmitUint8(0x0F);
516 EmitUint8(0x73);
517 EmitXmmRegisterOperand(2, reg);
518 EmitUint8(shift_count.value());
519}
520
521
522void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
523 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
524 EmitUint8(0x66);
525 EmitUint8(0x0F);
526 EmitUint8(0x62);
527 EmitXmmRegisterOperand(dst, src);
528}
529
530
Ian Rogers2c8f6532011-09-02 17:16:34 -0700531void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700532 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
533 EmitUint8(0xF2);
534 EmitUint8(0x0F);
535 EmitUint8(0x58);
536 EmitXmmRegisterOperand(dst, src);
537}
538
539
Ian Rogers2c8f6532011-09-02 17:16:34 -0700540void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700541 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
542 EmitUint8(0xF2);
543 EmitUint8(0x0F);
544 EmitUint8(0x58);
545 EmitOperand(dst, src);
546}
547
548
Ian Rogers2c8f6532011-09-02 17:16:34 -0700549void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700550 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
551 EmitUint8(0xF2);
552 EmitUint8(0x0F);
553 EmitUint8(0x5C);
554 EmitXmmRegisterOperand(dst, src);
555}
556
557
Ian Rogers2c8f6532011-09-02 17:16:34 -0700558void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700559 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
560 EmitUint8(0xF2);
561 EmitUint8(0x0F);
562 EmitUint8(0x5C);
563 EmitOperand(dst, src);
564}
565
566
Ian Rogers2c8f6532011-09-02 17:16:34 -0700567void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700568 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
569 EmitUint8(0xF2);
570 EmitUint8(0x0F);
571 EmitUint8(0x59);
572 EmitXmmRegisterOperand(dst, src);
573}
574
575
Ian Rogers2c8f6532011-09-02 17:16:34 -0700576void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700577 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
578 EmitUint8(0xF2);
579 EmitUint8(0x0F);
580 EmitUint8(0x59);
581 EmitOperand(dst, src);
582}
583
584
Ian Rogers2c8f6532011-09-02 17:16:34 -0700585void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700586 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
587 EmitUint8(0xF2);
588 EmitUint8(0x0F);
589 EmitUint8(0x5E);
590 EmitXmmRegisterOperand(dst, src);
591}
592
593
Ian Rogers2c8f6532011-09-02 17:16:34 -0700594void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700595 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
596 EmitUint8(0xF2);
597 EmitUint8(0x0F);
598 EmitUint8(0x5E);
599 EmitOperand(dst, src);
600}
601
602
Ian Rogers2c8f6532011-09-02 17:16:34 -0700603void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700604 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
605 EmitUint8(0xF3);
606 EmitUint8(0x0F);
607 EmitUint8(0x2A);
608 EmitOperand(dst, Operand(src));
609}
610
611
Ian Rogers2c8f6532011-09-02 17:16:34 -0700612void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700613 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
614 EmitUint8(0xF2);
615 EmitUint8(0x0F);
616 EmitUint8(0x2A);
617 EmitOperand(dst, Operand(src));
618}
619
620
Ian Rogers2c8f6532011-09-02 17:16:34 -0700621void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700622 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
623 EmitUint8(0xF3);
624 EmitUint8(0x0F);
625 EmitUint8(0x2D);
626 EmitXmmRegisterOperand(dst, src);
627}
628
629
Ian Rogers2c8f6532011-09-02 17:16:34 -0700630void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700631 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
632 EmitUint8(0xF3);
633 EmitUint8(0x0F);
634 EmitUint8(0x5A);
635 EmitXmmRegisterOperand(dst, src);
636}
637
638
Ian Rogers2c8f6532011-09-02 17:16:34 -0700639void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700640 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
641 EmitUint8(0xF2);
642 EmitUint8(0x0F);
643 EmitUint8(0x2D);
644 EmitXmmRegisterOperand(dst, src);
645}
646
647
Ian Rogers2c8f6532011-09-02 17:16:34 -0700648void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700649 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
650 EmitUint8(0xF3);
651 EmitUint8(0x0F);
652 EmitUint8(0x2C);
653 EmitXmmRegisterOperand(dst, src);
654}
655
656
Ian Rogers2c8f6532011-09-02 17:16:34 -0700657void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700658 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
659 EmitUint8(0xF2);
660 EmitUint8(0x0F);
661 EmitUint8(0x2C);
662 EmitXmmRegisterOperand(dst, src);
663}
664
665
Ian Rogers2c8f6532011-09-02 17:16:34 -0700666void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700667 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
668 EmitUint8(0xF2);
669 EmitUint8(0x0F);
670 EmitUint8(0x5A);
671 EmitXmmRegisterOperand(dst, src);
672}
673
674
Ian Rogers2c8f6532011-09-02 17:16:34 -0700675void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700676 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
677 EmitUint8(0xF3);
678 EmitUint8(0x0F);
679 EmitUint8(0xE6);
680 EmitXmmRegisterOperand(dst, src);
681}
682
683
Ian Rogers2c8f6532011-09-02 17:16:34 -0700684void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700685 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
686 EmitUint8(0x0F);
687 EmitUint8(0x2F);
688 EmitXmmRegisterOperand(a, b);
689}
690
691
Ian Rogers2c8f6532011-09-02 17:16:34 -0700692void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700693 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
694 EmitUint8(0x66);
695 EmitUint8(0x0F);
696 EmitUint8(0x2F);
697 EmitXmmRegisterOperand(a, b);
698}
699
700
Calin Juravleddb7df22014-11-25 20:56:51 +0000701void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
702 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
703 EmitUint8(0x0F);
704 EmitUint8(0x2E);
705 EmitXmmRegisterOperand(a, b);
706}
707
708
709void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
710 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
711 EmitUint8(0x66);
712 EmitUint8(0x0F);
713 EmitUint8(0x2E);
714 EmitXmmRegisterOperand(a, b);
715}
716
717
Mark Mendellfb8d2792015-03-31 22:16:59 -0400718void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) {
719 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
720 EmitUint8(0x66);
721 EmitUint8(0x0F);
722 EmitUint8(0x3A);
723 EmitUint8(0x0B);
724 EmitXmmRegisterOperand(dst, src);
725 EmitUint8(imm.value());
726}
727
728
729void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) {
730 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
731 EmitUint8(0x66);
732 EmitUint8(0x0F);
733 EmitUint8(0x3A);
734 EmitUint8(0x0A);
735 EmitXmmRegisterOperand(dst, src);
736 EmitUint8(imm.value());
737}
738
739
Ian Rogers2c8f6532011-09-02 17:16:34 -0700740void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700741 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
742 EmitUint8(0xF2);
743 EmitUint8(0x0F);
744 EmitUint8(0x51);
745 EmitXmmRegisterOperand(dst, src);
746}
747
748
Ian Rogers2c8f6532011-09-02 17:16:34 -0700749void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700750 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
751 EmitUint8(0xF3);
752 EmitUint8(0x0F);
753 EmitUint8(0x51);
754 EmitXmmRegisterOperand(dst, src);
755}
756
757
Ian Rogers2c8f6532011-09-02 17:16:34 -0700758void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700759 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
760 EmitUint8(0x66);
761 EmitUint8(0x0F);
762 EmitUint8(0x57);
763 EmitOperand(dst, src);
764}
765
766
Ian Rogers2c8f6532011-09-02 17:16:34 -0700767void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700768 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
769 EmitUint8(0x66);
770 EmitUint8(0x0F);
771 EmitUint8(0x57);
772 EmitXmmRegisterOperand(dst, src);
773}
774
775
Mark Mendell09ed1a32015-03-25 08:30:06 -0400776void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
777 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
778 EmitUint8(0x0F);
779 EmitUint8(0x54);
780 EmitXmmRegisterOperand(dst, src);
781}
782
783
784void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
785 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
786 EmitUint8(0x66);
787 EmitUint8(0x0F);
788 EmitUint8(0x54);
789 EmitXmmRegisterOperand(dst, src);
790}
791
792
793void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
794 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
795 EmitUint8(0x66);
796 EmitUint8(0x0F);
797 EmitUint8(0x56);
798 EmitXmmRegisterOperand(dst, src);
799}
800
801
Ian Rogers2c8f6532011-09-02 17:16:34 -0700802void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700803 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
804 EmitUint8(0x0F);
805 EmitUint8(0x57);
806 EmitOperand(dst, src);
807}
808
809
Mark Mendell09ed1a32015-03-25 08:30:06 -0400810void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
811 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
812 EmitUint8(0x0F);
813 EmitUint8(0x56);
814 EmitXmmRegisterOperand(dst, src);
815}
816
817
Ian Rogers2c8f6532011-09-02 17:16:34 -0700818void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700819 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
820 EmitUint8(0x0F);
821 EmitUint8(0x57);
822 EmitXmmRegisterOperand(dst, src);
823}
824
825
Mark Mendell09ed1a32015-03-25 08:30:06 -0400826void X86Assembler::andps(XmmRegister dst, const Address& src) {
827 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
828 EmitUint8(0x0F);
829 EmitUint8(0x54);
830 EmitOperand(dst, src);
831}
832
833
Ian Rogers2c8f6532011-09-02 17:16:34 -0700834void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700835 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
836 EmitUint8(0x66);
837 EmitUint8(0x0F);
838 EmitUint8(0x54);
839 EmitOperand(dst, src);
840}
841
842
Ian Rogers2c8f6532011-09-02 17:16:34 -0700843void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700844 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
845 EmitUint8(0xDD);
846 EmitOperand(0, src);
847}
848
849
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500850void X86Assembler::fstl(const Address& dst) {
851 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
852 EmitUint8(0xDD);
853 EmitOperand(2, dst);
854}
855
856
Ian Rogers2c8f6532011-09-02 17:16:34 -0700857void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700858 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
859 EmitUint8(0xDD);
860 EmitOperand(3, dst);
861}
862
863
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500864void X86Assembler::fstsw() {
865 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
866 EmitUint8(0x9B);
867 EmitUint8(0xDF);
868 EmitUint8(0xE0);
869}
870
871
Ian Rogers2c8f6532011-09-02 17:16:34 -0700872void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700873 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
874 EmitUint8(0xD9);
875 EmitOperand(7, dst);
876}
877
878
Ian Rogers2c8f6532011-09-02 17:16:34 -0700879void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700880 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
881 EmitUint8(0xD9);
882 EmitOperand(5, src);
883}
884
885
Ian Rogers2c8f6532011-09-02 17:16:34 -0700886void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700887 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
888 EmitUint8(0xDF);
889 EmitOperand(7, dst);
890}
891
892
Ian Rogers2c8f6532011-09-02 17:16:34 -0700893void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700894 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
895 EmitUint8(0xDB);
896 EmitOperand(3, dst);
897}
898
899
Ian Rogers2c8f6532011-09-02 17:16:34 -0700900void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700901 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
902 EmitUint8(0xDF);
903 EmitOperand(5, src);
904}
905
906
Roland Levillain0a186012015-04-13 17:00:20 +0100907void X86Assembler::filds(const Address& src) {
908 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
909 EmitUint8(0xDB);
910 EmitOperand(0, src);
911}
912
913
Ian Rogers2c8f6532011-09-02 17:16:34 -0700914void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700915 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
916 EmitUint8(0xD9);
917 EmitUint8(0xF7);
918}
919
920
Ian Rogers2c8f6532011-09-02 17:16:34 -0700921void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700922 CHECK_LT(index.value(), 7);
923 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
924 EmitUint8(0xDD);
925 EmitUint8(0xC0 + index.value());
926}
927
928
Ian Rogers2c8f6532011-09-02 17:16:34 -0700929void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700930 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
931 EmitUint8(0xD9);
932 EmitUint8(0xFE);
933}
934
935
Ian Rogers2c8f6532011-09-02 17:16:34 -0700936void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700937 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
938 EmitUint8(0xD9);
939 EmitUint8(0xFF);
940}
941
942
Ian Rogers2c8f6532011-09-02 17:16:34 -0700943void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700944 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
945 EmitUint8(0xD9);
946 EmitUint8(0xF2);
947}
948
949
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500950void X86Assembler::fucompp() {
951 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
952 EmitUint8(0xDA);
953 EmitUint8(0xE9);
954}
955
956
957void X86Assembler::fprem() {
958 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
959 EmitUint8(0xD9);
960 EmitUint8(0xF8);
961}
962
963
Ian Rogers2c8f6532011-09-02 17:16:34 -0700964void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700965 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
966 EmitUint8(0x87);
967 EmitRegisterOperand(dst, src);
968}
969
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100970
Ian Rogers7caad772012-03-30 01:07:54 -0700971void X86Assembler::xchgl(Register reg, const Address& address) {
972 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
973 EmitUint8(0x87);
974 EmitOperand(reg, address);
975}
976
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700977
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100978void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
979 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
980 EmitUint8(0x66);
981 EmitComplex(7, address, imm);
982}
983
984
Ian Rogers2c8f6532011-09-02 17:16:34 -0700985void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700986 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
987 EmitComplex(7, Operand(reg), imm);
988}
989
990
Ian Rogers2c8f6532011-09-02 17:16:34 -0700991void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700992 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
993 EmitUint8(0x3B);
994 EmitOperand(reg0, Operand(reg1));
995}
996
997
Ian Rogers2c8f6532011-09-02 17:16:34 -0700998void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700999 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1000 EmitUint8(0x3B);
1001 EmitOperand(reg, address);
1002}
1003
1004
Ian Rogers2c8f6532011-09-02 17:16:34 -07001005void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001006 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1007 EmitUint8(0x03);
1008 EmitRegisterOperand(dst, src);
1009}
1010
1011
Ian Rogers2c8f6532011-09-02 17:16:34 -07001012void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001013 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1014 EmitUint8(0x03);
1015 EmitOperand(reg, address);
1016}
1017
1018
Ian Rogers2c8f6532011-09-02 17:16:34 -07001019void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001020 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1021 EmitUint8(0x39);
1022 EmitOperand(reg, address);
1023}
1024
1025
Ian Rogers2c8f6532011-09-02 17:16:34 -07001026void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001027 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1028 EmitComplex(7, address, imm);
1029}
1030
1031
Ian Rogers2c8f6532011-09-02 17:16:34 -07001032void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001033 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1034 EmitUint8(0x85);
1035 EmitRegisterOperand(reg1, reg2);
1036}
1037
1038
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001039void X86Assembler::testl(Register reg, const Address& address) {
1040 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1041 EmitUint8(0x85);
1042 EmitOperand(reg, address);
1043}
1044
1045
Ian Rogers2c8f6532011-09-02 17:16:34 -07001046void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001047 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1048 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1049 // we only test the byte register to keep the encoding short.
1050 if (immediate.is_uint8() && reg < 4) {
1051 // Use zero-extended 8-bit immediate.
1052 if (reg == EAX) {
1053 EmitUint8(0xA8);
1054 } else {
1055 EmitUint8(0xF6);
1056 EmitUint8(0xC0 + reg);
1057 }
1058 EmitUint8(immediate.value() & 0xFF);
1059 } else if (reg == EAX) {
1060 // Use short form if the destination is EAX.
1061 EmitUint8(0xA9);
1062 EmitImmediate(immediate);
1063 } else {
1064 EmitUint8(0xF7);
1065 EmitOperand(0, Operand(reg));
1066 EmitImmediate(immediate);
1067 }
1068}
1069
1070
Ian Rogers2c8f6532011-09-02 17:16:34 -07001071void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001072 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1073 EmitUint8(0x23);
1074 EmitOperand(dst, Operand(src));
1075}
1076
1077
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001078void X86Assembler::andl(Register reg, const Address& address) {
1079 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1080 EmitUint8(0x23);
1081 EmitOperand(reg, address);
1082}
1083
1084
Ian Rogers2c8f6532011-09-02 17:16:34 -07001085void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001086 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1087 EmitComplex(4, Operand(dst), imm);
1088}
1089
1090
Ian Rogers2c8f6532011-09-02 17:16:34 -07001091void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001092 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1093 EmitUint8(0x0B);
1094 EmitOperand(dst, Operand(src));
1095}
1096
1097
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001098void X86Assembler::orl(Register reg, const Address& address) {
1099 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1100 EmitUint8(0x0B);
1101 EmitOperand(reg, address);
1102}
1103
1104
Ian Rogers2c8f6532011-09-02 17:16:34 -07001105void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001106 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1107 EmitComplex(1, Operand(dst), imm);
1108}
1109
1110
Ian Rogers2c8f6532011-09-02 17:16:34 -07001111void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001112 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1113 EmitUint8(0x33);
1114 EmitOperand(dst, Operand(src));
1115}
1116
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001117
1118void X86Assembler::xorl(Register reg, const Address& address) {
1119 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1120 EmitUint8(0x33);
1121 EmitOperand(reg, address);
1122}
1123
1124
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001125void X86Assembler::xorl(Register dst, const Immediate& imm) {
1126 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1127 EmitComplex(6, Operand(dst), imm);
1128}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001129
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001130
Ian Rogers2c8f6532011-09-02 17:16:34 -07001131void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001132 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1133 EmitComplex(0, Operand(reg), imm);
1134}
1135
1136
Ian Rogers2c8f6532011-09-02 17:16:34 -07001137void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001138 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1139 EmitUint8(0x01);
1140 EmitOperand(reg, address);
1141}
1142
1143
Ian Rogers2c8f6532011-09-02 17:16:34 -07001144void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001145 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1146 EmitComplex(0, address, imm);
1147}
1148
1149
Ian Rogers2c8f6532011-09-02 17:16:34 -07001150void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001151 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1152 EmitComplex(2, Operand(reg), imm);
1153}
1154
1155
Ian Rogers2c8f6532011-09-02 17:16:34 -07001156void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1158 EmitUint8(0x13);
1159 EmitOperand(dst, Operand(src));
1160}
1161
1162
Ian Rogers2c8f6532011-09-02 17:16:34 -07001163void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001164 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1165 EmitUint8(0x13);
1166 EmitOperand(dst, address);
1167}
1168
1169
Ian Rogers2c8f6532011-09-02 17:16:34 -07001170void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001171 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1172 EmitUint8(0x2B);
1173 EmitOperand(dst, Operand(src));
1174}
1175
1176
Ian Rogers2c8f6532011-09-02 17:16:34 -07001177void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001178 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1179 EmitComplex(5, Operand(reg), imm);
1180}
1181
1182
Ian Rogers2c8f6532011-09-02 17:16:34 -07001183void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001184 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1185 EmitUint8(0x2B);
1186 EmitOperand(reg, address);
1187}
1188
1189
Mark Mendell09ed1a32015-03-25 08:30:06 -04001190void X86Assembler::subl(const Address& address, Register reg) {
1191 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1192 EmitUint8(0x29);
1193 EmitOperand(reg, address);
1194}
1195
1196
Ian Rogers2c8f6532011-09-02 17:16:34 -07001197void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1199 EmitUint8(0x99);
1200}
1201
1202
Ian Rogers2c8f6532011-09-02 17:16:34 -07001203void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001204 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1205 EmitUint8(0xF7);
1206 EmitUint8(0xF8 | reg);
1207}
1208
1209
Ian Rogers2c8f6532011-09-02 17:16:34 -07001210void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001211 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1212 EmitUint8(0x0F);
1213 EmitUint8(0xAF);
1214 EmitOperand(dst, Operand(src));
1215}
1216
1217
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001218void X86Assembler::imull(Register dst, Register src, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001219 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001220 // See whether imm can be represented as a sign-extended 8bit value.
1221 int32_t v32 = static_cast<int32_t>(imm.value());
1222 if (IsInt<8>(v32)) {
1223 // Sign-extension works.
1224 EmitUint8(0x6B);
1225 EmitOperand(dst, Operand(src));
1226 EmitUint8(static_cast<uint8_t>(v32 & 0xFF));
1227 } else {
1228 // Not representable, use full immediate.
1229 EmitUint8(0x69);
1230 EmitOperand(dst, Operand(src));
1231 EmitImmediate(imm);
1232 }
1233}
1234
1235
1236void X86Assembler::imull(Register reg, const Immediate& imm) {
1237 imull(reg, reg, imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001238}
1239
1240
Ian Rogers2c8f6532011-09-02 17:16:34 -07001241void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001242 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1243 EmitUint8(0x0F);
1244 EmitUint8(0xAF);
1245 EmitOperand(reg, address);
1246}
1247
1248
Ian Rogers2c8f6532011-09-02 17:16:34 -07001249void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001250 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1251 EmitUint8(0xF7);
1252 EmitOperand(5, Operand(reg));
1253}
1254
1255
Ian Rogers2c8f6532011-09-02 17:16:34 -07001256void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001257 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1258 EmitUint8(0xF7);
1259 EmitOperand(5, address);
1260}
1261
1262
Ian Rogers2c8f6532011-09-02 17:16:34 -07001263void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001264 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1265 EmitUint8(0xF7);
1266 EmitOperand(4, Operand(reg));
1267}
1268
1269
Ian Rogers2c8f6532011-09-02 17:16:34 -07001270void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001271 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1272 EmitUint8(0xF7);
1273 EmitOperand(4, address);
1274}
1275
1276
Ian Rogers2c8f6532011-09-02 17:16:34 -07001277void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001278 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1279 EmitUint8(0x1B);
1280 EmitOperand(dst, Operand(src));
1281}
1282
1283
Ian Rogers2c8f6532011-09-02 17:16:34 -07001284void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001285 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1286 EmitComplex(3, Operand(reg), imm);
1287}
1288
1289
Ian Rogers2c8f6532011-09-02 17:16:34 -07001290void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001291 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1292 EmitUint8(0x1B);
1293 EmitOperand(dst, address);
1294}
1295
1296
Mark Mendell09ed1a32015-03-25 08:30:06 -04001297void X86Assembler::sbbl(const Address& address, Register src) {
1298 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1299 EmitUint8(0x19);
1300 EmitOperand(src, address);
1301}
1302
1303
Ian Rogers2c8f6532011-09-02 17:16:34 -07001304void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001305 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1306 EmitUint8(0x40 + reg);
1307}
1308
1309
Ian Rogers2c8f6532011-09-02 17:16:34 -07001310void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001311 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1312 EmitUint8(0xFF);
1313 EmitOperand(0, address);
1314}
1315
1316
Ian Rogers2c8f6532011-09-02 17:16:34 -07001317void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001318 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1319 EmitUint8(0x48 + reg);
1320}
1321
1322
Ian Rogers2c8f6532011-09-02 17:16:34 -07001323void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001324 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1325 EmitUint8(0xFF);
1326 EmitOperand(1, address);
1327}
1328
1329
Ian Rogers2c8f6532011-09-02 17:16:34 -07001330void X86Assembler::shll(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001331 EmitGenericShift(4, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001332}
1333
1334
Ian Rogers2c8f6532011-09-02 17:16:34 -07001335void X86Assembler::shll(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001336 EmitGenericShift(4, Operand(operand), shifter);
1337}
1338
1339
1340void X86Assembler::shll(const Address& address, const Immediate& imm) {
1341 EmitGenericShift(4, address, imm);
1342}
1343
1344
1345void X86Assembler::shll(const Address& address, Register shifter) {
1346 EmitGenericShift(4, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001347}
1348
1349
Ian Rogers2c8f6532011-09-02 17:16:34 -07001350void X86Assembler::shrl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001351 EmitGenericShift(5, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001352}
1353
1354
Ian Rogers2c8f6532011-09-02 17:16:34 -07001355void X86Assembler::shrl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001356 EmitGenericShift(5, Operand(operand), shifter);
1357}
1358
1359
1360void X86Assembler::shrl(const Address& address, const Immediate& imm) {
1361 EmitGenericShift(5, address, imm);
1362}
1363
1364
1365void X86Assembler::shrl(const Address& address, Register shifter) {
1366 EmitGenericShift(5, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001367}
1368
1369
Ian Rogers2c8f6532011-09-02 17:16:34 -07001370void X86Assembler::sarl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001371 EmitGenericShift(7, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001372}
1373
1374
Ian Rogers2c8f6532011-09-02 17:16:34 -07001375void X86Assembler::sarl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001376 EmitGenericShift(7, Operand(operand), shifter);
1377}
1378
1379
1380void X86Assembler::sarl(const Address& address, const Immediate& imm) {
1381 EmitGenericShift(7, address, imm);
1382}
1383
1384
1385void X86Assembler::sarl(const Address& address, Register shifter) {
1386 EmitGenericShift(7, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001387}
1388
1389
Calin Juravle9aec02f2014-11-18 23:06:35 +00001390void X86Assembler::shld(Register dst, Register src, Register shifter) {
1391 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001392 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1393 EmitUint8(0x0F);
1394 EmitUint8(0xA5);
1395 EmitRegisterOperand(src, dst);
1396}
1397
1398
Mark P Mendell73945692015-04-29 14:56:17 +00001399void X86Assembler::shld(Register dst, Register src, const Immediate& imm) {
1400 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1401 EmitUint8(0x0F);
1402 EmitUint8(0xA4);
1403 EmitRegisterOperand(src, dst);
1404 EmitUint8(imm.value() & 0xFF);
1405}
1406
1407
Calin Juravle9aec02f2014-11-18 23:06:35 +00001408void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1409 DCHECK_EQ(ECX, shifter);
1410 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1411 EmitUint8(0x0F);
1412 EmitUint8(0xAD);
1413 EmitRegisterOperand(src, dst);
1414}
1415
1416
Mark P Mendell73945692015-04-29 14:56:17 +00001417void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) {
1418 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1419 EmitUint8(0x0F);
1420 EmitUint8(0xAC);
1421 EmitRegisterOperand(src, dst);
1422 EmitUint8(imm.value() & 0xFF);
1423}
1424
1425
Ian Rogers2c8f6532011-09-02 17:16:34 -07001426void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001427 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1428 EmitUint8(0xF7);
1429 EmitOperand(3, Operand(reg));
1430}
1431
1432
Ian Rogers2c8f6532011-09-02 17:16:34 -07001433void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001434 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1435 EmitUint8(0xF7);
1436 EmitUint8(0xD0 | reg);
1437}
1438
1439
Ian Rogers2c8f6532011-09-02 17:16:34 -07001440void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001441 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1442 EmitUint8(0xC8);
1443 CHECK(imm.is_uint16());
1444 EmitUint8(imm.value() & 0xFF);
1445 EmitUint8((imm.value() >> 8) & 0xFF);
1446 EmitUint8(0x00);
1447}
1448
1449
Ian Rogers2c8f6532011-09-02 17:16:34 -07001450void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001451 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1452 EmitUint8(0xC9);
1453}
1454
1455
Ian Rogers2c8f6532011-09-02 17:16:34 -07001456void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001457 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1458 EmitUint8(0xC3);
1459}
1460
1461
Ian Rogers2c8f6532011-09-02 17:16:34 -07001462void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001463 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1464 EmitUint8(0xC2);
1465 CHECK(imm.is_uint16());
1466 EmitUint8(imm.value() & 0xFF);
1467 EmitUint8((imm.value() >> 8) & 0xFF);
1468}
1469
1470
1471
Ian Rogers2c8f6532011-09-02 17:16:34 -07001472void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001473 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1474 EmitUint8(0x90);
1475}
1476
1477
Ian Rogers2c8f6532011-09-02 17:16:34 -07001478void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001479 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1480 EmitUint8(0xCC);
1481}
1482
1483
Ian Rogers2c8f6532011-09-02 17:16:34 -07001484void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001485 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1486 EmitUint8(0xF4);
1487}
1488
1489
Ian Rogers2c8f6532011-09-02 17:16:34 -07001490void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001491 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1492 if (label->IsBound()) {
1493 static const int kShortSize = 2;
1494 static const int kLongSize = 6;
1495 int offset = label->Position() - buffer_.Size();
1496 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001497 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001498 EmitUint8(0x70 + condition);
1499 EmitUint8((offset - kShortSize) & 0xFF);
1500 } else {
1501 EmitUint8(0x0F);
1502 EmitUint8(0x80 + condition);
1503 EmitInt32(offset - kLongSize);
1504 }
1505 } else {
1506 EmitUint8(0x0F);
1507 EmitUint8(0x80 + condition);
1508 EmitLabelLink(label);
1509 }
1510}
1511
1512
Ian Rogers2c8f6532011-09-02 17:16:34 -07001513void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001514 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1515 EmitUint8(0xFF);
1516 EmitRegisterOperand(4, reg);
1517}
1518
Ian Rogers7caad772012-03-30 01:07:54 -07001519void X86Assembler::jmp(const Address& address) {
1520 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1521 EmitUint8(0xFF);
1522 EmitOperand(4, address);
1523}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001524
Ian Rogers2c8f6532011-09-02 17:16:34 -07001525void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001526 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1527 if (label->IsBound()) {
1528 static const int kShortSize = 2;
1529 static const int kLongSize = 5;
1530 int offset = label->Position() - buffer_.Size();
1531 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001532 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001533 EmitUint8(0xEB);
1534 EmitUint8((offset - kShortSize) & 0xFF);
1535 } else {
1536 EmitUint8(0xE9);
1537 EmitInt32(offset - kLongSize);
1538 }
1539 } else {
1540 EmitUint8(0xE9);
1541 EmitLabelLink(label);
1542 }
1543}
1544
1545
Andreas Gampe21030dd2015-05-07 14:46:15 -07001546void X86Assembler::repne_scasw() {
1547 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1548 EmitUint8(0x66);
1549 EmitUint8(0xF2);
1550 EmitUint8(0xAF);
1551}
1552
1553
agicsaki71311f82015-07-27 11:34:13 -07001554void X86Assembler::repe_cmpsw() {
1555 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1556 EmitUint8(0x66);
1557 EmitUint8(0xF3);
1558 EmitUint8(0xA7);
1559}
1560
1561
agicsaki970abfb2015-07-31 10:31:14 -07001562void X86Assembler::repe_cmpsl() {
1563 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1564 EmitUint8(0xF3);
1565 EmitUint8(0xA7);
1566}
1567
1568
Mark Mendellb9c4bbe2015-07-01 14:26:52 -04001569void X86Assembler::rep_movsw() {
1570 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1571 EmitUint8(0x66);
1572 EmitUint8(0xF3);
1573 EmitUint8(0xA5);
1574}
1575
1576
Ian Rogers2c8f6532011-09-02 17:16:34 -07001577X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001578 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1579 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001580 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001581}
1582
1583
Ian Rogers2c8f6532011-09-02 17:16:34 -07001584void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001585 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1586 EmitUint8(0x0F);
1587 EmitUint8(0xB1);
1588 EmitOperand(reg, address);
1589}
1590
Mark Mendell58d25fd2015-04-03 14:52:31 -04001591
1592void X86Assembler::cmpxchg8b(const Address& address) {
1593 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1594 EmitUint8(0x0F);
1595 EmitUint8(0xC7);
1596 EmitOperand(1, address);
1597}
1598
1599
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001600void X86Assembler::mfence() {
1601 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1602 EmitUint8(0x0F);
1603 EmitUint8(0xAE);
1604 EmitUint8(0xF0);
1605}
1606
Ian Rogers2c8f6532011-09-02 17:16:34 -07001607X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001608 // TODO: fs is a prefix and not an instruction
1609 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1610 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001611 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001612}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001613
Ian Rogersbefbd572014-03-06 01:13:39 -08001614X86Assembler* X86Assembler::gs() {
1615 // TODO: fs is a prefix and not an instruction
1616 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1617 EmitUint8(0x65);
1618 return this;
1619}
1620
Ian Rogers2c8f6532011-09-02 17:16:34 -07001621void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001622 int value = imm.value();
1623 if (value > 0) {
1624 if (value == 1) {
1625 incl(reg);
1626 } else if (value != 0) {
1627 addl(reg, imm);
1628 }
1629 } else if (value < 0) {
1630 value = -value;
1631 if (value == 1) {
1632 decl(reg);
1633 } else if (value != 0) {
1634 subl(reg, Immediate(value));
1635 }
1636 }
1637}
1638
1639
Roland Levillain647b9ed2014-11-27 12:06:00 +00001640void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1641 // TODO: Need to have a code constants table.
1642 pushl(Immediate(High32Bits(value)));
1643 pushl(Immediate(Low32Bits(value)));
1644 movsd(dst, Address(ESP, 0));
1645 addl(ESP, Immediate(2 * sizeof(int32_t)));
1646}
1647
1648
Ian Rogers2c8f6532011-09-02 17:16:34 -07001649void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001650 // TODO: Need to have a code constants table.
1651 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001652 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001653}
1654
1655
Ian Rogers2c8f6532011-09-02 17:16:34 -07001656void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001657 CHECK(IsPowerOfTwo(alignment));
1658 // Emit nop instruction until the real position is aligned.
1659 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1660 nop();
1661 }
1662}
1663
1664
Ian Rogers2c8f6532011-09-02 17:16:34 -07001665void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001666 int bound = buffer_.Size();
1667 CHECK(!label->IsBound()); // Labels can only be bound once.
1668 while (label->IsLinked()) {
1669 int position = label->LinkPosition();
1670 int next = buffer_.Load<int32_t>(position);
1671 buffer_.Store<int32_t>(position, bound - (position + 4));
1672 label->position_ = next;
1673 }
1674 label->BindTo(bound);
1675}
1676
1677
Ian Rogers44fb0d02012-03-23 16:46:24 -07001678void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1679 CHECK_GE(reg_or_opcode, 0);
1680 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001681 const int length = operand.length_;
1682 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001683 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001684 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001685 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001686 // Emit the rest of the encoded operand.
1687 for (int i = 1; i < length; i++) {
1688 EmitUint8(operand.encoding_[i]);
1689 }
1690}
1691
1692
Ian Rogers2c8f6532011-09-02 17:16:34 -07001693void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001694 EmitInt32(imm.value());
1695}
1696
1697
Ian Rogers44fb0d02012-03-23 16:46:24 -07001698void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001699 const Operand& operand,
1700 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001701 CHECK_GE(reg_or_opcode, 0);
1702 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001703 if (immediate.is_int8()) {
1704 // Use sign-extended 8-bit immediate.
1705 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001706 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001707 EmitUint8(immediate.value() & 0xFF);
1708 } else if (operand.IsRegister(EAX)) {
1709 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001710 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001711 EmitImmediate(immediate);
1712 } else {
1713 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001714 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001715 EmitImmediate(immediate);
1716 }
1717}
1718
1719
Ian Rogers2c8f6532011-09-02 17:16:34 -07001720void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001721 if (label->IsBound()) {
1722 int offset = label->Position() - buffer_.Size();
1723 CHECK_LE(offset, 0);
1724 EmitInt32(offset - instruction_size);
1725 } else {
1726 EmitLabelLink(label);
1727 }
1728}
1729
1730
Ian Rogers2c8f6532011-09-02 17:16:34 -07001731void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001732 CHECK(!label->IsBound());
1733 int position = buffer_.Size();
1734 EmitInt32(label->position_);
1735 label->LinkTo(position);
1736}
1737
1738
Ian Rogers44fb0d02012-03-23 16:46:24 -07001739void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001740 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001741 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001742 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1743 CHECK(imm.is_int8());
1744 if (imm.value() == 1) {
1745 EmitUint8(0xD1);
Mark P Mendell73945692015-04-29 14:56:17 +00001746 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001747 } else {
1748 EmitUint8(0xC1);
Mark P Mendell73945692015-04-29 14:56:17 +00001749 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001750 EmitUint8(imm.value() & 0xFF);
1751 }
1752}
1753
1754
Ian Rogers44fb0d02012-03-23 16:46:24 -07001755void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001756 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001757 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001758 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1759 CHECK_EQ(shifter, ECX);
1760 EmitUint8(0xD3);
Mark P Mendell73945692015-04-29 14:56:17 +00001761 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001762}
1763
David Srbeckydd973932015-04-07 20:29:48 +01001764static dwarf::Reg DWARFReg(Register reg) {
1765 return dwarf::Reg::X86Core(static_cast<int>(reg));
1766}
1767
Ian Rogers790a6b72014-04-01 10:36:00 -07001768constexpr size_t kFramePointerSize = 4;
1769
Ian Rogers2c8f6532011-09-02 17:16:34 -07001770void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001771 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001772 const ManagedRegisterEntrySpills& entry_spills) {
David Srbecky8c578312015-04-07 19:46:22 +01001773 DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet.
David Srbeckydd973932015-04-07 20:29:48 +01001774 cfi_.SetCurrentCFAOffset(4); // Return address on stack.
Elliott Hughes06b37d92011-10-16 11:51:29 -07001775 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001776 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001777 for (int i = spill_regs.size() - 1; i >= 0; --i) {
David Srbecky8c578312015-04-07 19:46:22 +01001778 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1779 pushl(spill);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001780 gpr_count++;
David Srbeckydd973932015-04-07 20:29:48 +01001781 cfi_.AdjustCFAOffset(kFramePointerSize);
1782 cfi_.RelOffset(DWARFReg(spill), 0);
jeffhao703f2cd2012-07-13 17:25:52 -07001783 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001784
David Srbecky8c578312015-04-07 19:46:22 +01001785 // return address then method on stack.
Mathieu Chartiere401d142015-04-22 13:56:20 -07001786 int32_t adjust = frame_size - gpr_count * kFramePointerSize -
1787 kFramePointerSize /*method*/ -
1788 kFramePointerSize /*return address*/;
Tong Shen547cdfd2014-08-05 01:54:19 -07001789 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001790 cfi_.AdjustCFAOffset(adjust);
Ian Rogers2c8f6532011-09-02 17:16:34 -07001791 pushl(method_reg.AsX86().AsCpuRegister());
David Srbeckydd973932015-04-07 20:29:48 +01001792 cfi_.AdjustCFAOffset(kFramePointerSize);
1793 DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size);
Tong Shen547cdfd2014-08-05 01:54:19 -07001794
Ian Rogersb5d09b22012-03-06 22:14:17 -08001795 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001796 ManagedRegisterSpill spill = entry_spills.at(i);
1797 if (spill.AsX86().IsCpuRegister()) {
David Srbecky8c578312015-04-07 19:46:22 +01001798 int offset = frame_size + spill.getSpillOffset();
1799 movl(Address(ESP, offset), spill.AsX86().AsCpuRegister());
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001800 } else {
1801 DCHECK(spill.AsX86().IsXmmRegister());
1802 if (spill.getSize() == 8) {
1803 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1804 } else {
1805 CHECK_EQ(spill.getSize(), 4);
1806 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1807 }
1808 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001809 }
Ian Rogersb033c752011-07-20 12:22:35 -07001810}
1811
Mathieu Chartiere401d142015-04-22 13:56:20 -07001812void X86Assembler::RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001813 CHECK_ALIGNED(frame_size, kStackAlignment);
David Srbeckydd973932015-04-07 20:29:48 +01001814 cfi_.RememberState();
Mathieu Chartiere401d142015-04-22 13:56:20 -07001815 // -kFramePointerSize for ArtMethod*.
1816 int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize;
David Srbecky8c578312015-04-07 19:46:22 +01001817 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001818 cfi_.AdjustCFAOffset(-adjust);
jeffhao703f2cd2012-07-13 17:25:52 -07001819 for (size_t i = 0; i < spill_regs.size(); ++i) {
David Srbeckydd973932015-04-07 20:29:48 +01001820 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1821 popl(spill);
1822 cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize));
1823 cfi_.Restore(DWARFReg(spill));
jeffhao703f2cd2012-07-13 17:25:52 -07001824 }
Ian Rogersb033c752011-07-20 12:22:35 -07001825 ret();
David Srbeckydd973932015-04-07 20:29:48 +01001826 // The CFI should be restored for any code that follows the exit block.
1827 cfi_.RestoreState();
1828 cfi_.DefCFAOffset(frame_size);
Ian Rogersb033c752011-07-20 12:22:35 -07001829}
1830
Ian Rogers2c8f6532011-09-02 17:16:34 -07001831void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001832 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001833 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001834 cfi_.AdjustCFAOffset(adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001835}
1836
Ian Rogers2c8f6532011-09-02 17:16:34 -07001837void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001838 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001839 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001840 cfi_.AdjustCFAOffset(-adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001841}
1842
Ian Rogers2c8f6532011-09-02 17:16:34 -07001843void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1844 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001845 if (src.IsNoRegister()) {
1846 CHECK_EQ(0u, size);
1847 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001848 CHECK_EQ(4u, size);
1849 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001850 } else if (src.IsRegisterPair()) {
1851 CHECK_EQ(8u, size);
1852 movl(Address(ESP, offs), src.AsRegisterPairLow());
1853 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1854 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001855 } else if (src.IsX87Register()) {
1856 if (size == 4) {
1857 fstps(Address(ESP, offs));
1858 } else {
1859 fstpl(Address(ESP, offs));
1860 }
1861 } else {
1862 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001863 if (size == 4) {
1864 movss(Address(ESP, offs), src.AsXmmRegister());
1865 } else {
1866 movsd(Address(ESP, offs), src.AsXmmRegister());
1867 }
1868 }
1869}
1870
Ian Rogers2c8f6532011-09-02 17:16:34 -07001871void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1872 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001873 CHECK(src.IsCpuRegister());
1874 movl(Address(ESP, dest), src.AsCpuRegister());
1875}
1876
Ian Rogers2c8f6532011-09-02 17:16:34 -07001877void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1878 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001879 CHECK(src.IsCpuRegister());
1880 movl(Address(ESP, dest), src.AsCpuRegister());
1881}
1882
Ian Rogers2c8f6532011-09-02 17:16:34 -07001883void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1884 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001885 movl(Address(ESP, dest), Immediate(imm));
1886}
1887
Ian Rogersdd7624d2014-03-14 17:43:00 -07001888void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001889 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001890 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001891}
1892
Ian Rogersdd7624d2014-03-14 17:43:00 -07001893void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001894 FrameOffset fr_offs,
1895 ManagedRegister mscratch) {
1896 X86ManagedRegister scratch = mscratch.AsX86();
1897 CHECK(scratch.IsCpuRegister());
1898 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1899 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1900}
1901
Ian Rogersdd7624d2014-03-14 17:43:00 -07001902void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001903 fs()->movl(Address::Absolute(thr_offs), ESP);
1904}
1905
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001906void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1907 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001908 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1909}
1910
1911void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1912 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001913 if (dest.IsNoRegister()) {
1914 CHECK_EQ(0u, size);
1915 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001916 CHECK_EQ(4u, size);
1917 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001918 } else if (dest.IsRegisterPair()) {
1919 CHECK_EQ(8u, size);
1920 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1921 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001922 } else if (dest.IsX87Register()) {
1923 if (size == 4) {
1924 flds(Address(ESP, src));
1925 } else {
1926 fldl(Address(ESP, src));
1927 }
Ian Rogersb033c752011-07-20 12:22:35 -07001928 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001929 CHECK(dest.IsXmmRegister());
1930 if (size == 4) {
1931 movss(dest.AsXmmRegister(), Address(ESP, src));
1932 } else {
1933 movsd(dest.AsXmmRegister(), Address(ESP, src));
1934 }
Ian Rogersb033c752011-07-20 12:22:35 -07001935 }
1936}
1937
Ian Rogersdd7624d2014-03-14 17:43:00 -07001938void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001939 X86ManagedRegister dest = mdest.AsX86();
1940 if (dest.IsNoRegister()) {
1941 CHECK_EQ(0u, size);
1942 } else if (dest.IsCpuRegister()) {
1943 CHECK_EQ(4u, size);
1944 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1945 } else if (dest.IsRegisterPair()) {
1946 CHECK_EQ(8u, size);
1947 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001948 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001949 } else if (dest.IsX87Register()) {
1950 if (size == 4) {
1951 fs()->flds(Address::Absolute(src));
1952 } else {
1953 fs()->fldl(Address::Absolute(src));
1954 }
1955 } else {
1956 CHECK(dest.IsXmmRegister());
1957 if (size == 4) {
1958 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1959 } else {
1960 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1961 }
1962 }
1963}
1964
Mathieu Chartiere401d142015-04-22 13:56:20 -07001965void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001966 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001967 CHECK(dest.IsCpuRegister());
1968 movl(dest.AsCpuRegister(), Address(ESP, src));
1969}
1970
Mathieu Chartiere401d142015-04-22 13:56:20 -07001971void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01001972 bool unpoison_reference) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001973 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001974 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001975 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Roland Levillain4d027112015-07-01 15:41:14 +01001976 if (unpoison_reference) {
1977 MaybeUnpoisonHeapReference(dest.AsCpuRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001978 }
Ian Rogersb033c752011-07-20 12:22:35 -07001979}
1980
Ian Rogers2c8f6532011-09-02 17:16:34 -07001981void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1982 Offset offs) {
1983 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001984 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001985 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001986}
1987
Ian Rogersdd7624d2014-03-14 17:43:00 -07001988void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1989 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001990 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001991 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001992 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001993}
1994
jeffhao58136ca2012-05-24 13:40:11 -07001995void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1996 X86ManagedRegister reg = mreg.AsX86();
1997 CHECK(size == 1 || size == 2) << size;
1998 CHECK(reg.IsCpuRegister()) << reg;
1999 if (size == 1) {
2000 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
2001 } else {
2002 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2003 }
2004}
2005
jeffhaocee4d0c2012-06-15 14:42:01 -07002006void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
2007 X86ManagedRegister reg = mreg.AsX86();
2008 CHECK(size == 1 || size == 2) << size;
2009 CHECK(reg.IsCpuRegister()) << reg;
2010 if (size == 1) {
2011 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
2012 } else {
2013 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2014 }
2015}
2016
Ian Rogersb5d09b22012-03-06 22:14:17 -08002017void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002018 X86ManagedRegister dest = mdest.AsX86();
2019 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002020 if (!dest.Equals(src)) {
2021 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
2022 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08002023 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
2024 // Pass via stack and pop X87 register
2025 subl(ESP, Immediate(16));
2026 if (size == 4) {
2027 CHECK_EQ(src.AsX87Register(), ST0);
2028 fstps(Address(ESP, 0));
2029 movss(dest.AsXmmRegister(), Address(ESP, 0));
2030 } else {
2031 CHECK_EQ(src.AsX87Register(), ST0);
2032 fstpl(Address(ESP, 0));
2033 movsd(dest.AsXmmRegister(), Address(ESP, 0));
2034 }
2035 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07002036 } else {
2037 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07002038 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07002039 }
2040 }
2041}
2042
Ian Rogers2c8f6532011-09-02 17:16:34 -07002043void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
2044 ManagedRegister mscratch) {
2045 X86ManagedRegister scratch = mscratch.AsX86();
2046 CHECK(scratch.IsCpuRegister());
2047 movl(scratch.AsCpuRegister(), Address(ESP, src));
2048 movl(Address(ESP, dest), scratch.AsCpuRegister());
2049}
2050
Ian Rogersdd7624d2014-03-14 17:43:00 -07002051void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
2052 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002053 ManagedRegister mscratch) {
2054 X86ManagedRegister scratch = mscratch.AsX86();
2055 CHECK(scratch.IsCpuRegister());
2056 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
2057 Store(fr_offs, scratch, 4);
2058}
2059
Ian Rogersdd7624d2014-03-14 17:43:00 -07002060void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002061 FrameOffset fr_offs,
2062 ManagedRegister mscratch) {
2063 X86ManagedRegister scratch = mscratch.AsX86();
2064 CHECK(scratch.IsCpuRegister());
2065 Load(scratch, fr_offs, 4);
2066 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2067}
2068
2069void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
2070 ManagedRegister mscratch,
2071 size_t size) {
2072 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002073 if (scratch.IsCpuRegister() && size == 8) {
2074 Load(scratch, src, 4);
2075 Store(dest, scratch, 4);
2076 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
2077 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
2078 } else {
2079 Load(scratch, src, size);
2080 Store(dest, scratch, size);
2081 }
2082}
2083
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002084void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
2085 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002086 UNIMPLEMENTED(FATAL);
2087}
2088
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002089void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2090 ManagedRegister scratch, size_t size) {
2091 CHECK(scratch.IsNoRegister());
2092 CHECK_EQ(size, 4u);
2093 pushl(Address(ESP, src));
2094 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
2095}
2096
Ian Rogersdc51b792011-09-22 20:41:37 -07002097void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
2098 ManagedRegister mscratch, size_t size) {
2099 Register scratch = mscratch.AsX86().AsCpuRegister();
2100 CHECK_EQ(size, 4u);
2101 movl(scratch, Address(ESP, src_base));
2102 movl(scratch, Address(scratch, src_offset));
2103 movl(Address(ESP, dest), scratch);
2104}
2105
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002106void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
2107 ManagedRegister src, Offset src_offset,
2108 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002109 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002110 CHECK(scratch.IsNoRegister());
2111 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
2112 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
2113}
2114
2115void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
2116 ManagedRegister mscratch, size_t size) {
2117 Register scratch = mscratch.AsX86().AsCpuRegister();
2118 CHECK_EQ(size, 4u);
2119 CHECK_EQ(dest.Int32Value(), src.Int32Value());
2120 movl(scratch, Address(ESP, src));
2121 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07002122 popl(Address(scratch, dest_offset));
2123}
2124
Ian Rogerse5de95b2011-09-18 20:31:38 -07002125void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07002126 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002127}
2128
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002129void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2130 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002131 ManagedRegister min_reg, bool null_allowed) {
2132 X86ManagedRegister out_reg = mout_reg.AsX86();
2133 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002134 CHECK(in_reg.IsCpuRegister());
2135 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002136 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002137 if (null_allowed) {
2138 Label null_arg;
2139 if (!out_reg.Equals(in_reg)) {
2140 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2141 }
2142 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002143 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002144 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002145 Bind(&null_arg);
2146 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002147 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002148 }
2149}
2150
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002151void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2152 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002153 ManagedRegister mscratch,
2154 bool null_allowed) {
2155 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002156 CHECK(scratch.IsCpuRegister());
2157 if (null_allowed) {
2158 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002159 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002160 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002161 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002162 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002163 Bind(&null_arg);
2164 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002165 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002166 }
2167 Store(out_off, scratch, 4);
2168}
2169
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002170// Given a handle scope entry, load the associated reference.
2171void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002172 ManagedRegister min_reg) {
2173 X86ManagedRegister out_reg = mout_reg.AsX86();
2174 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002175 CHECK(out_reg.IsCpuRegister());
2176 CHECK(in_reg.IsCpuRegister());
2177 Label null_arg;
2178 if (!out_reg.Equals(in_reg)) {
2179 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2180 }
2181 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002182 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002183 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2184 Bind(&null_arg);
2185}
2186
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002187void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002188 // TODO: not validating references
2189}
2190
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002191void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002192 // TODO: not validating references
2193}
2194
Ian Rogers2c8f6532011-09-02 17:16:34 -07002195void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2196 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002197 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002198 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002199 // TODO: place reference map on call
2200}
2201
Ian Rogers67375ac2011-09-14 00:55:44 -07002202void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2203 Register scratch = mscratch.AsX86().AsCpuRegister();
2204 movl(scratch, Address(ESP, base));
2205 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002206}
2207
Ian Rogersdd7624d2014-03-14 17:43:00 -07002208void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002209 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002210}
2211
Ian Rogers2c8f6532011-09-02 17:16:34 -07002212void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2213 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002214 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002215}
2216
Ian Rogers2c8f6532011-09-02 17:16:34 -07002217void X86Assembler::GetCurrentThread(FrameOffset offset,
2218 ManagedRegister mscratch) {
2219 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002220 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002221 movl(Address(ESP, offset), scratch.AsCpuRegister());
2222}
2223
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002224void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
2225 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002226 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002227 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002228 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002229}
Ian Rogers0d666d82011-08-14 16:03:46 -07002230
Ian Rogers2c8f6532011-09-02 17:16:34 -07002231void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2232 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002233#define __ sp_asm->
2234 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002235 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002236 if (stack_adjust_ != 0) { // Fix up the frame.
2237 __ DecreaseFrameSize(stack_adjust_);
2238 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002239 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002240 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2241 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002242 // this call should never return
2243 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002244#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002245}
2246
Ian Rogers2c8f6532011-09-02 17:16:34 -07002247} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002248} // namespace art