Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_x86.h" |
| 18 | |
Elliott Hughes | 1aa246d | 2012-12-13 09:29:36 -0800 | [diff] [blame] | 19 | #include "base/casts.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 20 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "memory_region.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 23 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 24 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 25 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 26 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 27 | std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) { |
| 28 | return os << "XMM" << static_cast<int>(reg); |
| 29 | } |
| 30 | |
| 31 | std::ostream& operator<<(std::ostream& os, const X87Register& reg) { |
| 32 | return os << "ST" << static_cast<int>(reg); |
| 33 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 34 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 35 | void X86Assembler::call(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 36 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 37 | EmitUint8(0xFF); |
| 38 | EmitRegisterOperand(2, reg); |
| 39 | } |
| 40 | |
| 41 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 42 | void X86Assembler::call(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 43 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 44 | EmitUint8(0xFF); |
| 45 | EmitOperand(2, address); |
| 46 | } |
| 47 | |
| 48 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 49 | void X86Assembler::call(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 50 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 51 | EmitUint8(0xE8); |
| 52 | static const int kSize = 5; |
Nicolas Geoffray | 1cf9528 | 2014-12-12 19:22:03 +0000 | [diff] [blame] | 53 | // Offset by one because we already have emitted the opcode. |
| 54 | EmitLabel(label, kSize - 1); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 55 | } |
| 56 | |
| 57 | |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 58 | void X86Assembler::call(const ExternalLabel& label) { |
| 59 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 60 | intptr_t call_start = buffer_.GetPosition(); |
| 61 | EmitUint8(0xE8); |
| 62 | EmitInt32(label.address()); |
| 63 | static const intptr_t kCallExternalLabelSize = 5; |
| 64 | DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize); |
| 65 | } |
| 66 | |
| 67 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 68 | void X86Assembler::pushl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 69 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 70 | EmitUint8(0x50 + reg); |
| 71 | } |
| 72 | |
| 73 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 74 | void X86Assembler::pushl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 75 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 76 | EmitUint8(0xFF); |
| 77 | EmitOperand(6, address); |
| 78 | } |
| 79 | |
| 80 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 81 | void X86Assembler::pushl(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 82 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 83 | if (imm.is_int8()) { |
| 84 | EmitUint8(0x6A); |
| 85 | EmitUint8(imm.value() & 0xFF); |
| 86 | } else { |
| 87 | EmitUint8(0x68); |
| 88 | EmitImmediate(imm); |
| 89 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 93 | void X86Assembler::popl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 94 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 95 | EmitUint8(0x58 + reg); |
| 96 | } |
| 97 | |
| 98 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 99 | void X86Assembler::popl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 100 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 101 | EmitUint8(0x8F); |
| 102 | EmitOperand(0, address); |
| 103 | } |
| 104 | |
| 105 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 106 | void X86Assembler::movl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 107 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 108 | EmitUint8(0xB8 + dst); |
| 109 | EmitImmediate(imm); |
| 110 | } |
| 111 | |
| 112 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 113 | void X86Assembler::movl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 114 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 115 | EmitUint8(0x89); |
| 116 | EmitRegisterOperand(src, dst); |
| 117 | } |
| 118 | |
| 119 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 120 | void X86Assembler::movl(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 121 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 122 | EmitUint8(0x8B); |
| 123 | EmitOperand(dst, src); |
| 124 | } |
| 125 | |
| 126 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 127 | void X86Assembler::movl(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 128 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 129 | EmitUint8(0x89); |
| 130 | EmitOperand(src, dst); |
| 131 | } |
| 132 | |
| 133 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 134 | void X86Assembler::movl(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 135 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 136 | EmitUint8(0xC7); |
| 137 | EmitOperand(0, dst); |
| 138 | EmitImmediate(imm); |
| 139 | } |
| 140 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 141 | void X86Assembler::movl(const Address& dst, Label* lbl) { |
| 142 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 143 | EmitUint8(0xC7); |
| 144 | EmitOperand(0, dst); |
| 145 | EmitLabel(lbl, dst.length_ + 5); |
| 146 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 147 | |
Mark Mendell | 7a08fb5 | 2015-07-15 14:09:35 -0400 | [diff] [blame] | 148 | void X86Assembler::movntl(const Address& dst, Register src) { |
| 149 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 150 | EmitUint8(0x0F); |
| 151 | EmitUint8(0xC3); |
| 152 | EmitOperand(src, dst); |
| 153 | } |
| 154 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 155 | void X86Assembler::bswapl(Register dst) { |
| 156 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 157 | EmitUint8(0x0F); |
| 158 | EmitUint8(0xC8 + dst); |
| 159 | } |
| 160 | |
Mark Mendell | 8ae3ffb | 2015-08-12 21:16:41 -0400 | [diff] [blame] | 161 | void X86Assembler::bsrl(Register dst, Register src) { |
| 162 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 163 | EmitUint8(0x0F); |
| 164 | EmitUint8(0xBD); |
| 165 | EmitRegisterOperand(dst, src); |
| 166 | } |
| 167 | |
| 168 | void X86Assembler::bsrl(Register dst, const Address& src) { |
| 169 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 170 | EmitUint8(0x0F); |
| 171 | EmitUint8(0xBD); |
| 172 | EmitOperand(dst, src); |
| 173 | } |
| 174 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 175 | void X86Assembler::movzxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 176 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 177 | EmitUint8(0x0F); |
| 178 | EmitUint8(0xB6); |
| 179 | EmitRegisterOperand(dst, src); |
| 180 | } |
| 181 | |
| 182 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 183 | void X86Assembler::movzxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 184 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 185 | EmitUint8(0x0F); |
| 186 | EmitUint8(0xB6); |
| 187 | EmitOperand(dst, src); |
| 188 | } |
| 189 | |
| 190 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 191 | void X86Assembler::movsxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 192 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 193 | EmitUint8(0x0F); |
| 194 | EmitUint8(0xBE); |
| 195 | EmitRegisterOperand(dst, src); |
| 196 | } |
| 197 | |
| 198 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 199 | void X86Assembler::movsxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 200 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 201 | EmitUint8(0x0F); |
| 202 | EmitUint8(0xBE); |
| 203 | EmitOperand(dst, src); |
| 204 | } |
| 205 | |
| 206 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 207 | void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 208 | LOG(FATAL) << "Use movzxb or movsxb instead."; |
| 209 | } |
| 210 | |
| 211 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 212 | void X86Assembler::movb(const Address& dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 213 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 214 | EmitUint8(0x88); |
| 215 | EmitOperand(src, dst); |
| 216 | } |
| 217 | |
| 218 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 219 | void X86Assembler::movb(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 220 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 221 | EmitUint8(0xC6); |
| 222 | EmitOperand(EAX, dst); |
| 223 | CHECK(imm.is_int8()); |
| 224 | EmitUint8(imm.value() & 0xFF); |
| 225 | } |
| 226 | |
| 227 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 228 | void X86Assembler::movzxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 229 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 230 | EmitUint8(0x0F); |
| 231 | EmitUint8(0xB7); |
| 232 | EmitRegisterOperand(dst, src); |
| 233 | } |
| 234 | |
| 235 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 236 | void X86Assembler::movzxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 237 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 238 | EmitUint8(0x0F); |
| 239 | EmitUint8(0xB7); |
| 240 | EmitOperand(dst, src); |
| 241 | } |
| 242 | |
| 243 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 244 | void X86Assembler::movsxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 245 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 246 | EmitUint8(0x0F); |
| 247 | EmitUint8(0xBF); |
| 248 | EmitRegisterOperand(dst, src); |
| 249 | } |
| 250 | |
| 251 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 252 | void X86Assembler::movsxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 253 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 254 | EmitUint8(0x0F); |
| 255 | EmitUint8(0xBF); |
| 256 | EmitOperand(dst, src); |
| 257 | } |
| 258 | |
| 259 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 260 | void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 261 | LOG(FATAL) << "Use movzxw or movsxw instead."; |
| 262 | } |
| 263 | |
| 264 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 265 | void X86Assembler::movw(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 266 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 267 | EmitOperandSizeOverride(); |
| 268 | EmitUint8(0x89); |
| 269 | EmitOperand(src, dst); |
| 270 | } |
| 271 | |
| 272 | |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 273 | void X86Assembler::movw(const Address& dst, const Immediate& imm) { |
| 274 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 275 | EmitOperandSizeOverride(); |
| 276 | EmitUint8(0xC7); |
| 277 | EmitOperand(0, dst); |
Nicolas Geoffray | b6e7206 | 2014-10-07 14:54:48 +0100 | [diff] [blame] | 278 | CHECK(imm.is_uint16() || imm.is_int16()); |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 279 | EmitUint8(imm.value() & 0xFF); |
| 280 | EmitUint8(imm.value() >> 8); |
| 281 | } |
| 282 | |
| 283 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 284 | void X86Assembler::leal(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 285 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 286 | EmitUint8(0x8D); |
| 287 | EmitOperand(dst, src); |
| 288 | } |
| 289 | |
| 290 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 291 | void X86Assembler::cmovl(Condition condition, Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 292 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 293 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 294 | EmitUint8(0x40 + condition); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 295 | EmitRegisterOperand(dst, src); |
| 296 | } |
| 297 | |
| 298 | |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 299 | void X86Assembler::setb(Condition condition, Register dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 300 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 301 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 302 | EmitUint8(0x90 + condition); |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 303 | EmitOperand(0, Operand(dst)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 304 | } |
| 305 | |
| 306 | |
Nicolas Geoffray | 7fb49da | 2014-10-06 09:12:41 +0100 | [diff] [blame] | 307 | void X86Assembler::movaps(XmmRegister dst, XmmRegister src) { |
| 308 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 309 | EmitUint8(0x0F); |
| 310 | EmitUint8(0x28); |
| 311 | EmitXmmRegisterOperand(dst, src); |
| 312 | } |
| 313 | |
| 314 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 315 | void X86Assembler::movss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 316 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 317 | EmitUint8(0xF3); |
| 318 | EmitUint8(0x0F); |
| 319 | EmitUint8(0x10); |
| 320 | EmitOperand(dst, src); |
| 321 | } |
| 322 | |
| 323 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 324 | void X86Assembler::movss(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 325 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 326 | EmitUint8(0xF3); |
| 327 | EmitUint8(0x0F); |
| 328 | EmitUint8(0x11); |
| 329 | EmitOperand(src, dst); |
| 330 | } |
| 331 | |
| 332 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 333 | void X86Assembler::movss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 334 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 335 | EmitUint8(0xF3); |
| 336 | EmitUint8(0x0F); |
| 337 | EmitUint8(0x11); |
| 338 | EmitXmmRegisterOperand(src, dst); |
| 339 | } |
| 340 | |
| 341 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 342 | void X86Assembler::movd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 343 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 344 | EmitUint8(0x66); |
| 345 | EmitUint8(0x0F); |
| 346 | EmitUint8(0x6E); |
| 347 | EmitOperand(dst, Operand(src)); |
| 348 | } |
| 349 | |
| 350 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 351 | void X86Assembler::movd(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 352 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 353 | EmitUint8(0x66); |
| 354 | EmitUint8(0x0F); |
| 355 | EmitUint8(0x7E); |
| 356 | EmitOperand(src, Operand(dst)); |
| 357 | } |
| 358 | |
| 359 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 360 | void X86Assembler::addss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 361 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 362 | EmitUint8(0xF3); |
| 363 | EmitUint8(0x0F); |
| 364 | EmitUint8(0x58); |
| 365 | EmitXmmRegisterOperand(dst, src); |
| 366 | } |
| 367 | |
| 368 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 369 | void X86Assembler::addss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 370 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 371 | EmitUint8(0xF3); |
| 372 | EmitUint8(0x0F); |
| 373 | EmitUint8(0x58); |
| 374 | EmitOperand(dst, src); |
| 375 | } |
| 376 | |
| 377 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 378 | void X86Assembler::subss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 379 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 380 | EmitUint8(0xF3); |
| 381 | EmitUint8(0x0F); |
| 382 | EmitUint8(0x5C); |
| 383 | EmitXmmRegisterOperand(dst, src); |
| 384 | } |
| 385 | |
| 386 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 387 | void X86Assembler::subss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 388 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 389 | EmitUint8(0xF3); |
| 390 | EmitUint8(0x0F); |
| 391 | EmitUint8(0x5C); |
| 392 | EmitOperand(dst, src); |
| 393 | } |
| 394 | |
| 395 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 396 | void X86Assembler::mulss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 397 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 398 | EmitUint8(0xF3); |
| 399 | EmitUint8(0x0F); |
| 400 | EmitUint8(0x59); |
| 401 | EmitXmmRegisterOperand(dst, src); |
| 402 | } |
| 403 | |
| 404 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 405 | void X86Assembler::mulss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 406 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 407 | EmitUint8(0xF3); |
| 408 | EmitUint8(0x0F); |
| 409 | EmitUint8(0x59); |
| 410 | EmitOperand(dst, src); |
| 411 | } |
| 412 | |
| 413 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 414 | void X86Assembler::divss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 415 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 416 | EmitUint8(0xF3); |
| 417 | EmitUint8(0x0F); |
| 418 | EmitUint8(0x5E); |
| 419 | EmitXmmRegisterOperand(dst, src); |
| 420 | } |
| 421 | |
| 422 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 423 | void X86Assembler::divss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 424 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 425 | EmitUint8(0xF3); |
| 426 | EmitUint8(0x0F); |
| 427 | EmitUint8(0x5E); |
| 428 | EmitOperand(dst, src); |
| 429 | } |
| 430 | |
| 431 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 432 | void X86Assembler::flds(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 433 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 434 | EmitUint8(0xD9); |
| 435 | EmitOperand(0, src); |
| 436 | } |
| 437 | |
| 438 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 439 | void X86Assembler::fsts(const Address& dst) { |
| 440 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 441 | EmitUint8(0xD9); |
| 442 | EmitOperand(2, dst); |
| 443 | } |
| 444 | |
| 445 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 446 | void X86Assembler::fstps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 447 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 448 | EmitUint8(0xD9); |
| 449 | EmitOperand(3, dst); |
| 450 | } |
| 451 | |
| 452 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 453 | void X86Assembler::movsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 454 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 455 | EmitUint8(0xF2); |
| 456 | EmitUint8(0x0F); |
| 457 | EmitUint8(0x10); |
| 458 | EmitOperand(dst, src); |
| 459 | } |
| 460 | |
| 461 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 462 | void X86Assembler::movsd(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 463 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 464 | EmitUint8(0xF2); |
| 465 | EmitUint8(0x0F); |
| 466 | EmitUint8(0x11); |
| 467 | EmitOperand(src, dst); |
| 468 | } |
| 469 | |
| 470 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 471 | void X86Assembler::movsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 472 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 473 | EmitUint8(0xF2); |
| 474 | EmitUint8(0x0F); |
| 475 | EmitUint8(0x11); |
| 476 | EmitXmmRegisterOperand(src, dst); |
| 477 | } |
| 478 | |
| 479 | |
Nicolas Geoffray | 234d69d | 2015-03-09 10:28:50 +0000 | [diff] [blame] | 480 | void X86Assembler::movhpd(XmmRegister dst, const Address& src) { |
| 481 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 482 | EmitUint8(0x66); |
| 483 | EmitUint8(0x0F); |
| 484 | EmitUint8(0x16); |
| 485 | EmitOperand(dst, src); |
| 486 | } |
| 487 | |
| 488 | |
| 489 | void X86Assembler::movhpd(const Address& dst, XmmRegister src) { |
| 490 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 491 | EmitUint8(0x66); |
| 492 | EmitUint8(0x0F); |
| 493 | EmitUint8(0x17); |
| 494 | EmitOperand(src, dst); |
| 495 | } |
| 496 | |
| 497 | |
| 498 | void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) { |
| 499 | DCHECK(shift_count.is_uint8()); |
| 500 | |
| 501 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 502 | EmitUint8(0x66); |
| 503 | EmitUint8(0x0F); |
| 504 | EmitUint8(0x73); |
| 505 | EmitXmmRegisterOperand(3, reg); |
| 506 | EmitUint8(shift_count.value()); |
| 507 | } |
| 508 | |
| 509 | |
Calin Juravle | 52c4896 | 2014-12-16 17:02:57 +0000 | [diff] [blame] | 510 | void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) { |
| 511 | DCHECK(shift_count.is_uint8()); |
| 512 | |
| 513 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 514 | EmitUint8(0x66); |
| 515 | EmitUint8(0x0F); |
| 516 | EmitUint8(0x73); |
| 517 | EmitXmmRegisterOperand(2, reg); |
| 518 | EmitUint8(shift_count.value()); |
| 519 | } |
| 520 | |
| 521 | |
| 522 | void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) { |
| 523 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 524 | EmitUint8(0x66); |
| 525 | EmitUint8(0x0F); |
| 526 | EmitUint8(0x62); |
| 527 | EmitXmmRegisterOperand(dst, src); |
| 528 | } |
| 529 | |
| 530 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 531 | void X86Assembler::addsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 532 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 533 | EmitUint8(0xF2); |
| 534 | EmitUint8(0x0F); |
| 535 | EmitUint8(0x58); |
| 536 | EmitXmmRegisterOperand(dst, src); |
| 537 | } |
| 538 | |
| 539 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 540 | void X86Assembler::addsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 541 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 542 | EmitUint8(0xF2); |
| 543 | EmitUint8(0x0F); |
| 544 | EmitUint8(0x58); |
| 545 | EmitOperand(dst, src); |
| 546 | } |
| 547 | |
| 548 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 549 | void X86Assembler::subsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 550 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 551 | EmitUint8(0xF2); |
| 552 | EmitUint8(0x0F); |
| 553 | EmitUint8(0x5C); |
| 554 | EmitXmmRegisterOperand(dst, src); |
| 555 | } |
| 556 | |
| 557 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 558 | void X86Assembler::subsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 559 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 560 | EmitUint8(0xF2); |
| 561 | EmitUint8(0x0F); |
| 562 | EmitUint8(0x5C); |
| 563 | EmitOperand(dst, src); |
| 564 | } |
| 565 | |
| 566 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 567 | void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 568 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 569 | EmitUint8(0xF2); |
| 570 | EmitUint8(0x0F); |
| 571 | EmitUint8(0x59); |
| 572 | EmitXmmRegisterOperand(dst, src); |
| 573 | } |
| 574 | |
| 575 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 576 | void X86Assembler::mulsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 577 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 578 | EmitUint8(0xF2); |
| 579 | EmitUint8(0x0F); |
| 580 | EmitUint8(0x59); |
| 581 | EmitOperand(dst, src); |
| 582 | } |
| 583 | |
| 584 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 585 | void X86Assembler::divsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 586 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 587 | EmitUint8(0xF2); |
| 588 | EmitUint8(0x0F); |
| 589 | EmitUint8(0x5E); |
| 590 | EmitXmmRegisterOperand(dst, src); |
| 591 | } |
| 592 | |
| 593 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 594 | void X86Assembler::divsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 595 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 596 | EmitUint8(0xF2); |
| 597 | EmitUint8(0x0F); |
| 598 | EmitUint8(0x5E); |
| 599 | EmitOperand(dst, src); |
| 600 | } |
| 601 | |
| 602 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 603 | void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 604 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 605 | EmitUint8(0xF3); |
| 606 | EmitUint8(0x0F); |
| 607 | EmitUint8(0x2A); |
| 608 | EmitOperand(dst, Operand(src)); |
| 609 | } |
| 610 | |
| 611 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 612 | void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 613 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 614 | EmitUint8(0xF2); |
| 615 | EmitUint8(0x0F); |
| 616 | EmitUint8(0x2A); |
| 617 | EmitOperand(dst, Operand(src)); |
| 618 | } |
| 619 | |
| 620 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 621 | void X86Assembler::cvtss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 622 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 623 | EmitUint8(0xF3); |
| 624 | EmitUint8(0x0F); |
| 625 | EmitUint8(0x2D); |
| 626 | EmitXmmRegisterOperand(dst, src); |
| 627 | } |
| 628 | |
| 629 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 630 | void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 631 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 632 | EmitUint8(0xF3); |
| 633 | EmitUint8(0x0F); |
| 634 | EmitUint8(0x5A); |
| 635 | EmitXmmRegisterOperand(dst, src); |
| 636 | } |
| 637 | |
| 638 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 639 | void X86Assembler::cvtsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 640 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 641 | EmitUint8(0xF2); |
| 642 | EmitUint8(0x0F); |
| 643 | EmitUint8(0x2D); |
| 644 | EmitXmmRegisterOperand(dst, src); |
| 645 | } |
| 646 | |
| 647 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 648 | void X86Assembler::cvttss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 649 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 650 | EmitUint8(0xF3); |
| 651 | EmitUint8(0x0F); |
| 652 | EmitUint8(0x2C); |
| 653 | EmitXmmRegisterOperand(dst, src); |
| 654 | } |
| 655 | |
| 656 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 657 | void X86Assembler::cvttsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 658 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 659 | EmitUint8(0xF2); |
| 660 | EmitUint8(0x0F); |
| 661 | EmitUint8(0x2C); |
| 662 | EmitXmmRegisterOperand(dst, src); |
| 663 | } |
| 664 | |
| 665 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 666 | void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 667 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 668 | EmitUint8(0xF2); |
| 669 | EmitUint8(0x0F); |
| 670 | EmitUint8(0x5A); |
| 671 | EmitXmmRegisterOperand(dst, src); |
| 672 | } |
| 673 | |
| 674 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 675 | void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 676 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 677 | EmitUint8(0xF3); |
| 678 | EmitUint8(0x0F); |
| 679 | EmitUint8(0xE6); |
| 680 | EmitXmmRegisterOperand(dst, src); |
| 681 | } |
| 682 | |
| 683 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 684 | void X86Assembler::comiss(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 685 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 686 | EmitUint8(0x0F); |
| 687 | EmitUint8(0x2F); |
| 688 | EmitXmmRegisterOperand(a, b); |
| 689 | } |
| 690 | |
| 691 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 692 | void X86Assembler::comisd(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 693 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 694 | EmitUint8(0x66); |
| 695 | EmitUint8(0x0F); |
| 696 | EmitUint8(0x2F); |
| 697 | EmitXmmRegisterOperand(a, b); |
| 698 | } |
| 699 | |
| 700 | |
Calin Juravle | ddb7df2 | 2014-11-25 20:56:51 +0000 | [diff] [blame] | 701 | void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) { |
| 702 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 703 | EmitUint8(0x0F); |
| 704 | EmitUint8(0x2E); |
| 705 | EmitXmmRegisterOperand(a, b); |
| 706 | } |
| 707 | |
| 708 | |
| 709 | void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) { |
| 710 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 711 | EmitUint8(0x66); |
| 712 | EmitUint8(0x0F); |
| 713 | EmitUint8(0x2E); |
| 714 | EmitXmmRegisterOperand(a, b); |
| 715 | } |
| 716 | |
| 717 | |
Mark Mendell | fb8d279 | 2015-03-31 22:16:59 -0400 | [diff] [blame] | 718 | void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) { |
| 719 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 720 | EmitUint8(0x66); |
| 721 | EmitUint8(0x0F); |
| 722 | EmitUint8(0x3A); |
| 723 | EmitUint8(0x0B); |
| 724 | EmitXmmRegisterOperand(dst, src); |
| 725 | EmitUint8(imm.value()); |
| 726 | } |
| 727 | |
| 728 | |
| 729 | void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) { |
| 730 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 731 | EmitUint8(0x66); |
| 732 | EmitUint8(0x0F); |
| 733 | EmitUint8(0x3A); |
| 734 | EmitUint8(0x0A); |
| 735 | EmitXmmRegisterOperand(dst, src); |
| 736 | EmitUint8(imm.value()); |
| 737 | } |
| 738 | |
| 739 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 740 | void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 741 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 742 | EmitUint8(0xF2); |
| 743 | EmitUint8(0x0F); |
| 744 | EmitUint8(0x51); |
| 745 | EmitXmmRegisterOperand(dst, src); |
| 746 | } |
| 747 | |
| 748 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 749 | void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 750 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 751 | EmitUint8(0xF3); |
| 752 | EmitUint8(0x0F); |
| 753 | EmitUint8(0x51); |
| 754 | EmitXmmRegisterOperand(dst, src); |
| 755 | } |
| 756 | |
| 757 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 758 | void X86Assembler::xorpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 759 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 760 | EmitUint8(0x66); |
| 761 | EmitUint8(0x0F); |
| 762 | EmitUint8(0x57); |
| 763 | EmitOperand(dst, src); |
| 764 | } |
| 765 | |
| 766 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 767 | void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 768 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 769 | EmitUint8(0x66); |
| 770 | EmitUint8(0x0F); |
| 771 | EmitUint8(0x57); |
| 772 | EmitXmmRegisterOperand(dst, src); |
| 773 | } |
| 774 | |
| 775 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 776 | void X86Assembler::andps(XmmRegister dst, XmmRegister src) { |
| 777 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 778 | EmitUint8(0x0F); |
| 779 | EmitUint8(0x54); |
| 780 | EmitXmmRegisterOperand(dst, src); |
| 781 | } |
| 782 | |
| 783 | |
| 784 | void X86Assembler::andpd(XmmRegister dst, XmmRegister src) { |
| 785 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 786 | EmitUint8(0x66); |
| 787 | EmitUint8(0x0F); |
| 788 | EmitUint8(0x54); |
| 789 | EmitXmmRegisterOperand(dst, src); |
| 790 | } |
| 791 | |
| 792 | |
| 793 | void X86Assembler::orpd(XmmRegister dst, XmmRegister src) { |
| 794 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 795 | EmitUint8(0x66); |
| 796 | EmitUint8(0x0F); |
| 797 | EmitUint8(0x56); |
| 798 | EmitXmmRegisterOperand(dst, src); |
| 799 | } |
| 800 | |
| 801 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 802 | void X86Assembler::xorps(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 803 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 804 | EmitUint8(0x0F); |
| 805 | EmitUint8(0x57); |
| 806 | EmitOperand(dst, src); |
| 807 | } |
| 808 | |
| 809 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 810 | void X86Assembler::orps(XmmRegister dst, XmmRegister src) { |
| 811 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 812 | EmitUint8(0x0F); |
| 813 | EmitUint8(0x56); |
| 814 | EmitXmmRegisterOperand(dst, src); |
| 815 | } |
| 816 | |
| 817 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 818 | void X86Assembler::xorps(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 819 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 820 | EmitUint8(0x0F); |
| 821 | EmitUint8(0x57); |
| 822 | EmitXmmRegisterOperand(dst, src); |
| 823 | } |
| 824 | |
| 825 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 826 | void X86Assembler::andps(XmmRegister dst, const Address& src) { |
| 827 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 828 | EmitUint8(0x0F); |
| 829 | EmitUint8(0x54); |
| 830 | EmitOperand(dst, src); |
| 831 | } |
| 832 | |
| 833 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 834 | void X86Assembler::andpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 835 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 836 | EmitUint8(0x66); |
| 837 | EmitUint8(0x0F); |
| 838 | EmitUint8(0x54); |
| 839 | EmitOperand(dst, src); |
| 840 | } |
| 841 | |
| 842 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 843 | void X86Assembler::fldl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 844 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 845 | EmitUint8(0xDD); |
| 846 | EmitOperand(0, src); |
| 847 | } |
| 848 | |
| 849 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 850 | void X86Assembler::fstl(const Address& dst) { |
| 851 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 852 | EmitUint8(0xDD); |
| 853 | EmitOperand(2, dst); |
| 854 | } |
| 855 | |
| 856 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 857 | void X86Assembler::fstpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 858 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 859 | EmitUint8(0xDD); |
| 860 | EmitOperand(3, dst); |
| 861 | } |
| 862 | |
| 863 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 864 | void X86Assembler::fstsw() { |
| 865 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 866 | EmitUint8(0x9B); |
| 867 | EmitUint8(0xDF); |
| 868 | EmitUint8(0xE0); |
| 869 | } |
| 870 | |
| 871 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 872 | void X86Assembler::fnstcw(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 873 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 874 | EmitUint8(0xD9); |
| 875 | EmitOperand(7, dst); |
| 876 | } |
| 877 | |
| 878 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 879 | void X86Assembler::fldcw(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 880 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 881 | EmitUint8(0xD9); |
| 882 | EmitOperand(5, src); |
| 883 | } |
| 884 | |
| 885 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 886 | void X86Assembler::fistpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 887 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 888 | EmitUint8(0xDF); |
| 889 | EmitOperand(7, dst); |
| 890 | } |
| 891 | |
| 892 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 893 | void X86Assembler::fistps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 894 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 895 | EmitUint8(0xDB); |
| 896 | EmitOperand(3, dst); |
| 897 | } |
| 898 | |
| 899 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 900 | void X86Assembler::fildl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 901 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 902 | EmitUint8(0xDF); |
| 903 | EmitOperand(5, src); |
| 904 | } |
| 905 | |
| 906 | |
Roland Levillain | 0a18601 | 2015-04-13 17:00:20 +0100 | [diff] [blame] | 907 | void X86Assembler::filds(const Address& src) { |
| 908 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 909 | EmitUint8(0xDB); |
| 910 | EmitOperand(0, src); |
| 911 | } |
| 912 | |
| 913 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 914 | void X86Assembler::fincstp() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 915 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 916 | EmitUint8(0xD9); |
| 917 | EmitUint8(0xF7); |
| 918 | } |
| 919 | |
| 920 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 921 | void X86Assembler::ffree(const Immediate& index) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 922 | CHECK_LT(index.value(), 7); |
| 923 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 924 | EmitUint8(0xDD); |
| 925 | EmitUint8(0xC0 + index.value()); |
| 926 | } |
| 927 | |
| 928 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 929 | void X86Assembler::fsin() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 930 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 931 | EmitUint8(0xD9); |
| 932 | EmitUint8(0xFE); |
| 933 | } |
| 934 | |
| 935 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 936 | void X86Assembler::fcos() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 937 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 938 | EmitUint8(0xD9); |
| 939 | EmitUint8(0xFF); |
| 940 | } |
| 941 | |
| 942 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 943 | void X86Assembler::fptan() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 944 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 945 | EmitUint8(0xD9); |
| 946 | EmitUint8(0xF2); |
| 947 | } |
| 948 | |
| 949 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 950 | void X86Assembler::fucompp() { |
| 951 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 952 | EmitUint8(0xDA); |
| 953 | EmitUint8(0xE9); |
| 954 | } |
| 955 | |
| 956 | |
| 957 | void X86Assembler::fprem() { |
| 958 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 959 | EmitUint8(0xD9); |
| 960 | EmitUint8(0xF8); |
| 961 | } |
| 962 | |
| 963 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 964 | void X86Assembler::xchgl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 965 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 966 | EmitUint8(0x87); |
| 967 | EmitRegisterOperand(dst, src); |
| 968 | } |
| 969 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 970 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 971 | void X86Assembler::xchgl(Register reg, const Address& address) { |
| 972 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 973 | EmitUint8(0x87); |
| 974 | EmitOperand(reg, address); |
| 975 | } |
| 976 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 977 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 978 | void X86Assembler::cmpw(const Address& address, const Immediate& imm) { |
| 979 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 980 | EmitUint8(0x66); |
| 981 | EmitComplex(7, address, imm); |
| 982 | } |
| 983 | |
| 984 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 985 | void X86Assembler::cmpl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 986 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 987 | EmitComplex(7, Operand(reg), imm); |
| 988 | } |
| 989 | |
| 990 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 991 | void X86Assembler::cmpl(Register reg0, Register reg1) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 992 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 993 | EmitUint8(0x3B); |
| 994 | EmitOperand(reg0, Operand(reg1)); |
| 995 | } |
| 996 | |
| 997 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 998 | void X86Assembler::cmpl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 999 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1000 | EmitUint8(0x3B); |
| 1001 | EmitOperand(reg, address); |
| 1002 | } |
| 1003 | |
| 1004 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1005 | void X86Assembler::addl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1006 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1007 | EmitUint8(0x03); |
| 1008 | EmitRegisterOperand(dst, src); |
| 1009 | } |
| 1010 | |
| 1011 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1012 | void X86Assembler::addl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1013 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1014 | EmitUint8(0x03); |
| 1015 | EmitOperand(reg, address); |
| 1016 | } |
| 1017 | |
| 1018 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1019 | void X86Assembler::cmpl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1020 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1021 | EmitUint8(0x39); |
| 1022 | EmitOperand(reg, address); |
| 1023 | } |
| 1024 | |
| 1025 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1026 | void X86Assembler::cmpl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1027 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1028 | EmitComplex(7, address, imm); |
| 1029 | } |
| 1030 | |
| 1031 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1032 | void X86Assembler::testl(Register reg1, Register reg2) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1033 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1034 | EmitUint8(0x85); |
| 1035 | EmitRegisterOperand(reg1, reg2); |
| 1036 | } |
| 1037 | |
| 1038 | |
Nicolas Geoffray | f12feb8 | 2014-07-17 18:32:41 +0100 | [diff] [blame] | 1039 | void X86Assembler::testl(Register reg, const Address& address) { |
| 1040 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1041 | EmitUint8(0x85); |
| 1042 | EmitOperand(reg, address); |
| 1043 | } |
| 1044 | |
| 1045 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1046 | void X86Assembler::testl(Register reg, const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1047 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1048 | // For registers that have a byte variant (EAX, EBX, ECX, and EDX) |
| 1049 | // we only test the byte register to keep the encoding short. |
| 1050 | if (immediate.is_uint8() && reg < 4) { |
| 1051 | // Use zero-extended 8-bit immediate. |
| 1052 | if (reg == EAX) { |
| 1053 | EmitUint8(0xA8); |
| 1054 | } else { |
| 1055 | EmitUint8(0xF6); |
| 1056 | EmitUint8(0xC0 + reg); |
| 1057 | } |
| 1058 | EmitUint8(immediate.value() & 0xFF); |
| 1059 | } else if (reg == EAX) { |
| 1060 | // Use short form if the destination is EAX. |
| 1061 | EmitUint8(0xA9); |
| 1062 | EmitImmediate(immediate); |
| 1063 | } else { |
| 1064 | EmitUint8(0xF7); |
| 1065 | EmitOperand(0, Operand(reg)); |
| 1066 | EmitImmediate(immediate); |
| 1067 | } |
| 1068 | } |
| 1069 | |
| 1070 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1071 | void X86Assembler::andl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1072 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1073 | EmitUint8(0x23); |
| 1074 | EmitOperand(dst, Operand(src)); |
| 1075 | } |
| 1076 | |
| 1077 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1078 | void X86Assembler::andl(Register reg, const Address& address) { |
| 1079 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1080 | EmitUint8(0x23); |
| 1081 | EmitOperand(reg, address); |
| 1082 | } |
| 1083 | |
| 1084 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1085 | void X86Assembler::andl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1086 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1087 | EmitComplex(4, Operand(dst), imm); |
| 1088 | } |
| 1089 | |
| 1090 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1091 | void X86Assembler::orl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1092 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1093 | EmitUint8(0x0B); |
| 1094 | EmitOperand(dst, Operand(src)); |
| 1095 | } |
| 1096 | |
| 1097 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1098 | void X86Assembler::orl(Register reg, const Address& address) { |
| 1099 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1100 | EmitUint8(0x0B); |
| 1101 | EmitOperand(reg, address); |
| 1102 | } |
| 1103 | |
| 1104 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1105 | void X86Assembler::orl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1106 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1107 | EmitComplex(1, Operand(dst), imm); |
| 1108 | } |
| 1109 | |
| 1110 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1111 | void X86Assembler::xorl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1112 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1113 | EmitUint8(0x33); |
| 1114 | EmitOperand(dst, Operand(src)); |
| 1115 | } |
| 1116 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1117 | |
| 1118 | void X86Assembler::xorl(Register reg, const Address& address) { |
| 1119 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1120 | EmitUint8(0x33); |
| 1121 | EmitOperand(reg, address); |
| 1122 | } |
| 1123 | |
| 1124 | |
Nicolas Geoffray | b55f835 | 2014-04-07 15:26:35 +0100 | [diff] [blame] | 1125 | void X86Assembler::xorl(Register dst, const Immediate& imm) { |
| 1126 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1127 | EmitComplex(6, Operand(dst), imm); |
| 1128 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1129 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1130 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1131 | void X86Assembler::addl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1132 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1133 | EmitComplex(0, Operand(reg), imm); |
| 1134 | } |
| 1135 | |
| 1136 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1137 | void X86Assembler::addl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1138 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1139 | EmitUint8(0x01); |
| 1140 | EmitOperand(reg, address); |
| 1141 | } |
| 1142 | |
| 1143 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1144 | void X86Assembler::addl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1145 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1146 | EmitComplex(0, address, imm); |
| 1147 | } |
| 1148 | |
| 1149 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1150 | void X86Assembler::adcl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1151 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1152 | EmitComplex(2, Operand(reg), imm); |
| 1153 | } |
| 1154 | |
| 1155 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1156 | void X86Assembler::adcl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1157 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1158 | EmitUint8(0x13); |
| 1159 | EmitOperand(dst, Operand(src)); |
| 1160 | } |
| 1161 | |
| 1162 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1163 | void X86Assembler::adcl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1164 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1165 | EmitUint8(0x13); |
| 1166 | EmitOperand(dst, address); |
| 1167 | } |
| 1168 | |
| 1169 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1170 | void X86Assembler::subl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1171 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1172 | EmitUint8(0x2B); |
| 1173 | EmitOperand(dst, Operand(src)); |
| 1174 | } |
| 1175 | |
| 1176 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1177 | void X86Assembler::subl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1178 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1179 | EmitComplex(5, Operand(reg), imm); |
| 1180 | } |
| 1181 | |
| 1182 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1183 | void X86Assembler::subl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1184 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1185 | EmitUint8(0x2B); |
| 1186 | EmitOperand(reg, address); |
| 1187 | } |
| 1188 | |
| 1189 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 1190 | void X86Assembler::subl(const Address& address, Register reg) { |
| 1191 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1192 | EmitUint8(0x29); |
| 1193 | EmitOperand(reg, address); |
| 1194 | } |
| 1195 | |
| 1196 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1197 | void X86Assembler::cdq() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1198 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1199 | EmitUint8(0x99); |
| 1200 | } |
| 1201 | |
| 1202 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1203 | void X86Assembler::idivl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1204 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1205 | EmitUint8(0xF7); |
| 1206 | EmitUint8(0xF8 | reg); |
| 1207 | } |
| 1208 | |
| 1209 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1210 | void X86Assembler::imull(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1211 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1212 | EmitUint8(0x0F); |
| 1213 | EmitUint8(0xAF); |
| 1214 | EmitOperand(dst, Operand(src)); |
| 1215 | } |
| 1216 | |
| 1217 | |
Mark Mendell | 4a2aa4a | 2015-07-27 16:13:10 -0400 | [diff] [blame] | 1218 | void X86Assembler::imull(Register dst, Register src, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1219 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Mark Mendell | 4a2aa4a | 2015-07-27 16:13:10 -0400 | [diff] [blame] | 1220 | // See whether imm can be represented as a sign-extended 8bit value. |
| 1221 | int32_t v32 = static_cast<int32_t>(imm.value()); |
| 1222 | if (IsInt<8>(v32)) { |
| 1223 | // Sign-extension works. |
| 1224 | EmitUint8(0x6B); |
| 1225 | EmitOperand(dst, Operand(src)); |
| 1226 | EmitUint8(static_cast<uint8_t>(v32 & 0xFF)); |
| 1227 | } else { |
| 1228 | // Not representable, use full immediate. |
| 1229 | EmitUint8(0x69); |
| 1230 | EmitOperand(dst, Operand(src)); |
| 1231 | EmitImmediate(imm); |
| 1232 | } |
| 1233 | } |
| 1234 | |
| 1235 | |
| 1236 | void X86Assembler::imull(Register reg, const Immediate& imm) { |
| 1237 | imull(reg, reg, imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1238 | } |
| 1239 | |
| 1240 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1241 | void X86Assembler::imull(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1242 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1243 | EmitUint8(0x0F); |
| 1244 | EmitUint8(0xAF); |
| 1245 | EmitOperand(reg, address); |
| 1246 | } |
| 1247 | |
| 1248 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1249 | void X86Assembler::imull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1250 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1251 | EmitUint8(0xF7); |
| 1252 | EmitOperand(5, Operand(reg)); |
| 1253 | } |
| 1254 | |
| 1255 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1256 | void X86Assembler::imull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1257 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1258 | EmitUint8(0xF7); |
| 1259 | EmitOperand(5, address); |
| 1260 | } |
| 1261 | |
| 1262 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1263 | void X86Assembler::mull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1264 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1265 | EmitUint8(0xF7); |
| 1266 | EmitOperand(4, Operand(reg)); |
| 1267 | } |
| 1268 | |
| 1269 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1270 | void X86Assembler::mull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1271 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1272 | EmitUint8(0xF7); |
| 1273 | EmitOperand(4, address); |
| 1274 | } |
| 1275 | |
| 1276 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1277 | void X86Assembler::sbbl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1278 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1279 | EmitUint8(0x1B); |
| 1280 | EmitOperand(dst, Operand(src)); |
| 1281 | } |
| 1282 | |
| 1283 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1284 | void X86Assembler::sbbl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1285 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1286 | EmitComplex(3, Operand(reg), imm); |
| 1287 | } |
| 1288 | |
| 1289 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1290 | void X86Assembler::sbbl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1291 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1292 | EmitUint8(0x1B); |
| 1293 | EmitOperand(dst, address); |
| 1294 | } |
| 1295 | |
| 1296 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 1297 | void X86Assembler::sbbl(const Address& address, Register src) { |
| 1298 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1299 | EmitUint8(0x19); |
| 1300 | EmitOperand(src, address); |
| 1301 | } |
| 1302 | |
| 1303 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1304 | void X86Assembler::incl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1305 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1306 | EmitUint8(0x40 + reg); |
| 1307 | } |
| 1308 | |
| 1309 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1310 | void X86Assembler::incl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1311 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1312 | EmitUint8(0xFF); |
| 1313 | EmitOperand(0, address); |
| 1314 | } |
| 1315 | |
| 1316 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1317 | void X86Assembler::decl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1318 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1319 | EmitUint8(0x48 + reg); |
| 1320 | } |
| 1321 | |
| 1322 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1323 | void X86Assembler::decl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1324 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1325 | EmitUint8(0xFF); |
| 1326 | EmitOperand(1, address); |
| 1327 | } |
| 1328 | |
| 1329 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1330 | void X86Assembler::shll(Register reg, const Immediate& imm) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1331 | EmitGenericShift(4, Operand(reg), imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1332 | } |
| 1333 | |
| 1334 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1335 | void X86Assembler::shll(Register operand, Register shifter) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1336 | EmitGenericShift(4, Operand(operand), shifter); |
| 1337 | } |
| 1338 | |
| 1339 | |
| 1340 | void X86Assembler::shll(const Address& address, const Immediate& imm) { |
| 1341 | EmitGenericShift(4, address, imm); |
| 1342 | } |
| 1343 | |
| 1344 | |
| 1345 | void X86Assembler::shll(const Address& address, Register shifter) { |
| 1346 | EmitGenericShift(4, address, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1347 | } |
| 1348 | |
| 1349 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1350 | void X86Assembler::shrl(Register reg, const Immediate& imm) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1351 | EmitGenericShift(5, Operand(reg), imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1352 | } |
| 1353 | |
| 1354 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1355 | void X86Assembler::shrl(Register operand, Register shifter) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1356 | EmitGenericShift(5, Operand(operand), shifter); |
| 1357 | } |
| 1358 | |
| 1359 | |
| 1360 | void X86Assembler::shrl(const Address& address, const Immediate& imm) { |
| 1361 | EmitGenericShift(5, address, imm); |
| 1362 | } |
| 1363 | |
| 1364 | |
| 1365 | void X86Assembler::shrl(const Address& address, Register shifter) { |
| 1366 | EmitGenericShift(5, address, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1367 | } |
| 1368 | |
| 1369 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1370 | void X86Assembler::sarl(Register reg, const Immediate& imm) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1371 | EmitGenericShift(7, Operand(reg), imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1372 | } |
| 1373 | |
| 1374 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1375 | void X86Assembler::sarl(Register operand, Register shifter) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1376 | EmitGenericShift(7, Operand(operand), shifter); |
| 1377 | } |
| 1378 | |
| 1379 | |
| 1380 | void X86Assembler::sarl(const Address& address, const Immediate& imm) { |
| 1381 | EmitGenericShift(7, address, imm); |
| 1382 | } |
| 1383 | |
| 1384 | |
| 1385 | void X86Assembler::sarl(const Address& address, Register shifter) { |
| 1386 | EmitGenericShift(7, address, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1387 | } |
| 1388 | |
| 1389 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1390 | void X86Assembler::shld(Register dst, Register src, Register shifter) { |
| 1391 | DCHECK_EQ(ECX, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1392 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1393 | EmitUint8(0x0F); |
| 1394 | EmitUint8(0xA5); |
| 1395 | EmitRegisterOperand(src, dst); |
| 1396 | } |
| 1397 | |
| 1398 | |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1399 | void X86Assembler::shld(Register dst, Register src, const Immediate& imm) { |
| 1400 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1401 | EmitUint8(0x0F); |
| 1402 | EmitUint8(0xA4); |
| 1403 | EmitRegisterOperand(src, dst); |
| 1404 | EmitUint8(imm.value() & 0xFF); |
| 1405 | } |
| 1406 | |
| 1407 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1408 | void X86Assembler::shrd(Register dst, Register src, Register shifter) { |
| 1409 | DCHECK_EQ(ECX, shifter); |
| 1410 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1411 | EmitUint8(0x0F); |
| 1412 | EmitUint8(0xAD); |
| 1413 | EmitRegisterOperand(src, dst); |
| 1414 | } |
| 1415 | |
| 1416 | |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1417 | void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) { |
| 1418 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1419 | EmitUint8(0x0F); |
| 1420 | EmitUint8(0xAC); |
| 1421 | EmitRegisterOperand(src, dst); |
| 1422 | EmitUint8(imm.value() & 0xFF); |
| 1423 | } |
| 1424 | |
| 1425 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1426 | void X86Assembler::negl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1427 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1428 | EmitUint8(0xF7); |
| 1429 | EmitOperand(3, Operand(reg)); |
| 1430 | } |
| 1431 | |
| 1432 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1433 | void X86Assembler::notl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1434 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1435 | EmitUint8(0xF7); |
| 1436 | EmitUint8(0xD0 | reg); |
| 1437 | } |
| 1438 | |
| 1439 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1440 | void X86Assembler::enter(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1441 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1442 | EmitUint8(0xC8); |
| 1443 | CHECK(imm.is_uint16()); |
| 1444 | EmitUint8(imm.value() & 0xFF); |
| 1445 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1446 | EmitUint8(0x00); |
| 1447 | } |
| 1448 | |
| 1449 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1450 | void X86Assembler::leave() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1451 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1452 | EmitUint8(0xC9); |
| 1453 | } |
| 1454 | |
| 1455 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1456 | void X86Assembler::ret() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1457 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1458 | EmitUint8(0xC3); |
| 1459 | } |
| 1460 | |
| 1461 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1462 | void X86Assembler::ret(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1463 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1464 | EmitUint8(0xC2); |
| 1465 | CHECK(imm.is_uint16()); |
| 1466 | EmitUint8(imm.value() & 0xFF); |
| 1467 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1468 | } |
| 1469 | |
| 1470 | |
| 1471 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1472 | void X86Assembler::nop() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1473 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1474 | EmitUint8(0x90); |
| 1475 | } |
| 1476 | |
| 1477 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1478 | void X86Assembler::int3() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1479 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1480 | EmitUint8(0xCC); |
| 1481 | } |
| 1482 | |
| 1483 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1484 | void X86Assembler::hlt() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1485 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1486 | EmitUint8(0xF4); |
| 1487 | } |
| 1488 | |
| 1489 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1490 | void X86Assembler::j(Condition condition, Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1491 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1492 | if (label->IsBound()) { |
| 1493 | static const int kShortSize = 2; |
| 1494 | static const int kLongSize = 6; |
| 1495 | int offset = label->Position() - buffer_.Size(); |
| 1496 | CHECK_LE(offset, 0); |
Andreas Gampe | ab1eb0d | 2015-02-13 19:23:55 -0800 | [diff] [blame] | 1497 | if (IsInt<8>(offset - kShortSize)) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1498 | EmitUint8(0x70 + condition); |
| 1499 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1500 | } else { |
| 1501 | EmitUint8(0x0F); |
| 1502 | EmitUint8(0x80 + condition); |
| 1503 | EmitInt32(offset - kLongSize); |
| 1504 | } |
| 1505 | } else { |
| 1506 | EmitUint8(0x0F); |
| 1507 | EmitUint8(0x80 + condition); |
| 1508 | EmitLabelLink(label); |
| 1509 | } |
| 1510 | } |
| 1511 | |
| 1512 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 1513 | void X86Assembler::j(Condition condition, NearLabel* label) { |
| 1514 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1515 | if (label->IsBound()) { |
| 1516 | static const int kShortSize = 2; |
| 1517 | int offset = label->Position() - buffer_.Size(); |
| 1518 | CHECK_LE(offset, 0); |
| 1519 | CHECK(IsInt<8>(offset - kShortSize)); |
| 1520 | EmitUint8(0x70 + condition); |
| 1521 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1522 | } else { |
| 1523 | EmitUint8(0x70 + condition); |
| 1524 | EmitLabelLink(label); |
| 1525 | } |
| 1526 | } |
| 1527 | |
| 1528 | |
| 1529 | void X86Assembler::jecxz(NearLabel* label) { |
| 1530 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1531 | if (label->IsBound()) { |
| 1532 | static const int kShortSize = 2; |
| 1533 | int offset = label->Position() - buffer_.Size(); |
| 1534 | CHECK_LE(offset, 0); |
| 1535 | CHECK(IsInt<8>(offset - kShortSize)); |
| 1536 | EmitUint8(0xE3); |
| 1537 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1538 | } else { |
| 1539 | EmitUint8(0xE3); |
| 1540 | EmitLabelLink(label); |
| 1541 | } |
| 1542 | } |
| 1543 | |
| 1544 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1545 | void X86Assembler::jmp(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1546 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1547 | EmitUint8(0xFF); |
| 1548 | EmitRegisterOperand(4, reg); |
| 1549 | } |
| 1550 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 1551 | void X86Assembler::jmp(const Address& address) { |
| 1552 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1553 | EmitUint8(0xFF); |
| 1554 | EmitOperand(4, address); |
| 1555 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1556 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1557 | void X86Assembler::jmp(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1558 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1559 | if (label->IsBound()) { |
| 1560 | static const int kShortSize = 2; |
| 1561 | static const int kLongSize = 5; |
| 1562 | int offset = label->Position() - buffer_.Size(); |
| 1563 | CHECK_LE(offset, 0); |
Andreas Gampe | ab1eb0d | 2015-02-13 19:23:55 -0800 | [diff] [blame] | 1564 | if (IsInt<8>(offset - kShortSize)) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1565 | EmitUint8(0xEB); |
| 1566 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1567 | } else { |
| 1568 | EmitUint8(0xE9); |
| 1569 | EmitInt32(offset - kLongSize); |
| 1570 | } |
| 1571 | } else { |
| 1572 | EmitUint8(0xE9); |
| 1573 | EmitLabelLink(label); |
| 1574 | } |
| 1575 | } |
| 1576 | |
| 1577 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 1578 | void X86Assembler::jmp(NearLabel* label) { |
| 1579 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1580 | if (label->IsBound()) { |
| 1581 | static const int kShortSize = 2; |
| 1582 | int offset = label->Position() - buffer_.Size(); |
| 1583 | CHECK_LE(offset, 0); |
| 1584 | CHECK(IsInt<8>(offset - kShortSize)); |
| 1585 | EmitUint8(0xEB); |
| 1586 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1587 | } else { |
| 1588 | EmitUint8(0xEB); |
| 1589 | EmitLabelLink(label); |
| 1590 | } |
| 1591 | } |
| 1592 | |
| 1593 | |
Andreas Gampe | 21030dd | 2015-05-07 14:46:15 -0700 | [diff] [blame] | 1594 | void X86Assembler::repne_scasw() { |
| 1595 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1596 | EmitUint8(0x66); |
| 1597 | EmitUint8(0xF2); |
| 1598 | EmitUint8(0xAF); |
| 1599 | } |
| 1600 | |
| 1601 | |
agicsaki | 71311f8 | 2015-07-27 11:34:13 -0700 | [diff] [blame] | 1602 | void X86Assembler::repe_cmpsw() { |
| 1603 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1604 | EmitUint8(0x66); |
| 1605 | EmitUint8(0xF3); |
| 1606 | EmitUint8(0xA7); |
| 1607 | } |
| 1608 | |
| 1609 | |
agicsaki | 970abfb | 2015-07-31 10:31:14 -0700 | [diff] [blame] | 1610 | void X86Assembler::repe_cmpsl() { |
| 1611 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1612 | EmitUint8(0xF3); |
| 1613 | EmitUint8(0xA7); |
| 1614 | } |
| 1615 | |
| 1616 | |
Mark Mendell | b9c4bbe | 2015-07-01 14:26:52 -0400 | [diff] [blame] | 1617 | void X86Assembler::rep_movsw() { |
| 1618 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1619 | EmitUint8(0x66); |
| 1620 | EmitUint8(0xF3); |
| 1621 | EmitUint8(0xA5); |
| 1622 | } |
| 1623 | |
| 1624 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1625 | X86Assembler* X86Assembler::lock() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1626 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1627 | EmitUint8(0xF0); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1628 | return this; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1629 | } |
| 1630 | |
| 1631 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1632 | void X86Assembler::cmpxchgl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1633 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1634 | EmitUint8(0x0F); |
| 1635 | EmitUint8(0xB1); |
| 1636 | EmitOperand(reg, address); |
| 1637 | } |
| 1638 | |
Mark Mendell | 58d25fd | 2015-04-03 14:52:31 -0400 | [diff] [blame] | 1639 | |
| 1640 | void X86Assembler::cmpxchg8b(const Address& address) { |
| 1641 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1642 | EmitUint8(0x0F); |
| 1643 | EmitUint8(0xC7); |
| 1644 | EmitOperand(1, address); |
| 1645 | } |
| 1646 | |
| 1647 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1648 | void X86Assembler::mfence() { |
| 1649 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1650 | EmitUint8(0x0F); |
| 1651 | EmitUint8(0xAE); |
| 1652 | EmitUint8(0xF0); |
| 1653 | } |
| 1654 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1655 | X86Assembler* X86Assembler::fs() { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1656 | // TODO: fs is a prefix and not an instruction |
| 1657 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1658 | EmitUint8(0x64); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1659 | return this; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1660 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1661 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 1662 | X86Assembler* X86Assembler::gs() { |
| 1663 | // TODO: fs is a prefix and not an instruction |
| 1664 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1665 | EmitUint8(0x65); |
| 1666 | return this; |
| 1667 | } |
| 1668 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1669 | void X86Assembler::AddImmediate(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1670 | int value = imm.value(); |
| 1671 | if (value > 0) { |
| 1672 | if (value == 1) { |
| 1673 | incl(reg); |
| 1674 | } else if (value != 0) { |
| 1675 | addl(reg, imm); |
| 1676 | } |
| 1677 | } else if (value < 0) { |
| 1678 | value = -value; |
| 1679 | if (value == 1) { |
| 1680 | decl(reg); |
| 1681 | } else if (value != 0) { |
| 1682 | subl(reg, Immediate(value)); |
| 1683 | } |
| 1684 | } |
| 1685 | } |
| 1686 | |
| 1687 | |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 1688 | void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) { |
| 1689 | // TODO: Need to have a code constants table. |
| 1690 | pushl(Immediate(High32Bits(value))); |
| 1691 | pushl(Immediate(Low32Bits(value))); |
| 1692 | movsd(dst, Address(ESP, 0)); |
| 1693 | addl(ESP, Immediate(2 * sizeof(int32_t))); |
| 1694 | } |
| 1695 | |
| 1696 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1697 | void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1698 | // TODO: Need to have a code constants table. |
| 1699 | int64_t constant = bit_cast<int64_t, double>(value); |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 1700 | LoadLongConstant(dst, constant); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1701 | } |
| 1702 | |
| 1703 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1704 | void X86Assembler::Align(int alignment, int offset) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1705 | CHECK(IsPowerOfTwo(alignment)); |
| 1706 | // Emit nop instruction until the real position is aligned. |
| 1707 | while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) { |
| 1708 | nop(); |
| 1709 | } |
| 1710 | } |
| 1711 | |
| 1712 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1713 | void X86Assembler::Bind(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1714 | int bound = buffer_.Size(); |
| 1715 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1716 | while (label->IsLinked()) { |
| 1717 | int position = label->LinkPosition(); |
| 1718 | int next = buffer_.Load<int32_t>(position); |
| 1719 | buffer_.Store<int32_t>(position, bound - (position + 4)); |
| 1720 | label->position_ = next; |
| 1721 | } |
| 1722 | label->BindTo(bound); |
| 1723 | } |
| 1724 | |
| 1725 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 1726 | void X86Assembler::Bind(NearLabel* label) { |
| 1727 | int bound = buffer_.Size(); |
| 1728 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1729 | while (label->IsLinked()) { |
| 1730 | int position = label->LinkPosition(); |
| 1731 | uint8_t delta = buffer_.Load<uint8_t>(position); |
| 1732 | int offset = bound - (position + 1); |
| 1733 | CHECK(IsInt<8>(offset)); |
| 1734 | buffer_.Store<int8_t>(position, offset); |
| 1735 | label->position_ = delta != 0u ? label->position_ - delta : 0; |
| 1736 | } |
| 1737 | label->BindTo(bound); |
| 1738 | } |
| 1739 | |
| 1740 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1741 | void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) { |
| 1742 | CHECK_GE(reg_or_opcode, 0); |
| 1743 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1744 | const int length = operand.length_; |
| 1745 | CHECK_GT(length, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1746 | // Emit the ModRM byte updated with the given reg value. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1747 | CHECK_EQ(operand.encoding_[0] & 0x38, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1748 | EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1749 | // Emit the rest of the encoded operand. |
| 1750 | for (int i = 1; i < length; i++) { |
| 1751 | EmitUint8(operand.encoding_[i]); |
| 1752 | } |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame^] | 1753 | AssemblerFixup* fixup = operand.GetFixup(); |
| 1754 | if (fixup != nullptr) { |
| 1755 | EmitFixup(fixup); |
| 1756 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1757 | } |
| 1758 | |
| 1759 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1760 | void X86Assembler::EmitImmediate(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1761 | EmitInt32(imm.value()); |
| 1762 | } |
| 1763 | |
| 1764 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1765 | void X86Assembler::EmitComplex(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1766 | const Operand& operand, |
| 1767 | const Immediate& immediate) { |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1768 | CHECK_GE(reg_or_opcode, 0); |
| 1769 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1770 | if (immediate.is_int8()) { |
| 1771 | // Use sign-extended 8-bit immediate. |
| 1772 | EmitUint8(0x83); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1773 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1774 | EmitUint8(immediate.value() & 0xFF); |
| 1775 | } else if (operand.IsRegister(EAX)) { |
| 1776 | // Use short form if the destination is eax. |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1777 | EmitUint8(0x05 + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1778 | EmitImmediate(immediate); |
| 1779 | } else { |
| 1780 | EmitUint8(0x81); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1781 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1782 | EmitImmediate(immediate); |
| 1783 | } |
| 1784 | } |
| 1785 | |
| 1786 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1787 | void X86Assembler::EmitLabel(Label* label, int instruction_size) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1788 | if (label->IsBound()) { |
| 1789 | int offset = label->Position() - buffer_.Size(); |
| 1790 | CHECK_LE(offset, 0); |
| 1791 | EmitInt32(offset - instruction_size); |
| 1792 | } else { |
| 1793 | EmitLabelLink(label); |
| 1794 | } |
| 1795 | } |
| 1796 | |
| 1797 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1798 | void X86Assembler::EmitLabelLink(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1799 | CHECK(!label->IsBound()); |
| 1800 | int position = buffer_.Size(); |
| 1801 | EmitInt32(label->position_); |
| 1802 | label->LinkTo(position); |
| 1803 | } |
| 1804 | |
| 1805 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 1806 | void X86Assembler::EmitLabelLink(NearLabel* label) { |
| 1807 | CHECK(!label->IsBound()); |
| 1808 | int position = buffer_.Size(); |
| 1809 | if (label->IsLinked()) { |
| 1810 | // Save the delta in the byte that we have to play with. |
| 1811 | uint32_t delta = position - label->LinkPosition(); |
| 1812 | CHECK(IsUint<8>(delta)); |
| 1813 | EmitUint8(delta & 0xFF); |
| 1814 | } else { |
| 1815 | EmitUint8(0); |
| 1816 | } |
| 1817 | label->LinkTo(position); |
| 1818 | } |
| 1819 | |
| 1820 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1821 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1822 | const Operand& operand, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1823 | const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1824 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1825 | CHECK(imm.is_int8()); |
| 1826 | if (imm.value() == 1) { |
| 1827 | EmitUint8(0xD1); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1828 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1829 | } else { |
| 1830 | EmitUint8(0xC1); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1831 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1832 | EmitUint8(imm.value() & 0xFF); |
| 1833 | } |
| 1834 | } |
| 1835 | |
| 1836 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1837 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1838 | const Operand& operand, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1839 | Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1840 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1841 | CHECK_EQ(shifter, ECX); |
| 1842 | EmitUint8(0xD3); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1843 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1844 | } |
| 1845 | |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1846 | static dwarf::Reg DWARFReg(Register reg) { |
| 1847 | return dwarf::Reg::X86Core(static_cast<int>(reg)); |
| 1848 | } |
| 1849 | |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 1850 | constexpr size_t kFramePointerSize = 4; |
| 1851 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1852 | void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1853 | const std::vector<ManagedRegister>& spill_regs, |
Dmitry Petrochenko | fca8220 | 2014-03-21 11:21:37 +0700 | [diff] [blame] | 1854 | const ManagedRegisterEntrySpills& entry_spills) { |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1855 | DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet. |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1856 | cfi_.SetCurrentCFAOffset(4); // Return address on stack. |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1857 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1858 | int gpr_count = 0; |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1859 | for (int i = spill_regs.size() - 1; i >= 0; --i) { |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1860 | Register spill = spill_regs.at(i).AsX86().AsCpuRegister(); |
| 1861 | pushl(spill); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1862 | gpr_count++; |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1863 | cfi_.AdjustCFAOffset(kFramePointerSize); |
| 1864 | cfi_.RelOffset(DWARFReg(spill), 0); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1865 | } |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1866 | |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1867 | // return address then method on stack. |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1868 | int32_t adjust = frame_size - gpr_count * kFramePointerSize - |
| 1869 | kFramePointerSize /*method*/ - |
| 1870 | kFramePointerSize /*return address*/; |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1871 | addl(ESP, Immediate(-adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1872 | cfi_.AdjustCFAOffset(adjust); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1873 | pushl(method_reg.AsX86().AsCpuRegister()); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1874 | cfi_.AdjustCFAOffset(kFramePointerSize); |
| 1875 | DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1876 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1877 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1878 | ManagedRegisterSpill spill = entry_spills.at(i); |
| 1879 | if (spill.AsX86().IsCpuRegister()) { |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1880 | int offset = frame_size + spill.getSpillOffset(); |
| 1881 | movl(Address(ESP, offset), spill.AsX86().AsCpuRegister()); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1882 | } else { |
| 1883 | DCHECK(spill.AsX86().IsXmmRegister()); |
| 1884 | if (spill.getSize() == 8) { |
| 1885 | movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister()); |
| 1886 | } else { |
| 1887 | CHECK_EQ(spill.getSize(), 4); |
| 1888 | movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister()); |
| 1889 | } |
| 1890 | } |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1891 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1892 | } |
| 1893 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1894 | void X86Assembler::RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& spill_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1895 | CHECK_ALIGNED(frame_size, kStackAlignment); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1896 | cfi_.RememberState(); |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1897 | // -kFramePointerSize for ArtMethod*. |
| 1898 | int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize; |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1899 | addl(ESP, Immediate(adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1900 | cfi_.AdjustCFAOffset(-adjust); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1901 | for (size_t i = 0; i < spill_regs.size(); ++i) { |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1902 | Register spill = spill_regs.at(i).AsX86().AsCpuRegister(); |
| 1903 | popl(spill); |
| 1904 | cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize)); |
| 1905 | cfi_.Restore(DWARFReg(spill)); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1906 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1907 | ret(); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1908 | // The CFI should be restored for any code that follows the exit block. |
| 1909 | cfi_.RestoreState(); |
| 1910 | cfi_.DefCFAOffset(frame_size); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1911 | } |
| 1912 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1913 | void X86Assembler::IncreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1914 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1915 | addl(ESP, Immediate(-adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1916 | cfi_.AdjustCFAOffset(adjust); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1917 | } |
| 1918 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1919 | void X86Assembler::DecreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1920 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1921 | addl(ESP, Immediate(adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1922 | cfi_.AdjustCFAOffset(-adjust); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1923 | } |
| 1924 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1925 | void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) { |
| 1926 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1927 | if (src.IsNoRegister()) { |
| 1928 | CHECK_EQ(0u, size); |
| 1929 | } else if (src.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1930 | CHECK_EQ(4u, size); |
| 1931 | movl(Address(ESP, offs), src.AsCpuRegister()); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1932 | } else if (src.IsRegisterPair()) { |
| 1933 | CHECK_EQ(8u, size); |
| 1934 | movl(Address(ESP, offs), src.AsRegisterPairLow()); |
| 1935 | movl(Address(ESP, FrameOffset(offs.Int32Value()+4)), |
| 1936 | src.AsRegisterPairHigh()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1937 | } else if (src.IsX87Register()) { |
| 1938 | if (size == 4) { |
| 1939 | fstps(Address(ESP, offs)); |
| 1940 | } else { |
| 1941 | fstpl(Address(ESP, offs)); |
| 1942 | } |
| 1943 | } else { |
| 1944 | CHECK(src.IsXmmRegister()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1945 | if (size == 4) { |
| 1946 | movss(Address(ESP, offs), src.AsXmmRegister()); |
| 1947 | } else { |
| 1948 | movsd(Address(ESP, offs), src.AsXmmRegister()); |
| 1949 | } |
| 1950 | } |
| 1951 | } |
| 1952 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1953 | void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 1954 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1955 | CHECK(src.IsCpuRegister()); |
| 1956 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1957 | } |
| 1958 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1959 | void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 1960 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1961 | CHECK(src.IsCpuRegister()); |
| 1962 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1963 | } |
| 1964 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1965 | void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 1966 | ManagedRegister) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1967 | movl(Address(ESP, dest), Immediate(imm)); |
| 1968 | } |
| 1969 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1970 | void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1971 | ManagedRegister) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1972 | fs()->movl(Address::Absolute(dest), Immediate(imm)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1973 | } |
| 1974 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1975 | void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1976 | FrameOffset fr_offs, |
| 1977 | ManagedRegister mscratch) { |
| 1978 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1979 | CHECK(scratch.IsCpuRegister()); |
| 1980 | leal(scratch.AsCpuRegister(), Address(ESP, fr_offs)); |
| 1981 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1982 | } |
| 1983 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1984 | void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1985 | fs()->movl(Address::Absolute(thr_offs), ESP); |
| 1986 | } |
| 1987 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1988 | void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/, |
| 1989 | FrameOffset /*in_off*/, ManagedRegister /*scratch*/) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1990 | UNIMPLEMENTED(FATAL); // this case only currently exists for ARM |
| 1991 | } |
| 1992 | |
| 1993 | void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 1994 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1995 | if (dest.IsNoRegister()) { |
| 1996 | CHECK_EQ(0u, size); |
| 1997 | } else if (dest.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1998 | CHECK_EQ(4u, size); |
| 1999 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 2000 | } else if (dest.IsRegisterPair()) { |
| 2001 | CHECK_EQ(8u, size); |
| 2002 | movl(dest.AsRegisterPairLow(), Address(ESP, src)); |
| 2003 | movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2004 | } else if (dest.IsX87Register()) { |
| 2005 | if (size == 4) { |
| 2006 | flds(Address(ESP, src)); |
| 2007 | } else { |
| 2008 | fldl(Address(ESP, src)); |
| 2009 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2010 | } else { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2011 | CHECK(dest.IsXmmRegister()); |
| 2012 | if (size == 4) { |
| 2013 | movss(dest.AsXmmRegister(), Address(ESP, src)); |
| 2014 | } else { |
| 2015 | movsd(dest.AsXmmRegister(), Address(ESP, src)); |
| 2016 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2017 | } |
| 2018 | } |
| 2019 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2020 | void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) { |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2021 | X86ManagedRegister dest = mdest.AsX86(); |
| 2022 | if (dest.IsNoRegister()) { |
| 2023 | CHECK_EQ(0u, size); |
| 2024 | } else if (dest.IsCpuRegister()) { |
| 2025 | CHECK_EQ(4u, size); |
| 2026 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(src)); |
| 2027 | } else if (dest.IsRegisterPair()) { |
| 2028 | CHECK_EQ(8u, size); |
| 2029 | fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src)); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2030 | fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4))); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2031 | } else if (dest.IsX87Register()) { |
| 2032 | if (size == 4) { |
| 2033 | fs()->flds(Address::Absolute(src)); |
| 2034 | } else { |
| 2035 | fs()->fldl(Address::Absolute(src)); |
| 2036 | } |
| 2037 | } else { |
| 2038 | CHECK(dest.IsXmmRegister()); |
| 2039 | if (size == 4) { |
| 2040 | fs()->movss(dest.AsXmmRegister(), Address::Absolute(src)); |
| 2041 | } else { |
| 2042 | fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src)); |
| 2043 | } |
| 2044 | } |
| 2045 | } |
| 2046 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 2047 | void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2048 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2049 | CHECK(dest.IsCpuRegister()); |
| 2050 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
| 2051 | } |
| 2052 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 2053 | void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs, |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 2054 | bool unpoison_reference) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2055 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2056 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2057 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 2058 | if (unpoison_reference) { |
| 2059 | MaybeUnpoisonHeapReference(dest.AsCpuRegister()); |
Hiroshi Yamauchi | e63a745 | 2014-02-27 14:44:36 -0800 | [diff] [blame] | 2060 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2061 | } |
| 2062 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2063 | void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
| 2064 | Offset offs) { |
| 2065 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 2066 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2067 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 2068 | } |
| 2069 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2070 | void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest, |
| 2071 | ThreadOffset<4> offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2072 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2073 | CHECK(dest.IsCpuRegister()); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2074 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2075 | } |
| 2076 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 2077 | void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) { |
| 2078 | X86ManagedRegister reg = mreg.AsX86(); |
| 2079 | CHECK(size == 1 || size == 2) << size; |
| 2080 | CHECK(reg.IsCpuRegister()) << reg; |
| 2081 | if (size == 1) { |
| 2082 | movsxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 2083 | } else { |
| 2084 | movsxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 2085 | } |
| 2086 | } |
| 2087 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 2088 | void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) { |
| 2089 | X86ManagedRegister reg = mreg.AsX86(); |
| 2090 | CHECK(size == 1 || size == 2) << size; |
| 2091 | CHECK(reg.IsCpuRegister()) << reg; |
| 2092 | if (size == 1) { |
| 2093 | movzxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 2094 | } else { |
| 2095 | movzxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 2096 | } |
| 2097 | } |
| 2098 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 2099 | void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2100 | X86ManagedRegister dest = mdest.AsX86(); |
| 2101 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2102 | if (!dest.Equals(src)) { |
| 2103 | if (dest.IsCpuRegister() && src.IsCpuRegister()) { |
| 2104 | movl(dest.AsCpuRegister(), src.AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 2105 | } else if (src.IsX87Register() && dest.IsXmmRegister()) { |
| 2106 | // Pass via stack and pop X87 register |
| 2107 | subl(ESP, Immediate(16)); |
| 2108 | if (size == 4) { |
| 2109 | CHECK_EQ(src.AsX87Register(), ST0); |
| 2110 | fstps(Address(ESP, 0)); |
| 2111 | movss(dest.AsXmmRegister(), Address(ESP, 0)); |
| 2112 | } else { |
| 2113 | CHECK_EQ(src.AsX87Register(), ST0); |
| 2114 | fstpl(Address(ESP, 0)); |
| 2115 | movsd(dest.AsXmmRegister(), Address(ESP, 0)); |
| 2116 | } |
| 2117 | addl(ESP, Immediate(16)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2118 | } else { |
| 2119 | // TODO: x87, SSE |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2120 | UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2121 | } |
| 2122 | } |
| 2123 | } |
| 2124 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2125 | void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 2126 | ManagedRegister mscratch) { |
| 2127 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 2128 | CHECK(scratch.IsCpuRegister()); |
| 2129 | movl(scratch.AsCpuRegister(), Address(ESP, src)); |
| 2130 | movl(Address(ESP, dest), scratch.AsCpuRegister()); |
| 2131 | } |
| 2132 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2133 | void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs, |
| 2134 | ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2135 | ManagedRegister mscratch) { |
| 2136 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 2137 | CHECK(scratch.IsCpuRegister()); |
| 2138 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs)); |
| 2139 | Store(fr_offs, scratch, 4); |
| 2140 | } |
| 2141 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2142 | void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2143 | FrameOffset fr_offs, |
| 2144 | ManagedRegister mscratch) { |
| 2145 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 2146 | CHECK(scratch.IsCpuRegister()); |
| 2147 | Load(scratch, fr_offs, 4); |
| 2148 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 2149 | } |
| 2150 | |
| 2151 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 2152 | ManagedRegister mscratch, |
| 2153 | size_t size) { |
| 2154 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2155 | if (scratch.IsCpuRegister() && size == 8) { |
| 2156 | Load(scratch, src, 4); |
| 2157 | Store(dest, scratch, 4); |
| 2158 | Load(scratch, FrameOffset(src.Int32Value() + 4), 4); |
| 2159 | Store(FrameOffset(dest.Int32Value() + 4), scratch, 4); |
| 2160 | } else { |
| 2161 | Load(scratch, src, size); |
| 2162 | Store(dest, scratch, size); |
| 2163 | } |
| 2164 | } |
| 2165 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 2166 | void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/, |
| 2167 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2168 | UNIMPLEMENTED(FATAL); |
| 2169 | } |
| 2170 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2171 | void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 2172 | ManagedRegister scratch, size_t size) { |
| 2173 | CHECK(scratch.IsNoRegister()); |
| 2174 | CHECK_EQ(size, 4u); |
| 2175 | pushl(Address(ESP, src)); |
| 2176 | popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset)); |
| 2177 | } |
| 2178 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2179 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, |
| 2180 | ManagedRegister mscratch, size_t size) { |
| 2181 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 2182 | CHECK_EQ(size, 4u); |
| 2183 | movl(scratch, Address(ESP, src_base)); |
| 2184 | movl(scratch, Address(scratch, src_offset)); |
| 2185 | movl(Address(ESP, dest), scratch); |
| 2186 | } |
| 2187 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2188 | void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 2189 | ManagedRegister src, Offset src_offset, |
| 2190 | ManagedRegister scratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2191 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2192 | CHECK(scratch.IsNoRegister()); |
| 2193 | pushl(Address(src.AsX86().AsCpuRegister(), src_offset)); |
| 2194 | popl(Address(dest.AsX86().AsCpuRegister(), dest_offset)); |
| 2195 | } |
| 2196 | |
| 2197 | void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 2198 | ManagedRegister mscratch, size_t size) { |
| 2199 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 2200 | CHECK_EQ(size, 4u); |
| 2201 | CHECK_EQ(dest.Int32Value(), src.Int32Value()); |
| 2202 | movl(scratch, Address(ESP, src)); |
| 2203 | pushl(Address(scratch, src_offset)); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2204 | popl(Address(scratch, dest_offset)); |
| 2205 | } |
| 2206 | |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 2207 | void X86Assembler::MemoryBarrier(ManagedRegister) { |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 2208 | mfence(); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 2209 | } |
| 2210 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2211 | void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg, |
| 2212 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2213 | ManagedRegister min_reg, bool null_allowed) { |
| 2214 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 2215 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2216 | CHECK(in_reg.IsCpuRegister()); |
| 2217 | CHECK(out_reg.IsCpuRegister()); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 2218 | VerifyObject(in_reg, null_allowed); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2219 | if (null_allowed) { |
| 2220 | Label null_arg; |
| 2221 | if (!out_reg.Equals(in_reg)) { |
| 2222 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 2223 | } |
| 2224 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2225 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2226 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2227 | Bind(&null_arg); |
| 2228 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2229 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2230 | } |
| 2231 | } |
| 2232 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2233 | void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off, |
| 2234 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2235 | ManagedRegister mscratch, |
| 2236 | bool null_allowed) { |
| 2237 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2238 | CHECK(scratch.IsCpuRegister()); |
| 2239 | if (null_allowed) { |
| 2240 | Label null_arg; |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2241 | movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2242 | testl(scratch.AsCpuRegister(), scratch.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2243 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2244 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2245 | Bind(&null_arg); |
| 2246 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2247 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2248 | } |
| 2249 | Store(out_off, scratch, 4); |
| 2250 | } |
| 2251 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2252 | // Given a handle scope entry, load the associated reference. |
| 2253 | void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2254 | ManagedRegister min_reg) { |
| 2255 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 2256 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2257 | CHECK(out_reg.IsCpuRegister()); |
| 2258 | CHECK(in_reg.IsCpuRegister()); |
| 2259 | Label null_arg; |
| 2260 | if (!out_reg.Equals(in_reg)) { |
| 2261 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 2262 | } |
| 2263 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2264 | j(kZero, &null_arg); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2265 | movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0)); |
| 2266 | Bind(&null_arg); |
| 2267 | } |
| 2268 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 2269 | void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2270 | // TODO: not validating references |
| 2271 | } |
| 2272 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 2273 | void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2274 | // TODO: not validating references |
| 2275 | } |
| 2276 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2277 | void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) { |
| 2278 | X86ManagedRegister base = mbase.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2279 | CHECK(base.IsCpuRegister()); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 2280 | call(Address(base.AsCpuRegister(), offset.Int32Value())); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2281 | // TODO: place reference map on call |
| 2282 | } |
| 2283 | |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2284 | void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 2285 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 2286 | movl(scratch, Address(ESP, base)); |
| 2287 | call(Address(scratch, offset)); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 2288 | } |
| 2289 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2290 | void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2291 | fs()->call(Address::Absolute(offset)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 2292 | } |
| 2293 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2294 | void X86Assembler::GetCurrentThread(ManagedRegister tr) { |
| 2295 | fs()->movl(tr.AsX86().AsCpuRegister(), |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2296 | Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 2297 | } |
| 2298 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2299 | void X86Assembler::GetCurrentThread(FrameOffset offset, |
| 2300 | ManagedRegister mscratch) { |
| 2301 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2302 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 2303 | movl(Address(ESP, offset), scratch.AsCpuRegister()); |
| 2304 | } |
| 2305 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 2306 | void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) { |
| 2307 | X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2308 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2309 | fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2310 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2311 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2312 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2313 | void X86ExceptionSlowPath::Emit(Assembler *sasm) { |
| 2314 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2315 | #define __ sp_asm-> |
| 2316 | __ Bind(&entry_); |
Elliott Hughes | 20cde90 | 2011-10-04 17:37:27 -0700 | [diff] [blame] | 2317 | // Note: the return value is dead |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 2318 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 2319 | __ DecreaseFrameSize(stack_adjust_); |
| 2320 | } |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2321 | // Pass exception as argument in EAX |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2322 | __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>())); |
| 2323 | __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException))); |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2324 | // this call should never return |
| 2325 | __ int3(); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2326 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2327 | } |
| 2328 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame^] | 2329 | void X86Assembler::AddConstantArea() { |
| 2330 | const std::vector<int32_t>& area = constant_area_.GetBuffer(); |
| 2331 | // Generate the data for the literal area. |
| 2332 | for (size_t i = 0, e = area.size(); i < e; i++) { |
| 2333 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 2334 | EmitInt32(area[i]); |
| 2335 | } |
| 2336 | } |
| 2337 | |
| 2338 | int ConstantArea::AddInt32(int32_t v) { |
| 2339 | for (size_t i = 0, e = buffer_.size(); i < e; i++) { |
| 2340 | if (v == buffer_[i]) { |
| 2341 | return i * kEntrySize; |
| 2342 | } |
| 2343 | } |
| 2344 | |
| 2345 | // Didn't match anything. |
| 2346 | int result = buffer_.size() * kEntrySize; |
| 2347 | buffer_.push_back(v); |
| 2348 | return result; |
| 2349 | } |
| 2350 | |
| 2351 | int ConstantArea::AddInt64(int64_t v) { |
| 2352 | int32_t v_low = Low32Bits(v); |
| 2353 | int32_t v_high = High32Bits(v); |
| 2354 | if (buffer_.size() > 1) { |
| 2355 | // Ensure we don't pass the end of the buffer. |
| 2356 | for (size_t i = 0, e = buffer_.size() - 1; i < e; i++) { |
| 2357 | if (v_low == buffer_[i] && v_high == buffer_[i + 1]) { |
| 2358 | return i * kEntrySize; |
| 2359 | } |
| 2360 | } |
| 2361 | } |
| 2362 | |
| 2363 | // Didn't match anything. |
| 2364 | int result = buffer_.size() * kEntrySize; |
| 2365 | buffer_.push_back(v_low); |
| 2366 | buffer_.push_back(v_high); |
| 2367 | return result; |
| 2368 | } |
| 2369 | |
| 2370 | int ConstantArea::AddDouble(double v) { |
| 2371 | // Treat the value as a 64-bit integer value. |
| 2372 | return AddInt64(bit_cast<int64_t, double>(v)); |
| 2373 | } |
| 2374 | |
| 2375 | int ConstantArea::AddFloat(float v) { |
| 2376 | // Treat the value as a 32-bit integer value. |
| 2377 | return AddInt32(bit_cast<int32_t, float>(v)); |
| 2378 | } |
| 2379 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2380 | } // namespace x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2381 | } // namespace art |