blob: 48bff6e6af99743525d8d02298cbda794dd7a2c2 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
21#include "mirror/array.h"
22#include "x86_lir.h"
23
24namespace art {
25
26/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 * Compare two 64-bit values
28 * x = y return 0
29 * x < y return -1
30 * x > y return 1
31 */
32void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070033 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070034 FlushAllRegs();
35 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070036 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
37 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080038 LoadValueDirectWideFixed(rl_src1, r_tmp1);
39 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070040 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080041 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
42 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070043 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
44 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080045 OpReg(kOpNeg, rs_r2); // r2 = -r2
46 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070047 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070048 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080049 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070050 RegLocation rl_result = LocCReturn();
51 StoreValue(rl_dest, rl_result);
52}
53
54X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
55 switch (cond) {
56 case kCondEq: return kX86CondEq;
57 case kCondNe: return kX86CondNe;
58 case kCondCs: return kX86CondC;
59 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000060 case kCondUlt: return kX86CondC;
61 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070062 case kCondMi: return kX86CondS;
63 case kCondPl: return kX86CondNs;
64 case kCondVs: return kX86CondO;
65 case kCondVc: return kX86CondNo;
66 case kCondHi: return kX86CondA;
67 case kCondLs: return kX86CondBe;
68 case kCondGe: return kX86CondGe;
69 case kCondLt: return kX86CondL;
70 case kCondGt: return kX86CondG;
71 case kCondLe: return kX86CondLe;
72 case kCondAl:
73 case kCondNv: LOG(FATAL) << "Should not reach here";
74 }
75 return kX86CondO;
76}
77
buzbee2700f7e2014-03-07 09:46:20 -080078LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
79 NewLIR2(kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 X86ConditionCode cc = X86ConditionEncoding(cond);
81 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
82 cc);
83 branch->target = target;
84 return branch;
85}
86
buzbee2700f7e2014-03-07 09:46:20 -080087LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070088 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070089 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
90 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
buzbee2700f7e2014-03-07 09:46:20 -080091 NewLIR2(kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070092 } else {
buzbee2700f7e2014-03-07 09:46:20 -080093 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -070094 }
95 X86ConditionCode cc = X86ConditionEncoding(cond);
96 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
97 branch->target = target;
98 return branch;
99}
100
buzbee2700f7e2014-03-07 09:46:20 -0800101LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
102 // If src or dest is a pair, we'll be using low reg.
103 if (r_dest.IsPair()) {
104 r_dest = r_dest.GetLow();
105 }
106 if (r_src.IsPair()) {
107 r_src = r_src.GetLow();
108 }
buzbee091cc402014-03-31 10:14:40 -0700109 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 return OpFpRegCopy(r_dest, r_src);
111 LIR* res = RawLIR(current_dalvik_offset_, kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800112 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800113 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114 res->flags.is_nop = true;
115 }
116 return res;
117}
118
buzbee7a11ab02014-04-28 20:02:38 -0700119void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
120 if (r_dest != r_src) {
121 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
122 AppendLIR(res);
123 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700124}
125
buzbee2700f7e2014-03-07 09:46:20 -0800126void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700127 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700128 bool dest_fp = r_dest.IsFloat();
129 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700130 if (dest_fp) {
131 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700132 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700134 // TODO: Prevent this from happening in the code. The result is often
135 // unused or could have been loaded more easily from memory.
buzbee091cc402014-03-31 10:14:40 -0700136 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
buzbee7a11ab02014-04-28 20:02:38 -0700137 RegStorage r_tmp = AllocTempDouble();
buzbee091cc402014-03-31 10:14:40 -0700138 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
139 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700140 FreeTemp(r_tmp);
141 }
142 } else {
143 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700144 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
Mark Mendell99380ed2014-05-07 07:53:06 -0400145 RegStorage temp_reg = AllocTempDouble();
146 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
147 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
148 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700149 } else {
buzbee091cc402014-03-31 10:14:40 -0700150 DCHECK(r_dest.IsPair());
151 DCHECK(r_src.IsPair());
buzbee7a11ab02014-04-28 20:02:38 -0700152 // Handle overlap
153 if (r_src.GetHighReg() == r_dest.GetLowReg() && r_src.GetLowReg() == r_dest.GetHighReg()) {
154 // Deal with cycles.
155 RegStorage temp_reg = AllocTemp();
156 OpRegCopy(temp_reg, r_dest.GetHigh());
157 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
158 OpRegCopy(r_dest.GetLow(), temp_reg);
159 FreeTemp(temp_reg);
160 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
161 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
162 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
163 } else {
164 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
165 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
166 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700167 }
168 }
169 }
170}
171
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700172void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800173 RegLocation rl_result;
174 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
175 RegLocation rl_dest = mir_graph_->GetDest(mir);
176 rl_src = LoadValue(rl_src, kCoreReg);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000177 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800178
179 // The kMirOpSelect has two variants, one for constants and one for moves.
180 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
181
182 if (is_constant_case) {
183 int true_val = mir->dalvikInsn.vB;
184 int false_val = mir->dalvikInsn.vC;
185 rl_result = EvalLoc(rl_dest, kCoreReg, true);
186
187 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000188 * For ccode == kCondEq:
189 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800190 * 1) When the true case is zero and result_reg is not same as src_reg:
191 * xor result_reg, result_reg
192 * cmp $0, src_reg
193 * mov t1, $false_case
194 * cmovnz result_reg, t1
195 * 2) When the false case is zero and result_reg is not same as src_reg:
196 * xor result_reg, result_reg
197 * cmp $0, src_reg
198 * mov t1, $true_case
199 * cmovz result_reg, t1
200 * 3) All other cases (we do compare first to set eflags):
201 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000202 * mov result_reg, $false_case
203 * mov t1, $true_case
204 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800205 */
buzbee2700f7e2014-03-07 09:46:20 -0800206 const bool result_reg_same_as_src =
207 (rl_src.location == kLocPhysReg && rl_src.reg.GetReg() == rl_result.reg.GetReg());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800208 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
209 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
210 const bool catch_all_case = !(true_zero_case || false_zero_case);
211
212 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800213 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800214 }
215
216 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800217 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800218 }
219
220 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800221 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800222 }
223
224 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000225 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
226 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbee2700f7e2014-03-07 09:46:20 -0800227 RegStorage temp1_reg = AllocTemp();
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800228 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
229
buzbee2700f7e2014-03-07 09:46:20 -0800230 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800231
232 FreeTemp(temp1_reg);
233 }
234 } else {
235 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
236 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
237 rl_true = LoadValue(rl_true, kCoreReg);
238 rl_false = LoadValue(rl_false, kCoreReg);
239 rl_result = EvalLoc(rl_dest, kCoreReg, true);
240
241 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000242 * For ccode == kCondEq:
243 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800244 * 1) When true case is already in place:
245 * cmp $0, src_reg
246 * cmovnz result_reg, false_reg
247 * 2) When false case is already in place:
248 * cmp $0, src_reg
249 * cmovz result_reg, true_reg
250 * 3) When neither cases are in place:
251 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000252 * mov result_reg, false_reg
253 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800254 */
255
256 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800257 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800258
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000259 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800260 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000261 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800262 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800263 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800264 OpRegCopy(rl_result.reg, rl_false.reg);
265 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800266 }
267 }
268
269 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700270}
271
272void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700273 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700274 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
275 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000276 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800277
278 if (rl_src1.is_const) {
279 std::swap(rl_src1, rl_src2);
280 ccode = FlipComparisonOrder(ccode);
281 }
282 if (rl_src2.is_const) {
283 // Do special compare/branch against simple const operand
284 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
285 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
286 return;
287 }
288
Brian Carlstrom7940e442013-07-12 13:46:57 -0700289 FlushAllRegs();
290 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700291 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
292 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800293 LoadValueDirectWideFixed(rl_src1, r_tmp1);
294 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700295 // Swap operands and condition code to prevent use of zero flag.
296 if (ccode == kCondLe || ccode == kCondGt) {
297 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800298 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
299 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700300 } else {
301 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800302 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
303 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700304 }
305 switch (ccode) {
306 case kCondEq:
307 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800308 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700309 break;
310 case kCondLe:
311 ccode = kCondGe;
312 break;
313 case kCondGt:
314 ccode = kCondLt;
315 break;
316 case kCondLt:
317 case kCondGe:
318 break;
319 default:
320 LOG(FATAL) << "Unexpected ccode: " << ccode;
321 }
322 OpCondBranch(ccode, taken);
323}
324
Mark Mendell412d4f82013-12-18 13:32:36 -0800325void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
326 int64_t val, ConditionCode ccode) {
327 int32_t val_lo = Low32Bits(val);
328 int32_t val_hi = High32Bits(val);
329 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800330 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400331 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
332 if (is_equality_test && val != 0) {
333 rl_src1 = ForceTempWide(rl_src1);
334 }
buzbee2700f7e2014-03-07 09:46:20 -0800335 RegStorage low_reg = rl_src1.reg.GetLow();
336 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800337
Mark Mendell752e2052014-05-01 10:19:04 -0400338 if (is_equality_test) {
339 // We can simpolify of comparing for ==, != to 0.
340 if (val == 0) {
341 if (IsTemp(low_reg)) {
342 OpRegReg(kOpOr, low_reg, high_reg);
343 // We have now changed it; ignore the old values.
344 Clobber(rl_src1.reg);
345 } else {
346 RegStorage t_reg = AllocTemp();
347 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
348 FreeTemp(t_reg);
349 }
350 OpCondBranch(ccode, taken);
351 return;
352 }
353
354 // Need to compute the actual value for ==, !=.
355 OpRegImm(kOpSub, low_reg, val_lo);
356 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
357 OpRegReg(kOpOr, high_reg, low_reg);
358 Clobber(rl_src1.reg);
359 } else if (ccode == kCondLe || ccode == kCondGt) {
360 // Swap operands and condition code to prevent use of zero flag.
361 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
362 LoadConstantWide(tmp, val);
363 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
364 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
365 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
366 FreeTemp(tmp);
367 } else {
368 // We can use a compare for the low word to set CF.
369 OpRegImm(kOpCmp, low_reg, val_lo);
370 if (IsTemp(high_reg)) {
371 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
372 // We have now changed it; ignore the old values.
373 Clobber(rl_src1.reg);
374 } else {
375 // mov temp_reg, high_reg; sbb temp_reg, high_constant
376 RegStorage t_reg = AllocTemp();
377 OpRegCopy(t_reg, high_reg);
378 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
379 FreeTemp(t_reg);
380 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800381 }
382
Mark Mendell752e2052014-05-01 10:19:04 -0400383 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800384}
385
Mark Mendell2bf31e62014-01-23 12:13:40 -0800386void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
387 // It does not make sense to calculate magic and shift for zero divisor.
388 DCHECK_NE(divisor, 0);
389
390 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
391 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
392 * The magic number M and shift S can be calculated in the following way:
393 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
394 * where divisor(d) >=2.
395 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
396 * where divisor(d) <= -2.
397 * Thus nc can be calculated like:
398 * nc = 2^31 + 2^31 % d - 1, where d >= 2
399 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
400 *
401 * So the shift p is the smallest p satisfying
402 * 2^p > nc * (d - 2^p % d), where d >= 2
403 * 2^p > nc * (d + 2^p % d), where d <= -2.
404 *
405 * the magic number M is calcuated by
406 * M = (2^p + d - 2^p % d) / d, where d >= 2
407 * M = (2^p - d - 2^p % d) / d, where d <= -2.
408 *
409 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
410 * the shift number S.
411 */
412
413 int32_t p = 31;
414 const uint32_t two31 = 0x80000000U;
415
416 // Initialize the computations.
417 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
418 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
419 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
420 uint32_t quotient1 = two31 / abs_nc;
421 uint32_t remainder1 = two31 % abs_nc;
422 uint32_t quotient2 = two31 / abs_d;
423 uint32_t remainder2 = two31 % abs_d;
424
425 /*
426 * To avoid handling both positive and negative divisor, Hacker's Delight
427 * introduces a method to handle these 2 cases together to avoid duplication.
428 */
429 uint32_t delta;
430 do {
431 p++;
432 quotient1 = 2 * quotient1;
433 remainder1 = 2 * remainder1;
434 if (remainder1 >= abs_nc) {
435 quotient1++;
436 remainder1 = remainder1 - abs_nc;
437 }
438 quotient2 = 2 * quotient2;
439 remainder2 = 2 * remainder2;
440 if (remainder2 >= abs_d) {
441 quotient2++;
442 remainder2 = remainder2 - abs_d;
443 }
444 delta = abs_d - remainder2;
445 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
446
447 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
448 shift = p - 32;
449}
450
buzbee2700f7e2014-03-07 09:46:20 -0800451RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700452 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
453 return rl_dest;
454}
455
Mark Mendell2bf31e62014-01-23 12:13:40 -0800456RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
457 int imm, bool is_div) {
458 // Use a multiply (and fixup) to perform an int div/rem by a constant.
459
460 // We have to use fixed registers, so flush all the temps.
461 FlushAllRegs();
462 LockCallTemps(); // Prepare for explicit register usage.
463
464 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700465 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800466
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700467 // handle div/rem by 1 special case.
468 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800469 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700470 // x / 1 == x.
471 StoreValue(rl_result, rl_src);
472 } else {
473 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800474 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700475 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000476 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700477 }
478 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
479 if (is_div) {
480 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800481 LoadValueDirectFixed(rl_src, rs_r0);
482 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800483 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
484
485 // for x != MIN_INT, x / -1 == -x.
486 NewLIR1(kX86Neg32R, r0);
487
488 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
489 // The target for cmp/jmp above.
490 minint_branch->target = NewLIR0(kPseudoTargetLabel);
491 // EAX already contains the right value (0x80000000),
492 branch_around->target = NewLIR0(kPseudoTargetLabel);
493 } else {
494 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800495 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800496 }
497 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000498 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800499 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700500 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800501 // Use H.S.Warren's Hacker's Delight Chapter 10 and
502 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
503 int magic, shift;
504 CalculateMagicAndShift(imm, magic, shift);
505
506 /*
507 * For imm >= 2,
508 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
509 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
510 * For imm <= -2,
511 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
512 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
513 * We implement this algorithm in the following way:
514 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
515 * 2. if imm > 0 and magic < 0, add numerator to EDX
516 * if imm < 0 and magic > 0, sub numerator from EDX
517 * 3. if S !=0, SAR S bits for EDX
518 * 4. add 1 to EDX if EDX < 0
519 * 5. Thus, EDX is the quotient
520 */
521
522 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800523 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800524 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
525 // We will need the value later.
526 if (rl_src.location == kLocPhysReg) {
527 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700528 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800529 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800530 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800531 numerator_reg = rs_r1;
532 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800533 }
buzbee2700f7e2014-03-07 09:46:20 -0800534 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800535 } else {
536 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800537 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800538 }
539
540 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800541 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800542
543 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700544 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800545
546 if (imm > 0 && magic < 0) {
547 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800548 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700549 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800550 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800551 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700552 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800553 }
554
555 // Do we need the shift?
556 if (shift != 0) {
557 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700558 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800559 }
560
561 // Add 1 to EDX if EDX < 0.
562
563 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800564 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800565
566 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700567 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800568
569 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700570 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800571
572 // Quotient is in EDX.
573 if (!is_div) {
574 // We need to compute the remainder.
575 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800576 DCHECK(numerator_reg.Valid());
577 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800578
579 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800580 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800581
582 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700583 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800584
585 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000586 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800587 }
588 }
589
590 return rl_result;
591}
592
buzbee2700f7e2014-03-07 09:46:20 -0800593RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
594 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
596 return rl_dest;
597}
598
Mark Mendell2bf31e62014-01-23 12:13:40 -0800599RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
600 RegLocation rl_src2, bool is_div, bool check_zero) {
601 // We have to use fixed registers, so flush all the temps.
602 FlushAllRegs();
603 LockCallTemps(); // Prepare for explicit register usage.
604
605 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800606 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800607
608 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800609 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800610
611 // Copy LHS sign bit into EDX.
612 NewLIR0(kx86Cdq32Da);
613
614 if (check_zero) {
615 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700616 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800617 }
618
619 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800620 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
622
623 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800624 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800625 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
626
627 // In 0x80000000/-1 case.
628 if (!is_div) {
629 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800630 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800631 }
632 LIR* done = NewLIR1(kX86Jmp8, 0);
633
634 // Expected case.
635 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
636 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700637 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800638 done->target = NewLIR0(kPseudoTargetLabel);
639
640 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700641 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800642 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000643 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800644 }
645 return rl_result;
646}
647
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700648bool X86Mir2Lir::GenInlinedMinMaxInt(CallInfo* info, bool is_min) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700649 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800650
651 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 RegLocation rl_src1 = info->args[0];
653 RegLocation rl_src2 = info->args[1];
654 rl_src1 = LoadValue(rl_src1, kCoreReg);
655 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800656
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 RegLocation rl_dest = InlineTarget(info);
658 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800659
660 /*
661 * If the result register is the same as the second element, then we need to be careful.
662 * The reason is that the first copy will inadvertently clobber the second element with
663 * the first one thus yielding the wrong result. Thus we do a swap in that case.
664 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000665 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800666 std::swap(rl_src1, rl_src2);
667 }
668
669 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800670 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800671
672 // If the integers are both in the same register, then there is nothing else to do
673 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000674 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800675 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800676 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800677
678 // Conditionally move the other integer into the destination register.
679 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800680 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800681 }
682
Brian Carlstrom7940e442013-07-12 13:46:57 -0700683 StoreValue(rl_dest, rl_result);
684 return true;
685}
686
Vladimir Markoe508a202013-11-04 15:24:22 +0000687bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
688 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800689 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
buzbee695d13a2014-04-19 13:32:20 -0700690 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000691 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
692 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Vladimir Marko455759b2014-05-06 20:49:36 +0100693 // Unaligned access is allowed on x86.
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100694 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -0700695 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000696 StoreValueWide(rl_dest, rl_result);
697 } else {
buzbee695d13a2014-04-19 13:32:20 -0700698 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000699 StoreValue(rl_dest, rl_result);
700 }
701 return true;
702}
703
704bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
705 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800706 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000707 RegLocation rl_src_value = info->args[2]; // [size] value
708 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -0700709 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000710 // Unaligned access is allowed on x86.
711 RegLocation rl_value = LoadValueWide(rl_src_value, kCoreReg);
Vladimir Marko455759b2014-05-06 20:49:36 +0100712 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size);
Vladimir Markoe508a202013-11-04 15:24:22 +0000713 } else {
buzbee695d13a2014-04-19 13:32:20 -0700714 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000715 // Unaligned access is allowed on x86.
716 RegLocation rl_value = LoadValue(rl_src_value, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800717 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size);
Vladimir Markoe508a202013-11-04 15:24:22 +0000718 }
719 return true;
720}
721
buzbee2700f7e2014-03-07 09:46:20 -0800722void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
723 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724}
725
Ian Rogersdd7624d2014-03-14 17:43:00 -0700726void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700727 DCHECK_EQ(kX86, cu_->instruction_set);
728 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
729}
730
731void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
732 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700733 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700734}
735
buzbee2700f7e2014-03-07 09:46:20 -0800736static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
737 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700738}
739
Vladimir Marko1c282e22013-11-21 14:49:47 +0000740bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700741 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000742 // Unused - RegLocation rl_src_unsafe = info->args[0];
743 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
744 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800745 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Markoc29bb612013-11-27 16:47:25 +0000746 RegLocation rl_src_expected = info->args[4]; // int, long or Object
747 // If is_long, high half is in info->args[5]
748 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
749 // If is_long, high half is in info->args[7]
750
751 if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700752 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
753 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000754 FlushAllRegs();
755 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700756 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
757 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800758 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
759 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee091cc402014-03-31 10:14:40 -0700760 NewLIR1(kX86Push32R, rs_rDI.GetReg());
761 MarkTemp(rs_rDI);
762 LockTemp(rs_rDI);
763 NewLIR1(kX86Push32R, rs_rSI.GetReg());
764 MarkTemp(rs_rSI);
765 LockTemp(rs_rSI);
Vladimir Markoa6fd8ba2013-12-13 10:53:49 +0000766 const int push_offset = 4 /* push edi */ + 4 /* push esi */;
buzbee2700f7e2014-03-07 09:46:20 -0800767 int srcObjSp = IsInReg(this, rl_src_obj, rs_rSI) ? 0
768 : (IsInReg(this, rl_src_obj, rs_rDI) ? 4
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700769 : (SRegOffset(rl_src_obj.s_reg_low) + push_offset));
buzbee695d13a2014-04-19 13:32:20 -0700770 // FIXME: needs 64-bit update.
buzbee2700f7e2014-03-07 09:46:20 -0800771 LoadWordDisp(TargetReg(kSp), srcObjSp, rs_rDI);
772 int srcOffsetSp = IsInReg(this, rl_src_offset, rs_rSI) ? 0
773 : (IsInReg(this, rl_src_offset, rs_rDI) ? 4
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700774 : (SRegOffset(rl_src_offset.s_reg_low) + push_offset));
buzbee2700f7e2014-03-07 09:46:20 -0800775 LoadWordDisp(TargetReg(kSp), srcOffsetSp, rs_rSI);
buzbee091cc402014-03-31 10:14:40 -0700776 NewLIR4(kX86LockCmpxchg8bA, rs_rDI.GetReg(), rs_rSI.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800777
778 // After a store we need to insert barrier in case of potential load. Since the
779 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
780 GenMemBarrier(kStoreLoad);
781
buzbee091cc402014-03-31 10:14:40 -0700782 FreeTemp(rs_rSI);
783 UnmarkTemp(rs_rSI);
784 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
785 FreeTemp(rs_rDI);
786 UnmarkTemp(rs_rDI);
787 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
Vladimir Marko70b797d2013-12-03 15:25:24 +0000788 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000789 } else {
790 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800791 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700792 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800793 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000794
Vladimir Markoc29bb612013-11-27 16:47:25 +0000795 RegLocation rl_object = LoadValue(rl_src_obj, kCoreReg);
796 RegLocation rl_new_value = LoadValue(rl_src_new_value, kCoreReg);
797
798 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
799 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700800 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800801 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700802 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000803 }
804
805 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800806 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000807 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000808
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800809 // After a store we need to insert barrier in case of potential load. Since the
810 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
811 GenMemBarrier(kStoreLoad);
812
buzbee091cc402014-03-31 10:14:40 -0700813 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000814 }
815
816 // Convert ZF to boolean
817 RegLocation rl_dest = InlineTarget(info); // boolean place for result
818 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000819 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondZ);
820 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000821 StoreValue(rl_dest, rl_result);
822 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700823}
824
buzbee2700f7e2014-03-07 09:46:20 -0800825LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800826 CHECK(base_of_code_ != nullptr);
827
828 // Address the start of the method
829 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
830 LoadValueDirectFixed(rl_method, reg);
831 store_method_addr_used_ = true;
832
833 // Load the proper value from the literal area.
834 // We don't know the proper offset for the value, so pick one that will force
835 // 4 byte offset. We will fix this up in the assembler later to have the right
836 // value.
buzbee2700f7e2014-03-07 09:46:20 -0800837 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
838 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800839 res->target = target;
840 res->flags.fixup = kFixupLoad;
841 SetMemRefType(res, true, kLiteral);
842 store_method_addr_used_ = true;
843 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844}
845
buzbee2700f7e2014-03-07 09:46:20 -0800846LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700847 LOG(FATAL) << "Unexpected use of OpVldm for x86";
848 return NULL;
849}
850
buzbee2700f7e2014-03-07 09:46:20 -0800851LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852 LOG(FATAL) << "Unexpected use of OpVstm for x86";
853 return NULL;
854}
855
856void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
857 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700858 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -0800859 RegStorage t_reg = AllocTemp();
860 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
861 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700862 FreeTemp(t_reg);
863 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800864 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700865 }
866}
867
Mingyao Yange643a172014-04-08 11:02:52 -0700868void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
buzbee2700f7e2014-03-07 09:46:20 -0800869 DCHECK(reg.IsPair()); // TODO: allow 64BitSolo.
870 // We are not supposed to clobber the incoming storage, so allocate a temporary.
871 RegStorage t_reg = AllocTemp();
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800872
873 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
buzbee2700f7e2014-03-07 09:46:20 -0800874 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800875
876 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -0700877 GenDivZeroCheck(kCondEq);
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800878
879 // The temp is no longer needed so free it at this time.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700880 FreeTemp(t_reg);
881}
882
Mingyao Yang80365d92014-04-18 12:10:58 -0700883void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
884 RegStorage array_base,
885 int len_offset) {
886 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
887 public:
888 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
889 RegStorage index, RegStorage array_base, int32_t len_offset)
890 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
891 index_(index), array_base_(array_base), len_offset_(len_offset) {
892 }
893
894 void Compile() OVERRIDE {
895 m2l_->ResetRegPool();
896 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700897 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -0700898
899 RegStorage new_index = index_;
900 // Move index out of kArg1, either directly to kArg0, or to kArg2.
901 if (index_.GetReg() == m2l_->TargetReg(kArg1).GetReg()) {
902 if (array_base_.GetReg() == m2l_->TargetReg(kArg0).GetReg()) {
903 m2l_->OpRegCopy(m2l_->TargetReg(kArg2), index_);
904 new_index = m2l_->TargetReg(kArg2);
905 } else {
906 m2l_->OpRegCopy(m2l_->TargetReg(kArg0), index_);
907 new_index = m2l_->TargetReg(kArg0);
908 }
909 }
910 // Load array length to kArg1.
911 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1), array_base_, len_offset_);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700912 if (Is64BitInstructionSet(cu_->instruction_set)) {
913 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
914 new_index, m2l_->TargetReg(kArg1), true);
915 } else {
916 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
917 new_index, m2l_->TargetReg(kArg1), true);
918 }
Mingyao Yang80365d92014-04-18 12:10:58 -0700919 }
920
921 private:
922 const RegStorage index_;
923 const RegStorage array_base_;
924 const int32_t len_offset_;
925 };
926
927 OpRegMem(kOpCmp, index, array_base, len_offset);
928 LIR* branch = OpCondBranch(kCondUge, nullptr);
929 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
930 index, array_base, len_offset));
931}
932
933void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
934 RegStorage array_base,
935 int32_t len_offset) {
936 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
937 public:
938 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
939 int32_t index, RegStorage array_base, int32_t len_offset)
940 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
941 index_(index), array_base_(array_base), len_offset_(len_offset) {
942 }
943
944 void Compile() OVERRIDE {
945 m2l_->ResetRegPool();
946 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700947 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -0700948
949 // Load array length to kArg1.
950 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1), array_base_, len_offset_);
951 m2l_->LoadConstant(m2l_->TargetReg(kArg0), index_);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700952 if (Is64BitInstructionSet(cu_->instruction_set)) {
953 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
954 m2l_->TargetReg(kArg0), m2l_->TargetReg(kArg1), true);
955 } else {
956 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
957 m2l_->TargetReg(kArg0), m2l_->TargetReg(kArg1), true);
958 }
Mingyao Yang80365d92014-04-18 12:10:58 -0700959 }
960
961 private:
962 const int32_t index_;
963 const RegStorage array_base_;
964 const int32_t len_offset_;
965 };
966
967 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
968 LIR* branch = OpCondBranch(kCondLs, nullptr);
969 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
970 index, array_base, len_offset));
971}
972
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700974LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700975 if (Is64BitInstructionSet(cu_->instruction_set)) {
976 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
977 } else {
978 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
979 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700980 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
981}
982
983// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -0800984LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700985 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -0800986 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700987}
988
buzbee11b63d12013-08-27 07:34:17 -0700989bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700990 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700991 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
992 return false;
993}
994
Ian Rogerse2143c02014-03-28 08:47:16 -0700995bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
996 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
997 return false;
998}
999
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001000LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001001 LOG(FATAL) << "Unexpected use of OpIT in x86";
1002 return NULL;
1003}
1004
Dave Allison3da67a52014-04-02 17:03:45 -07001005void X86Mir2Lir::OpEndIT(LIR* it) {
1006 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1007}
1008
buzbee2700f7e2014-03-07 09:46:20 -08001009void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001010 switch (val) {
1011 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001012 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001013 break;
1014 case 1:
1015 OpRegCopy(dest, src);
1016 break;
1017 default:
1018 OpRegRegImm(kOpMul, dest, src, val);
1019 break;
1020 }
1021}
1022
buzbee2700f7e2014-03-07 09:46:20 -08001023void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001024 LIR *m;
1025 switch (val) {
1026 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001027 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001028 break;
1029 case 1:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001030 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001031 break;
1032 default:
buzbee091cc402014-03-31 10:14:40 -07001033 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1034 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001035 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1036 break;
1037 }
1038}
1039
Mark Mendelle02d48f2014-01-15 11:19:23 -08001040void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001041 RegLocation rl_src2) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001042 if (rl_src1.is_const) {
1043 std::swap(rl_src1, rl_src2);
1044 }
1045 // Are we multiplying by a constant?
1046 if (rl_src2.is_const) {
1047 // Do special compare/branch against simple const operand
1048 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1049 if (val == 0) {
1050 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001051 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1052 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001053 StoreValueWide(rl_dest, rl_result);
1054 return;
1055 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001056 StoreValueWide(rl_dest, rl_src1);
1057 return;
1058 } else if (val == 2) {
1059 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1060 return;
1061 } else if (IsPowerOfTwo(val)) {
1062 int shift_amount = LowestSetBit(val);
1063 if (!BadOverlap(rl_src1, rl_dest)) {
1064 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1065 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1066 rl_src1, shift_amount);
1067 StoreValueWide(rl_dest, rl_result);
1068 return;
1069 }
1070 }
1071
1072 // Okay, just bite the bullet and do it.
1073 int32_t val_lo = Low32Bits(val);
1074 int32_t val_hi = High32Bits(val);
1075 FlushAllRegs();
1076 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001077 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001078 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1079 int displacement = SRegOffset(rl_src1.s_reg_low);
1080
1081 // ECX <- 1H * 2L
1082 // EAX <- 1L * 2H
1083 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001084 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1085 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001086 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001087 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1088 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001089 }
1090
1091 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001092 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001093
1094 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001095 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001096
1097 // EDX:EAX <- 2L * 1L (double precision)
1098 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001099 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001100 } else {
buzbee091cc402014-03-31 10:14:40 -07001101 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001102 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1103 true /* is_load */, true /* is_64bit */);
1104 }
1105
1106 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001107 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001108
1109 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001110 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1111 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001112 StoreValueWide(rl_dest, rl_result);
1113 return;
1114 }
1115
1116 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001117 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1118 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1119 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1120
Mark Mendell4708dcd2014-01-22 09:05:18 -08001121 FlushAllRegs();
1122 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001123 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1124 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001125
1126 // At this point, the VRs are in their home locations.
1127 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1128 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1129
1130 // ECX <- 1H
1131 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001132 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001133 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001134 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001135 }
1136
Mark Mendellde99bba2014-02-14 12:15:02 -08001137 if (is_square) {
1138 // Take advantage of the fact that the values are the same.
1139 // ECX <- ECX * 2L (1H * 2L)
1140 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001141 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001142 } else {
1143 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001144 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1145 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001146 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1147 true /* is_load */, true /* is_64bit */);
1148 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001149
Mark Mendellde99bba2014-02-14 12:15:02 -08001150 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001151 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001152 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001153 // EAX <- 2H
1154 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001155 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001156 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001157 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32);
Mark Mendellde99bba2014-02-14 12:15:02 -08001158 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001159
Mark Mendellde99bba2014-02-14 12:15:02 -08001160 // EAX <- EAX * 1L (2H * 1L)
1161 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001162 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001163 } else {
1164 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001165 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1166 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001167 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1168 true /* is_load */, true /* is_64bit */);
1169 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001170
Mark Mendellde99bba2014-02-14 12:15:02 -08001171 // ECX <- ECX * 2L (1H * 2L)
1172 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001173 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001174 } else {
1175 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001176 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1177 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001178 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1179 true /* is_load */, true /* is_64bit */);
1180 }
1181
1182 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001183 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001184 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001185
1186 // EAX <- 2L
1187 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001188 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001189 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001190 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001191 }
1192
1193 // EDX:EAX <- 2L * 1L (double precision)
1194 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001195 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001196 } else {
1197 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001198 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001199 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1200 true /* is_load */, true /* is_64bit */);
1201 }
1202
1203 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001204 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001205
1206 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001207 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001208 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001209 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001210}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001211
1212void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1213 Instruction::Code op) {
1214 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1215 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1216 if (rl_src.location == kLocPhysReg) {
1217 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001218 // But we must ensure that rl_src is in pair
Vladimir Marko0dc242d2014-05-12 16:22:14 +01001219 rl_src = LoadValueWide(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001220 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001221 // The registers are the same, so we would clobber it before the use.
buzbee2700f7e2014-03-07 09:46:20 -08001222 RegStorage temp_reg = AllocTemp();
1223 OpRegCopy(temp_reg, rl_dest.reg);
1224 rl_src.reg.SetHighReg(temp_reg.GetReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001225 }
buzbee2700f7e2014-03-07 09:46:20 -08001226 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001227
1228 x86op = GetOpcode(op, rl_dest, rl_src, true);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001229 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
buzbee2700f7e2014-03-07 09:46:20 -08001230 FreeTemp(rl_src.reg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001231 return;
1232 }
1233
1234 // RHS is in memory.
1235 DCHECK((rl_src.location == kLocDalvikFrame) ||
1236 (rl_src.location == kLocCompilerTemp));
buzbee2700f7e2014-03-07 09:46:20 -08001237 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001238 int displacement = SRegOffset(rl_src.s_reg_low);
1239
buzbee2700f7e2014-03-07 09:46:20 -08001240 LIR *lir = NewLIR3(x86op, rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001241 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1242 true /* is_load */, true /* is64bit */);
1243 x86op = GetOpcode(op, rl_dest, rl_src, true);
buzbee2700f7e2014-03-07 09:46:20 -08001244 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001245 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1246 true /* is_load */, true /* is64bit */);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001247}
1248
Mark Mendelle02d48f2014-01-15 11:19:23 -08001249void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001250 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001251 if (rl_dest.location == kLocPhysReg) {
1252 // Ensure we are in a register pair
1253 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1254
buzbee30adc732014-05-09 15:10:18 -07001255 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001256 GenLongRegOrMemOp(rl_result, rl_src, op);
1257 StoreFinalValueWide(rl_dest, rl_result);
1258 return;
1259 }
1260
1261 // It wasn't in registers, so it better be in memory.
1262 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1263 (rl_dest.location == kLocCompilerTemp));
1264 rl_src = LoadValueWide(rl_src, kCoreReg);
1265
1266 // Operate directly into memory.
1267 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
buzbee2700f7e2014-03-07 09:46:20 -08001268 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001269 int displacement = SRegOffset(rl_dest.s_reg_low);
1270
buzbee2700f7e2014-03-07 09:46:20 -08001271 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001272 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001273 true /* is_load */, true /* is64bit */);
1274 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001275 false /* is_load */, true /* is64bit */);
1276 x86op = GetOpcode(op, rl_dest, rl_src, true);
buzbee2700f7e2014-03-07 09:46:20 -08001277 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001278 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001279 true /* is_load */, true /* is64bit */);
1280 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001281 false /* is_load */, true /* is64bit */);
buzbee2700f7e2014-03-07 09:46:20 -08001282 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001283}
1284
Mark Mendelle02d48f2014-01-15 11:19:23 -08001285void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1286 RegLocation rl_src2, Instruction::Code op,
1287 bool is_commutative) {
1288 // Is this really a 2 operand operation?
1289 switch (op) {
1290 case Instruction::ADD_LONG_2ADDR:
1291 case Instruction::SUB_LONG_2ADDR:
1292 case Instruction::AND_LONG_2ADDR:
1293 case Instruction::OR_LONG_2ADDR:
1294 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001295 if (GenerateTwoOperandInstructions()) {
1296 GenLongArith(rl_dest, rl_src2, op);
1297 return;
1298 }
1299 break;
1300
Mark Mendelle02d48f2014-01-15 11:19:23 -08001301 default:
1302 break;
1303 }
1304
1305 if (rl_dest.location == kLocPhysReg) {
1306 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1307
1308 // We are about to clobber the LHS, so it needs to be a temp.
1309 rl_result = ForceTempWide(rl_result);
1310
1311 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001312 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001313 GenLongRegOrMemOp(rl_result, rl_src2, op);
1314
1315 // And now record that the result is in the temp.
1316 StoreFinalValueWide(rl_dest, rl_result);
1317 return;
1318 }
1319
1320 // It wasn't in registers, so it better be in memory.
1321 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1322 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001323 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1324 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001325
1326 // Get one of the source operands into temporary register.
1327 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
buzbee091cc402014-03-31 10:14:40 -07001328 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001329 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1330 } else if (is_commutative) {
1331 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1332 // We need at least one of them to be a temporary.
buzbee091cc402014-03-31 10:14:40 -07001333 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001334 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001335 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1336 } else {
1337 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1338 StoreFinalValueWide(rl_dest, rl_src2);
1339 return;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001340 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001341 } else {
1342 // Need LHS to be the temp.
1343 rl_src1 = ForceTempWide(rl_src1);
1344 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1345 }
1346
1347 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001348}
1349
Mark Mendelle02d48f2014-01-15 11:19:23 -08001350void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001351 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001352 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1353}
1354
1355void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1356 RegLocation rl_src1, RegLocation rl_src2) {
1357 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1358}
1359
1360void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1361 RegLocation rl_src1, RegLocation rl_src2) {
1362 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1363}
1364
1365void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1366 RegLocation rl_src1, RegLocation rl_src2) {
1367 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1368}
1369
1370void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1371 RegLocation rl_src1, RegLocation rl_src2) {
1372 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001373}
1374
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001375void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
1376 LOG(FATAL) << "Unexpected use GenNotLong()";
1377}
1378
1379void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1380 RegLocation rl_src2, bool is_div) {
1381 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1382}
1383
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001384void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001385 rl_src = LoadValueWide(rl_src, kCoreReg);
1386 RegLocation rl_result = ForceTempWide(rl_src);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001387 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
buzbee2700f7e2014-03-07 09:46:20 -08001388 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001389 // The registers are the same, so we would clobber it before the use.
buzbee2700f7e2014-03-07 09:46:20 -08001390 RegStorage temp_reg = AllocTemp();
1391 OpRegCopy(temp_reg, rl_result.reg);
1392 rl_result.reg.SetHighReg(temp_reg.GetReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001393 }
buzbee2700f7e2014-03-07 09:46:20 -08001394 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1395 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1396 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Brian Carlstrom7940e442013-07-12 13:46:57 -07001397 StoreValueWide(rl_dest, rl_result);
1398}
1399
buzbee091cc402014-03-31 10:14:40 -07001400void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001401 DCHECK_EQ(kX86, cu_->instruction_set);
1402 X86OpCode opcode = kX86Bkpt;
1403 switch (op) {
1404 case kOpCmp: opcode = kX86Cmp32RT; break;
1405 case kOpMov: opcode = kX86Mov32RT; break;
1406 default:
1407 LOG(FATAL) << "Bad opcode: " << op;
1408 break;
1409 }
1410 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1411}
1412
1413void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1414 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001415 X86OpCode opcode = kX86Bkpt;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001416 if (Gen64Bit() && r_dest.Is64BitSolo()) {
1417 switch (op) {
1418 case kOpCmp: opcode = kX86Cmp64RT; break;
1419 case kOpMov: opcode = kX86Mov64RT; break;
1420 default:
1421 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1422 break;
1423 }
1424 } else {
1425 switch (op) {
1426 case kOpCmp: opcode = kX86Cmp32RT; break;
1427 case kOpMov: opcode = kX86Mov32RT; break;
1428 default:
1429 LOG(FATAL) << "Bad opcode: " << op;
1430 break;
1431 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001432 }
buzbee091cc402014-03-31 10:14:40 -07001433 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001434}
1435
1436/*
1437 * Generate array load
1438 */
1439void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001440 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001441 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001442 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001443 RegLocation rl_result;
1444 rl_array = LoadValue(rl_array, kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001445
Mark Mendell343adb52013-12-18 06:02:17 -08001446 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001447 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001448 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1449 } else {
1450 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1451 }
1452
Mark Mendell343adb52013-12-18 06:02:17 -08001453 bool constant_index = rl_index.is_const;
1454 int32_t constant_index_value = 0;
1455 if (!constant_index) {
1456 rl_index = LoadValue(rl_index, kCoreReg);
1457 } else {
1458 constant_index_value = mir_graph_->ConstantValue(rl_index);
1459 // If index is constant, just fold it into the data offset
1460 data_offset += constant_index_value << scale;
1461 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001462 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001463 }
1464
Brian Carlstrom7940e442013-07-12 13:46:57 -07001465 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001466 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001467
1468 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001469 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001470 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001471 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001472 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001473 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001474 }
Mark Mendell343adb52013-12-18 06:02:17 -08001475 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001476 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001477 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001478 StoreValueWide(rl_dest, rl_result);
1479 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001480 StoreValue(rl_dest, rl_result);
1481 }
1482}
1483
1484/*
1485 * Generate array store
1486 *
1487 */
1488void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001489 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001490 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001491 int len_offset = mirror::Array::LengthOffset().Int32Value();
1492 int data_offset;
1493
buzbee695d13a2014-04-19 13:32:20 -07001494 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001495 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1496 } else {
1497 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1498 }
1499
1500 rl_array = LoadValue(rl_array, kCoreReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001501 bool constant_index = rl_index.is_const;
1502 int32_t constant_index_value = 0;
1503 if (!constant_index) {
1504 rl_index = LoadValue(rl_index, kCoreReg);
1505 } else {
1506 // If index is constant, just fold it into the data offset
1507 constant_index_value = mir_graph_->ConstantValue(rl_index);
1508 data_offset += constant_index_value << scale;
1509 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001510 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001511 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001512
1513 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001514 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001515
1516 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001517 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001518 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001519 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001520 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001521 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001522 }
buzbee695d13a2014-04-19 13:32:20 -07001523 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001524 rl_src = LoadValueWide(rl_src, reg_class);
1525 } else {
1526 rl_src = LoadValue(rl_src, reg_class);
1527 }
1528 // If the src reg can't be byte accessed, move it to a temp first.
buzbee091cc402014-03-31 10:14:40 -07001529 if ((size == kSignedByte || size == kUnsignedByte) &&
1530 rl_src.reg.GetRegNum() >= rs_rX86_SP.GetRegNum()) {
buzbee2700f7e2014-03-07 09:46:20 -08001531 RegStorage temp = AllocTemp();
1532 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001533 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001534 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001535 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001536 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001537 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001538 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001539 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001540 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001541 }
buzbee2700f7e2014-03-07 09:46:20 -08001542 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001543 }
1544}
1545
Mark Mendell4708dcd2014-01-22 09:05:18 -08001546RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1547 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001548 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001549 switch (opcode) {
1550 case Instruction::SHL_LONG:
1551 case Instruction::SHL_LONG_2ADDR:
1552 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1553 if (shift_amount == 32) {
buzbee2700f7e2014-03-07 09:46:20 -08001554 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1555 LoadConstant(rl_result.reg.GetLow(), 0);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001556 } else if (shift_amount > 31) {
buzbee2700f7e2014-03-07 09:46:20 -08001557 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001558 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
buzbee2700f7e2014-03-07 09:46:20 -08001559 LoadConstant(rl_result.reg.GetLow(), 0);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001560 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001561 OpRegCopy(rl_result.reg, rl_src.reg);
1562 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1563 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(), shift_amount);
1564 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001565 }
1566 break;
1567 case Instruction::SHR_LONG:
1568 case Instruction::SHR_LONG_2ADDR:
1569 if (shift_amount == 32) {
buzbee2700f7e2014-03-07 09:46:20 -08001570 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1571 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001572 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001573 } else if (shift_amount > 31) {
buzbee2700f7e2014-03-07 09:46:20 -08001574 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1575 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1576 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001577 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001578 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001579 OpRegCopy(rl_result.reg, rl_src.reg);
1580 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1581 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(), shift_amount);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001582 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001583 }
1584 break;
1585 case Instruction::USHR_LONG:
1586 case Instruction::USHR_LONG_2ADDR:
1587 if (shift_amount == 32) {
buzbee2700f7e2014-03-07 09:46:20 -08001588 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1589 LoadConstant(rl_result.reg.GetHigh(), 0);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001590 } else if (shift_amount > 31) {
buzbee2700f7e2014-03-07 09:46:20 -08001591 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1592 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1593 LoadConstant(rl_result.reg.GetHigh(), 0);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001594 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001595 OpRegCopy(rl_result.reg, rl_src.reg);
1596 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1597 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(), shift_amount);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001598 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001599 }
1600 break;
1601 default:
1602 LOG(FATAL) << "Unexpected case";
1603 }
1604 return rl_result;
1605}
1606
Brian Carlstrom7940e442013-07-12 13:46:57 -07001607void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001608 RegLocation rl_src, RegLocation rl_shift) {
1609 // Per spec, we only care about low 6 bits of shift amount.
1610 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1611 if (shift_amount == 0) {
1612 rl_src = LoadValueWide(rl_src, kCoreReg);
1613 StoreValueWide(rl_dest, rl_src);
1614 return;
1615 } else if (shift_amount == 1 &&
1616 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1617 // Need to handle this here to avoid calling StoreValueWide twice.
1618 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1619 return;
1620 }
1621 if (BadOverlap(rl_src, rl_dest)) {
1622 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1623 return;
1624 }
1625 rl_src = LoadValueWide(rl_src, kCoreReg);
1626 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1627 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001628}
1629
1630void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001631 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001632 switch (opcode) {
1633 case Instruction::ADD_LONG:
1634 case Instruction::AND_LONG:
1635 case Instruction::OR_LONG:
1636 case Instruction::XOR_LONG:
1637 if (rl_src2.is_const) {
1638 GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
1639 } else {
1640 DCHECK(rl_src1.is_const);
1641 GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
1642 }
1643 break;
1644 case Instruction::SUB_LONG:
1645 case Instruction::SUB_LONG_2ADDR:
1646 if (rl_src2.is_const) {
1647 GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
1648 } else {
1649 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
1650 }
1651 break;
1652 case Instruction::ADD_LONG_2ADDR:
1653 case Instruction::OR_LONG_2ADDR:
1654 case Instruction::XOR_LONG_2ADDR:
1655 case Instruction::AND_LONG_2ADDR:
1656 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001657 if (GenerateTwoOperandInstructions()) {
1658 GenLongImm(rl_dest, rl_src2, opcode);
1659 } else {
1660 GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
1661 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001662 } else {
1663 DCHECK(rl_src1.is_const);
1664 GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
1665 }
1666 break;
1667 default:
1668 // Default - bail to non-const handler.
1669 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1670 break;
1671 }
1672}
1673
1674bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
1675 switch (op) {
1676 case Instruction::AND_LONG_2ADDR:
1677 case Instruction::AND_LONG:
1678 return value == -1;
1679 case Instruction::OR_LONG:
1680 case Instruction::OR_LONG_2ADDR:
1681 case Instruction::XOR_LONG:
1682 case Instruction::XOR_LONG_2ADDR:
1683 return value == 0;
1684 default:
1685 return false;
1686 }
1687}
1688
1689X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
1690 bool is_high_op) {
1691 bool rhs_in_mem = rhs.location != kLocPhysReg;
1692 bool dest_in_mem = dest.location != kLocPhysReg;
1693 DCHECK(!rhs_in_mem || !dest_in_mem);
1694 switch (op) {
1695 case Instruction::ADD_LONG:
1696 case Instruction::ADD_LONG_2ADDR:
1697 if (dest_in_mem) {
1698 return is_high_op ? kX86Adc32MR : kX86Add32MR;
1699 } else if (rhs_in_mem) {
1700 return is_high_op ? kX86Adc32RM : kX86Add32RM;
1701 }
1702 return is_high_op ? kX86Adc32RR : kX86Add32RR;
1703 case Instruction::SUB_LONG:
1704 case Instruction::SUB_LONG_2ADDR:
1705 if (dest_in_mem) {
1706 return is_high_op ? kX86Sbb32MR : kX86Sub32MR;
1707 } else if (rhs_in_mem) {
1708 return is_high_op ? kX86Sbb32RM : kX86Sub32RM;
1709 }
1710 return is_high_op ? kX86Sbb32RR : kX86Sub32RR;
1711 case Instruction::AND_LONG_2ADDR:
1712 case Instruction::AND_LONG:
1713 if (dest_in_mem) {
1714 return kX86And32MR;
1715 }
1716 return rhs_in_mem ? kX86And32RM : kX86And32RR;
1717 case Instruction::OR_LONG:
1718 case Instruction::OR_LONG_2ADDR:
1719 if (dest_in_mem) {
1720 return kX86Or32MR;
1721 }
1722 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
1723 case Instruction::XOR_LONG:
1724 case Instruction::XOR_LONG_2ADDR:
1725 if (dest_in_mem) {
1726 return kX86Xor32MR;
1727 }
1728 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
1729 default:
1730 LOG(FATAL) << "Unexpected opcode: " << op;
1731 return kX86Add32RR;
1732 }
1733}
1734
1735X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
1736 int32_t value) {
1737 bool in_mem = loc.location != kLocPhysReg;
1738 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07001739 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001740 switch (op) {
1741 case Instruction::ADD_LONG:
1742 case Instruction::ADD_LONG_2ADDR:
1743 if (byte_imm) {
1744 if (in_mem) {
1745 return is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
1746 }
1747 return is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
1748 }
1749 if (in_mem) {
1750 return is_high_op ? kX86Adc32MI : kX86Add32MI;
1751 }
1752 return is_high_op ? kX86Adc32RI : kX86Add32RI;
1753 case Instruction::SUB_LONG:
1754 case Instruction::SUB_LONG_2ADDR:
1755 if (byte_imm) {
1756 if (in_mem) {
1757 return is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
1758 }
1759 return is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
1760 }
1761 if (in_mem) {
1762 return is_high_op ? kX86Sbb32MI : kX86Sub32MI;
1763 }
1764 return is_high_op ? kX86Sbb32RI : kX86Sub32RI;
1765 case Instruction::AND_LONG_2ADDR:
1766 case Instruction::AND_LONG:
1767 if (byte_imm) {
1768 return in_mem ? kX86And32MI8 : kX86And32RI8;
1769 }
1770 return in_mem ? kX86And32MI : kX86And32RI;
1771 case Instruction::OR_LONG:
1772 case Instruction::OR_LONG_2ADDR:
1773 if (byte_imm) {
1774 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
1775 }
1776 return in_mem ? kX86Or32MI : kX86Or32RI;
1777 case Instruction::XOR_LONG:
1778 case Instruction::XOR_LONG_2ADDR:
1779 if (byte_imm) {
1780 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
1781 }
1782 return in_mem ? kX86Xor32MI : kX86Xor32RI;
1783 default:
1784 LOG(FATAL) << "Unexpected opcode: " << op;
1785 return kX86Add32MI;
1786 }
1787}
1788
1789void X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
1790 DCHECK(rl_src.is_const);
1791 int64_t val = mir_graph_->ConstantValueWide(rl_src);
1792 int32_t val_lo = Low32Bits(val);
1793 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07001794 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001795
1796 // Can we just do this into memory?
1797 if ((rl_dest.location == kLocDalvikFrame) ||
1798 (rl_dest.location == kLocCompilerTemp)) {
buzbee2700f7e2014-03-07 09:46:20 -08001799 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001800 int displacement = SRegOffset(rl_dest.s_reg_low);
1801
1802 if (!IsNoOp(op, val_lo)) {
1803 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08001804 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001805 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001806 true /* is_load */, true /* is64bit */);
1807 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001808 false /* is_load */, true /* is64bit */);
1809 }
1810 if (!IsNoOp(op, val_hi)) {
1811 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08001812 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001813 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001814 true /* is_load */, true /* is64bit */);
1815 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001816 false /* is_load */, true /* is64bit */);
1817 }
1818 return;
1819 }
1820
1821 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1822 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07001823 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001824
1825 if (!IsNoOp(op, val_lo)) {
1826 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08001827 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001828 }
1829 if (!IsNoOp(op, val_hi)) {
1830 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001831 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001832 }
1833 StoreValueWide(rl_dest, rl_result);
1834}
1835
1836void X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
1837 RegLocation rl_src2, Instruction::Code op) {
1838 DCHECK(rl_src2.is_const);
1839 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1840 int32_t val_lo = Low32Bits(val);
1841 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07001842 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
1843 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001844
1845 // Can we do this directly into the destination registers?
1846 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08001847 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07001848 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001849 if (!IsNoOp(op, val_lo)) {
1850 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08001851 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001852 }
1853 if (!IsNoOp(op, val_hi)) {
1854 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001855 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001856 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07001857
1858 StoreFinalValueWide(rl_dest, rl_dest);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001859 return;
1860 }
1861
1862 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1863 DCHECK_EQ(rl_src1.location, kLocPhysReg);
1864
1865 // We need the values to be in a temporary
1866 RegLocation rl_result = ForceTempWide(rl_src1);
1867 if (!IsNoOp(op, val_lo)) {
1868 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08001869 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001870 }
1871 if (!IsNoOp(op, val_hi)) {
1872 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001873 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001874 }
1875
1876 StoreFinalValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001877}
1878
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001879// For final classes there are no sub-classes to check and so we can answer the instance-of
1880// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
1881void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1882 RegLocation rl_dest, RegLocation rl_src) {
1883 RegLocation object = LoadValue(rl_src, kCoreReg);
1884 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001885 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001886
1887 // SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07001888 if (result_reg == object.reg || result_reg.GetRegNum() >= rs_rX86_SP.GetRegNum()) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001889 result_reg = AllocateByteRegister();
buzbee091cc402014-03-31 10:14:40 -07001890 DCHECK_LT(result_reg.GetRegNum(), rs_rX86_SP.GetRegNum());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001891 }
1892
1893 // Assume that there is no match.
1894 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08001895 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001896
buzbee2700f7e2014-03-07 09:46:20 -08001897 RegStorage check_class = AllocTypedTemp(false, kCoreReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001898
1899 // If Method* is already in a register, we can save a copy.
1900 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001901 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
1902 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001903
1904 if (rl_method.location == kLocPhysReg) {
1905 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07001906 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001907 check_class);
1908 } else {
buzbee695d13a2014-04-19 13:32:20 -07001909 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001910 check_class);
buzbee695d13a2014-04-19 13:32:20 -07001911 LoadRefDisp(check_class, offset_of_type, check_class);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001912 }
1913 } else {
1914 LoadCurrMethodDirect(check_class);
1915 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07001916 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001917 check_class);
1918 } else {
buzbee695d13a2014-04-19 13:32:20 -07001919 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001920 check_class);
buzbee695d13a2014-04-19 13:32:20 -07001921 LoadRefDisp(check_class, offset_of_type, check_class);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001922 }
1923 }
1924
1925 // Compare the computed class to the class in the object.
1926 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08001927 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001928
1929 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08001930 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001931
1932 LIR* target = NewLIR0(kPseudoTargetLabel);
1933 null_branchover->target = target;
1934 FreeTemp(check_class);
1935 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001936 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001937 FreeTemp(result_reg);
1938 }
1939 StoreValue(rl_dest, rl_result);
1940}
1941
Mark Mendell6607d972014-02-10 06:54:18 -08001942void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1943 bool type_known_abstract, bool use_declaring_class,
1944 bool can_assume_type_is_in_dex_cache,
1945 uint32_t type_idx, RegLocation rl_dest,
1946 RegLocation rl_src) {
1947 FlushAllRegs();
1948 // May generate a call - use explicit registers.
1949 LockCallTemps();
1950 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 gets current Method*.
buzbee2700f7e2014-03-07 09:46:20 -08001951 RegStorage class_reg = TargetReg(kArg2); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08001952 // Reference must end up in kArg0.
1953 if (needs_access_check) {
1954 // Check we have access to type_idx and if not throw IllegalAccessError,
1955 // Caller function returns Class* in kArg0.
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001956 if (Is64BitInstructionSet(cu_->instruction_set)) {
1957 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
1958 type_idx, true);
1959 } else {
1960 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
1961 type_idx, true);
1962 }
Mark Mendell6607d972014-02-10 06:54:18 -08001963 OpRegCopy(class_reg, TargetReg(kRet0));
1964 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
1965 } else if (use_declaring_class) {
1966 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
buzbee695d13a2014-04-19 13:32:20 -07001967 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -08001968 class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08001969 } else {
1970 // Load dex cache entry into class_reg (kArg2).
1971 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
buzbee695d13a2014-04-19 13:32:20 -07001972 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -08001973 class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08001974 int32_t offset_of_type =
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001975 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() + (sizeof(mirror::HeapReference<mirror::Class*>)
Mark Mendell6607d972014-02-10 06:54:18 -08001976 * type_idx);
buzbee695d13a2014-04-19 13:32:20 -07001977 LoadRefDisp(class_reg, offset_of_type, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08001978 if (!can_assume_type_is_in_dex_cache) {
1979 // Need to test presence of type in dex cache at runtime.
1980 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
1981 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001982 if (Is64BitInstructionSet(cu_->instruction_set)) {
1983 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
1984 } else {
1985 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
1986 }
Mark Mendell6607d972014-02-10 06:54:18 -08001987 OpRegCopy(TargetReg(kArg2), TargetReg(kRet0)); // Align usage with fast path.
1988 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); /* Reload Ref. */
1989 // Rejoin code paths
1990 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
1991 hop_branch->target = hop_target;
1992 }
1993 }
1994 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
1995 RegLocation rl_result = GetReturn(false);
1996
1997 // SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07001998 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08001999
2000 // Is the class NULL?
2001 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
2002
2003 /* Load object->klass_. */
2004 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
buzbee695d13a2014-04-19 13:32:20 -07002005 LoadRefDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
Mark Mendell6607d972014-02-10 06:54:18 -08002006 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2007 LIR* branchover = nullptr;
2008 if (type_known_final) {
2009 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002010 LoadConstant(rl_result.reg, 0);
Mark Mendell6607d972014-02-10 06:54:18 -08002011 OpRegReg(kOpCmp, TargetReg(kArg1), TargetReg(kArg2));
2012 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002013 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002014 } else {
2015 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002016 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Mark Mendell6607d972014-02-10 06:54:18 -08002017 branchover = OpCmpBranch(kCondEq, TargetReg(kArg1), TargetReg(kArg2), NULL);
2018 }
2019 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2));
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002020 if (Is64BitInstructionSet(cu_->instruction_set)) {
2021 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2022 } else {
2023 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2024 }
Mark Mendell6607d972014-02-10 06:54:18 -08002025 }
2026 // TODO: only clobber when type isn't final?
2027 ClobberCallerSave();
2028 /* Branch targets here. */
2029 LIR* target = NewLIR0(kPseudoTargetLabel);
2030 StoreValue(rl_dest, rl_result);
2031 branch1->target = target;
2032 if (branchover != nullptr) {
2033 branchover->target = target;
2034 }
2035}
2036
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002037void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2038 RegLocation rl_lhs, RegLocation rl_rhs) {
2039 OpKind op = kOpBkpt;
2040 bool is_div_rem = false;
2041 bool unary = false;
2042 bool shift_op = false;
2043 bool is_two_addr = false;
2044 RegLocation rl_result;
2045 switch (opcode) {
2046 case Instruction::NEG_INT:
2047 op = kOpNeg;
2048 unary = true;
2049 break;
2050 case Instruction::NOT_INT:
2051 op = kOpMvn;
2052 unary = true;
2053 break;
2054 case Instruction::ADD_INT_2ADDR:
2055 is_two_addr = true;
2056 // Fallthrough
2057 case Instruction::ADD_INT:
2058 op = kOpAdd;
2059 break;
2060 case Instruction::SUB_INT_2ADDR:
2061 is_two_addr = true;
2062 // Fallthrough
2063 case Instruction::SUB_INT:
2064 op = kOpSub;
2065 break;
2066 case Instruction::MUL_INT_2ADDR:
2067 is_two_addr = true;
2068 // Fallthrough
2069 case Instruction::MUL_INT:
2070 op = kOpMul;
2071 break;
2072 case Instruction::DIV_INT_2ADDR:
2073 is_two_addr = true;
2074 // Fallthrough
2075 case Instruction::DIV_INT:
2076 op = kOpDiv;
2077 is_div_rem = true;
2078 break;
2079 /* NOTE: returns in kArg1 */
2080 case Instruction::REM_INT_2ADDR:
2081 is_two_addr = true;
2082 // Fallthrough
2083 case Instruction::REM_INT:
2084 op = kOpRem;
2085 is_div_rem = true;
2086 break;
2087 case Instruction::AND_INT_2ADDR:
2088 is_two_addr = true;
2089 // Fallthrough
2090 case Instruction::AND_INT:
2091 op = kOpAnd;
2092 break;
2093 case Instruction::OR_INT_2ADDR:
2094 is_two_addr = true;
2095 // Fallthrough
2096 case Instruction::OR_INT:
2097 op = kOpOr;
2098 break;
2099 case Instruction::XOR_INT_2ADDR:
2100 is_two_addr = true;
2101 // Fallthrough
2102 case Instruction::XOR_INT:
2103 op = kOpXor;
2104 break;
2105 case Instruction::SHL_INT_2ADDR:
2106 is_two_addr = true;
2107 // Fallthrough
2108 case Instruction::SHL_INT:
2109 shift_op = true;
2110 op = kOpLsl;
2111 break;
2112 case Instruction::SHR_INT_2ADDR:
2113 is_two_addr = true;
2114 // Fallthrough
2115 case Instruction::SHR_INT:
2116 shift_op = true;
2117 op = kOpAsr;
2118 break;
2119 case Instruction::USHR_INT_2ADDR:
2120 is_two_addr = true;
2121 // Fallthrough
2122 case Instruction::USHR_INT:
2123 shift_op = true;
2124 op = kOpLsr;
2125 break;
2126 default:
2127 LOG(FATAL) << "Invalid word arith op: " << opcode;
2128 }
2129
Mark Mendelle87f9b52014-04-30 14:13:18 -04002130 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002131 if (!is_two_addr &&
2132 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2133 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002134 is_two_addr = true;
2135 }
2136
2137 if (!GenerateTwoOperandInstructions()) {
2138 is_two_addr = false;
2139 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002140
2141 // Get the div/rem stuff out of the way.
2142 if (is_div_rem) {
2143 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2144 StoreValue(rl_dest, rl_result);
2145 return;
2146 }
2147
2148 if (unary) {
2149 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002150 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002151 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002152 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002153 } else {
2154 if (shift_op) {
2155 // X86 doesn't require masking and must use ECX.
buzbee2700f7e2014-03-07 09:46:20 -08002156 RegStorage t_reg = TargetReg(kCount); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002157 LoadValueDirectFixed(rl_rhs, t_reg);
2158 if (is_two_addr) {
2159 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002160 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002161 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2162 if (rl_result.location != kLocPhysReg) {
2163 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002164 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002165 FreeTemp(t_reg);
2166 return;
buzbee091cc402014-03-31 10:14:40 -07002167 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002168 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002169 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002170 FreeTemp(t_reg);
2171 StoreFinalValue(rl_dest, rl_result);
2172 return;
2173 }
2174 }
2175 // Three address form, or we can't do directly.
2176 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2177 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002178 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002179 FreeTemp(t_reg);
2180 } else {
2181 // Multiply is 3 operand only (sort of).
2182 if (is_two_addr && op != kOpMul) {
2183 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002184 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002185 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002186 // Ensure res is in a core reg
2187 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002188 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002189 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002190 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002191 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002192 StoreFinalValue(rl_dest, rl_result);
2193 return;
buzbee091cc402014-03-31 10:14:40 -07002194 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002195 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002196 StoreFinalValue(rl_dest, rl_result);
2197 return;
2198 }
2199 }
2200 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002201 // It might happen rl_rhs and rl_dest are the same VR
2202 // in this case rl_dest is in reg after LoadValue while
2203 // rl_result is not updated yet, so do this
2204 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002205 if (rl_result.location != kLocPhysReg) {
2206 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002207 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002208 return;
buzbee091cc402014-03-31 10:14:40 -07002209 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002210 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002211 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002212 StoreFinalValue(rl_dest, rl_result);
2213 return;
2214 } else {
2215 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2216 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002217 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002218 }
2219 } else {
2220 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002221 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2222 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002223 // We can't optimize with FP registers.
2224 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2225 // Something is difficult, so fall back to the standard case.
2226 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2227 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2228 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002229 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002230 } else {
2231 // We can optimize by moving to result and using memory operands.
2232 if (rl_rhs.location != kLocPhysReg) {
2233 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002234 // We should be careful with order here
2235 // If rl_dest and rl_lhs points to the same VR we should load first
2236 // If the are different we should find a register first for dest
2237 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) == mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
2238 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2239 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002240 // No-op if these are the same.
2241 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002242 } else {
2243 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002244 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002245 }
buzbee2700f7e2014-03-07 09:46:20 -08002246 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002247 } else if (rl_lhs.location != kLocPhysReg) {
2248 // RHS is in a register; LHS is in memory.
2249 if (op != kOpSub) {
2250 // Force RHS into result and operate on memory.
2251 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002252 OpRegCopy(rl_result.reg, rl_rhs.reg);
2253 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002254 } else {
2255 // Subtraction isn't commutative.
2256 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2257 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2258 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002259 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002260 }
2261 } else {
2262 // Both are in registers.
2263 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2264 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2265 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002266 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002267 }
2268 }
2269 }
2270 }
2271 }
2272 StoreValue(rl_dest, rl_result);
2273}
2274
2275bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2276 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002277 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002278 return false;
2279 }
buzbee091cc402014-03-31 10:14:40 -07002280 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002281 return false;
2282 }
2283
2284 // Everything will be fine :-).
2285 return true;
2286}
Brian Carlstrom7940e442013-07-12 13:46:57 -07002287} // namespace art