blob: 7138a4689047d85ff91b1eaf79fb5c2ca032d905 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000053 // Offset by one because we already have emitted the opcode.
54 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070055}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Mark Mendell7a08fb52015-07-15 14:09:35 -0400148void X86Assembler::movntl(const Address& dst, Register src) {
149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xC3);
152 EmitOperand(src, dst);
153}
154
Mark Mendell09ed1a32015-03-25 08:30:06 -0400155void X86Assembler::bswapl(Register dst) {
156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xC8 + dst);
159}
160
Mark Mendellbcee0922015-09-15 21:45:01 -0400161void X86Assembler::bsfl(Register dst, Register src) {
162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
163 EmitUint8(0x0F);
164 EmitUint8(0xBC);
165 EmitRegisterOperand(dst, src);
166}
167
168void X86Assembler::bsfl(Register dst, const Address& src) {
169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
170 EmitUint8(0x0F);
171 EmitUint8(0xBC);
172 EmitOperand(dst, src);
173}
174
Mark Mendell8ae3ffb2015-08-12 21:16:41 -0400175void X86Assembler::bsrl(Register dst, Register src) {
176 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
177 EmitUint8(0x0F);
178 EmitUint8(0xBD);
179 EmitRegisterOperand(dst, src);
180}
181
182void X86Assembler::bsrl(Register dst, const Address& src) {
183 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
184 EmitUint8(0x0F);
185 EmitUint8(0xBD);
186 EmitOperand(dst, src);
187}
188
Aart Bikc39dac12016-01-21 08:59:48 -0800189void X86Assembler::popcntl(Register dst, Register src) {
190 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
191 EmitUint8(0xF3);
192 EmitUint8(0x0F);
193 EmitUint8(0xB8);
194 EmitRegisterOperand(dst, src);
195}
196
197void X86Assembler::popcntl(Register dst, const Address& src) {
198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
199 EmitUint8(0xF3);
200 EmitUint8(0x0F);
201 EmitUint8(0xB8);
202 EmitOperand(dst, src);
203}
204
Ian Rogers2c8f6532011-09-02 17:16:34 -0700205void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700206 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
207 EmitUint8(0x0F);
208 EmitUint8(0xB6);
209 EmitRegisterOperand(dst, src);
210}
211
212
Ian Rogers2c8f6532011-09-02 17:16:34 -0700213void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
215 EmitUint8(0x0F);
216 EmitUint8(0xB6);
217 EmitOperand(dst, src);
218}
219
220
Ian Rogers2c8f6532011-09-02 17:16:34 -0700221void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700222 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
223 EmitUint8(0x0F);
224 EmitUint8(0xBE);
225 EmitRegisterOperand(dst, src);
226}
227
228
Ian Rogers2c8f6532011-09-02 17:16:34 -0700229void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700230 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
231 EmitUint8(0x0F);
232 EmitUint8(0xBE);
233 EmitOperand(dst, src);
234}
235
236
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700237void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700238 LOG(FATAL) << "Use movzxb or movsxb instead.";
239}
240
241
Ian Rogers2c8f6532011-09-02 17:16:34 -0700242void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700243 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
244 EmitUint8(0x88);
245 EmitOperand(src, dst);
246}
247
248
Ian Rogers2c8f6532011-09-02 17:16:34 -0700249void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700250 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
251 EmitUint8(0xC6);
252 EmitOperand(EAX, dst);
253 CHECK(imm.is_int8());
254 EmitUint8(imm.value() & 0xFF);
255}
256
257
Ian Rogers2c8f6532011-09-02 17:16:34 -0700258void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700259 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
260 EmitUint8(0x0F);
261 EmitUint8(0xB7);
262 EmitRegisterOperand(dst, src);
263}
264
265
Ian Rogers2c8f6532011-09-02 17:16:34 -0700266void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700267 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
268 EmitUint8(0x0F);
269 EmitUint8(0xB7);
270 EmitOperand(dst, src);
271}
272
273
Ian Rogers2c8f6532011-09-02 17:16:34 -0700274void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700275 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
276 EmitUint8(0x0F);
277 EmitUint8(0xBF);
278 EmitRegisterOperand(dst, src);
279}
280
281
Ian Rogers2c8f6532011-09-02 17:16:34 -0700282void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700283 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
284 EmitUint8(0x0F);
285 EmitUint8(0xBF);
286 EmitOperand(dst, src);
287}
288
289
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700290void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700291 LOG(FATAL) << "Use movzxw or movsxw instead.";
292}
293
294
Ian Rogers2c8f6532011-09-02 17:16:34 -0700295void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700296 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
297 EmitOperandSizeOverride();
298 EmitUint8(0x89);
299 EmitOperand(src, dst);
300}
301
302
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100303void X86Assembler::movw(const Address& dst, const Immediate& imm) {
304 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
305 EmitOperandSizeOverride();
306 EmitUint8(0xC7);
307 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100308 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100309 EmitUint8(imm.value() & 0xFF);
310 EmitUint8(imm.value() >> 8);
311}
312
313
Ian Rogers2c8f6532011-09-02 17:16:34 -0700314void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700315 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
316 EmitUint8(0x8D);
317 EmitOperand(dst, src);
318}
319
320
Ian Rogers2c8f6532011-09-02 17:16:34 -0700321void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
323 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700324 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700325 EmitRegisterOperand(dst, src);
326}
327
328
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000329void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700330 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
331 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700332 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000333 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700334}
335
336
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100337void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
338 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
339 EmitUint8(0x0F);
340 EmitUint8(0x28);
341 EmitXmmRegisterOperand(dst, src);
342}
343
344
Ian Rogers2c8f6532011-09-02 17:16:34 -0700345void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700346 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
347 EmitUint8(0xF3);
348 EmitUint8(0x0F);
349 EmitUint8(0x10);
350 EmitOperand(dst, src);
351}
352
353
Ian Rogers2c8f6532011-09-02 17:16:34 -0700354void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700355 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
356 EmitUint8(0xF3);
357 EmitUint8(0x0F);
358 EmitUint8(0x11);
359 EmitOperand(src, dst);
360}
361
362
Ian Rogers2c8f6532011-09-02 17:16:34 -0700363void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700364 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
365 EmitUint8(0xF3);
366 EmitUint8(0x0F);
367 EmitUint8(0x11);
368 EmitXmmRegisterOperand(src, dst);
369}
370
371
Ian Rogers2c8f6532011-09-02 17:16:34 -0700372void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700373 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
374 EmitUint8(0x66);
375 EmitUint8(0x0F);
376 EmitUint8(0x6E);
377 EmitOperand(dst, Operand(src));
378}
379
380
Ian Rogers2c8f6532011-09-02 17:16:34 -0700381void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700382 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
383 EmitUint8(0x66);
384 EmitUint8(0x0F);
385 EmitUint8(0x7E);
386 EmitOperand(src, Operand(dst));
387}
388
389
Ian Rogers2c8f6532011-09-02 17:16:34 -0700390void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700391 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
392 EmitUint8(0xF3);
393 EmitUint8(0x0F);
394 EmitUint8(0x58);
395 EmitXmmRegisterOperand(dst, src);
396}
397
398
Ian Rogers2c8f6532011-09-02 17:16:34 -0700399void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700400 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
401 EmitUint8(0xF3);
402 EmitUint8(0x0F);
403 EmitUint8(0x58);
404 EmitOperand(dst, src);
405}
406
407
Ian Rogers2c8f6532011-09-02 17:16:34 -0700408void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700409 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
410 EmitUint8(0xF3);
411 EmitUint8(0x0F);
412 EmitUint8(0x5C);
413 EmitXmmRegisterOperand(dst, src);
414}
415
416
Ian Rogers2c8f6532011-09-02 17:16:34 -0700417void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700418 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
419 EmitUint8(0xF3);
420 EmitUint8(0x0F);
421 EmitUint8(0x5C);
422 EmitOperand(dst, src);
423}
424
425
Ian Rogers2c8f6532011-09-02 17:16:34 -0700426void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700427 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
428 EmitUint8(0xF3);
429 EmitUint8(0x0F);
430 EmitUint8(0x59);
431 EmitXmmRegisterOperand(dst, src);
432}
433
434
Ian Rogers2c8f6532011-09-02 17:16:34 -0700435void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700436 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
437 EmitUint8(0xF3);
438 EmitUint8(0x0F);
439 EmitUint8(0x59);
440 EmitOperand(dst, src);
441}
442
443
Ian Rogers2c8f6532011-09-02 17:16:34 -0700444void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700445 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
446 EmitUint8(0xF3);
447 EmitUint8(0x0F);
448 EmitUint8(0x5E);
449 EmitXmmRegisterOperand(dst, src);
450}
451
452
Ian Rogers2c8f6532011-09-02 17:16:34 -0700453void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700454 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
455 EmitUint8(0xF3);
456 EmitUint8(0x0F);
457 EmitUint8(0x5E);
458 EmitOperand(dst, src);
459}
460
461
Ian Rogers2c8f6532011-09-02 17:16:34 -0700462void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700463 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
464 EmitUint8(0xD9);
465 EmitOperand(0, src);
466}
467
468
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500469void X86Assembler::fsts(const Address& dst) {
470 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
471 EmitUint8(0xD9);
472 EmitOperand(2, dst);
473}
474
475
Ian Rogers2c8f6532011-09-02 17:16:34 -0700476void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700477 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
478 EmitUint8(0xD9);
479 EmitOperand(3, dst);
480}
481
482
Ian Rogers2c8f6532011-09-02 17:16:34 -0700483void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700484 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
485 EmitUint8(0xF2);
486 EmitUint8(0x0F);
487 EmitUint8(0x10);
488 EmitOperand(dst, src);
489}
490
491
Ian Rogers2c8f6532011-09-02 17:16:34 -0700492void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700493 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
494 EmitUint8(0xF2);
495 EmitUint8(0x0F);
496 EmitUint8(0x11);
497 EmitOperand(src, dst);
498}
499
500
Ian Rogers2c8f6532011-09-02 17:16:34 -0700501void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700502 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
503 EmitUint8(0xF2);
504 EmitUint8(0x0F);
505 EmitUint8(0x11);
506 EmitXmmRegisterOperand(src, dst);
507}
508
509
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000510void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
511 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
512 EmitUint8(0x66);
513 EmitUint8(0x0F);
514 EmitUint8(0x16);
515 EmitOperand(dst, src);
516}
517
518
519void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
520 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
521 EmitUint8(0x66);
522 EmitUint8(0x0F);
523 EmitUint8(0x17);
524 EmitOperand(src, dst);
525}
526
527
528void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
529 DCHECK(shift_count.is_uint8());
530
531 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
532 EmitUint8(0x66);
533 EmitUint8(0x0F);
534 EmitUint8(0x73);
535 EmitXmmRegisterOperand(3, reg);
536 EmitUint8(shift_count.value());
537}
538
539
Calin Juravle52c48962014-12-16 17:02:57 +0000540void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
541 DCHECK(shift_count.is_uint8());
542
543 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
544 EmitUint8(0x66);
545 EmitUint8(0x0F);
546 EmitUint8(0x73);
547 EmitXmmRegisterOperand(2, reg);
548 EmitUint8(shift_count.value());
549}
550
551
552void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
553 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
554 EmitUint8(0x66);
555 EmitUint8(0x0F);
556 EmitUint8(0x62);
557 EmitXmmRegisterOperand(dst, src);
558}
559
560
Ian Rogers2c8f6532011-09-02 17:16:34 -0700561void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700562 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
563 EmitUint8(0xF2);
564 EmitUint8(0x0F);
565 EmitUint8(0x58);
566 EmitXmmRegisterOperand(dst, src);
567}
568
569
Ian Rogers2c8f6532011-09-02 17:16:34 -0700570void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700571 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
572 EmitUint8(0xF2);
573 EmitUint8(0x0F);
574 EmitUint8(0x58);
575 EmitOperand(dst, src);
576}
577
578
Ian Rogers2c8f6532011-09-02 17:16:34 -0700579void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700580 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
581 EmitUint8(0xF2);
582 EmitUint8(0x0F);
583 EmitUint8(0x5C);
584 EmitXmmRegisterOperand(dst, src);
585}
586
587
Ian Rogers2c8f6532011-09-02 17:16:34 -0700588void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700589 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
590 EmitUint8(0xF2);
591 EmitUint8(0x0F);
592 EmitUint8(0x5C);
593 EmitOperand(dst, src);
594}
595
596
Ian Rogers2c8f6532011-09-02 17:16:34 -0700597void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700598 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
599 EmitUint8(0xF2);
600 EmitUint8(0x0F);
601 EmitUint8(0x59);
602 EmitXmmRegisterOperand(dst, src);
603}
604
605
Ian Rogers2c8f6532011-09-02 17:16:34 -0700606void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700607 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
608 EmitUint8(0xF2);
609 EmitUint8(0x0F);
610 EmitUint8(0x59);
611 EmitOperand(dst, src);
612}
613
614
Ian Rogers2c8f6532011-09-02 17:16:34 -0700615void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700616 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
617 EmitUint8(0xF2);
618 EmitUint8(0x0F);
619 EmitUint8(0x5E);
620 EmitXmmRegisterOperand(dst, src);
621}
622
623
Ian Rogers2c8f6532011-09-02 17:16:34 -0700624void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700625 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
626 EmitUint8(0xF2);
627 EmitUint8(0x0F);
628 EmitUint8(0x5E);
629 EmitOperand(dst, src);
630}
631
632
Ian Rogers2c8f6532011-09-02 17:16:34 -0700633void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700634 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
635 EmitUint8(0xF3);
636 EmitUint8(0x0F);
637 EmitUint8(0x2A);
638 EmitOperand(dst, Operand(src));
639}
640
641
Ian Rogers2c8f6532011-09-02 17:16:34 -0700642void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700643 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
644 EmitUint8(0xF2);
645 EmitUint8(0x0F);
646 EmitUint8(0x2A);
647 EmitOperand(dst, Operand(src));
648}
649
650
Ian Rogers2c8f6532011-09-02 17:16:34 -0700651void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700652 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
653 EmitUint8(0xF3);
654 EmitUint8(0x0F);
655 EmitUint8(0x2D);
656 EmitXmmRegisterOperand(dst, src);
657}
658
659
Ian Rogers2c8f6532011-09-02 17:16:34 -0700660void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700661 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
662 EmitUint8(0xF3);
663 EmitUint8(0x0F);
664 EmitUint8(0x5A);
665 EmitXmmRegisterOperand(dst, src);
666}
667
668
Ian Rogers2c8f6532011-09-02 17:16:34 -0700669void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700670 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
671 EmitUint8(0xF2);
672 EmitUint8(0x0F);
673 EmitUint8(0x2D);
674 EmitXmmRegisterOperand(dst, src);
675}
676
677
Ian Rogers2c8f6532011-09-02 17:16:34 -0700678void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700679 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
680 EmitUint8(0xF3);
681 EmitUint8(0x0F);
682 EmitUint8(0x2C);
683 EmitXmmRegisterOperand(dst, src);
684}
685
686
Ian Rogers2c8f6532011-09-02 17:16:34 -0700687void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700688 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
689 EmitUint8(0xF2);
690 EmitUint8(0x0F);
691 EmitUint8(0x2C);
692 EmitXmmRegisterOperand(dst, src);
693}
694
695
Ian Rogers2c8f6532011-09-02 17:16:34 -0700696void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700697 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
698 EmitUint8(0xF2);
699 EmitUint8(0x0F);
700 EmitUint8(0x5A);
701 EmitXmmRegisterOperand(dst, src);
702}
703
704
Ian Rogers2c8f6532011-09-02 17:16:34 -0700705void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700706 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
707 EmitUint8(0xF3);
708 EmitUint8(0x0F);
709 EmitUint8(0xE6);
710 EmitXmmRegisterOperand(dst, src);
711}
712
713
Ian Rogers2c8f6532011-09-02 17:16:34 -0700714void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700715 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
716 EmitUint8(0x0F);
717 EmitUint8(0x2F);
718 EmitXmmRegisterOperand(a, b);
719}
720
721
Ian Rogers2c8f6532011-09-02 17:16:34 -0700722void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700723 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
724 EmitUint8(0x66);
725 EmitUint8(0x0F);
726 EmitUint8(0x2F);
727 EmitXmmRegisterOperand(a, b);
728}
729
730
Calin Juravleddb7df22014-11-25 20:56:51 +0000731void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
732 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
733 EmitUint8(0x0F);
734 EmitUint8(0x2E);
735 EmitXmmRegisterOperand(a, b);
736}
737
738
Mark Mendell9f51f262015-10-30 09:21:37 -0400739void X86Assembler::ucomiss(XmmRegister a, const Address& b) {
740 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
741 EmitUint8(0x0F);
742 EmitUint8(0x2E);
743 EmitOperand(a, b);
744}
745
746
Calin Juravleddb7df22014-11-25 20:56:51 +0000747void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
748 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
749 EmitUint8(0x66);
750 EmitUint8(0x0F);
751 EmitUint8(0x2E);
752 EmitXmmRegisterOperand(a, b);
753}
754
755
Mark Mendell9f51f262015-10-30 09:21:37 -0400756void X86Assembler::ucomisd(XmmRegister a, const Address& b) {
757 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
758 EmitUint8(0x66);
759 EmitUint8(0x0F);
760 EmitUint8(0x2E);
761 EmitOperand(a, b);
762}
763
764
Mark Mendellfb8d2792015-03-31 22:16:59 -0400765void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) {
766 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
767 EmitUint8(0x66);
768 EmitUint8(0x0F);
769 EmitUint8(0x3A);
770 EmitUint8(0x0B);
771 EmitXmmRegisterOperand(dst, src);
772 EmitUint8(imm.value());
773}
774
775
776void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) {
777 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
778 EmitUint8(0x66);
779 EmitUint8(0x0F);
780 EmitUint8(0x3A);
781 EmitUint8(0x0A);
782 EmitXmmRegisterOperand(dst, src);
783 EmitUint8(imm.value());
784}
785
786
Ian Rogers2c8f6532011-09-02 17:16:34 -0700787void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700788 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
789 EmitUint8(0xF2);
790 EmitUint8(0x0F);
791 EmitUint8(0x51);
792 EmitXmmRegisterOperand(dst, src);
793}
794
795
Ian Rogers2c8f6532011-09-02 17:16:34 -0700796void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700797 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
798 EmitUint8(0xF3);
799 EmitUint8(0x0F);
800 EmitUint8(0x51);
801 EmitXmmRegisterOperand(dst, src);
802}
803
804
Ian Rogers2c8f6532011-09-02 17:16:34 -0700805void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700806 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
807 EmitUint8(0x66);
808 EmitUint8(0x0F);
809 EmitUint8(0x57);
810 EmitOperand(dst, src);
811}
812
813
Ian Rogers2c8f6532011-09-02 17:16:34 -0700814void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700815 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
816 EmitUint8(0x66);
817 EmitUint8(0x0F);
818 EmitUint8(0x57);
819 EmitXmmRegisterOperand(dst, src);
820}
821
822
Mark Mendell09ed1a32015-03-25 08:30:06 -0400823void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
824 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
825 EmitUint8(0x0F);
826 EmitUint8(0x54);
827 EmitXmmRegisterOperand(dst, src);
828}
829
830
831void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
832 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
833 EmitUint8(0x66);
834 EmitUint8(0x0F);
835 EmitUint8(0x54);
836 EmitXmmRegisterOperand(dst, src);
837}
838
839
840void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
841 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
842 EmitUint8(0x66);
843 EmitUint8(0x0F);
844 EmitUint8(0x56);
845 EmitXmmRegisterOperand(dst, src);
846}
847
848
Ian Rogers2c8f6532011-09-02 17:16:34 -0700849void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700850 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
851 EmitUint8(0x0F);
852 EmitUint8(0x57);
853 EmitOperand(dst, src);
854}
855
856
Mark Mendell09ed1a32015-03-25 08:30:06 -0400857void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
858 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
859 EmitUint8(0x0F);
860 EmitUint8(0x56);
861 EmitXmmRegisterOperand(dst, src);
862}
863
864
Ian Rogers2c8f6532011-09-02 17:16:34 -0700865void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700866 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
867 EmitUint8(0x0F);
868 EmitUint8(0x57);
869 EmitXmmRegisterOperand(dst, src);
870}
871
872
Mark Mendell09ed1a32015-03-25 08:30:06 -0400873void X86Assembler::andps(XmmRegister dst, const Address& src) {
874 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
875 EmitUint8(0x0F);
876 EmitUint8(0x54);
877 EmitOperand(dst, src);
878}
879
880
Ian Rogers2c8f6532011-09-02 17:16:34 -0700881void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700882 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
883 EmitUint8(0x66);
884 EmitUint8(0x0F);
885 EmitUint8(0x54);
886 EmitOperand(dst, src);
887}
888
889
Ian Rogers2c8f6532011-09-02 17:16:34 -0700890void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700891 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
892 EmitUint8(0xDD);
893 EmitOperand(0, src);
894}
895
896
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500897void X86Assembler::fstl(const Address& dst) {
898 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
899 EmitUint8(0xDD);
900 EmitOperand(2, dst);
901}
902
903
Ian Rogers2c8f6532011-09-02 17:16:34 -0700904void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700905 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
906 EmitUint8(0xDD);
907 EmitOperand(3, dst);
908}
909
910
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500911void X86Assembler::fstsw() {
912 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
913 EmitUint8(0x9B);
914 EmitUint8(0xDF);
915 EmitUint8(0xE0);
916}
917
918
Ian Rogers2c8f6532011-09-02 17:16:34 -0700919void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700920 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
921 EmitUint8(0xD9);
922 EmitOperand(7, dst);
923}
924
925
Ian Rogers2c8f6532011-09-02 17:16:34 -0700926void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700927 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
928 EmitUint8(0xD9);
929 EmitOperand(5, src);
930}
931
932
Ian Rogers2c8f6532011-09-02 17:16:34 -0700933void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700934 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
935 EmitUint8(0xDF);
936 EmitOperand(7, dst);
937}
938
939
Ian Rogers2c8f6532011-09-02 17:16:34 -0700940void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700941 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
942 EmitUint8(0xDB);
943 EmitOperand(3, dst);
944}
945
946
Ian Rogers2c8f6532011-09-02 17:16:34 -0700947void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700948 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
949 EmitUint8(0xDF);
950 EmitOperand(5, src);
951}
952
953
Roland Levillain0a186012015-04-13 17:00:20 +0100954void X86Assembler::filds(const Address& src) {
955 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
956 EmitUint8(0xDB);
957 EmitOperand(0, src);
958}
959
960
Ian Rogers2c8f6532011-09-02 17:16:34 -0700961void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700962 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
963 EmitUint8(0xD9);
964 EmitUint8(0xF7);
965}
966
967
Ian Rogers2c8f6532011-09-02 17:16:34 -0700968void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700969 CHECK_LT(index.value(), 7);
970 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
971 EmitUint8(0xDD);
972 EmitUint8(0xC0 + index.value());
973}
974
975
Ian Rogers2c8f6532011-09-02 17:16:34 -0700976void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700977 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
978 EmitUint8(0xD9);
979 EmitUint8(0xFE);
980}
981
982
Ian Rogers2c8f6532011-09-02 17:16:34 -0700983void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700984 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
985 EmitUint8(0xD9);
986 EmitUint8(0xFF);
987}
988
989
Ian Rogers2c8f6532011-09-02 17:16:34 -0700990void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700991 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
992 EmitUint8(0xD9);
993 EmitUint8(0xF2);
994}
995
996
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500997void X86Assembler::fucompp() {
998 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
999 EmitUint8(0xDA);
1000 EmitUint8(0xE9);
1001}
1002
1003
1004void X86Assembler::fprem() {
1005 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1006 EmitUint8(0xD9);
1007 EmitUint8(0xF8);
1008}
1009
1010
Ian Rogers2c8f6532011-09-02 17:16:34 -07001011void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001012 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1013 EmitUint8(0x87);
1014 EmitRegisterOperand(dst, src);
1015}
1016
Nicolas Geoffray3c049742014-09-24 18:10:46 +01001017
Ian Rogers7caad772012-03-30 01:07:54 -07001018void X86Assembler::xchgl(Register reg, const Address& address) {
1019 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1020 EmitUint8(0x87);
1021 EmitOperand(reg, address);
1022}
1023
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001024
Nicolas Geoffray3c049742014-09-24 18:10:46 +01001025void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
1026 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1027 EmitUint8(0x66);
1028 EmitComplex(7, address, imm);
1029}
1030
1031
Ian Rogers2c8f6532011-09-02 17:16:34 -07001032void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001033 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1034 EmitComplex(7, Operand(reg), imm);
1035}
1036
1037
Ian Rogers2c8f6532011-09-02 17:16:34 -07001038void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001039 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1040 EmitUint8(0x3B);
1041 EmitOperand(reg0, Operand(reg1));
1042}
1043
1044
Ian Rogers2c8f6532011-09-02 17:16:34 -07001045void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001046 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1047 EmitUint8(0x3B);
1048 EmitOperand(reg, address);
1049}
1050
1051
Ian Rogers2c8f6532011-09-02 17:16:34 -07001052void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001053 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1054 EmitUint8(0x03);
1055 EmitRegisterOperand(dst, src);
1056}
1057
1058
Ian Rogers2c8f6532011-09-02 17:16:34 -07001059void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001060 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1061 EmitUint8(0x03);
1062 EmitOperand(reg, address);
1063}
1064
1065
Ian Rogers2c8f6532011-09-02 17:16:34 -07001066void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001067 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1068 EmitUint8(0x39);
1069 EmitOperand(reg, address);
1070}
1071
1072
Ian Rogers2c8f6532011-09-02 17:16:34 -07001073void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001074 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1075 EmitComplex(7, address, imm);
1076}
1077
1078
Ian Rogers2c8f6532011-09-02 17:16:34 -07001079void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001080 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1081 EmitUint8(0x85);
1082 EmitRegisterOperand(reg1, reg2);
1083}
1084
1085
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001086void X86Assembler::testl(Register reg, const Address& address) {
1087 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1088 EmitUint8(0x85);
1089 EmitOperand(reg, address);
1090}
1091
1092
Ian Rogers2c8f6532011-09-02 17:16:34 -07001093void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1095 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1096 // we only test the byte register to keep the encoding short.
1097 if (immediate.is_uint8() && reg < 4) {
1098 // Use zero-extended 8-bit immediate.
1099 if (reg == EAX) {
1100 EmitUint8(0xA8);
1101 } else {
1102 EmitUint8(0xF6);
1103 EmitUint8(0xC0 + reg);
1104 }
1105 EmitUint8(immediate.value() & 0xFF);
1106 } else if (reg == EAX) {
1107 // Use short form if the destination is EAX.
1108 EmitUint8(0xA9);
1109 EmitImmediate(immediate);
1110 } else {
1111 EmitUint8(0xF7);
1112 EmitOperand(0, Operand(reg));
1113 EmitImmediate(immediate);
1114 }
1115}
1116
1117
Ian Rogers2c8f6532011-09-02 17:16:34 -07001118void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001119 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1120 EmitUint8(0x23);
1121 EmitOperand(dst, Operand(src));
1122}
1123
1124
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001125void X86Assembler::andl(Register reg, const Address& address) {
1126 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1127 EmitUint8(0x23);
1128 EmitOperand(reg, address);
1129}
1130
1131
Ian Rogers2c8f6532011-09-02 17:16:34 -07001132void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001133 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1134 EmitComplex(4, Operand(dst), imm);
1135}
1136
1137
Ian Rogers2c8f6532011-09-02 17:16:34 -07001138void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001139 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1140 EmitUint8(0x0B);
1141 EmitOperand(dst, Operand(src));
1142}
1143
1144
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001145void X86Assembler::orl(Register reg, const Address& address) {
1146 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1147 EmitUint8(0x0B);
1148 EmitOperand(reg, address);
1149}
1150
1151
Ian Rogers2c8f6532011-09-02 17:16:34 -07001152void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001153 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1154 EmitComplex(1, Operand(dst), imm);
1155}
1156
1157
Ian Rogers2c8f6532011-09-02 17:16:34 -07001158void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001159 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1160 EmitUint8(0x33);
1161 EmitOperand(dst, Operand(src));
1162}
1163
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001164
1165void X86Assembler::xorl(Register reg, const Address& address) {
1166 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1167 EmitUint8(0x33);
1168 EmitOperand(reg, address);
1169}
1170
1171
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001172void X86Assembler::xorl(Register dst, const Immediate& imm) {
1173 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1174 EmitComplex(6, Operand(dst), imm);
1175}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001176
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001177
Ian Rogers2c8f6532011-09-02 17:16:34 -07001178void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001179 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1180 EmitComplex(0, Operand(reg), imm);
1181}
1182
1183
Ian Rogers2c8f6532011-09-02 17:16:34 -07001184void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001185 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1186 EmitUint8(0x01);
1187 EmitOperand(reg, address);
1188}
1189
1190
Ian Rogers2c8f6532011-09-02 17:16:34 -07001191void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001192 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1193 EmitComplex(0, address, imm);
1194}
1195
1196
Ian Rogers2c8f6532011-09-02 17:16:34 -07001197void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1199 EmitComplex(2, Operand(reg), imm);
1200}
1201
1202
Ian Rogers2c8f6532011-09-02 17:16:34 -07001203void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001204 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1205 EmitUint8(0x13);
1206 EmitOperand(dst, Operand(src));
1207}
1208
1209
Ian Rogers2c8f6532011-09-02 17:16:34 -07001210void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001211 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1212 EmitUint8(0x13);
1213 EmitOperand(dst, address);
1214}
1215
1216
Ian Rogers2c8f6532011-09-02 17:16:34 -07001217void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001218 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1219 EmitUint8(0x2B);
1220 EmitOperand(dst, Operand(src));
1221}
1222
1223
Ian Rogers2c8f6532011-09-02 17:16:34 -07001224void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001225 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1226 EmitComplex(5, Operand(reg), imm);
1227}
1228
1229
Ian Rogers2c8f6532011-09-02 17:16:34 -07001230void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001231 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1232 EmitUint8(0x2B);
1233 EmitOperand(reg, address);
1234}
1235
1236
Mark Mendell09ed1a32015-03-25 08:30:06 -04001237void X86Assembler::subl(const Address& address, Register reg) {
1238 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1239 EmitUint8(0x29);
1240 EmitOperand(reg, address);
1241}
1242
1243
Ian Rogers2c8f6532011-09-02 17:16:34 -07001244void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001245 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1246 EmitUint8(0x99);
1247}
1248
1249
Ian Rogers2c8f6532011-09-02 17:16:34 -07001250void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001251 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1252 EmitUint8(0xF7);
1253 EmitUint8(0xF8 | reg);
1254}
1255
1256
Ian Rogers2c8f6532011-09-02 17:16:34 -07001257void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001258 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1259 EmitUint8(0x0F);
1260 EmitUint8(0xAF);
1261 EmitOperand(dst, Operand(src));
1262}
1263
1264
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001265void X86Assembler::imull(Register dst, Register src, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001266 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001267 // See whether imm can be represented as a sign-extended 8bit value.
1268 int32_t v32 = static_cast<int32_t>(imm.value());
1269 if (IsInt<8>(v32)) {
1270 // Sign-extension works.
1271 EmitUint8(0x6B);
1272 EmitOperand(dst, Operand(src));
1273 EmitUint8(static_cast<uint8_t>(v32 & 0xFF));
1274 } else {
1275 // Not representable, use full immediate.
1276 EmitUint8(0x69);
1277 EmitOperand(dst, Operand(src));
1278 EmitImmediate(imm);
1279 }
1280}
1281
1282
1283void X86Assembler::imull(Register reg, const Immediate& imm) {
1284 imull(reg, reg, imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001285}
1286
1287
Ian Rogers2c8f6532011-09-02 17:16:34 -07001288void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001289 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1290 EmitUint8(0x0F);
1291 EmitUint8(0xAF);
1292 EmitOperand(reg, address);
1293}
1294
1295
Ian Rogers2c8f6532011-09-02 17:16:34 -07001296void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001297 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1298 EmitUint8(0xF7);
1299 EmitOperand(5, Operand(reg));
1300}
1301
1302
Ian Rogers2c8f6532011-09-02 17:16:34 -07001303void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001304 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1305 EmitUint8(0xF7);
1306 EmitOperand(5, address);
1307}
1308
1309
Ian Rogers2c8f6532011-09-02 17:16:34 -07001310void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001311 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1312 EmitUint8(0xF7);
1313 EmitOperand(4, Operand(reg));
1314}
1315
1316
Ian Rogers2c8f6532011-09-02 17:16:34 -07001317void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001318 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1319 EmitUint8(0xF7);
1320 EmitOperand(4, address);
1321}
1322
1323
Ian Rogers2c8f6532011-09-02 17:16:34 -07001324void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001325 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1326 EmitUint8(0x1B);
1327 EmitOperand(dst, Operand(src));
1328}
1329
1330
Ian Rogers2c8f6532011-09-02 17:16:34 -07001331void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001332 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1333 EmitComplex(3, Operand(reg), imm);
1334}
1335
1336
Ian Rogers2c8f6532011-09-02 17:16:34 -07001337void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001338 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1339 EmitUint8(0x1B);
1340 EmitOperand(dst, address);
1341}
1342
1343
Mark Mendell09ed1a32015-03-25 08:30:06 -04001344void X86Assembler::sbbl(const Address& address, Register src) {
1345 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1346 EmitUint8(0x19);
1347 EmitOperand(src, address);
1348}
1349
1350
Ian Rogers2c8f6532011-09-02 17:16:34 -07001351void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001352 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1353 EmitUint8(0x40 + reg);
1354}
1355
1356
Ian Rogers2c8f6532011-09-02 17:16:34 -07001357void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001358 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1359 EmitUint8(0xFF);
1360 EmitOperand(0, address);
1361}
1362
1363
Ian Rogers2c8f6532011-09-02 17:16:34 -07001364void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001365 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1366 EmitUint8(0x48 + reg);
1367}
1368
1369
Ian Rogers2c8f6532011-09-02 17:16:34 -07001370void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001371 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1372 EmitUint8(0xFF);
1373 EmitOperand(1, address);
1374}
1375
1376
Ian Rogers2c8f6532011-09-02 17:16:34 -07001377void X86Assembler::shll(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001378 EmitGenericShift(4, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001379}
1380
1381
Ian Rogers2c8f6532011-09-02 17:16:34 -07001382void X86Assembler::shll(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001383 EmitGenericShift(4, Operand(operand), shifter);
1384}
1385
1386
1387void X86Assembler::shll(const Address& address, const Immediate& imm) {
1388 EmitGenericShift(4, address, imm);
1389}
1390
1391
1392void X86Assembler::shll(const Address& address, Register shifter) {
1393 EmitGenericShift(4, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001394}
1395
1396
Ian Rogers2c8f6532011-09-02 17:16:34 -07001397void X86Assembler::shrl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001398 EmitGenericShift(5, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001399}
1400
1401
Ian Rogers2c8f6532011-09-02 17:16:34 -07001402void X86Assembler::shrl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001403 EmitGenericShift(5, Operand(operand), shifter);
1404}
1405
1406
1407void X86Assembler::shrl(const Address& address, const Immediate& imm) {
1408 EmitGenericShift(5, address, imm);
1409}
1410
1411
1412void X86Assembler::shrl(const Address& address, Register shifter) {
1413 EmitGenericShift(5, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001414}
1415
1416
Ian Rogers2c8f6532011-09-02 17:16:34 -07001417void X86Assembler::sarl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001418 EmitGenericShift(7, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001419}
1420
1421
Ian Rogers2c8f6532011-09-02 17:16:34 -07001422void X86Assembler::sarl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001423 EmitGenericShift(7, Operand(operand), shifter);
1424}
1425
1426
1427void X86Assembler::sarl(const Address& address, const Immediate& imm) {
1428 EmitGenericShift(7, address, imm);
1429}
1430
1431
1432void X86Assembler::sarl(const Address& address, Register shifter) {
1433 EmitGenericShift(7, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001434}
1435
1436
Calin Juravle9aec02f2014-11-18 23:06:35 +00001437void X86Assembler::shld(Register dst, Register src, Register shifter) {
1438 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001439 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1440 EmitUint8(0x0F);
1441 EmitUint8(0xA5);
1442 EmitRegisterOperand(src, dst);
1443}
1444
1445
Mark P Mendell73945692015-04-29 14:56:17 +00001446void X86Assembler::shld(Register dst, Register src, const Immediate& imm) {
1447 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1448 EmitUint8(0x0F);
1449 EmitUint8(0xA4);
1450 EmitRegisterOperand(src, dst);
1451 EmitUint8(imm.value() & 0xFF);
1452}
1453
1454
Calin Juravle9aec02f2014-11-18 23:06:35 +00001455void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1456 DCHECK_EQ(ECX, shifter);
1457 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1458 EmitUint8(0x0F);
1459 EmitUint8(0xAD);
1460 EmitRegisterOperand(src, dst);
1461}
1462
1463
Mark P Mendell73945692015-04-29 14:56:17 +00001464void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) {
1465 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1466 EmitUint8(0x0F);
1467 EmitUint8(0xAC);
1468 EmitRegisterOperand(src, dst);
1469 EmitUint8(imm.value() & 0xFF);
1470}
1471
1472
Mark Mendellbcee0922015-09-15 21:45:01 -04001473void X86Assembler::roll(Register reg, const Immediate& imm) {
1474 EmitGenericShift(0, Operand(reg), imm);
1475}
1476
1477
1478void X86Assembler::roll(Register operand, Register shifter) {
1479 EmitGenericShift(0, Operand(operand), shifter);
1480}
1481
1482
1483void X86Assembler::rorl(Register reg, const Immediate& imm) {
1484 EmitGenericShift(1, Operand(reg), imm);
1485}
1486
1487
1488void X86Assembler::rorl(Register operand, Register shifter) {
1489 EmitGenericShift(1, Operand(operand), shifter);
1490}
1491
1492
Ian Rogers2c8f6532011-09-02 17:16:34 -07001493void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001494 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1495 EmitUint8(0xF7);
1496 EmitOperand(3, Operand(reg));
1497}
1498
1499
Ian Rogers2c8f6532011-09-02 17:16:34 -07001500void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001501 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1502 EmitUint8(0xF7);
1503 EmitUint8(0xD0 | reg);
1504}
1505
1506
Ian Rogers2c8f6532011-09-02 17:16:34 -07001507void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001508 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1509 EmitUint8(0xC8);
1510 CHECK(imm.is_uint16());
1511 EmitUint8(imm.value() & 0xFF);
1512 EmitUint8((imm.value() >> 8) & 0xFF);
1513 EmitUint8(0x00);
1514}
1515
1516
Ian Rogers2c8f6532011-09-02 17:16:34 -07001517void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001518 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1519 EmitUint8(0xC9);
1520}
1521
1522
Ian Rogers2c8f6532011-09-02 17:16:34 -07001523void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001524 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1525 EmitUint8(0xC3);
1526}
1527
1528
Ian Rogers2c8f6532011-09-02 17:16:34 -07001529void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001530 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1531 EmitUint8(0xC2);
1532 CHECK(imm.is_uint16());
1533 EmitUint8(imm.value() & 0xFF);
1534 EmitUint8((imm.value() >> 8) & 0xFF);
1535}
1536
1537
1538
Ian Rogers2c8f6532011-09-02 17:16:34 -07001539void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001540 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1541 EmitUint8(0x90);
1542}
1543
1544
Ian Rogers2c8f6532011-09-02 17:16:34 -07001545void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001546 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1547 EmitUint8(0xCC);
1548}
1549
1550
Ian Rogers2c8f6532011-09-02 17:16:34 -07001551void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001552 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1553 EmitUint8(0xF4);
1554}
1555
1556
Ian Rogers2c8f6532011-09-02 17:16:34 -07001557void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001558 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1559 if (label->IsBound()) {
1560 static const int kShortSize = 2;
1561 static const int kLongSize = 6;
1562 int offset = label->Position() - buffer_.Size();
1563 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001564 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001565 EmitUint8(0x70 + condition);
1566 EmitUint8((offset - kShortSize) & 0xFF);
1567 } else {
1568 EmitUint8(0x0F);
1569 EmitUint8(0x80 + condition);
1570 EmitInt32(offset - kLongSize);
1571 }
1572 } else {
1573 EmitUint8(0x0F);
1574 EmitUint8(0x80 + condition);
1575 EmitLabelLink(label);
1576 }
1577}
1578
1579
Mark Mendell73f455e2015-08-21 09:30:05 -04001580void X86Assembler::j(Condition condition, NearLabel* label) {
1581 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1582 if (label->IsBound()) {
1583 static const int kShortSize = 2;
1584 int offset = label->Position() - buffer_.Size();
1585 CHECK_LE(offset, 0);
1586 CHECK(IsInt<8>(offset - kShortSize));
1587 EmitUint8(0x70 + condition);
1588 EmitUint8((offset - kShortSize) & 0xFF);
1589 } else {
1590 EmitUint8(0x70 + condition);
1591 EmitLabelLink(label);
1592 }
1593}
1594
1595
1596void X86Assembler::jecxz(NearLabel* label) {
1597 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1598 if (label->IsBound()) {
1599 static const int kShortSize = 2;
1600 int offset = label->Position() - buffer_.Size();
1601 CHECK_LE(offset, 0);
1602 CHECK(IsInt<8>(offset - kShortSize));
1603 EmitUint8(0xE3);
1604 EmitUint8((offset - kShortSize) & 0xFF);
1605 } else {
1606 EmitUint8(0xE3);
1607 EmitLabelLink(label);
1608 }
1609}
1610
1611
Ian Rogers2c8f6532011-09-02 17:16:34 -07001612void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001613 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1614 EmitUint8(0xFF);
1615 EmitRegisterOperand(4, reg);
1616}
1617
Ian Rogers7caad772012-03-30 01:07:54 -07001618void X86Assembler::jmp(const Address& address) {
1619 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1620 EmitUint8(0xFF);
1621 EmitOperand(4, address);
1622}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001623
Ian Rogers2c8f6532011-09-02 17:16:34 -07001624void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001625 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1626 if (label->IsBound()) {
1627 static const int kShortSize = 2;
1628 static const int kLongSize = 5;
1629 int offset = label->Position() - buffer_.Size();
1630 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001631 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001632 EmitUint8(0xEB);
1633 EmitUint8((offset - kShortSize) & 0xFF);
1634 } else {
1635 EmitUint8(0xE9);
1636 EmitInt32(offset - kLongSize);
1637 }
1638 } else {
1639 EmitUint8(0xE9);
1640 EmitLabelLink(label);
1641 }
1642}
1643
1644
Mark Mendell73f455e2015-08-21 09:30:05 -04001645void X86Assembler::jmp(NearLabel* label) {
1646 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1647 if (label->IsBound()) {
1648 static const int kShortSize = 2;
1649 int offset = label->Position() - buffer_.Size();
1650 CHECK_LE(offset, 0);
1651 CHECK(IsInt<8>(offset - kShortSize));
1652 EmitUint8(0xEB);
1653 EmitUint8((offset - kShortSize) & 0xFF);
1654 } else {
1655 EmitUint8(0xEB);
1656 EmitLabelLink(label);
1657 }
1658}
1659
1660
Andreas Gampe21030dd2015-05-07 14:46:15 -07001661void X86Assembler::repne_scasw() {
1662 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1663 EmitUint8(0x66);
1664 EmitUint8(0xF2);
1665 EmitUint8(0xAF);
1666}
1667
1668
agicsaki71311f82015-07-27 11:34:13 -07001669void X86Assembler::repe_cmpsw() {
1670 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1671 EmitUint8(0x66);
1672 EmitUint8(0xF3);
1673 EmitUint8(0xA7);
1674}
1675
1676
agicsaki970abfb2015-07-31 10:31:14 -07001677void X86Assembler::repe_cmpsl() {
1678 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1679 EmitUint8(0xF3);
1680 EmitUint8(0xA7);
1681}
1682
1683
Mark Mendellb9c4bbe2015-07-01 14:26:52 -04001684void X86Assembler::rep_movsw() {
1685 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1686 EmitUint8(0x66);
1687 EmitUint8(0xF3);
1688 EmitUint8(0xA5);
1689}
1690
1691
Ian Rogers2c8f6532011-09-02 17:16:34 -07001692X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001693 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1694 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001695 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001696}
1697
1698
Ian Rogers2c8f6532011-09-02 17:16:34 -07001699void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001700 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1701 EmitUint8(0x0F);
1702 EmitUint8(0xB1);
1703 EmitOperand(reg, address);
1704}
1705
Mark Mendell58d25fd2015-04-03 14:52:31 -04001706
1707void X86Assembler::cmpxchg8b(const Address& address) {
1708 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1709 EmitUint8(0x0F);
1710 EmitUint8(0xC7);
1711 EmitOperand(1, address);
1712}
1713
1714
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001715void X86Assembler::mfence() {
1716 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1717 EmitUint8(0x0F);
1718 EmitUint8(0xAE);
1719 EmitUint8(0xF0);
1720}
1721
Ian Rogers2c8f6532011-09-02 17:16:34 -07001722X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001723 // TODO: fs is a prefix and not an instruction
1724 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1725 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001726 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001727}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001728
Ian Rogersbefbd572014-03-06 01:13:39 -08001729X86Assembler* X86Assembler::gs() {
1730 // TODO: fs is a prefix and not an instruction
1731 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1732 EmitUint8(0x65);
1733 return this;
1734}
1735
Ian Rogers2c8f6532011-09-02 17:16:34 -07001736void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001737 int value = imm.value();
1738 if (value > 0) {
1739 if (value == 1) {
1740 incl(reg);
1741 } else if (value != 0) {
1742 addl(reg, imm);
1743 }
1744 } else if (value < 0) {
1745 value = -value;
1746 if (value == 1) {
1747 decl(reg);
1748 } else if (value != 0) {
1749 subl(reg, Immediate(value));
1750 }
1751 }
1752}
1753
1754
Roland Levillain647b9ed2014-11-27 12:06:00 +00001755void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1756 // TODO: Need to have a code constants table.
1757 pushl(Immediate(High32Bits(value)));
1758 pushl(Immediate(Low32Bits(value)));
1759 movsd(dst, Address(ESP, 0));
1760 addl(ESP, Immediate(2 * sizeof(int32_t)));
1761}
1762
1763
Ian Rogers2c8f6532011-09-02 17:16:34 -07001764void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001765 // TODO: Need to have a code constants table.
1766 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001767 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001768}
1769
1770
Ian Rogers2c8f6532011-09-02 17:16:34 -07001771void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001772 CHECK(IsPowerOfTwo(alignment));
1773 // Emit nop instruction until the real position is aligned.
1774 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1775 nop();
1776 }
1777}
1778
1779
Ian Rogers2c8f6532011-09-02 17:16:34 -07001780void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001781 int bound = buffer_.Size();
1782 CHECK(!label->IsBound()); // Labels can only be bound once.
1783 while (label->IsLinked()) {
1784 int position = label->LinkPosition();
1785 int next = buffer_.Load<int32_t>(position);
1786 buffer_.Store<int32_t>(position, bound - (position + 4));
1787 label->position_ = next;
1788 }
1789 label->BindTo(bound);
1790}
1791
1792
Mark Mendell73f455e2015-08-21 09:30:05 -04001793void X86Assembler::Bind(NearLabel* label) {
1794 int bound = buffer_.Size();
1795 CHECK(!label->IsBound()); // Labels can only be bound once.
1796 while (label->IsLinked()) {
1797 int position = label->LinkPosition();
1798 uint8_t delta = buffer_.Load<uint8_t>(position);
1799 int offset = bound - (position + 1);
1800 CHECK(IsInt<8>(offset));
1801 buffer_.Store<int8_t>(position, offset);
1802 label->position_ = delta != 0u ? label->position_ - delta : 0;
1803 }
1804 label->BindTo(bound);
1805}
1806
1807
Ian Rogers44fb0d02012-03-23 16:46:24 -07001808void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1809 CHECK_GE(reg_or_opcode, 0);
1810 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001811 const int length = operand.length_;
1812 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001813 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001814 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001815 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001816 // Emit the rest of the encoded operand.
1817 for (int i = 1; i < length; i++) {
1818 EmitUint8(operand.encoding_[i]);
1819 }
Mark Mendell0616ae02015-04-17 12:49:27 -04001820 AssemblerFixup* fixup = operand.GetFixup();
1821 if (fixup != nullptr) {
1822 EmitFixup(fixup);
1823 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001824}
1825
1826
Ian Rogers2c8f6532011-09-02 17:16:34 -07001827void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001828 EmitInt32(imm.value());
1829}
1830
1831
Ian Rogers44fb0d02012-03-23 16:46:24 -07001832void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001833 const Operand& operand,
1834 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001835 CHECK_GE(reg_or_opcode, 0);
1836 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001837 if (immediate.is_int8()) {
1838 // Use sign-extended 8-bit immediate.
1839 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001840 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001841 EmitUint8(immediate.value() & 0xFF);
1842 } else if (operand.IsRegister(EAX)) {
1843 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001844 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001845 EmitImmediate(immediate);
1846 } else {
1847 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001848 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001849 EmitImmediate(immediate);
1850 }
1851}
1852
1853
Ian Rogers2c8f6532011-09-02 17:16:34 -07001854void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001855 if (label->IsBound()) {
1856 int offset = label->Position() - buffer_.Size();
1857 CHECK_LE(offset, 0);
1858 EmitInt32(offset - instruction_size);
1859 } else {
1860 EmitLabelLink(label);
1861 }
1862}
1863
1864
Ian Rogers2c8f6532011-09-02 17:16:34 -07001865void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001866 CHECK(!label->IsBound());
1867 int position = buffer_.Size();
1868 EmitInt32(label->position_);
1869 label->LinkTo(position);
1870}
1871
1872
Mark Mendell73f455e2015-08-21 09:30:05 -04001873void X86Assembler::EmitLabelLink(NearLabel* label) {
1874 CHECK(!label->IsBound());
1875 int position = buffer_.Size();
1876 if (label->IsLinked()) {
1877 // Save the delta in the byte that we have to play with.
1878 uint32_t delta = position - label->LinkPosition();
1879 CHECK(IsUint<8>(delta));
1880 EmitUint8(delta & 0xFF);
1881 } else {
1882 EmitUint8(0);
1883 }
1884 label->LinkTo(position);
1885}
1886
1887
Ian Rogers44fb0d02012-03-23 16:46:24 -07001888void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001889 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001890 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001891 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1892 CHECK(imm.is_int8());
1893 if (imm.value() == 1) {
1894 EmitUint8(0xD1);
Mark P Mendell73945692015-04-29 14:56:17 +00001895 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001896 } else {
1897 EmitUint8(0xC1);
Mark P Mendell73945692015-04-29 14:56:17 +00001898 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001899 EmitUint8(imm.value() & 0xFF);
1900 }
1901}
1902
1903
Ian Rogers44fb0d02012-03-23 16:46:24 -07001904void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001905 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001906 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001907 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1908 CHECK_EQ(shifter, ECX);
1909 EmitUint8(0xD3);
Mark P Mendell73945692015-04-29 14:56:17 +00001910 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001911}
1912
David Srbeckydd973932015-04-07 20:29:48 +01001913static dwarf::Reg DWARFReg(Register reg) {
1914 return dwarf::Reg::X86Core(static_cast<int>(reg));
1915}
1916
Ian Rogers790a6b72014-04-01 10:36:00 -07001917constexpr size_t kFramePointerSize = 4;
1918
Ian Rogers2c8f6532011-09-02 17:16:34 -07001919void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001920 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001921 const ManagedRegisterEntrySpills& entry_spills) {
David Srbecky8c578312015-04-07 19:46:22 +01001922 DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet.
David Srbeckydd973932015-04-07 20:29:48 +01001923 cfi_.SetCurrentCFAOffset(4); // Return address on stack.
Elliott Hughes06b37d92011-10-16 11:51:29 -07001924 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001925 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001926 for (int i = spill_regs.size() - 1; i >= 0; --i) {
David Srbecky8c578312015-04-07 19:46:22 +01001927 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1928 pushl(spill);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001929 gpr_count++;
David Srbeckydd973932015-04-07 20:29:48 +01001930 cfi_.AdjustCFAOffset(kFramePointerSize);
1931 cfi_.RelOffset(DWARFReg(spill), 0);
jeffhao703f2cd2012-07-13 17:25:52 -07001932 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001933
David Srbecky8c578312015-04-07 19:46:22 +01001934 // return address then method on stack.
Mathieu Chartiere401d142015-04-22 13:56:20 -07001935 int32_t adjust = frame_size - gpr_count * kFramePointerSize -
1936 kFramePointerSize /*method*/ -
1937 kFramePointerSize /*return address*/;
Tong Shen547cdfd2014-08-05 01:54:19 -07001938 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001939 cfi_.AdjustCFAOffset(adjust);
Ian Rogers2c8f6532011-09-02 17:16:34 -07001940 pushl(method_reg.AsX86().AsCpuRegister());
David Srbeckydd973932015-04-07 20:29:48 +01001941 cfi_.AdjustCFAOffset(kFramePointerSize);
1942 DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size);
Tong Shen547cdfd2014-08-05 01:54:19 -07001943
Ian Rogersb5d09b22012-03-06 22:14:17 -08001944 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001945 ManagedRegisterSpill spill = entry_spills.at(i);
1946 if (spill.AsX86().IsCpuRegister()) {
David Srbecky8c578312015-04-07 19:46:22 +01001947 int offset = frame_size + spill.getSpillOffset();
1948 movl(Address(ESP, offset), spill.AsX86().AsCpuRegister());
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001949 } else {
1950 DCHECK(spill.AsX86().IsXmmRegister());
1951 if (spill.getSize() == 8) {
1952 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1953 } else {
1954 CHECK_EQ(spill.getSize(), 4);
1955 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1956 }
1957 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001958 }
Ian Rogersb033c752011-07-20 12:22:35 -07001959}
1960
Mathieu Chartiere401d142015-04-22 13:56:20 -07001961void X86Assembler::RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001962 CHECK_ALIGNED(frame_size, kStackAlignment);
David Srbeckydd973932015-04-07 20:29:48 +01001963 cfi_.RememberState();
Mathieu Chartiere401d142015-04-22 13:56:20 -07001964 // -kFramePointerSize for ArtMethod*.
1965 int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize;
David Srbecky8c578312015-04-07 19:46:22 +01001966 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001967 cfi_.AdjustCFAOffset(-adjust);
jeffhao703f2cd2012-07-13 17:25:52 -07001968 for (size_t i = 0; i < spill_regs.size(); ++i) {
David Srbeckydd973932015-04-07 20:29:48 +01001969 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1970 popl(spill);
1971 cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize));
1972 cfi_.Restore(DWARFReg(spill));
jeffhao703f2cd2012-07-13 17:25:52 -07001973 }
Ian Rogersb033c752011-07-20 12:22:35 -07001974 ret();
David Srbeckydd973932015-04-07 20:29:48 +01001975 // The CFI should be restored for any code that follows the exit block.
1976 cfi_.RestoreState();
1977 cfi_.DefCFAOffset(frame_size);
Ian Rogersb033c752011-07-20 12:22:35 -07001978}
1979
Ian Rogers2c8f6532011-09-02 17:16:34 -07001980void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001981 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001982 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001983 cfi_.AdjustCFAOffset(adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001984}
1985
Ian Rogers2c8f6532011-09-02 17:16:34 -07001986void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001987 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001988 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001989 cfi_.AdjustCFAOffset(-adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001990}
1991
Ian Rogers2c8f6532011-09-02 17:16:34 -07001992void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1993 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001994 if (src.IsNoRegister()) {
1995 CHECK_EQ(0u, size);
1996 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001997 CHECK_EQ(4u, size);
1998 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001999 } else if (src.IsRegisterPair()) {
2000 CHECK_EQ(8u, size);
2001 movl(Address(ESP, offs), src.AsRegisterPairLow());
2002 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
2003 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002004 } else if (src.IsX87Register()) {
2005 if (size == 4) {
2006 fstps(Address(ESP, offs));
2007 } else {
2008 fstpl(Address(ESP, offs));
2009 }
2010 } else {
2011 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07002012 if (size == 4) {
2013 movss(Address(ESP, offs), src.AsXmmRegister());
2014 } else {
2015 movsd(Address(ESP, offs), src.AsXmmRegister());
2016 }
2017 }
2018}
2019
Ian Rogers2c8f6532011-09-02 17:16:34 -07002020void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
2021 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002022 CHECK(src.IsCpuRegister());
2023 movl(Address(ESP, dest), src.AsCpuRegister());
2024}
2025
Ian Rogers2c8f6532011-09-02 17:16:34 -07002026void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
2027 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07002028 CHECK(src.IsCpuRegister());
2029 movl(Address(ESP, dest), src.AsCpuRegister());
2030}
2031
Ian Rogers2c8f6532011-09-02 17:16:34 -07002032void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
2033 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07002034 movl(Address(ESP, dest), Immediate(imm));
2035}
2036
Ian Rogersdd7624d2014-03-14 17:43:00 -07002037void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002038 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07002039 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07002040}
2041
Ian Rogersdd7624d2014-03-14 17:43:00 -07002042void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002043 FrameOffset fr_offs,
2044 ManagedRegister mscratch) {
2045 X86ManagedRegister scratch = mscratch.AsX86();
2046 CHECK(scratch.IsCpuRegister());
2047 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
2048 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2049}
2050
Ian Rogersdd7624d2014-03-14 17:43:00 -07002051void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002052 fs()->movl(Address::Absolute(thr_offs), ESP);
2053}
2054
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002055void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
2056 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002057 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
2058}
2059
2060void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
2061 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07002062 if (dest.IsNoRegister()) {
2063 CHECK_EQ(0u, size);
2064 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07002065 CHECK_EQ(4u, size);
2066 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07002067 } else if (dest.IsRegisterPair()) {
2068 CHECK_EQ(8u, size);
2069 movl(dest.AsRegisterPairLow(), Address(ESP, src));
2070 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07002071 } else if (dest.IsX87Register()) {
2072 if (size == 4) {
2073 flds(Address(ESP, src));
2074 } else {
2075 fldl(Address(ESP, src));
2076 }
Ian Rogersb033c752011-07-20 12:22:35 -07002077 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07002078 CHECK(dest.IsXmmRegister());
2079 if (size == 4) {
2080 movss(dest.AsXmmRegister(), Address(ESP, src));
2081 } else {
2082 movsd(dest.AsXmmRegister(), Address(ESP, src));
2083 }
Ian Rogersb033c752011-07-20 12:22:35 -07002084 }
2085}
2086
Ian Rogersdd7624d2014-03-14 17:43:00 -07002087void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002088 X86ManagedRegister dest = mdest.AsX86();
2089 if (dest.IsNoRegister()) {
2090 CHECK_EQ(0u, size);
2091 } else if (dest.IsCpuRegister()) {
2092 CHECK_EQ(4u, size);
2093 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
2094 } else if (dest.IsRegisterPair()) {
2095 CHECK_EQ(8u, size);
2096 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07002097 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002098 } else if (dest.IsX87Register()) {
2099 if (size == 4) {
2100 fs()->flds(Address::Absolute(src));
2101 } else {
2102 fs()->fldl(Address::Absolute(src));
2103 }
2104 } else {
2105 CHECK(dest.IsXmmRegister());
2106 if (size == 4) {
2107 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
2108 } else {
2109 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
2110 }
2111 }
2112}
2113
Mathieu Chartiere401d142015-04-22 13:56:20 -07002114void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002115 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002116 CHECK(dest.IsCpuRegister());
2117 movl(dest.AsCpuRegister(), Address(ESP, src));
2118}
2119
Mathieu Chartiere401d142015-04-22 13:56:20 -07002120void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01002121 bool unpoison_reference) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002122 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002123 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002124 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Roland Levillain4d027112015-07-01 15:41:14 +01002125 if (unpoison_reference) {
2126 MaybeUnpoisonHeapReference(dest.AsCpuRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08002127 }
Ian Rogersb033c752011-07-20 12:22:35 -07002128}
2129
Ian Rogers2c8f6532011-09-02 17:16:34 -07002130void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
2131 Offset offs) {
2132 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07002133 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002134 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07002135}
2136
Ian Rogersdd7624d2014-03-14 17:43:00 -07002137void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
2138 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002139 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002140 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07002141 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07002142}
2143
jeffhao58136ca2012-05-24 13:40:11 -07002144void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
2145 X86ManagedRegister reg = mreg.AsX86();
2146 CHECK(size == 1 || size == 2) << size;
2147 CHECK(reg.IsCpuRegister()) << reg;
2148 if (size == 1) {
2149 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
2150 } else {
2151 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2152 }
2153}
2154
jeffhaocee4d0c2012-06-15 14:42:01 -07002155void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
2156 X86ManagedRegister reg = mreg.AsX86();
2157 CHECK(size == 1 || size == 2) << size;
2158 CHECK(reg.IsCpuRegister()) << reg;
2159 if (size == 1) {
2160 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
2161 } else {
2162 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2163 }
2164}
2165
Ian Rogersb5d09b22012-03-06 22:14:17 -08002166void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002167 X86ManagedRegister dest = mdest.AsX86();
2168 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002169 if (!dest.Equals(src)) {
2170 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
2171 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08002172 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
2173 // Pass via stack and pop X87 register
2174 subl(ESP, Immediate(16));
2175 if (size == 4) {
2176 CHECK_EQ(src.AsX87Register(), ST0);
2177 fstps(Address(ESP, 0));
2178 movss(dest.AsXmmRegister(), Address(ESP, 0));
2179 } else {
2180 CHECK_EQ(src.AsX87Register(), ST0);
2181 fstpl(Address(ESP, 0));
2182 movsd(dest.AsXmmRegister(), Address(ESP, 0));
2183 }
2184 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07002185 } else {
2186 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07002187 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07002188 }
2189 }
2190}
2191
Ian Rogers2c8f6532011-09-02 17:16:34 -07002192void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
2193 ManagedRegister mscratch) {
2194 X86ManagedRegister scratch = mscratch.AsX86();
2195 CHECK(scratch.IsCpuRegister());
2196 movl(scratch.AsCpuRegister(), Address(ESP, src));
2197 movl(Address(ESP, dest), scratch.AsCpuRegister());
2198}
2199
Ian Rogersdd7624d2014-03-14 17:43:00 -07002200void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
2201 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002202 ManagedRegister mscratch) {
2203 X86ManagedRegister scratch = mscratch.AsX86();
2204 CHECK(scratch.IsCpuRegister());
2205 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
2206 Store(fr_offs, scratch, 4);
2207}
2208
Ian Rogersdd7624d2014-03-14 17:43:00 -07002209void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002210 FrameOffset fr_offs,
2211 ManagedRegister mscratch) {
2212 X86ManagedRegister scratch = mscratch.AsX86();
2213 CHECK(scratch.IsCpuRegister());
2214 Load(scratch, fr_offs, 4);
2215 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2216}
2217
2218void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
2219 ManagedRegister mscratch,
2220 size_t size) {
2221 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002222 if (scratch.IsCpuRegister() && size == 8) {
2223 Load(scratch, src, 4);
2224 Store(dest, scratch, 4);
2225 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
2226 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
2227 } else {
2228 Load(scratch, src, size);
2229 Store(dest, scratch, size);
2230 }
2231}
2232
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002233void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
2234 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002235 UNIMPLEMENTED(FATAL);
2236}
2237
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002238void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2239 ManagedRegister scratch, size_t size) {
2240 CHECK(scratch.IsNoRegister());
2241 CHECK_EQ(size, 4u);
2242 pushl(Address(ESP, src));
2243 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
2244}
2245
Ian Rogersdc51b792011-09-22 20:41:37 -07002246void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
2247 ManagedRegister mscratch, size_t size) {
2248 Register scratch = mscratch.AsX86().AsCpuRegister();
2249 CHECK_EQ(size, 4u);
2250 movl(scratch, Address(ESP, src_base));
2251 movl(scratch, Address(scratch, src_offset));
2252 movl(Address(ESP, dest), scratch);
2253}
2254
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002255void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
2256 ManagedRegister src, Offset src_offset,
2257 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002258 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002259 CHECK(scratch.IsNoRegister());
2260 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
2261 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
2262}
2263
2264void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
2265 ManagedRegister mscratch, size_t size) {
2266 Register scratch = mscratch.AsX86().AsCpuRegister();
2267 CHECK_EQ(size, 4u);
2268 CHECK_EQ(dest.Int32Value(), src.Int32Value());
2269 movl(scratch, Address(ESP, src));
2270 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07002271 popl(Address(scratch, dest_offset));
2272}
2273
Ian Rogerse5de95b2011-09-18 20:31:38 -07002274void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07002275 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002276}
2277
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002278void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2279 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002280 ManagedRegister min_reg, bool null_allowed) {
2281 X86ManagedRegister out_reg = mout_reg.AsX86();
2282 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002283 CHECK(in_reg.IsCpuRegister());
2284 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002285 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002286 if (null_allowed) {
2287 Label null_arg;
2288 if (!out_reg.Equals(in_reg)) {
2289 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2290 }
2291 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002292 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002293 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002294 Bind(&null_arg);
2295 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002296 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002297 }
2298}
2299
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002300void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2301 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002302 ManagedRegister mscratch,
2303 bool null_allowed) {
2304 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002305 CHECK(scratch.IsCpuRegister());
2306 if (null_allowed) {
2307 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002308 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002309 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002310 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002311 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002312 Bind(&null_arg);
2313 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002314 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002315 }
2316 Store(out_off, scratch, 4);
2317}
2318
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002319// Given a handle scope entry, load the associated reference.
2320void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002321 ManagedRegister min_reg) {
2322 X86ManagedRegister out_reg = mout_reg.AsX86();
2323 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002324 CHECK(out_reg.IsCpuRegister());
2325 CHECK(in_reg.IsCpuRegister());
2326 Label null_arg;
2327 if (!out_reg.Equals(in_reg)) {
2328 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2329 }
2330 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002331 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002332 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2333 Bind(&null_arg);
2334}
2335
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002336void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002337 // TODO: not validating references
2338}
2339
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002340void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002341 // TODO: not validating references
2342}
2343
Ian Rogers2c8f6532011-09-02 17:16:34 -07002344void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2345 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002346 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002347 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002348 // TODO: place reference map on call
2349}
2350
Ian Rogers67375ac2011-09-14 00:55:44 -07002351void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2352 Register scratch = mscratch.AsX86().AsCpuRegister();
2353 movl(scratch, Address(ESP, base));
2354 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002355}
2356
Ian Rogersdd7624d2014-03-14 17:43:00 -07002357void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002358 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002359}
2360
Ian Rogers2c8f6532011-09-02 17:16:34 -07002361void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2362 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002363 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002364}
2365
Ian Rogers2c8f6532011-09-02 17:16:34 -07002366void X86Assembler::GetCurrentThread(FrameOffset offset,
2367 ManagedRegister mscratch) {
2368 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002369 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002370 movl(Address(ESP, offset), scratch.AsCpuRegister());
2371}
2372
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002373void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
2374 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002375 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002376 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002377 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002378}
Ian Rogers0d666d82011-08-14 16:03:46 -07002379
Ian Rogers2c8f6532011-09-02 17:16:34 -07002380void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2381 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002382#define __ sp_asm->
2383 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002384 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002385 if (stack_adjust_ != 0) { // Fix up the frame.
2386 __ DecreaseFrameSize(stack_adjust_);
2387 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002388 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002389 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2390 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002391 // this call should never return
2392 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002393#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002394}
2395
Mark Mendell0616ae02015-04-17 12:49:27 -04002396void X86Assembler::AddConstantArea() {
2397 const std::vector<int32_t>& area = constant_area_.GetBuffer();
2398 // Generate the data for the literal area.
2399 for (size_t i = 0, e = area.size(); i < e; i++) {
2400 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2401 EmitInt32(area[i]);
2402 }
2403}
2404
Mark Mendell805b3b52015-09-18 14:10:29 -04002405size_t ConstantArea::AppendInt32(int32_t v) {
2406 size_t result = buffer_.size() * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002407 buffer_.push_back(v);
2408 return result;
2409}
2410
Mark Mendell805b3b52015-09-18 14:10:29 -04002411size_t ConstantArea::AddInt32(int32_t v) {
2412 for (size_t i = 0, e = buffer_.size(); i < e; i++) {
2413 if (v == buffer_[i]) {
2414 return i * elem_size_;
2415 }
2416 }
2417
2418 // Didn't match anything.
2419 return AppendInt32(v);
2420}
2421
2422size_t ConstantArea::AddInt64(int64_t v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002423 int32_t v_low = Low32Bits(v);
2424 int32_t v_high = High32Bits(v);
2425 if (buffer_.size() > 1) {
2426 // Ensure we don't pass the end of the buffer.
2427 for (size_t i = 0, e = buffer_.size() - 1; i < e; i++) {
2428 if (v_low == buffer_[i] && v_high == buffer_[i + 1]) {
Mark Mendell805b3b52015-09-18 14:10:29 -04002429 return i * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002430 }
2431 }
2432 }
2433
2434 // Didn't match anything.
Mark Mendell805b3b52015-09-18 14:10:29 -04002435 size_t result = buffer_.size() * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002436 buffer_.push_back(v_low);
2437 buffer_.push_back(v_high);
2438 return result;
2439}
2440
Mark Mendell805b3b52015-09-18 14:10:29 -04002441size_t ConstantArea::AddDouble(double v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002442 // Treat the value as a 64-bit integer value.
2443 return AddInt64(bit_cast<int64_t, double>(v));
2444}
2445
Mark Mendell805b3b52015-09-18 14:10:29 -04002446size_t ConstantArea::AddFloat(float v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002447 // Treat the value as a 32-bit integer value.
2448 return AddInt32(bit_cast<int32_t, float>(v));
2449}
2450
Ian Rogers2c8f6532011-09-02 17:16:34 -07002451} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002452} // namespace art