blob: 04e815aa1dcd9965d254ebab86333fcd5b891f17 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000053 // Offset by one because we already have emitted the opcode.
54 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070055}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Mark Mendell7a08fb52015-07-15 14:09:35 -0400148void X86Assembler::movntl(const Address& dst, Register src) {
149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xC3);
152 EmitOperand(src, dst);
153}
154
Mark Mendell09ed1a32015-03-25 08:30:06 -0400155void X86Assembler::bswapl(Register dst) {
156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xC8 + dst);
159}
160
Mark Mendellbcee0922015-09-15 21:45:01 -0400161void X86Assembler::bsfl(Register dst, Register src) {
162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
163 EmitUint8(0x0F);
164 EmitUint8(0xBC);
165 EmitRegisterOperand(dst, src);
166}
167
168void X86Assembler::bsfl(Register dst, const Address& src) {
169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
170 EmitUint8(0x0F);
171 EmitUint8(0xBC);
172 EmitOperand(dst, src);
173}
174
Mark Mendell8ae3ffb2015-08-12 21:16:41 -0400175void X86Assembler::bsrl(Register dst, Register src) {
176 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
177 EmitUint8(0x0F);
178 EmitUint8(0xBD);
179 EmitRegisterOperand(dst, src);
180}
181
182void X86Assembler::bsrl(Register dst, const Address& src) {
183 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
184 EmitUint8(0x0F);
185 EmitUint8(0xBD);
186 EmitOperand(dst, src);
187}
188
Ian Rogers2c8f6532011-09-02 17:16:34 -0700189void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700190 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
191 EmitUint8(0x0F);
192 EmitUint8(0xB6);
193 EmitRegisterOperand(dst, src);
194}
195
196
Ian Rogers2c8f6532011-09-02 17:16:34 -0700197void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
199 EmitUint8(0x0F);
200 EmitUint8(0xB6);
201 EmitOperand(dst, src);
202}
203
204
Ian Rogers2c8f6532011-09-02 17:16:34 -0700205void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700206 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
207 EmitUint8(0x0F);
208 EmitUint8(0xBE);
209 EmitRegisterOperand(dst, src);
210}
211
212
Ian Rogers2c8f6532011-09-02 17:16:34 -0700213void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
215 EmitUint8(0x0F);
216 EmitUint8(0xBE);
217 EmitOperand(dst, src);
218}
219
220
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700221void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700222 LOG(FATAL) << "Use movzxb or movsxb instead.";
223}
224
225
Ian Rogers2c8f6532011-09-02 17:16:34 -0700226void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700227 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
228 EmitUint8(0x88);
229 EmitOperand(src, dst);
230}
231
232
Ian Rogers2c8f6532011-09-02 17:16:34 -0700233void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700234 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
235 EmitUint8(0xC6);
236 EmitOperand(EAX, dst);
237 CHECK(imm.is_int8());
238 EmitUint8(imm.value() & 0xFF);
239}
240
241
Ian Rogers2c8f6532011-09-02 17:16:34 -0700242void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700243 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
244 EmitUint8(0x0F);
245 EmitUint8(0xB7);
246 EmitRegisterOperand(dst, src);
247}
248
249
Ian Rogers2c8f6532011-09-02 17:16:34 -0700250void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700251 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
252 EmitUint8(0x0F);
253 EmitUint8(0xB7);
254 EmitOperand(dst, src);
255}
256
257
Ian Rogers2c8f6532011-09-02 17:16:34 -0700258void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700259 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
260 EmitUint8(0x0F);
261 EmitUint8(0xBF);
262 EmitRegisterOperand(dst, src);
263}
264
265
Ian Rogers2c8f6532011-09-02 17:16:34 -0700266void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700267 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
268 EmitUint8(0x0F);
269 EmitUint8(0xBF);
270 EmitOperand(dst, src);
271}
272
273
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700274void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700275 LOG(FATAL) << "Use movzxw or movsxw instead.";
276}
277
278
Ian Rogers2c8f6532011-09-02 17:16:34 -0700279void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700280 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
281 EmitOperandSizeOverride();
282 EmitUint8(0x89);
283 EmitOperand(src, dst);
284}
285
286
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100287void X86Assembler::movw(const Address& dst, const Immediate& imm) {
288 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
289 EmitOperandSizeOverride();
290 EmitUint8(0xC7);
291 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100292 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100293 EmitUint8(imm.value() & 0xFF);
294 EmitUint8(imm.value() >> 8);
295}
296
297
Ian Rogers2c8f6532011-09-02 17:16:34 -0700298void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700299 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
300 EmitUint8(0x8D);
301 EmitOperand(dst, src);
302}
303
304
Ian Rogers2c8f6532011-09-02 17:16:34 -0700305void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700306 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
307 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700308 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700309 EmitRegisterOperand(dst, src);
310}
311
312
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000313void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700314 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
315 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700316 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000317 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700318}
319
320
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100321void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
323 EmitUint8(0x0F);
324 EmitUint8(0x28);
325 EmitXmmRegisterOperand(dst, src);
326}
327
328
Ian Rogers2c8f6532011-09-02 17:16:34 -0700329void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700330 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
331 EmitUint8(0xF3);
332 EmitUint8(0x0F);
333 EmitUint8(0x10);
334 EmitOperand(dst, src);
335}
336
337
Ian Rogers2c8f6532011-09-02 17:16:34 -0700338void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700339 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
340 EmitUint8(0xF3);
341 EmitUint8(0x0F);
342 EmitUint8(0x11);
343 EmitOperand(src, dst);
344}
345
346
Ian Rogers2c8f6532011-09-02 17:16:34 -0700347void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700348 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
349 EmitUint8(0xF3);
350 EmitUint8(0x0F);
351 EmitUint8(0x11);
352 EmitXmmRegisterOperand(src, dst);
353}
354
355
Ian Rogers2c8f6532011-09-02 17:16:34 -0700356void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700357 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
358 EmitUint8(0x66);
359 EmitUint8(0x0F);
360 EmitUint8(0x6E);
361 EmitOperand(dst, Operand(src));
362}
363
364
Ian Rogers2c8f6532011-09-02 17:16:34 -0700365void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700366 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
367 EmitUint8(0x66);
368 EmitUint8(0x0F);
369 EmitUint8(0x7E);
370 EmitOperand(src, Operand(dst));
371}
372
373
Ian Rogers2c8f6532011-09-02 17:16:34 -0700374void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700375 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
376 EmitUint8(0xF3);
377 EmitUint8(0x0F);
378 EmitUint8(0x58);
379 EmitXmmRegisterOperand(dst, src);
380}
381
382
Ian Rogers2c8f6532011-09-02 17:16:34 -0700383void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700384 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
385 EmitUint8(0xF3);
386 EmitUint8(0x0F);
387 EmitUint8(0x58);
388 EmitOperand(dst, src);
389}
390
391
Ian Rogers2c8f6532011-09-02 17:16:34 -0700392void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700393 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
394 EmitUint8(0xF3);
395 EmitUint8(0x0F);
396 EmitUint8(0x5C);
397 EmitXmmRegisterOperand(dst, src);
398}
399
400
Ian Rogers2c8f6532011-09-02 17:16:34 -0700401void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700402 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
403 EmitUint8(0xF3);
404 EmitUint8(0x0F);
405 EmitUint8(0x5C);
406 EmitOperand(dst, src);
407}
408
409
Ian Rogers2c8f6532011-09-02 17:16:34 -0700410void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700411 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
412 EmitUint8(0xF3);
413 EmitUint8(0x0F);
414 EmitUint8(0x59);
415 EmitXmmRegisterOperand(dst, src);
416}
417
418
Ian Rogers2c8f6532011-09-02 17:16:34 -0700419void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700420 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
421 EmitUint8(0xF3);
422 EmitUint8(0x0F);
423 EmitUint8(0x59);
424 EmitOperand(dst, src);
425}
426
427
Ian Rogers2c8f6532011-09-02 17:16:34 -0700428void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700429 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
430 EmitUint8(0xF3);
431 EmitUint8(0x0F);
432 EmitUint8(0x5E);
433 EmitXmmRegisterOperand(dst, src);
434}
435
436
Ian Rogers2c8f6532011-09-02 17:16:34 -0700437void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700438 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
439 EmitUint8(0xF3);
440 EmitUint8(0x0F);
441 EmitUint8(0x5E);
442 EmitOperand(dst, src);
443}
444
445
Ian Rogers2c8f6532011-09-02 17:16:34 -0700446void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700447 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
448 EmitUint8(0xD9);
449 EmitOperand(0, src);
450}
451
452
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500453void X86Assembler::fsts(const Address& dst) {
454 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
455 EmitUint8(0xD9);
456 EmitOperand(2, dst);
457}
458
459
Ian Rogers2c8f6532011-09-02 17:16:34 -0700460void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700461 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
462 EmitUint8(0xD9);
463 EmitOperand(3, dst);
464}
465
466
Ian Rogers2c8f6532011-09-02 17:16:34 -0700467void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700468 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
469 EmitUint8(0xF2);
470 EmitUint8(0x0F);
471 EmitUint8(0x10);
472 EmitOperand(dst, src);
473}
474
475
Ian Rogers2c8f6532011-09-02 17:16:34 -0700476void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700477 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
478 EmitUint8(0xF2);
479 EmitUint8(0x0F);
480 EmitUint8(0x11);
481 EmitOperand(src, dst);
482}
483
484
Ian Rogers2c8f6532011-09-02 17:16:34 -0700485void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700486 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
487 EmitUint8(0xF2);
488 EmitUint8(0x0F);
489 EmitUint8(0x11);
490 EmitXmmRegisterOperand(src, dst);
491}
492
493
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000494void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
495 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
496 EmitUint8(0x66);
497 EmitUint8(0x0F);
498 EmitUint8(0x16);
499 EmitOperand(dst, src);
500}
501
502
503void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
504 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
505 EmitUint8(0x66);
506 EmitUint8(0x0F);
507 EmitUint8(0x17);
508 EmitOperand(src, dst);
509}
510
511
512void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
513 DCHECK(shift_count.is_uint8());
514
515 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
516 EmitUint8(0x66);
517 EmitUint8(0x0F);
518 EmitUint8(0x73);
519 EmitXmmRegisterOperand(3, reg);
520 EmitUint8(shift_count.value());
521}
522
523
Calin Juravle52c48962014-12-16 17:02:57 +0000524void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
525 DCHECK(shift_count.is_uint8());
526
527 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
528 EmitUint8(0x66);
529 EmitUint8(0x0F);
530 EmitUint8(0x73);
531 EmitXmmRegisterOperand(2, reg);
532 EmitUint8(shift_count.value());
533}
534
535
536void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
537 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
538 EmitUint8(0x66);
539 EmitUint8(0x0F);
540 EmitUint8(0x62);
541 EmitXmmRegisterOperand(dst, src);
542}
543
544
Ian Rogers2c8f6532011-09-02 17:16:34 -0700545void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700546 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
547 EmitUint8(0xF2);
548 EmitUint8(0x0F);
549 EmitUint8(0x58);
550 EmitXmmRegisterOperand(dst, src);
551}
552
553
Ian Rogers2c8f6532011-09-02 17:16:34 -0700554void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700555 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
556 EmitUint8(0xF2);
557 EmitUint8(0x0F);
558 EmitUint8(0x58);
559 EmitOperand(dst, src);
560}
561
562
Ian Rogers2c8f6532011-09-02 17:16:34 -0700563void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700564 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
565 EmitUint8(0xF2);
566 EmitUint8(0x0F);
567 EmitUint8(0x5C);
568 EmitXmmRegisterOperand(dst, src);
569}
570
571
Ian Rogers2c8f6532011-09-02 17:16:34 -0700572void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700573 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
574 EmitUint8(0xF2);
575 EmitUint8(0x0F);
576 EmitUint8(0x5C);
577 EmitOperand(dst, src);
578}
579
580
Ian Rogers2c8f6532011-09-02 17:16:34 -0700581void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700582 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
583 EmitUint8(0xF2);
584 EmitUint8(0x0F);
585 EmitUint8(0x59);
586 EmitXmmRegisterOperand(dst, src);
587}
588
589
Ian Rogers2c8f6532011-09-02 17:16:34 -0700590void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700591 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
592 EmitUint8(0xF2);
593 EmitUint8(0x0F);
594 EmitUint8(0x59);
595 EmitOperand(dst, src);
596}
597
598
Ian Rogers2c8f6532011-09-02 17:16:34 -0700599void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700600 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
601 EmitUint8(0xF2);
602 EmitUint8(0x0F);
603 EmitUint8(0x5E);
604 EmitXmmRegisterOperand(dst, src);
605}
606
607
Ian Rogers2c8f6532011-09-02 17:16:34 -0700608void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700609 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
610 EmitUint8(0xF2);
611 EmitUint8(0x0F);
612 EmitUint8(0x5E);
613 EmitOperand(dst, src);
614}
615
616
Ian Rogers2c8f6532011-09-02 17:16:34 -0700617void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700618 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
619 EmitUint8(0xF3);
620 EmitUint8(0x0F);
621 EmitUint8(0x2A);
622 EmitOperand(dst, Operand(src));
623}
624
625
Ian Rogers2c8f6532011-09-02 17:16:34 -0700626void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700627 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
628 EmitUint8(0xF2);
629 EmitUint8(0x0F);
630 EmitUint8(0x2A);
631 EmitOperand(dst, Operand(src));
632}
633
634
Ian Rogers2c8f6532011-09-02 17:16:34 -0700635void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700636 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
637 EmitUint8(0xF3);
638 EmitUint8(0x0F);
639 EmitUint8(0x2D);
640 EmitXmmRegisterOperand(dst, src);
641}
642
643
Ian Rogers2c8f6532011-09-02 17:16:34 -0700644void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700645 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
646 EmitUint8(0xF3);
647 EmitUint8(0x0F);
648 EmitUint8(0x5A);
649 EmitXmmRegisterOperand(dst, src);
650}
651
652
Ian Rogers2c8f6532011-09-02 17:16:34 -0700653void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700654 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
655 EmitUint8(0xF2);
656 EmitUint8(0x0F);
657 EmitUint8(0x2D);
658 EmitXmmRegisterOperand(dst, src);
659}
660
661
Ian Rogers2c8f6532011-09-02 17:16:34 -0700662void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700663 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
664 EmitUint8(0xF3);
665 EmitUint8(0x0F);
666 EmitUint8(0x2C);
667 EmitXmmRegisterOperand(dst, src);
668}
669
670
Ian Rogers2c8f6532011-09-02 17:16:34 -0700671void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700672 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
673 EmitUint8(0xF2);
674 EmitUint8(0x0F);
675 EmitUint8(0x2C);
676 EmitXmmRegisterOperand(dst, src);
677}
678
679
Ian Rogers2c8f6532011-09-02 17:16:34 -0700680void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700681 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
682 EmitUint8(0xF2);
683 EmitUint8(0x0F);
684 EmitUint8(0x5A);
685 EmitXmmRegisterOperand(dst, src);
686}
687
688
Ian Rogers2c8f6532011-09-02 17:16:34 -0700689void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700690 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
691 EmitUint8(0xF3);
692 EmitUint8(0x0F);
693 EmitUint8(0xE6);
694 EmitXmmRegisterOperand(dst, src);
695}
696
697
Ian Rogers2c8f6532011-09-02 17:16:34 -0700698void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700699 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
700 EmitUint8(0x0F);
701 EmitUint8(0x2F);
702 EmitXmmRegisterOperand(a, b);
703}
704
705
Ian Rogers2c8f6532011-09-02 17:16:34 -0700706void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700707 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
708 EmitUint8(0x66);
709 EmitUint8(0x0F);
710 EmitUint8(0x2F);
711 EmitXmmRegisterOperand(a, b);
712}
713
714
Calin Juravleddb7df22014-11-25 20:56:51 +0000715void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
716 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
717 EmitUint8(0x0F);
718 EmitUint8(0x2E);
719 EmitXmmRegisterOperand(a, b);
720}
721
722
723void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
724 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
725 EmitUint8(0x66);
726 EmitUint8(0x0F);
727 EmitUint8(0x2E);
728 EmitXmmRegisterOperand(a, b);
729}
730
731
Mark Mendellfb8d2792015-03-31 22:16:59 -0400732void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) {
733 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
734 EmitUint8(0x66);
735 EmitUint8(0x0F);
736 EmitUint8(0x3A);
737 EmitUint8(0x0B);
738 EmitXmmRegisterOperand(dst, src);
739 EmitUint8(imm.value());
740}
741
742
743void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) {
744 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
745 EmitUint8(0x66);
746 EmitUint8(0x0F);
747 EmitUint8(0x3A);
748 EmitUint8(0x0A);
749 EmitXmmRegisterOperand(dst, src);
750 EmitUint8(imm.value());
751}
752
753
Ian Rogers2c8f6532011-09-02 17:16:34 -0700754void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700755 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
756 EmitUint8(0xF2);
757 EmitUint8(0x0F);
758 EmitUint8(0x51);
759 EmitXmmRegisterOperand(dst, src);
760}
761
762
Ian Rogers2c8f6532011-09-02 17:16:34 -0700763void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700764 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
765 EmitUint8(0xF3);
766 EmitUint8(0x0F);
767 EmitUint8(0x51);
768 EmitXmmRegisterOperand(dst, src);
769}
770
771
Ian Rogers2c8f6532011-09-02 17:16:34 -0700772void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700773 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
774 EmitUint8(0x66);
775 EmitUint8(0x0F);
776 EmitUint8(0x57);
777 EmitOperand(dst, src);
778}
779
780
Ian Rogers2c8f6532011-09-02 17:16:34 -0700781void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700782 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
783 EmitUint8(0x66);
784 EmitUint8(0x0F);
785 EmitUint8(0x57);
786 EmitXmmRegisterOperand(dst, src);
787}
788
789
Mark Mendell09ed1a32015-03-25 08:30:06 -0400790void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
791 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
792 EmitUint8(0x0F);
793 EmitUint8(0x54);
794 EmitXmmRegisterOperand(dst, src);
795}
796
797
798void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
799 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
800 EmitUint8(0x66);
801 EmitUint8(0x0F);
802 EmitUint8(0x54);
803 EmitXmmRegisterOperand(dst, src);
804}
805
806
807void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
808 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
809 EmitUint8(0x66);
810 EmitUint8(0x0F);
811 EmitUint8(0x56);
812 EmitXmmRegisterOperand(dst, src);
813}
814
815
Ian Rogers2c8f6532011-09-02 17:16:34 -0700816void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700817 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
818 EmitUint8(0x0F);
819 EmitUint8(0x57);
820 EmitOperand(dst, src);
821}
822
823
Mark Mendell09ed1a32015-03-25 08:30:06 -0400824void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
825 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
826 EmitUint8(0x0F);
827 EmitUint8(0x56);
828 EmitXmmRegisterOperand(dst, src);
829}
830
831
Ian Rogers2c8f6532011-09-02 17:16:34 -0700832void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700833 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
834 EmitUint8(0x0F);
835 EmitUint8(0x57);
836 EmitXmmRegisterOperand(dst, src);
837}
838
839
Mark Mendell09ed1a32015-03-25 08:30:06 -0400840void X86Assembler::andps(XmmRegister dst, const Address& src) {
841 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
842 EmitUint8(0x0F);
843 EmitUint8(0x54);
844 EmitOperand(dst, src);
845}
846
847
Ian Rogers2c8f6532011-09-02 17:16:34 -0700848void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700849 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
850 EmitUint8(0x66);
851 EmitUint8(0x0F);
852 EmitUint8(0x54);
853 EmitOperand(dst, src);
854}
855
856
Ian Rogers2c8f6532011-09-02 17:16:34 -0700857void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700858 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
859 EmitUint8(0xDD);
860 EmitOperand(0, src);
861}
862
863
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500864void X86Assembler::fstl(const Address& dst) {
865 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
866 EmitUint8(0xDD);
867 EmitOperand(2, dst);
868}
869
870
Ian Rogers2c8f6532011-09-02 17:16:34 -0700871void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700872 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
873 EmitUint8(0xDD);
874 EmitOperand(3, dst);
875}
876
877
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500878void X86Assembler::fstsw() {
879 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
880 EmitUint8(0x9B);
881 EmitUint8(0xDF);
882 EmitUint8(0xE0);
883}
884
885
Ian Rogers2c8f6532011-09-02 17:16:34 -0700886void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700887 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
888 EmitUint8(0xD9);
889 EmitOperand(7, dst);
890}
891
892
Ian Rogers2c8f6532011-09-02 17:16:34 -0700893void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700894 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
895 EmitUint8(0xD9);
896 EmitOperand(5, src);
897}
898
899
Ian Rogers2c8f6532011-09-02 17:16:34 -0700900void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700901 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
902 EmitUint8(0xDF);
903 EmitOperand(7, dst);
904}
905
906
Ian Rogers2c8f6532011-09-02 17:16:34 -0700907void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700908 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
909 EmitUint8(0xDB);
910 EmitOperand(3, dst);
911}
912
913
Ian Rogers2c8f6532011-09-02 17:16:34 -0700914void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700915 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
916 EmitUint8(0xDF);
917 EmitOperand(5, src);
918}
919
920
Roland Levillain0a186012015-04-13 17:00:20 +0100921void X86Assembler::filds(const Address& src) {
922 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
923 EmitUint8(0xDB);
924 EmitOperand(0, src);
925}
926
927
Ian Rogers2c8f6532011-09-02 17:16:34 -0700928void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700929 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
930 EmitUint8(0xD9);
931 EmitUint8(0xF7);
932}
933
934
Ian Rogers2c8f6532011-09-02 17:16:34 -0700935void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700936 CHECK_LT(index.value(), 7);
937 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
938 EmitUint8(0xDD);
939 EmitUint8(0xC0 + index.value());
940}
941
942
Ian Rogers2c8f6532011-09-02 17:16:34 -0700943void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700944 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
945 EmitUint8(0xD9);
946 EmitUint8(0xFE);
947}
948
949
Ian Rogers2c8f6532011-09-02 17:16:34 -0700950void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700951 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
952 EmitUint8(0xD9);
953 EmitUint8(0xFF);
954}
955
956
Ian Rogers2c8f6532011-09-02 17:16:34 -0700957void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700958 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
959 EmitUint8(0xD9);
960 EmitUint8(0xF2);
961}
962
963
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500964void X86Assembler::fucompp() {
965 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
966 EmitUint8(0xDA);
967 EmitUint8(0xE9);
968}
969
970
971void X86Assembler::fprem() {
972 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
973 EmitUint8(0xD9);
974 EmitUint8(0xF8);
975}
976
977
Ian Rogers2c8f6532011-09-02 17:16:34 -0700978void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700979 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
980 EmitUint8(0x87);
981 EmitRegisterOperand(dst, src);
982}
983
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100984
Ian Rogers7caad772012-03-30 01:07:54 -0700985void X86Assembler::xchgl(Register reg, const Address& address) {
986 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
987 EmitUint8(0x87);
988 EmitOperand(reg, address);
989}
990
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700991
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100992void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
993 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
994 EmitUint8(0x66);
995 EmitComplex(7, address, imm);
996}
997
998
Ian Rogers2c8f6532011-09-02 17:16:34 -0700999void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001000 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1001 EmitComplex(7, Operand(reg), imm);
1002}
1003
1004
Ian Rogers2c8f6532011-09-02 17:16:34 -07001005void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001006 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1007 EmitUint8(0x3B);
1008 EmitOperand(reg0, Operand(reg1));
1009}
1010
1011
Ian Rogers2c8f6532011-09-02 17:16:34 -07001012void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001013 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1014 EmitUint8(0x3B);
1015 EmitOperand(reg, address);
1016}
1017
1018
Ian Rogers2c8f6532011-09-02 17:16:34 -07001019void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001020 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1021 EmitUint8(0x03);
1022 EmitRegisterOperand(dst, src);
1023}
1024
1025
Ian Rogers2c8f6532011-09-02 17:16:34 -07001026void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001027 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1028 EmitUint8(0x03);
1029 EmitOperand(reg, address);
1030}
1031
1032
Ian Rogers2c8f6532011-09-02 17:16:34 -07001033void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001034 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1035 EmitUint8(0x39);
1036 EmitOperand(reg, address);
1037}
1038
1039
Ian Rogers2c8f6532011-09-02 17:16:34 -07001040void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001041 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1042 EmitComplex(7, address, imm);
1043}
1044
1045
Ian Rogers2c8f6532011-09-02 17:16:34 -07001046void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001047 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1048 EmitUint8(0x85);
1049 EmitRegisterOperand(reg1, reg2);
1050}
1051
1052
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001053void X86Assembler::testl(Register reg, const Address& address) {
1054 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1055 EmitUint8(0x85);
1056 EmitOperand(reg, address);
1057}
1058
1059
Ian Rogers2c8f6532011-09-02 17:16:34 -07001060void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001061 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1062 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1063 // we only test the byte register to keep the encoding short.
1064 if (immediate.is_uint8() && reg < 4) {
1065 // Use zero-extended 8-bit immediate.
1066 if (reg == EAX) {
1067 EmitUint8(0xA8);
1068 } else {
1069 EmitUint8(0xF6);
1070 EmitUint8(0xC0 + reg);
1071 }
1072 EmitUint8(immediate.value() & 0xFF);
1073 } else if (reg == EAX) {
1074 // Use short form if the destination is EAX.
1075 EmitUint8(0xA9);
1076 EmitImmediate(immediate);
1077 } else {
1078 EmitUint8(0xF7);
1079 EmitOperand(0, Operand(reg));
1080 EmitImmediate(immediate);
1081 }
1082}
1083
1084
Ian Rogers2c8f6532011-09-02 17:16:34 -07001085void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001086 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1087 EmitUint8(0x23);
1088 EmitOperand(dst, Operand(src));
1089}
1090
1091
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001092void X86Assembler::andl(Register reg, const Address& address) {
1093 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1094 EmitUint8(0x23);
1095 EmitOperand(reg, address);
1096}
1097
1098
Ian Rogers2c8f6532011-09-02 17:16:34 -07001099void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1101 EmitComplex(4, Operand(dst), imm);
1102}
1103
1104
Ian Rogers2c8f6532011-09-02 17:16:34 -07001105void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001106 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1107 EmitUint8(0x0B);
1108 EmitOperand(dst, Operand(src));
1109}
1110
1111
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001112void X86Assembler::orl(Register reg, const Address& address) {
1113 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1114 EmitUint8(0x0B);
1115 EmitOperand(reg, address);
1116}
1117
1118
Ian Rogers2c8f6532011-09-02 17:16:34 -07001119void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001120 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1121 EmitComplex(1, Operand(dst), imm);
1122}
1123
1124
Ian Rogers2c8f6532011-09-02 17:16:34 -07001125void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001126 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1127 EmitUint8(0x33);
1128 EmitOperand(dst, Operand(src));
1129}
1130
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001131
1132void X86Assembler::xorl(Register reg, const Address& address) {
1133 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1134 EmitUint8(0x33);
1135 EmitOperand(reg, address);
1136}
1137
1138
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001139void X86Assembler::xorl(Register dst, const Immediate& imm) {
1140 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1141 EmitComplex(6, Operand(dst), imm);
1142}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001143
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001144
Ian Rogers2c8f6532011-09-02 17:16:34 -07001145void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001146 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1147 EmitComplex(0, Operand(reg), imm);
1148}
1149
1150
Ian Rogers2c8f6532011-09-02 17:16:34 -07001151void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001152 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1153 EmitUint8(0x01);
1154 EmitOperand(reg, address);
1155}
1156
1157
Ian Rogers2c8f6532011-09-02 17:16:34 -07001158void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001159 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1160 EmitComplex(0, address, imm);
1161}
1162
1163
Ian Rogers2c8f6532011-09-02 17:16:34 -07001164void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001165 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1166 EmitComplex(2, Operand(reg), imm);
1167}
1168
1169
Ian Rogers2c8f6532011-09-02 17:16:34 -07001170void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001171 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1172 EmitUint8(0x13);
1173 EmitOperand(dst, Operand(src));
1174}
1175
1176
Ian Rogers2c8f6532011-09-02 17:16:34 -07001177void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001178 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1179 EmitUint8(0x13);
1180 EmitOperand(dst, address);
1181}
1182
1183
Ian Rogers2c8f6532011-09-02 17:16:34 -07001184void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001185 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1186 EmitUint8(0x2B);
1187 EmitOperand(dst, Operand(src));
1188}
1189
1190
Ian Rogers2c8f6532011-09-02 17:16:34 -07001191void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001192 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1193 EmitComplex(5, Operand(reg), imm);
1194}
1195
1196
Ian Rogers2c8f6532011-09-02 17:16:34 -07001197void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1199 EmitUint8(0x2B);
1200 EmitOperand(reg, address);
1201}
1202
1203
Mark Mendell09ed1a32015-03-25 08:30:06 -04001204void X86Assembler::subl(const Address& address, Register reg) {
1205 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1206 EmitUint8(0x29);
1207 EmitOperand(reg, address);
1208}
1209
1210
Ian Rogers2c8f6532011-09-02 17:16:34 -07001211void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001212 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1213 EmitUint8(0x99);
1214}
1215
1216
Ian Rogers2c8f6532011-09-02 17:16:34 -07001217void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001218 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1219 EmitUint8(0xF7);
1220 EmitUint8(0xF8 | reg);
1221}
1222
1223
Ian Rogers2c8f6532011-09-02 17:16:34 -07001224void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001225 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1226 EmitUint8(0x0F);
1227 EmitUint8(0xAF);
1228 EmitOperand(dst, Operand(src));
1229}
1230
1231
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001232void X86Assembler::imull(Register dst, Register src, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001233 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001234 // See whether imm can be represented as a sign-extended 8bit value.
1235 int32_t v32 = static_cast<int32_t>(imm.value());
1236 if (IsInt<8>(v32)) {
1237 // Sign-extension works.
1238 EmitUint8(0x6B);
1239 EmitOperand(dst, Operand(src));
1240 EmitUint8(static_cast<uint8_t>(v32 & 0xFF));
1241 } else {
1242 // Not representable, use full immediate.
1243 EmitUint8(0x69);
1244 EmitOperand(dst, Operand(src));
1245 EmitImmediate(imm);
1246 }
1247}
1248
1249
1250void X86Assembler::imull(Register reg, const Immediate& imm) {
1251 imull(reg, reg, imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001252}
1253
1254
Ian Rogers2c8f6532011-09-02 17:16:34 -07001255void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001256 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1257 EmitUint8(0x0F);
1258 EmitUint8(0xAF);
1259 EmitOperand(reg, address);
1260}
1261
1262
Ian Rogers2c8f6532011-09-02 17:16:34 -07001263void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001264 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1265 EmitUint8(0xF7);
1266 EmitOperand(5, Operand(reg));
1267}
1268
1269
Ian Rogers2c8f6532011-09-02 17:16:34 -07001270void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001271 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1272 EmitUint8(0xF7);
1273 EmitOperand(5, address);
1274}
1275
1276
Ian Rogers2c8f6532011-09-02 17:16:34 -07001277void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001278 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1279 EmitUint8(0xF7);
1280 EmitOperand(4, Operand(reg));
1281}
1282
1283
Ian Rogers2c8f6532011-09-02 17:16:34 -07001284void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001285 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1286 EmitUint8(0xF7);
1287 EmitOperand(4, address);
1288}
1289
1290
Ian Rogers2c8f6532011-09-02 17:16:34 -07001291void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001292 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1293 EmitUint8(0x1B);
1294 EmitOperand(dst, Operand(src));
1295}
1296
1297
Ian Rogers2c8f6532011-09-02 17:16:34 -07001298void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001299 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1300 EmitComplex(3, Operand(reg), imm);
1301}
1302
1303
Ian Rogers2c8f6532011-09-02 17:16:34 -07001304void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001305 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1306 EmitUint8(0x1B);
1307 EmitOperand(dst, address);
1308}
1309
1310
Mark Mendell09ed1a32015-03-25 08:30:06 -04001311void X86Assembler::sbbl(const Address& address, Register src) {
1312 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1313 EmitUint8(0x19);
1314 EmitOperand(src, address);
1315}
1316
1317
Ian Rogers2c8f6532011-09-02 17:16:34 -07001318void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001319 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1320 EmitUint8(0x40 + reg);
1321}
1322
1323
Ian Rogers2c8f6532011-09-02 17:16:34 -07001324void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001325 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1326 EmitUint8(0xFF);
1327 EmitOperand(0, address);
1328}
1329
1330
Ian Rogers2c8f6532011-09-02 17:16:34 -07001331void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001332 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1333 EmitUint8(0x48 + reg);
1334}
1335
1336
Ian Rogers2c8f6532011-09-02 17:16:34 -07001337void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001338 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1339 EmitUint8(0xFF);
1340 EmitOperand(1, address);
1341}
1342
1343
Ian Rogers2c8f6532011-09-02 17:16:34 -07001344void X86Assembler::shll(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001345 EmitGenericShift(4, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001346}
1347
1348
Ian Rogers2c8f6532011-09-02 17:16:34 -07001349void X86Assembler::shll(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001350 EmitGenericShift(4, Operand(operand), shifter);
1351}
1352
1353
1354void X86Assembler::shll(const Address& address, const Immediate& imm) {
1355 EmitGenericShift(4, address, imm);
1356}
1357
1358
1359void X86Assembler::shll(const Address& address, Register shifter) {
1360 EmitGenericShift(4, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001361}
1362
1363
Ian Rogers2c8f6532011-09-02 17:16:34 -07001364void X86Assembler::shrl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001365 EmitGenericShift(5, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001366}
1367
1368
Ian Rogers2c8f6532011-09-02 17:16:34 -07001369void X86Assembler::shrl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001370 EmitGenericShift(5, Operand(operand), shifter);
1371}
1372
1373
1374void X86Assembler::shrl(const Address& address, const Immediate& imm) {
1375 EmitGenericShift(5, address, imm);
1376}
1377
1378
1379void X86Assembler::shrl(const Address& address, Register shifter) {
1380 EmitGenericShift(5, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001381}
1382
1383
Ian Rogers2c8f6532011-09-02 17:16:34 -07001384void X86Assembler::sarl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001385 EmitGenericShift(7, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001386}
1387
1388
Ian Rogers2c8f6532011-09-02 17:16:34 -07001389void X86Assembler::sarl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001390 EmitGenericShift(7, Operand(operand), shifter);
1391}
1392
1393
1394void X86Assembler::sarl(const Address& address, const Immediate& imm) {
1395 EmitGenericShift(7, address, imm);
1396}
1397
1398
1399void X86Assembler::sarl(const Address& address, Register shifter) {
1400 EmitGenericShift(7, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001401}
1402
1403
Calin Juravle9aec02f2014-11-18 23:06:35 +00001404void X86Assembler::shld(Register dst, Register src, Register shifter) {
1405 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001406 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1407 EmitUint8(0x0F);
1408 EmitUint8(0xA5);
1409 EmitRegisterOperand(src, dst);
1410}
1411
1412
Mark P Mendell73945692015-04-29 14:56:17 +00001413void X86Assembler::shld(Register dst, Register src, const Immediate& imm) {
1414 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1415 EmitUint8(0x0F);
1416 EmitUint8(0xA4);
1417 EmitRegisterOperand(src, dst);
1418 EmitUint8(imm.value() & 0xFF);
1419}
1420
1421
Calin Juravle9aec02f2014-11-18 23:06:35 +00001422void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1423 DCHECK_EQ(ECX, shifter);
1424 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1425 EmitUint8(0x0F);
1426 EmitUint8(0xAD);
1427 EmitRegisterOperand(src, dst);
1428}
1429
1430
Mark P Mendell73945692015-04-29 14:56:17 +00001431void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) {
1432 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1433 EmitUint8(0x0F);
1434 EmitUint8(0xAC);
1435 EmitRegisterOperand(src, dst);
1436 EmitUint8(imm.value() & 0xFF);
1437}
1438
1439
Mark Mendellbcee0922015-09-15 21:45:01 -04001440void X86Assembler::roll(Register reg, const Immediate& imm) {
1441 EmitGenericShift(0, Operand(reg), imm);
1442}
1443
1444
1445void X86Assembler::roll(Register operand, Register shifter) {
1446 EmitGenericShift(0, Operand(operand), shifter);
1447}
1448
1449
1450void X86Assembler::rorl(Register reg, const Immediate& imm) {
1451 EmitGenericShift(1, Operand(reg), imm);
1452}
1453
1454
1455void X86Assembler::rorl(Register operand, Register shifter) {
1456 EmitGenericShift(1, Operand(operand), shifter);
1457}
1458
1459
Ian Rogers2c8f6532011-09-02 17:16:34 -07001460void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001461 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1462 EmitUint8(0xF7);
1463 EmitOperand(3, Operand(reg));
1464}
1465
1466
Ian Rogers2c8f6532011-09-02 17:16:34 -07001467void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001468 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1469 EmitUint8(0xF7);
1470 EmitUint8(0xD0 | reg);
1471}
1472
1473
Ian Rogers2c8f6532011-09-02 17:16:34 -07001474void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001475 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1476 EmitUint8(0xC8);
1477 CHECK(imm.is_uint16());
1478 EmitUint8(imm.value() & 0xFF);
1479 EmitUint8((imm.value() >> 8) & 0xFF);
1480 EmitUint8(0x00);
1481}
1482
1483
Ian Rogers2c8f6532011-09-02 17:16:34 -07001484void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001485 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1486 EmitUint8(0xC9);
1487}
1488
1489
Ian Rogers2c8f6532011-09-02 17:16:34 -07001490void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001491 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1492 EmitUint8(0xC3);
1493}
1494
1495
Ian Rogers2c8f6532011-09-02 17:16:34 -07001496void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001497 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1498 EmitUint8(0xC2);
1499 CHECK(imm.is_uint16());
1500 EmitUint8(imm.value() & 0xFF);
1501 EmitUint8((imm.value() >> 8) & 0xFF);
1502}
1503
1504
1505
Ian Rogers2c8f6532011-09-02 17:16:34 -07001506void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001507 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1508 EmitUint8(0x90);
1509}
1510
1511
Ian Rogers2c8f6532011-09-02 17:16:34 -07001512void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001513 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1514 EmitUint8(0xCC);
1515}
1516
1517
Ian Rogers2c8f6532011-09-02 17:16:34 -07001518void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001519 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1520 EmitUint8(0xF4);
1521}
1522
1523
Ian Rogers2c8f6532011-09-02 17:16:34 -07001524void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001525 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1526 if (label->IsBound()) {
1527 static const int kShortSize = 2;
1528 static const int kLongSize = 6;
1529 int offset = label->Position() - buffer_.Size();
1530 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001531 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001532 EmitUint8(0x70 + condition);
1533 EmitUint8((offset - kShortSize) & 0xFF);
1534 } else {
1535 EmitUint8(0x0F);
1536 EmitUint8(0x80 + condition);
1537 EmitInt32(offset - kLongSize);
1538 }
1539 } else {
1540 EmitUint8(0x0F);
1541 EmitUint8(0x80 + condition);
1542 EmitLabelLink(label);
1543 }
1544}
1545
1546
Mark Mendell73f455e2015-08-21 09:30:05 -04001547void X86Assembler::j(Condition condition, NearLabel* label) {
1548 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1549 if (label->IsBound()) {
1550 static const int kShortSize = 2;
1551 int offset = label->Position() - buffer_.Size();
1552 CHECK_LE(offset, 0);
1553 CHECK(IsInt<8>(offset - kShortSize));
1554 EmitUint8(0x70 + condition);
1555 EmitUint8((offset - kShortSize) & 0xFF);
1556 } else {
1557 EmitUint8(0x70 + condition);
1558 EmitLabelLink(label);
1559 }
1560}
1561
1562
1563void X86Assembler::jecxz(NearLabel* label) {
1564 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1565 if (label->IsBound()) {
1566 static const int kShortSize = 2;
1567 int offset = label->Position() - buffer_.Size();
1568 CHECK_LE(offset, 0);
1569 CHECK(IsInt<8>(offset - kShortSize));
1570 EmitUint8(0xE3);
1571 EmitUint8((offset - kShortSize) & 0xFF);
1572 } else {
1573 EmitUint8(0xE3);
1574 EmitLabelLink(label);
1575 }
1576}
1577
1578
Ian Rogers2c8f6532011-09-02 17:16:34 -07001579void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001580 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1581 EmitUint8(0xFF);
1582 EmitRegisterOperand(4, reg);
1583}
1584
Ian Rogers7caad772012-03-30 01:07:54 -07001585void X86Assembler::jmp(const Address& address) {
1586 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1587 EmitUint8(0xFF);
1588 EmitOperand(4, address);
1589}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001590
Ian Rogers2c8f6532011-09-02 17:16:34 -07001591void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001592 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1593 if (label->IsBound()) {
1594 static const int kShortSize = 2;
1595 static const int kLongSize = 5;
1596 int offset = label->Position() - buffer_.Size();
1597 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001598 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001599 EmitUint8(0xEB);
1600 EmitUint8((offset - kShortSize) & 0xFF);
1601 } else {
1602 EmitUint8(0xE9);
1603 EmitInt32(offset - kLongSize);
1604 }
1605 } else {
1606 EmitUint8(0xE9);
1607 EmitLabelLink(label);
1608 }
1609}
1610
1611
Mark Mendell73f455e2015-08-21 09:30:05 -04001612void X86Assembler::jmp(NearLabel* label) {
1613 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1614 if (label->IsBound()) {
1615 static const int kShortSize = 2;
1616 int offset = label->Position() - buffer_.Size();
1617 CHECK_LE(offset, 0);
1618 CHECK(IsInt<8>(offset - kShortSize));
1619 EmitUint8(0xEB);
1620 EmitUint8((offset - kShortSize) & 0xFF);
1621 } else {
1622 EmitUint8(0xEB);
1623 EmitLabelLink(label);
1624 }
1625}
1626
1627
Andreas Gampe21030dd2015-05-07 14:46:15 -07001628void X86Assembler::repne_scasw() {
1629 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1630 EmitUint8(0x66);
1631 EmitUint8(0xF2);
1632 EmitUint8(0xAF);
1633}
1634
1635
agicsaki71311f82015-07-27 11:34:13 -07001636void X86Assembler::repe_cmpsw() {
1637 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1638 EmitUint8(0x66);
1639 EmitUint8(0xF3);
1640 EmitUint8(0xA7);
1641}
1642
1643
agicsaki970abfb2015-07-31 10:31:14 -07001644void X86Assembler::repe_cmpsl() {
1645 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1646 EmitUint8(0xF3);
1647 EmitUint8(0xA7);
1648}
1649
1650
Mark Mendellb9c4bbe2015-07-01 14:26:52 -04001651void X86Assembler::rep_movsw() {
1652 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1653 EmitUint8(0x66);
1654 EmitUint8(0xF3);
1655 EmitUint8(0xA5);
1656}
1657
1658
Ian Rogers2c8f6532011-09-02 17:16:34 -07001659X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001660 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1661 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001662 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001663}
1664
1665
Ian Rogers2c8f6532011-09-02 17:16:34 -07001666void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001667 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1668 EmitUint8(0x0F);
1669 EmitUint8(0xB1);
1670 EmitOperand(reg, address);
1671}
1672
Mark Mendell58d25fd2015-04-03 14:52:31 -04001673
1674void X86Assembler::cmpxchg8b(const Address& address) {
1675 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1676 EmitUint8(0x0F);
1677 EmitUint8(0xC7);
1678 EmitOperand(1, address);
1679}
1680
1681
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001682void X86Assembler::mfence() {
1683 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1684 EmitUint8(0x0F);
1685 EmitUint8(0xAE);
1686 EmitUint8(0xF0);
1687}
1688
Ian Rogers2c8f6532011-09-02 17:16:34 -07001689X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001690 // TODO: fs is a prefix and not an instruction
1691 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1692 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001693 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001694}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001695
Ian Rogersbefbd572014-03-06 01:13:39 -08001696X86Assembler* X86Assembler::gs() {
1697 // TODO: fs is a prefix and not an instruction
1698 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1699 EmitUint8(0x65);
1700 return this;
1701}
1702
Ian Rogers2c8f6532011-09-02 17:16:34 -07001703void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001704 int value = imm.value();
1705 if (value > 0) {
1706 if (value == 1) {
1707 incl(reg);
1708 } else if (value != 0) {
1709 addl(reg, imm);
1710 }
1711 } else if (value < 0) {
1712 value = -value;
1713 if (value == 1) {
1714 decl(reg);
1715 } else if (value != 0) {
1716 subl(reg, Immediate(value));
1717 }
1718 }
1719}
1720
1721
Roland Levillain647b9ed2014-11-27 12:06:00 +00001722void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1723 // TODO: Need to have a code constants table.
1724 pushl(Immediate(High32Bits(value)));
1725 pushl(Immediate(Low32Bits(value)));
1726 movsd(dst, Address(ESP, 0));
1727 addl(ESP, Immediate(2 * sizeof(int32_t)));
1728}
1729
1730
Ian Rogers2c8f6532011-09-02 17:16:34 -07001731void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001732 // TODO: Need to have a code constants table.
1733 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001734 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001735}
1736
1737
Ian Rogers2c8f6532011-09-02 17:16:34 -07001738void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001739 CHECK(IsPowerOfTwo(alignment));
1740 // Emit nop instruction until the real position is aligned.
1741 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1742 nop();
1743 }
1744}
1745
1746
Ian Rogers2c8f6532011-09-02 17:16:34 -07001747void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001748 int bound = buffer_.Size();
1749 CHECK(!label->IsBound()); // Labels can only be bound once.
1750 while (label->IsLinked()) {
1751 int position = label->LinkPosition();
1752 int next = buffer_.Load<int32_t>(position);
1753 buffer_.Store<int32_t>(position, bound - (position + 4));
1754 label->position_ = next;
1755 }
1756 label->BindTo(bound);
1757}
1758
1759
Mark Mendell73f455e2015-08-21 09:30:05 -04001760void X86Assembler::Bind(NearLabel* label) {
1761 int bound = buffer_.Size();
1762 CHECK(!label->IsBound()); // Labels can only be bound once.
1763 while (label->IsLinked()) {
1764 int position = label->LinkPosition();
1765 uint8_t delta = buffer_.Load<uint8_t>(position);
1766 int offset = bound - (position + 1);
1767 CHECK(IsInt<8>(offset));
1768 buffer_.Store<int8_t>(position, offset);
1769 label->position_ = delta != 0u ? label->position_ - delta : 0;
1770 }
1771 label->BindTo(bound);
1772}
1773
1774
Ian Rogers44fb0d02012-03-23 16:46:24 -07001775void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1776 CHECK_GE(reg_or_opcode, 0);
1777 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001778 const int length = operand.length_;
1779 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001780 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001781 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001782 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001783 // Emit the rest of the encoded operand.
1784 for (int i = 1; i < length; i++) {
1785 EmitUint8(operand.encoding_[i]);
1786 }
Mark Mendell0616ae02015-04-17 12:49:27 -04001787 AssemblerFixup* fixup = operand.GetFixup();
1788 if (fixup != nullptr) {
1789 EmitFixup(fixup);
1790 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001791}
1792
1793
Ian Rogers2c8f6532011-09-02 17:16:34 -07001794void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001795 EmitInt32(imm.value());
1796}
1797
1798
Ian Rogers44fb0d02012-03-23 16:46:24 -07001799void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001800 const Operand& operand,
1801 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001802 CHECK_GE(reg_or_opcode, 0);
1803 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001804 if (immediate.is_int8()) {
1805 // Use sign-extended 8-bit immediate.
1806 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001807 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001808 EmitUint8(immediate.value() & 0xFF);
1809 } else if (operand.IsRegister(EAX)) {
1810 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001811 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001812 EmitImmediate(immediate);
1813 } else {
1814 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001815 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001816 EmitImmediate(immediate);
1817 }
1818}
1819
1820
Ian Rogers2c8f6532011-09-02 17:16:34 -07001821void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001822 if (label->IsBound()) {
1823 int offset = label->Position() - buffer_.Size();
1824 CHECK_LE(offset, 0);
1825 EmitInt32(offset - instruction_size);
1826 } else {
1827 EmitLabelLink(label);
1828 }
1829}
1830
1831
Ian Rogers2c8f6532011-09-02 17:16:34 -07001832void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001833 CHECK(!label->IsBound());
1834 int position = buffer_.Size();
1835 EmitInt32(label->position_);
1836 label->LinkTo(position);
1837}
1838
1839
Mark Mendell73f455e2015-08-21 09:30:05 -04001840void X86Assembler::EmitLabelLink(NearLabel* label) {
1841 CHECK(!label->IsBound());
1842 int position = buffer_.Size();
1843 if (label->IsLinked()) {
1844 // Save the delta in the byte that we have to play with.
1845 uint32_t delta = position - label->LinkPosition();
1846 CHECK(IsUint<8>(delta));
1847 EmitUint8(delta & 0xFF);
1848 } else {
1849 EmitUint8(0);
1850 }
1851 label->LinkTo(position);
1852}
1853
1854
Ian Rogers44fb0d02012-03-23 16:46:24 -07001855void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001856 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001857 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001858 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1859 CHECK(imm.is_int8());
1860 if (imm.value() == 1) {
1861 EmitUint8(0xD1);
Mark P Mendell73945692015-04-29 14:56:17 +00001862 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001863 } else {
1864 EmitUint8(0xC1);
Mark P Mendell73945692015-04-29 14:56:17 +00001865 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001866 EmitUint8(imm.value() & 0xFF);
1867 }
1868}
1869
1870
Ian Rogers44fb0d02012-03-23 16:46:24 -07001871void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001872 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001873 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001874 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1875 CHECK_EQ(shifter, ECX);
1876 EmitUint8(0xD3);
Mark P Mendell73945692015-04-29 14:56:17 +00001877 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001878}
1879
David Srbeckydd973932015-04-07 20:29:48 +01001880static dwarf::Reg DWARFReg(Register reg) {
1881 return dwarf::Reg::X86Core(static_cast<int>(reg));
1882}
1883
Ian Rogers790a6b72014-04-01 10:36:00 -07001884constexpr size_t kFramePointerSize = 4;
1885
Ian Rogers2c8f6532011-09-02 17:16:34 -07001886void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001887 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001888 const ManagedRegisterEntrySpills& entry_spills) {
David Srbecky8c578312015-04-07 19:46:22 +01001889 DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet.
David Srbeckydd973932015-04-07 20:29:48 +01001890 cfi_.SetCurrentCFAOffset(4); // Return address on stack.
Elliott Hughes06b37d92011-10-16 11:51:29 -07001891 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001892 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001893 for (int i = spill_regs.size() - 1; i >= 0; --i) {
David Srbecky8c578312015-04-07 19:46:22 +01001894 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1895 pushl(spill);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001896 gpr_count++;
David Srbeckydd973932015-04-07 20:29:48 +01001897 cfi_.AdjustCFAOffset(kFramePointerSize);
1898 cfi_.RelOffset(DWARFReg(spill), 0);
jeffhao703f2cd2012-07-13 17:25:52 -07001899 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001900
David Srbecky8c578312015-04-07 19:46:22 +01001901 // return address then method on stack.
Mathieu Chartiere401d142015-04-22 13:56:20 -07001902 int32_t adjust = frame_size - gpr_count * kFramePointerSize -
1903 kFramePointerSize /*method*/ -
1904 kFramePointerSize /*return address*/;
Tong Shen547cdfd2014-08-05 01:54:19 -07001905 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001906 cfi_.AdjustCFAOffset(adjust);
Ian Rogers2c8f6532011-09-02 17:16:34 -07001907 pushl(method_reg.AsX86().AsCpuRegister());
David Srbeckydd973932015-04-07 20:29:48 +01001908 cfi_.AdjustCFAOffset(kFramePointerSize);
1909 DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size);
Tong Shen547cdfd2014-08-05 01:54:19 -07001910
Ian Rogersb5d09b22012-03-06 22:14:17 -08001911 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001912 ManagedRegisterSpill spill = entry_spills.at(i);
1913 if (spill.AsX86().IsCpuRegister()) {
David Srbecky8c578312015-04-07 19:46:22 +01001914 int offset = frame_size + spill.getSpillOffset();
1915 movl(Address(ESP, offset), spill.AsX86().AsCpuRegister());
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001916 } else {
1917 DCHECK(spill.AsX86().IsXmmRegister());
1918 if (spill.getSize() == 8) {
1919 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1920 } else {
1921 CHECK_EQ(spill.getSize(), 4);
1922 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1923 }
1924 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001925 }
Ian Rogersb033c752011-07-20 12:22:35 -07001926}
1927
Mathieu Chartiere401d142015-04-22 13:56:20 -07001928void X86Assembler::RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001929 CHECK_ALIGNED(frame_size, kStackAlignment);
David Srbeckydd973932015-04-07 20:29:48 +01001930 cfi_.RememberState();
Mathieu Chartiere401d142015-04-22 13:56:20 -07001931 // -kFramePointerSize for ArtMethod*.
1932 int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize;
David Srbecky8c578312015-04-07 19:46:22 +01001933 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001934 cfi_.AdjustCFAOffset(-adjust);
jeffhao703f2cd2012-07-13 17:25:52 -07001935 for (size_t i = 0; i < spill_regs.size(); ++i) {
David Srbeckydd973932015-04-07 20:29:48 +01001936 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1937 popl(spill);
1938 cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize));
1939 cfi_.Restore(DWARFReg(spill));
jeffhao703f2cd2012-07-13 17:25:52 -07001940 }
Ian Rogersb033c752011-07-20 12:22:35 -07001941 ret();
David Srbeckydd973932015-04-07 20:29:48 +01001942 // The CFI should be restored for any code that follows the exit block.
1943 cfi_.RestoreState();
1944 cfi_.DefCFAOffset(frame_size);
Ian Rogersb033c752011-07-20 12:22:35 -07001945}
1946
Ian Rogers2c8f6532011-09-02 17:16:34 -07001947void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001948 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001949 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001950 cfi_.AdjustCFAOffset(adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001951}
1952
Ian Rogers2c8f6532011-09-02 17:16:34 -07001953void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001954 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001955 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001956 cfi_.AdjustCFAOffset(-adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001957}
1958
Ian Rogers2c8f6532011-09-02 17:16:34 -07001959void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1960 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001961 if (src.IsNoRegister()) {
1962 CHECK_EQ(0u, size);
1963 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001964 CHECK_EQ(4u, size);
1965 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001966 } else if (src.IsRegisterPair()) {
1967 CHECK_EQ(8u, size);
1968 movl(Address(ESP, offs), src.AsRegisterPairLow());
1969 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1970 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001971 } else if (src.IsX87Register()) {
1972 if (size == 4) {
1973 fstps(Address(ESP, offs));
1974 } else {
1975 fstpl(Address(ESP, offs));
1976 }
1977 } else {
1978 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001979 if (size == 4) {
1980 movss(Address(ESP, offs), src.AsXmmRegister());
1981 } else {
1982 movsd(Address(ESP, offs), src.AsXmmRegister());
1983 }
1984 }
1985}
1986
Ian Rogers2c8f6532011-09-02 17:16:34 -07001987void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1988 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001989 CHECK(src.IsCpuRegister());
1990 movl(Address(ESP, dest), src.AsCpuRegister());
1991}
1992
Ian Rogers2c8f6532011-09-02 17:16:34 -07001993void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1994 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001995 CHECK(src.IsCpuRegister());
1996 movl(Address(ESP, dest), src.AsCpuRegister());
1997}
1998
Ian Rogers2c8f6532011-09-02 17:16:34 -07001999void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
2000 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07002001 movl(Address(ESP, dest), Immediate(imm));
2002}
2003
Ian Rogersdd7624d2014-03-14 17:43:00 -07002004void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002005 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07002006 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07002007}
2008
Ian Rogersdd7624d2014-03-14 17:43:00 -07002009void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002010 FrameOffset fr_offs,
2011 ManagedRegister mscratch) {
2012 X86ManagedRegister scratch = mscratch.AsX86();
2013 CHECK(scratch.IsCpuRegister());
2014 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
2015 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2016}
2017
Ian Rogersdd7624d2014-03-14 17:43:00 -07002018void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002019 fs()->movl(Address::Absolute(thr_offs), ESP);
2020}
2021
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002022void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
2023 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002024 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
2025}
2026
2027void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
2028 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07002029 if (dest.IsNoRegister()) {
2030 CHECK_EQ(0u, size);
2031 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07002032 CHECK_EQ(4u, size);
2033 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07002034 } else if (dest.IsRegisterPair()) {
2035 CHECK_EQ(8u, size);
2036 movl(dest.AsRegisterPairLow(), Address(ESP, src));
2037 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07002038 } else if (dest.IsX87Register()) {
2039 if (size == 4) {
2040 flds(Address(ESP, src));
2041 } else {
2042 fldl(Address(ESP, src));
2043 }
Ian Rogersb033c752011-07-20 12:22:35 -07002044 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07002045 CHECK(dest.IsXmmRegister());
2046 if (size == 4) {
2047 movss(dest.AsXmmRegister(), Address(ESP, src));
2048 } else {
2049 movsd(dest.AsXmmRegister(), Address(ESP, src));
2050 }
Ian Rogersb033c752011-07-20 12:22:35 -07002051 }
2052}
2053
Ian Rogersdd7624d2014-03-14 17:43:00 -07002054void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002055 X86ManagedRegister dest = mdest.AsX86();
2056 if (dest.IsNoRegister()) {
2057 CHECK_EQ(0u, size);
2058 } else if (dest.IsCpuRegister()) {
2059 CHECK_EQ(4u, size);
2060 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
2061 } else if (dest.IsRegisterPair()) {
2062 CHECK_EQ(8u, size);
2063 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07002064 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002065 } else if (dest.IsX87Register()) {
2066 if (size == 4) {
2067 fs()->flds(Address::Absolute(src));
2068 } else {
2069 fs()->fldl(Address::Absolute(src));
2070 }
2071 } else {
2072 CHECK(dest.IsXmmRegister());
2073 if (size == 4) {
2074 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
2075 } else {
2076 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
2077 }
2078 }
2079}
2080
Mathieu Chartiere401d142015-04-22 13:56:20 -07002081void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002082 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002083 CHECK(dest.IsCpuRegister());
2084 movl(dest.AsCpuRegister(), Address(ESP, src));
2085}
2086
Mathieu Chartiere401d142015-04-22 13:56:20 -07002087void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01002088 bool unpoison_reference) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002089 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002090 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002091 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Roland Levillain4d027112015-07-01 15:41:14 +01002092 if (unpoison_reference) {
2093 MaybeUnpoisonHeapReference(dest.AsCpuRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08002094 }
Ian Rogersb033c752011-07-20 12:22:35 -07002095}
2096
Ian Rogers2c8f6532011-09-02 17:16:34 -07002097void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
2098 Offset offs) {
2099 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07002100 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002101 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07002102}
2103
Ian Rogersdd7624d2014-03-14 17:43:00 -07002104void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
2105 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002106 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002107 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07002108 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07002109}
2110
jeffhao58136ca2012-05-24 13:40:11 -07002111void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
2112 X86ManagedRegister reg = mreg.AsX86();
2113 CHECK(size == 1 || size == 2) << size;
2114 CHECK(reg.IsCpuRegister()) << reg;
2115 if (size == 1) {
2116 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
2117 } else {
2118 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2119 }
2120}
2121
jeffhaocee4d0c2012-06-15 14:42:01 -07002122void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
2123 X86ManagedRegister reg = mreg.AsX86();
2124 CHECK(size == 1 || size == 2) << size;
2125 CHECK(reg.IsCpuRegister()) << reg;
2126 if (size == 1) {
2127 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
2128 } else {
2129 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2130 }
2131}
2132
Ian Rogersb5d09b22012-03-06 22:14:17 -08002133void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002134 X86ManagedRegister dest = mdest.AsX86();
2135 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002136 if (!dest.Equals(src)) {
2137 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
2138 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08002139 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
2140 // Pass via stack and pop X87 register
2141 subl(ESP, Immediate(16));
2142 if (size == 4) {
2143 CHECK_EQ(src.AsX87Register(), ST0);
2144 fstps(Address(ESP, 0));
2145 movss(dest.AsXmmRegister(), Address(ESP, 0));
2146 } else {
2147 CHECK_EQ(src.AsX87Register(), ST0);
2148 fstpl(Address(ESP, 0));
2149 movsd(dest.AsXmmRegister(), Address(ESP, 0));
2150 }
2151 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07002152 } else {
2153 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07002154 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07002155 }
2156 }
2157}
2158
Ian Rogers2c8f6532011-09-02 17:16:34 -07002159void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
2160 ManagedRegister mscratch) {
2161 X86ManagedRegister scratch = mscratch.AsX86();
2162 CHECK(scratch.IsCpuRegister());
2163 movl(scratch.AsCpuRegister(), Address(ESP, src));
2164 movl(Address(ESP, dest), scratch.AsCpuRegister());
2165}
2166
Ian Rogersdd7624d2014-03-14 17:43:00 -07002167void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
2168 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002169 ManagedRegister mscratch) {
2170 X86ManagedRegister scratch = mscratch.AsX86();
2171 CHECK(scratch.IsCpuRegister());
2172 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
2173 Store(fr_offs, scratch, 4);
2174}
2175
Ian Rogersdd7624d2014-03-14 17:43:00 -07002176void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002177 FrameOffset fr_offs,
2178 ManagedRegister mscratch) {
2179 X86ManagedRegister scratch = mscratch.AsX86();
2180 CHECK(scratch.IsCpuRegister());
2181 Load(scratch, fr_offs, 4);
2182 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2183}
2184
2185void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
2186 ManagedRegister mscratch,
2187 size_t size) {
2188 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002189 if (scratch.IsCpuRegister() && size == 8) {
2190 Load(scratch, src, 4);
2191 Store(dest, scratch, 4);
2192 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
2193 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
2194 } else {
2195 Load(scratch, src, size);
2196 Store(dest, scratch, size);
2197 }
2198}
2199
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002200void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
2201 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002202 UNIMPLEMENTED(FATAL);
2203}
2204
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002205void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2206 ManagedRegister scratch, size_t size) {
2207 CHECK(scratch.IsNoRegister());
2208 CHECK_EQ(size, 4u);
2209 pushl(Address(ESP, src));
2210 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
2211}
2212
Ian Rogersdc51b792011-09-22 20:41:37 -07002213void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
2214 ManagedRegister mscratch, size_t size) {
2215 Register scratch = mscratch.AsX86().AsCpuRegister();
2216 CHECK_EQ(size, 4u);
2217 movl(scratch, Address(ESP, src_base));
2218 movl(scratch, Address(scratch, src_offset));
2219 movl(Address(ESP, dest), scratch);
2220}
2221
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002222void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
2223 ManagedRegister src, Offset src_offset,
2224 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002225 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002226 CHECK(scratch.IsNoRegister());
2227 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
2228 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
2229}
2230
2231void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
2232 ManagedRegister mscratch, size_t size) {
2233 Register scratch = mscratch.AsX86().AsCpuRegister();
2234 CHECK_EQ(size, 4u);
2235 CHECK_EQ(dest.Int32Value(), src.Int32Value());
2236 movl(scratch, Address(ESP, src));
2237 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07002238 popl(Address(scratch, dest_offset));
2239}
2240
Ian Rogerse5de95b2011-09-18 20:31:38 -07002241void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07002242 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002243}
2244
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002245void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2246 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002247 ManagedRegister min_reg, bool null_allowed) {
2248 X86ManagedRegister out_reg = mout_reg.AsX86();
2249 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002250 CHECK(in_reg.IsCpuRegister());
2251 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002252 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002253 if (null_allowed) {
2254 Label null_arg;
2255 if (!out_reg.Equals(in_reg)) {
2256 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2257 }
2258 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002259 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002260 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002261 Bind(&null_arg);
2262 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002263 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002264 }
2265}
2266
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002267void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2268 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002269 ManagedRegister mscratch,
2270 bool null_allowed) {
2271 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002272 CHECK(scratch.IsCpuRegister());
2273 if (null_allowed) {
2274 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002275 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002276 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002277 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002278 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002279 Bind(&null_arg);
2280 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002281 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002282 }
2283 Store(out_off, scratch, 4);
2284}
2285
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002286// Given a handle scope entry, load the associated reference.
2287void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002288 ManagedRegister min_reg) {
2289 X86ManagedRegister out_reg = mout_reg.AsX86();
2290 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002291 CHECK(out_reg.IsCpuRegister());
2292 CHECK(in_reg.IsCpuRegister());
2293 Label null_arg;
2294 if (!out_reg.Equals(in_reg)) {
2295 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2296 }
2297 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002298 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002299 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2300 Bind(&null_arg);
2301}
2302
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002303void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002304 // TODO: not validating references
2305}
2306
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002307void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002308 // TODO: not validating references
2309}
2310
Ian Rogers2c8f6532011-09-02 17:16:34 -07002311void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2312 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002313 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002314 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002315 // TODO: place reference map on call
2316}
2317
Ian Rogers67375ac2011-09-14 00:55:44 -07002318void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2319 Register scratch = mscratch.AsX86().AsCpuRegister();
2320 movl(scratch, Address(ESP, base));
2321 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002322}
2323
Ian Rogersdd7624d2014-03-14 17:43:00 -07002324void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002325 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002326}
2327
Ian Rogers2c8f6532011-09-02 17:16:34 -07002328void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2329 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002330 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002331}
2332
Ian Rogers2c8f6532011-09-02 17:16:34 -07002333void X86Assembler::GetCurrentThread(FrameOffset offset,
2334 ManagedRegister mscratch) {
2335 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002336 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002337 movl(Address(ESP, offset), scratch.AsCpuRegister());
2338}
2339
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002340void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
2341 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002342 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002343 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002344 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002345}
Ian Rogers0d666d82011-08-14 16:03:46 -07002346
Ian Rogers2c8f6532011-09-02 17:16:34 -07002347void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2348 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002349#define __ sp_asm->
2350 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002351 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002352 if (stack_adjust_ != 0) { // Fix up the frame.
2353 __ DecreaseFrameSize(stack_adjust_);
2354 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002355 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002356 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2357 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002358 // this call should never return
2359 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002360#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002361}
2362
Mark Mendell0616ae02015-04-17 12:49:27 -04002363void X86Assembler::AddConstantArea() {
2364 const std::vector<int32_t>& area = constant_area_.GetBuffer();
2365 // Generate the data for the literal area.
2366 for (size_t i = 0, e = area.size(); i < e; i++) {
2367 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2368 EmitInt32(area[i]);
2369 }
2370}
2371
2372int ConstantArea::AddInt32(int32_t v) {
2373 for (size_t i = 0, e = buffer_.size(); i < e; i++) {
2374 if (v == buffer_[i]) {
2375 return i * kEntrySize;
2376 }
2377 }
2378
2379 // Didn't match anything.
2380 int result = buffer_.size() * kEntrySize;
2381 buffer_.push_back(v);
2382 return result;
2383}
2384
2385int ConstantArea::AddInt64(int64_t v) {
2386 int32_t v_low = Low32Bits(v);
2387 int32_t v_high = High32Bits(v);
2388 if (buffer_.size() > 1) {
2389 // Ensure we don't pass the end of the buffer.
2390 for (size_t i = 0, e = buffer_.size() - 1; i < e; i++) {
2391 if (v_low == buffer_[i] && v_high == buffer_[i + 1]) {
2392 return i * kEntrySize;
2393 }
2394 }
2395 }
2396
2397 // Didn't match anything.
2398 int result = buffer_.size() * kEntrySize;
2399 buffer_.push_back(v_low);
2400 buffer_.push_back(v_high);
2401 return result;
2402}
2403
2404int ConstantArea::AddDouble(double v) {
2405 // Treat the value as a 64-bit integer value.
2406 return AddInt64(bit_cast<int64_t, double>(v));
2407}
2408
2409int ConstantArea::AddFloat(float v) {
2410 // Treat the value as a 32-bit integer value.
2411 return AddInt32(bit_cast<int32_t, float>(v));
2412}
2413
Ian Rogers2c8f6532011-09-02 17:16:34 -07002414} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002415} // namespace art