blob: b110793d9d47b81480bd7054352c106d117e6f25 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
21#include "mirror/array.h"
22#include "x86_lir.h"
23
24namespace art {
25
26/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 * Compare two 64-bit values
28 * x = y return 0
29 * x < y return -1
30 * x > y return 1
31 */
32void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070033 RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -070034 if (Gen64Bit()) {
35 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
36 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
37 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
38 OpRegReg(kOpXor, rl_result.reg, rl_result.reg); // result = 0
39 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
40 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondNe); // result = (src1 != src2) ? 1 : result
41 RegStorage temp_reg = AllocTemp();
42 OpRegReg(kOpNeg, temp_reg, rl_result.reg);
43 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
44 // result = (src1 < src2) ? -result : result
45 OpCondRegReg(kOpCmov, kCondLt, rl_result.reg, temp_reg);
46 StoreValue(rl_dest, rl_result);
47 FreeTemp(temp_reg);
48 return;
49 }
50
Brian Carlstrom7940e442013-07-12 13:46:57 -070051 FlushAllRegs();
52 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070053 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
54 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080055 LoadValueDirectWideFixed(rl_src1, r_tmp1);
56 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080058 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
59 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070060 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
61 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080062 OpReg(kOpNeg, rs_r2); // r2 = -r2
63 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070064 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080066 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 RegLocation rl_result = LocCReturn();
68 StoreValue(rl_dest, rl_result);
69}
70
71X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
72 switch (cond) {
73 case kCondEq: return kX86CondEq;
74 case kCondNe: return kX86CondNe;
75 case kCondCs: return kX86CondC;
76 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000077 case kCondUlt: return kX86CondC;
78 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 case kCondMi: return kX86CondS;
80 case kCondPl: return kX86CondNs;
81 case kCondVs: return kX86CondO;
82 case kCondVc: return kX86CondNo;
83 case kCondHi: return kX86CondA;
84 case kCondLs: return kX86CondBe;
85 case kCondGe: return kX86CondGe;
86 case kCondLt: return kX86CondL;
87 case kCondGt: return kX86CondG;
88 case kCondLe: return kX86CondLe;
89 case kCondAl:
90 case kCondNv: LOG(FATAL) << "Should not reach here";
91 }
92 return kX86CondO;
93}
94
buzbee2700f7e2014-03-07 09:46:20 -080095LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
96 NewLIR2(kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 X86ConditionCode cc = X86ConditionEncoding(cond);
98 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
99 cc);
100 branch->target = target;
101 return branch;
102}
103
buzbee2700f7e2014-03-07 09:46:20 -0800104LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700105 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
107 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
buzbee2700f7e2014-03-07 09:46:20 -0800108 NewLIR2(kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800110 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111 }
112 X86ConditionCode cc = X86ConditionEncoding(cond);
113 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
114 branch->target = target;
115 return branch;
116}
117
buzbee2700f7e2014-03-07 09:46:20 -0800118LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
119 // If src or dest is a pair, we'll be using low reg.
120 if (r_dest.IsPair()) {
121 r_dest = r_dest.GetLow();
122 }
123 if (r_src.IsPair()) {
124 r_src = r_src.GetLow();
125 }
buzbee091cc402014-03-31 10:14:40 -0700126 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700128 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800129 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800130 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 res->flags.is_nop = true;
132 }
133 return res;
134}
135
buzbee7a11ab02014-04-28 20:02:38 -0700136void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
137 if (r_dest != r_src) {
138 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
139 AppendLIR(res);
140 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141}
142
buzbee2700f7e2014-03-07 09:46:20 -0800143void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700144 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700145 bool dest_fp = r_dest.IsFloat();
146 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700147 if (dest_fp) {
148 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700149 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700151 // TODO: Prevent this from happening in the code. The result is often
152 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700153 if (!r_src.IsPair()) {
154 DCHECK(!r_dest.IsPair());
155 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
156 } else {
157 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
158 RegStorage r_tmp = AllocTempDouble();
159 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
160 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
161 FreeTemp(r_tmp);
162 }
buzbee7a11ab02014-04-28 20:02:38 -0700163 }
164 } else {
165 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700166 if (!r_dest.IsPair()) {
167 DCHECK(!r_src.IsPair());
168 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700169 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700170 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
171 RegStorage temp_reg = AllocTempDouble();
172 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
173 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
174 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
175 }
176 } else {
177 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
178 if (!r_src.IsPair()) {
179 // Just copy the register directly.
180 OpRegCopy(r_dest, r_src);
181 } else {
182 // Handle overlap
183 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
184 r_src.GetLowReg() == r_dest.GetHighReg()) {
185 // Deal with cycles.
186 RegStorage temp_reg = AllocTemp();
187 OpRegCopy(temp_reg, r_dest.GetHigh());
188 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
189 OpRegCopy(r_dest.GetLow(), temp_reg);
190 FreeTemp(temp_reg);
191 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
192 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
193 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
194 } else {
195 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
196 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
197 }
buzbee7a11ab02014-04-28 20:02:38 -0700198 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700199 }
200 }
201 }
202}
203
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700204void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800205 RegLocation rl_result;
206 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
207 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700208 // Avoid using float regs here.
209 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
210 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
211 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000212 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800213
214 // The kMirOpSelect has two variants, one for constants and one for moves.
215 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
216
217 if (is_constant_case) {
218 int true_val = mir->dalvikInsn.vB;
219 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700220 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800221
222 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000223 * For ccode == kCondEq:
224 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800225 * 1) When the true case is zero and result_reg is not same as src_reg:
226 * xor result_reg, result_reg
227 * cmp $0, src_reg
228 * mov t1, $false_case
229 * cmovnz result_reg, t1
230 * 2) When the false case is zero and result_reg is not same as src_reg:
231 * xor result_reg, result_reg
232 * cmp $0, src_reg
233 * mov t1, $true_case
234 * cmovz result_reg, t1
235 * 3) All other cases (we do compare first to set eflags):
236 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000237 * mov result_reg, $false_case
238 * mov t1, $true_case
239 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800240 */
buzbeea0cd2d72014-06-01 09:33:49 -0700241 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
242 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800243 const bool result_reg_same_as_src =
244 (rl_src.location == kLocPhysReg && rl_src.reg.GetReg() == rl_result.reg.GetReg());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800245 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
246 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
247 const bool catch_all_case = !(true_zero_case || false_zero_case);
248
249 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800250 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800251 }
252
253 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800254 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800255 }
256
257 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800258 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800259 }
260
261 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000262 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
263 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700264 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800265 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
266
buzbee2700f7e2014-03-07 09:46:20 -0800267 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800268
269 FreeTemp(temp1_reg);
270 }
271 } else {
272 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
273 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700274 rl_true = LoadValue(rl_true, result_reg_class);
275 rl_false = LoadValue(rl_false, result_reg_class);
276 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800277
278 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000279 * For ccode == kCondEq:
280 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800281 * 1) When true case is already in place:
282 * cmp $0, src_reg
283 * cmovnz result_reg, false_reg
284 * 2) When false case is already in place:
285 * cmp $0, src_reg
286 * cmovz result_reg, true_reg
287 * 3) When neither cases are in place:
288 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000289 * mov result_reg, false_reg
290 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800291 */
292
293 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800294 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800295
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000296 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800297 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000298 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800299 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800300 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800301 OpRegCopy(rl_result.reg, rl_false.reg);
302 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800303 }
304 }
305
306 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700307}
308
309void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700310 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
312 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000313 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800314
315 if (rl_src1.is_const) {
316 std::swap(rl_src1, rl_src2);
317 ccode = FlipComparisonOrder(ccode);
318 }
319 if (rl_src2.is_const) {
320 // Do special compare/branch against simple const operand
321 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
322 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
323 return;
324 }
325
Brian Carlstrom7940e442013-07-12 13:46:57 -0700326 FlushAllRegs();
327 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700328 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
329 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800330 LoadValueDirectWideFixed(rl_src1, r_tmp1);
331 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700332 // Swap operands and condition code to prevent use of zero flag.
333 if (ccode == kCondLe || ccode == kCondGt) {
334 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800335 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
336 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700337 } else {
338 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800339 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
340 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700341 }
342 switch (ccode) {
343 case kCondEq:
344 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800345 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 break;
347 case kCondLe:
348 ccode = kCondGe;
349 break;
350 case kCondGt:
351 ccode = kCondLt;
352 break;
353 case kCondLt:
354 case kCondGe:
355 break;
356 default:
357 LOG(FATAL) << "Unexpected ccode: " << ccode;
358 }
359 OpCondBranch(ccode, taken);
360}
361
Mark Mendell412d4f82013-12-18 13:32:36 -0800362void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
363 int64_t val, ConditionCode ccode) {
364 int32_t val_lo = Low32Bits(val);
365 int32_t val_hi = High32Bits(val);
366 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800367 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400368 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
369 if (is_equality_test && val != 0) {
370 rl_src1 = ForceTempWide(rl_src1);
371 }
buzbee2700f7e2014-03-07 09:46:20 -0800372 RegStorage low_reg = rl_src1.reg.GetLow();
373 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800374
Mark Mendell752e2052014-05-01 10:19:04 -0400375 if (is_equality_test) {
376 // We can simpolify of comparing for ==, != to 0.
377 if (val == 0) {
378 if (IsTemp(low_reg)) {
379 OpRegReg(kOpOr, low_reg, high_reg);
380 // We have now changed it; ignore the old values.
381 Clobber(rl_src1.reg);
382 } else {
383 RegStorage t_reg = AllocTemp();
384 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
385 FreeTemp(t_reg);
386 }
387 OpCondBranch(ccode, taken);
388 return;
389 }
390
391 // Need to compute the actual value for ==, !=.
392 OpRegImm(kOpSub, low_reg, val_lo);
393 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
394 OpRegReg(kOpOr, high_reg, low_reg);
395 Clobber(rl_src1.reg);
396 } else if (ccode == kCondLe || ccode == kCondGt) {
397 // Swap operands and condition code to prevent use of zero flag.
398 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
399 LoadConstantWide(tmp, val);
400 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
401 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
402 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
403 FreeTemp(tmp);
404 } else {
405 // We can use a compare for the low word to set CF.
406 OpRegImm(kOpCmp, low_reg, val_lo);
407 if (IsTemp(high_reg)) {
408 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
409 // We have now changed it; ignore the old values.
410 Clobber(rl_src1.reg);
411 } else {
412 // mov temp_reg, high_reg; sbb temp_reg, high_constant
413 RegStorage t_reg = AllocTemp();
414 OpRegCopy(t_reg, high_reg);
415 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
416 FreeTemp(t_reg);
417 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800418 }
419
Mark Mendell752e2052014-05-01 10:19:04 -0400420 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800421}
422
Mark Mendell2bf31e62014-01-23 12:13:40 -0800423void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
424 // It does not make sense to calculate magic and shift for zero divisor.
425 DCHECK_NE(divisor, 0);
426
427 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
428 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
429 * The magic number M and shift S can be calculated in the following way:
430 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
431 * where divisor(d) >=2.
432 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
433 * where divisor(d) <= -2.
434 * Thus nc can be calculated like:
435 * nc = 2^31 + 2^31 % d - 1, where d >= 2
436 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
437 *
438 * So the shift p is the smallest p satisfying
439 * 2^p > nc * (d - 2^p % d), where d >= 2
440 * 2^p > nc * (d + 2^p % d), where d <= -2.
441 *
442 * the magic number M is calcuated by
443 * M = (2^p + d - 2^p % d) / d, where d >= 2
444 * M = (2^p - d - 2^p % d) / d, where d <= -2.
445 *
446 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
447 * the shift number S.
448 */
449
450 int32_t p = 31;
451 const uint32_t two31 = 0x80000000U;
452
453 // Initialize the computations.
454 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
455 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
456 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
457 uint32_t quotient1 = two31 / abs_nc;
458 uint32_t remainder1 = two31 % abs_nc;
459 uint32_t quotient2 = two31 / abs_d;
460 uint32_t remainder2 = two31 % abs_d;
461
462 /*
463 * To avoid handling both positive and negative divisor, Hacker's Delight
464 * introduces a method to handle these 2 cases together to avoid duplication.
465 */
466 uint32_t delta;
467 do {
468 p++;
469 quotient1 = 2 * quotient1;
470 remainder1 = 2 * remainder1;
471 if (remainder1 >= abs_nc) {
472 quotient1++;
473 remainder1 = remainder1 - abs_nc;
474 }
475 quotient2 = 2 * quotient2;
476 remainder2 = 2 * remainder2;
477 if (remainder2 >= abs_d) {
478 quotient2++;
479 remainder2 = remainder2 - abs_d;
480 }
481 delta = abs_d - remainder2;
482 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
483
484 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
485 shift = p - 32;
486}
487
buzbee2700f7e2014-03-07 09:46:20 -0800488RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700489 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
490 return rl_dest;
491}
492
Mark Mendell2bf31e62014-01-23 12:13:40 -0800493RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
494 int imm, bool is_div) {
495 // Use a multiply (and fixup) to perform an int div/rem by a constant.
496
497 // We have to use fixed registers, so flush all the temps.
498 FlushAllRegs();
499 LockCallTemps(); // Prepare for explicit register usage.
500
501 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700502 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800503
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700504 // handle div/rem by 1 special case.
505 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800506 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700507 // x / 1 == x.
508 StoreValue(rl_result, rl_src);
509 } else {
510 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800511 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700512 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000513 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700514 }
515 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
516 if (is_div) {
517 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800518 LoadValueDirectFixed(rl_src, rs_r0);
519 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800520 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
521
522 // for x != MIN_INT, x / -1 == -x.
523 NewLIR1(kX86Neg32R, r0);
524
525 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
526 // The target for cmp/jmp above.
527 minint_branch->target = NewLIR0(kPseudoTargetLabel);
528 // EAX already contains the right value (0x80000000),
529 branch_around->target = NewLIR0(kPseudoTargetLabel);
530 } else {
531 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800532 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800533 }
534 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000535 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800536 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700537 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800538 // Use H.S.Warren's Hacker's Delight Chapter 10 and
539 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
540 int magic, shift;
541 CalculateMagicAndShift(imm, magic, shift);
542
543 /*
544 * For imm >= 2,
545 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
546 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
547 * For imm <= -2,
548 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
549 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
550 * We implement this algorithm in the following way:
551 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
552 * 2. if imm > 0 and magic < 0, add numerator to EDX
553 * if imm < 0 and magic > 0, sub numerator from EDX
554 * 3. if S !=0, SAR S bits for EDX
555 * 4. add 1 to EDX if EDX < 0
556 * 5. Thus, EDX is the quotient
557 */
558
559 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800560 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800561 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
562 // We will need the value later.
563 if (rl_src.location == kLocPhysReg) {
564 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700565 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800566 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800568 numerator_reg = rs_r1;
569 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800570 }
buzbee2700f7e2014-03-07 09:46:20 -0800571 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800572 } else {
573 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800574 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800575 }
576
577 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800578 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800579
580 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700581 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800582
583 if (imm > 0 && magic < 0) {
584 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800585 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700586 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800587 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800588 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700589 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800590 }
591
592 // Do we need the shift?
593 if (shift != 0) {
594 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700595 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800596 }
597
598 // Add 1 to EDX if EDX < 0.
599
600 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800601 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800602
603 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700604 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800605
606 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700607 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800608
609 // Quotient is in EDX.
610 if (!is_div) {
611 // We need to compute the remainder.
612 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800613 DCHECK(numerator_reg.Valid());
614 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800615
616 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800617 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618
619 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700620 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621
622 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000623 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800624 }
625 }
626
627 return rl_result;
628}
629
buzbee2700f7e2014-03-07 09:46:20 -0800630RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
631 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700632 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
633 return rl_dest;
634}
635
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
637 RegLocation rl_src2, bool is_div, bool check_zero) {
638 // We have to use fixed registers, so flush all the temps.
639 FlushAllRegs();
640 LockCallTemps(); // Prepare for explicit register usage.
641
642 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800643 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800644
645 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800646 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800647
648 // Copy LHS sign bit into EDX.
649 NewLIR0(kx86Cdq32Da);
650
651 if (check_zero) {
652 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700653 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800654 }
655
656 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800657 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800658 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
659
660 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800661 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800662 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
663
664 // In 0x80000000/-1 case.
665 if (!is_div) {
666 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800667 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800668 }
669 LIR* done = NewLIR1(kX86Jmp8, 0);
670
671 // Expected case.
672 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
673 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700674 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675 done->target = NewLIR0(kPseudoTargetLabel);
676
677 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700678 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800679 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000680 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800681 }
682 return rl_result;
683}
684
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700685bool X86Mir2Lir::GenInlinedMinMaxInt(CallInfo* info, bool is_min) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700686 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800687
688 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700689 RegLocation rl_src1 = info->args[0];
690 RegLocation rl_src2 = info->args[1];
691 rl_src1 = LoadValue(rl_src1, kCoreReg);
692 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800693
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694 RegLocation rl_dest = InlineTarget(info);
695 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800696
697 /*
698 * If the result register is the same as the second element, then we need to be careful.
699 * The reason is that the first copy will inadvertently clobber the second element with
700 * the first one thus yielding the wrong result. Thus we do a swap in that case.
701 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000702 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800703 std::swap(rl_src1, rl_src2);
704 }
705
706 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800707 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800708
709 // If the integers are both in the same register, then there is nothing else to do
710 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000711 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800712 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800713 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800714
715 // Conditionally move the other integer into the destination register.
716 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800717 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800718 }
719
Brian Carlstrom7940e442013-07-12 13:46:57 -0700720 StoreValue(rl_dest, rl_result);
721 return true;
722}
723
Vladimir Markoe508a202013-11-04 15:24:22 +0000724bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
725 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800726 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
buzbee695d13a2014-04-19 13:32:20 -0700727 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000728 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
729 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Vladimir Marko455759b2014-05-06 20:49:36 +0100730 // Unaligned access is allowed on x86.
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100731 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -0700732 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000733 StoreValueWide(rl_dest, rl_result);
734 } else {
buzbee695d13a2014-04-19 13:32:20 -0700735 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000736 StoreValue(rl_dest, rl_result);
737 }
738 return true;
739}
740
741bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
742 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800743 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000744 RegLocation rl_src_value = info->args[2]; // [size] value
745 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -0700746 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000747 // Unaligned access is allowed on x86.
748 RegLocation rl_value = LoadValueWide(rl_src_value, kCoreReg);
Vladimir Marko455759b2014-05-06 20:49:36 +0100749 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size);
Vladimir Markoe508a202013-11-04 15:24:22 +0000750 } else {
buzbee695d13a2014-04-19 13:32:20 -0700751 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000752 // Unaligned access is allowed on x86.
753 RegLocation rl_value = LoadValue(rl_src_value, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800754 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size);
Vladimir Markoe508a202013-11-04 15:24:22 +0000755 }
756 return true;
757}
758
buzbee2700f7e2014-03-07 09:46:20 -0800759void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
760 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700761}
762
Ian Rogersdd7624d2014-03-14 17:43:00 -0700763void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700764 DCHECK_EQ(kX86, cu_->instruction_set);
765 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
766}
767
768void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
769 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700770 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700771}
772
buzbee2700f7e2014-03-07 09:46:20 -0800773static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
774 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700775}
776
Vladimir Marko1c282e22013-11-21 14:49:47 +0000777bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700778 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000779 // Unused - RegLocation rl_src_unsafe = info->args[0];
780 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
781 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800782 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Markoc29bb612013-11-27 16:47:25 +0000783 RegLocation rl_src_expected = info->args[4]; // int, long or Object
784 // If is_long, high half is in info->args[5]
785 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
786 // If is_long, high half is in info->args[7]
787
788 if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700789 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
790 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000791 FlushAllRegs();
792 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700793 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
794 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800795 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
796 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee091cc402014-03-31 10:14:40 -0700797 NewLIR1(kX86Push32R, rs_rDI.GetReg());
798 MarkTemp(rs_rDI);
799 LockTemp(rs_rDI);
800 NewLIR1(kX86Push32R, rs_rSI.GetReg());
801 MarkTemp(rs_rSI);
802 LockTemp(rs_rSI);
Vladimir Markoa6fd8ba2013-12-13 10:53:49 +0000803 const int push_offset = 4 /* push edi */ + 4 /* push esi */;
buzbee2700f7e2014-03-07 09:46:20 -0800804 int srcObjSp = IsInReg(this, rl_src_obj, rs_rSI) ? 0
805 : (IsInReg(this, rl_src_obj, rs_rDI) ? 4
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700806 : (SRegOffset(rl_src_obj.s_reg_low) + push_offset));
buzbee695d13a2014-04-19 13:32:20 -0700807 // FIXME: needs 64-bit update.
buzbee2700f7e2014-03-07 09:46:20 -0800808 LoadWordDisp(TargetReg(kSp), srcObjSp, rs_rDI);
809 int srcOffsetSp = IsInReg(this, rl_src_offset, rs_rSI) ? 0
810 : (IsInReg(this, rl_src_offset, rs_rDI) ? 4
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700811 : (SRegOffset(rl_src_offset.s_reg_low) + push_offset));
buzbee2700f7e2014-03-07 09:46:20 -0800812 LoadWordDisp(TargetReg(kSp), srcOffsetSp, rs_rSI);
buzbee091cc402014-03-31 10:14:40 -0700813 NewLIR4(kX86LockCmpxchg8bA, rs_rDI.GetReg(), rs_rSI.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800814
815 // After a store we need to insert barrier in case of potential load. Since the
816 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
817 GenMemBarrier(kStoreLoad);
818
buzbee091cc402014-03-31 10:14:40 -0700819 FreeTemp(rs_rSI);
820 UnmarkTemp(rs_rSI);
821 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
822 FreeTemp(rs_rDI);
823 UnmarkTemp(rs_rDI);
824 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
Vladimir Marko70b797d2013-12-03 15:25:24 +0000825 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000826 } else {
827 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800828 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700829 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800830 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000831
buzbeea0cd2d72014-06-01 09:33:49 -0700832 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
833 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000834
835 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
836 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700837 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800838 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700839 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000840 }
841
842 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800843 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000844 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000845
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800846 // After a store we need to insert barrier in case of potential load. Since the
847 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
848 GenMemBarrier(kStoreLoad);
849
buzbee091cc402014-03-31 10:14:40 -0700850 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000851 }
852
853 // Convert ZF to boolean
854 RegLocation rl_dest = InlineTarget(info); // boolean place for result
855 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000856 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondZ);
857 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000858 StoreValue(rl_dest, rl_result);
859 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700860}
861
buzbee2700f7e2014-03-07 09:46:20 -0800862LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800863 CHECK(base_of_code_ != nullptr);
864
865 // Address the start of the method
866 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700867 if (rl_method.wide) {
868 LoadValueDirectWideFixed(rl_method, reg);
869 } else {
870 LoadValueDirectFixed(rl_method, reg);
871 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800872 store_method_addr_used_ = true;
873
874 // Load the proper value from the literal area.
875 // We don't know the proper offset for the value, so pick one that will force
876 // 4 byte offset. We will fix this up in the assembler later to have the right
877 // value.
buzbee2700f7e2014-03-07 09:46:20 -0800878 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
879 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800880 res->target = target;
881 res->flags.fixup = kFixupLoad;
882 SetMemRefType(res, true, kLiteral);
883 store_method_addr_used_ = true;
884 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700885}
886
buzbee2700f7e2014-03-07 09:46:20 -0800887LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700888 LOG(FATAL) << "Unexpected use of OpVldm for x86";
889 return NULL;
890}
891
buzbee2700f7e2014-03-07 09:46:20 -0800892LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700893 LOG(FATAL) << "Unexpected use of OpVstm for x86";
894 return NULL;
895}
896
897void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
898 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700899 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -0800900 RegStorage t_reg = AllocTemp();
901 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
902 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700903 FreeTemp(t_reg);
904 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800905 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700906 }
907}
908
Mingyao Yange643a172014-04-08 11:02:52 -0700909void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Chao-ying Fua0147762014-06-06 18:38:49 -0700910 if (Gen64Bit()) {
911 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800912
Chao-ying Fua0147762014-06-06 18:38:49 -0700913 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
914 } else {
915 DCHECK(reg.IsPair());
916
917 // We are not supposed to clobber the incoming storage, so allocate a temporary.
918 RegStorage t_reg = AllocTemp();
919 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
920 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
921 // The temp is no longer needed so free it at this time.
922 FreeTemp(t_reg);
923 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800924
925 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -0700926 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927}
928
Mingyao Yang80365d92014-04-18 12:10:58 -0700929void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
930 RegStorage array_base,
931 int len_offset) {
932 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
933 public:
934 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
935 RegStorage index, RegStorage array_base, int32_t len_offset)
936 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
937 index_(index), array_base_(array_base), len_offset_(len_offset) {
938 }
939
940 void Compile() OVERRIDE {
941 m2l_->ResetRegPool();
942 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700943 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -0700944
945 RegStorage new_index = index_;
946 // Move index out of kArg1, either directly to kArg0, or to kArg2.
947 if (index_.GetReg() == m2l_->TargetReg(kArg1).GetReg()) {
948 if (array_base_.GetReg() == m2l_->TargetReg(kArg0).GetReg()) {
949 m2l_->OpRegCopy(m2l_->TargetReg(kArg2), index_);
950 new_index = m2l_->TargetReg(kArg2);
951 } else {
952 m2l_->OpRegCopy(m2l_->TargetReg(kArg0), index_);
953 new_index = m2l_->TargetReg(kArg0);
954 }
955 }
956 // Load array length to kArg1.
957 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1), array_base_, len_offset_);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700958 if (Is64BitInstructionSet(cu_->instruction_set)) {
959 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
960 new_index, m2l_->TargetReg(kArg1), true);
961 } else {
962 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
963 new_index, m2l_->TargetReg(kArg1), true);
964 }
Mingyao Yang80365d92014-04-18 12:10:58 -0700965 }
966
967 private:
968 const RegStorage index_;
969 const RegStorage array_base_;
970 const int32_t len_offset_;
971 };
972
973 OpRegMem(kOpCmp, index, array_base, len_offset);
974 LIR* branch = OpCondBranch(kCondUge, nullptr);
975 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
976 index, array_base, len_offset));
977}
978
979void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
980 RegStorage array_base,
981 int32_t len_offset) {
982 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
983 public:
984 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
985 int32_t index, RegStorage array_base, int32_t len_offset)
986 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
987 index_(index), array_base_(array_base), len_offset_(len_offset) {
988 }
989
990 void Compile() OVERRIDE {
991 m2l_->ResetRegPool();
992 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700993 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -0700994
995 // Load array length to kArg1.
996 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1), array_base_, len_offset_);
997 m2l_->LoadConstant(m2l_->TargetReg(kArg0), index_);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700998 if (Is64BitInstructionSet(cu_->instruction_set)) {
999 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
1000 m2l_->TargetReg(kArg0), m2l_->TargetReg(kArg1), true);
1001 } else {
1002 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
1003 m2l_->TargetReg(kArg0), m2l_->TargetReg(kArg1), true);
1004 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001005 }
1006
1007 private:
1008 const int32_t index_;
1009 const RegStorage array_base_;
1010 const int32_t len_offset_;
1011 };
1012
1013 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1014 LIR* branch = OpCondBranch(kCondLs, nullptr);
1015 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1016 index, array_base, len_offset));
1017}
1018
Brian Carlstrom7940e442013-07-12 13:46:57 -07001019// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001020LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001021 if (Is64BitInstructionSet(cu_->instruction_set)) {
1022 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1023 } else {
1024 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1025 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001026 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1027}
1028
1029// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001030LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001031 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001032 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001033}
1034
buzbee11b63d12013-08-27 07:34:17 -07001035bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001036 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001037 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1038 return false;
1039}
1040
Ian Rogerse2143c02014-03-28 08:47:16 -07001041bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1042 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1043 return false;
1044}
1045
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001046LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001047 LOG(FATAL) << "Unexpected use of OpIT in x86";
1048 return NULL;
1049}
1050
Dave Allison3da67a52014-04-02 17:03:45 -07001051void X86Mir2Lir::OpEndIT(LIR* it) {
1052 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1053}
1054
buzbee2700f7e2014-03-07 09:46:20 -08001055void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001056 switch (val) {
1057 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001058 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001059 break;
1060 case 1:
1061 OpRegCopy(dest, src);
1062 break;
1063 default:
1064 OpRegRegImm(kOpMul, dest, src, val);
1065 break;
1066 }
1067}
1068
buzbee2700f7e2014-03-07 09:46:20 -08001069void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001070 LIR *m;
1071 switch (val) {
1072 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001073 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001074 break;
1075 case 1:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001076 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001077 break;
1078 default:
buzbee091cc402014-03-31 10:14:40 -07001079 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1080 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001081 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1082 break;
1083 }
1084}
1085
Mark Mendelle02d48f2014-01-15 11:19:23 -08001086void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001087 RegLocation rl_src2) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001088 if (rl_src1.is_const) {
1089 std::swap(rl_src1, rl_src2);
1090 }
1091 // Are we multiplying by a constant?
1092 if (rl_src2.is_const) {
1093 // Do special compare/branch against simple const operand
1094 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1095 if (val == 0) {
1096 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001097 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1098 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001099 StoreValueWide(rl_dest, rl_result);
1100 return;
1101 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001102 StoreValueWide(rl_dest, rl_src1);
1103 return;
1104 } else if (val == 2) {
1105 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1106 return;
1107 } else if (IsPowerOfTwo(val)) {
1108 int shift_amount = LowestSetBit(val);
1109 if (!BadOverlap(rl_src1, rl_dest)) {
1110 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1111 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1112 rl_src1, shift_amount);
1113 StoreValueWide(rl_dest, rl_result);
1114 return;
1115 }
1116 }
1117
1118 // Okay, just bite the bullet and do it.
1119 int32_t val_lo = Low32Bits(val);
1120 int32_t val_hi = High32Bits(val);
1121 FlushAllRegs();
1122 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001123 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001124 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1125 int displacement = SRegOffset(rl_src1.s_reg_low);
1126
1127 // ECX <- 1H * 2L
1128 // EAX <- 1L * 2H
1129 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001130 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1131 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001132 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001133 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1134 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001135 }
1136
1137 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001138 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001139
1140 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001141 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001142
1143 // EDX:EAX <- 2L * 1L (double precision)
1144 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001145 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001146 } else {
buzbee091cc402014-03-31 10:14:40 -07001147 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001148 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1149 true /* is_load */, true /* is_64bit */);
1150 }
1151
1152 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001153 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001154
1155 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001156 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1157 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001158 StoreValueWide(rl_dest, rl_result);
1159 return;
1160 }
1161
1162 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001163 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1164 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1165 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1166
Mark Mendell4708dcd2014-01-22 09:05:18 -08001167 FlushAllRegs();
1168 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001169 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1170 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001171
1172 // At this point, the VRs are in their home locations.
1173 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1174 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1175
1176 // ECX <- 1H
1177 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001178 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001179 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001180 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001181 }
1182
Mark Mendellde99bba2014-02-14 12:15:02 -08001183 if (is_square) {
1184 // Take advantage of the fact that the values are the same.
1185 // ECX <- ECX * 2L (1H * 2L)
1186 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001187 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001188 } else {
1189 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001190 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1191 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001192 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1193 true /* is_load */, true /* is_64bit */);
1194 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001195
Mark Mendellde99bba2014-02-14 12:15:02 -08001196 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001197 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001198 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001199 // EAX <- 2H
1200 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001201 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001202 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001203 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32);
Mark Mendellde99bba2014-02-14 12:15:02 -08001204 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001205
Mark Mendellde99bba2014-02-14 12:15:02 -08001206 // EAX <- EAX * 1L (2H * 1L)
1207 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001208 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001209 } else {
1210 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001211 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1212 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001213 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1214 true /* is_load */, true /* is_64bit */);
1215 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001216
Mark Mendellde99bba2014-02-14 12:15:02 -08001217 // ECX <- ECX * 2L (1H * 2L)
1218 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001219 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001220 } else {
1221 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001222 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1223 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001224 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1225 true /* is_load */, true /* is_64bit */);
1226 }
1227
1228 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001229 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001230 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001231
1232 // EAX <- 2L
1233 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001234 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001235 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001236 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001237 }
1238
1239 // EDX:EAX <- 2L * 1L (double precision)
1240 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001241 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001242 } else {
1243 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001244 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001245 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1246 true /* is_load */, true /* is_64bit */);
1247 }
1248
1249 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001250 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001251
1252 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001253 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001254 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001255 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001256}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001257
1258void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1259 Instruction::Code op) {
1260 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1261 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1262 if (rl_src.location == kLocPhysReg) {
1263 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001264 // But we must ensure that rl_src is in pair
Chao-ying Fua0147762014-06-06 18:38:49 -07001265 if (Gen64Bit()) {
1266 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1267 } else {
1268 rl_src = LoadValueWide(rl_src, kCoreReg);
1269 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1270 // The registers are the same, so we would clobber it before the use.
1271 RegStorage temp_reg = AllocTemp();
1272 OpRegCopy(temp_reg, rl_dest.reg);
1273 rl_src.reg.SetHighReg(temp_reg.GetReg());
1274 }
1275 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001276
Chao-ying Fua0147762014-06-06 18:38:49 -07001277 x86op = GetOpcode(op, rl_dest, rl_src, true);
1278 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1279 FreeTemp(rl_src.reg); // ???
1280 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001281 return;
1282 }
1283
1284 // RHS is in memory.
1285 DCHECK((rl_src.location == kLocDalvikFrame) ||
1286 (rl_src.location == kLocCompilerTemp));
buzbee2700f7e2014-03-07 09:46:20 -08001287 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001288 int displacement = SRegOffset(rl_src.s_reg_low);
1289
Chao-ying Fua0147762014-06-06 18:38:49 -07001290 LIR *lir = NewLIR3(x86op, Gen64Bit() ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001291 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1292 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001293 if (!Gen64Bit()) {
1294 x86op = GetOpcode(op, rl_dest, rl_src, true);
1295 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
1296 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001297 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1298 true /* is_load */, true /* is64bit */);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001299}
1300
Mark Mendelle02d48f2014-01-15 11:19:23 -08001301void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001302 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001303 if (rl_dest.location == kLocPhysReg) {
1304 // Ensure we are in a register pair
1305 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1306
buzbee30adc732014-05-09 15:10:18 -07001307 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001308 GenLongRegOrMemOp(rl_result, rl_src, op);
1309 StoreFinalValueWide(rl_dest, rl_result);
1310 return;
1311 }
1312
1313 // It wasn't in registers, so it better be in memory.
1314 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1315 (rl_dest.location == kLocCompilerTemp));
1316 rl_src = LoadValueWide(rl_src, kCoreReg);
1317
1318 // Operate directly into memory.
1319 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
buzbee2700f7e2014-03-07 09:46:20 -08001320 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001321 int displacement = SRegOffset(rl_dest.s_reg_low);
1322
Chao-ying Fua0147762014-06-06 18:38:49 -07001323 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
1324 Gen64Bit() ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001325 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001326 true /* is_load */, true /* is64bit */);
1327 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001328 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001329 if (!Gen64Bit()) {
1330 x86op = GetOpcode(op, rl_dest, rl_src, true);
1331 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
1332 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001333 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001334 true /* is_load */, true /* is64bit */);
1335 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001336 false /* is_load */, true /* is64bit */);
buzbee2700f7e2014-03-07 09:46:20 -08001337 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001338}
1339
Mark Mendelle02d48f2014-01-15 11:19:23 -08001340void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1341 RegLocation rl_src2, Instruction::Code op,
1342 bool is_commutative) {
1343 // Is this really a 2 operand operation?
1344 switch (op) {
1345 case Instruction::ADD_LONG_2ADDR:
1346 case Instruction::SUB_LONG_2ADDR:
1347 case Instruction::AND_LONG_2ADDR:
1348 case Instruction::OR_LONG_2ADDR:
1349 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001350 if (GenerateTwoOperandInstructions()) {
1351 GenLongArith(rl_dest, rl_src2, op);
1352 return;
1353 }
1354 break;
1355
Mark Mendelle02d48f2014-01-15 11:19:23 -08001356 default:
1357 break;
1358 }
1359
1360 if (rl_dest.location == kLocPhysReg) {
1361 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1362
1363 // We are about to clobber the LHS, so it needs to be a temp.
1364 rl_result = ForceTempWide(rl_result);
1365
1366 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001367 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001368 GenLongRegOrMemOp(rl_result, rl_src2, op);
1369
1370 // And now record that the result is in the temp.
1371 StoreFinalValueWide(rl_dest, rl_result);
1372 return;
1373 }
1374
1375 // It wasn't in registers, so it better be in memory.
1376 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1377 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001378 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1379 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001380
1381 // Get one of the source operands into temporary register.
1382 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001383 if (Gen64Bit()) {
1384 if (IsTemp(rl_src1.reg)) {
1385 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1386 } else if (is_commutative) {
1387 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1388 // We need at least one of them to be a temporary.
1389 if (!IsTemp(rl_src2.reg)) {
1390 rl_src1 = ForceTempWide(rl_src1);
1391 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1392 } else {
1393 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1394 StoreFinalValueWide(rl_dest, rl_src2);
1395 return;
1396 }
1397 } else {
1398 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001399 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001400 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001401 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001402 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001403 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1404 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1405 } else if (is_commutative) {
1406 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1407 // We need at least one of them to be a temporary.
1408 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1409 rl_src1 = ForceTempWide(rl_src1);
1410 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1411 } else {
1412 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1413 StoreFinalValueWide(rl_dest, rl_src2);
1414 return;
1415 }
1416 } else {
1417 // Need LHS to be the temp.
1418 rl_src1 = ForceTempWide(rl_src1);
1419 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1420 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001421 }
1422
1423 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001424}
1425
Mark Mendelle02d48f2014-01-15 11:19:23 -08001426void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001427 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001428 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1429}
1430
1431void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1432 RegLocation rl_src1, RegLocation rl_src2) {
1433 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1434}
1435
1436void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1437 RegLocation rl_src1, RegLocation rl_src2) {
1438 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1439}
1440
1441void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1442 RegLocation rl_src1, RegLocation rl_src2) {
1443 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1444}
1445
1446void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1447 RegLocation rl_src1, RegLocation rl_src2) {
1448 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001449}
1450
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001451void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001452 if (Gen64Bit()) {
1453 rl_src = LoadValueWide(rl_src, kCoreReg);
1454 RegLocation rl_result;
1455 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1456 OpRegCopy(rl_result.reg, rl_src.reg);
1457 OpReg(kOpNot, rl_result.reg);
1458 StoreValueWide(rl_dest, rl_result);
1459 } else {
1460 LOG(FATAL) << "Unexpected use GenNotLong()";
1461 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001462}
1463
1464void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1465 RegLocation rl_src2, bool is_div) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001466 if (!Gen64Bit()) {
1467 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1468 return;
1469 }
1470
1471 // We have to use fixed registers, so flush all the temps.
1472 FlushAllRegs();
1473 LockCallTemps(); // Prepare for explicit register usage.
1474
1475 // Load LHS into RAX.
1476 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1477
1478 // Load RHS into RCX.
1479 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1480
1481 // Copy LHS sign bit into RDX.
1482 NewLIR0(kx86Cqo64Da);
1483
1484 // Handle division by zero case.
1485 GenDivZeroCheckWide(rs_r1q);
1486
1487 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1488 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1489 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1490
1491 // RHS is -1.
1492 LoadConstantWide(rs_r3q, 0x8000000000000000);
1493 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r3q.GetReg());
1494 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1495
1496 // In 0x8000000000000000/-1 case.
1497 if (!is_div) {
1498 // For DIV, RAX is already right. For REM, we need RDX 0.
1499 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1500 }
1501 LIR* done = NewLIR1(kX86Jmp8, 0);
1502
1503 // Expected case.
1504 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1505 minint_branch->target = minus_one_branch->target;
1506 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1507 done->target = NewLIR0(kPseudoTargetLabel);
1508
1509 // Result is in RAX for div and RDX for rem.
1510 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1511 if (!is_div) {
1512 rl_result.reg.SetReg(r2q);
1513 }
1514
1515 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001516}
1517
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001518void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001519 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001520 RegLocation rl_result;
1521 if (Gen64Bit()) {
1522 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1523 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1524 } else {
1525 rl_result = ForceTempWide(rl_src);
1526 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1527 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1528 // The registers are the same, so we would clobber it before the use.
1529 RegStorage temp_reg = AllocTemp();
1530 OpRegCopy(temp_reg, rl_result.reg);
1531 rl_result.reg.SetHighReg(temp_reg.GetReg());
1532 }
1533 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1534 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1535 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001536 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001537 StoreValueWide(rl_dest, rl_result);
1538}
1539
buzbee091cc402014-03-31 10:14:40 -07001540void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001541 DCHECK_EQ(kX86, cu_->instruction_set);
1542 X86OpCode opcode = kX86Bkpt;
1543 switch (op) {
1544 case kOpCmp: opcode = kX86Cmp32RT; break;
1545 case kOpMov: opcode = kX86Mov32RT; break;
1546 default:
1547 LOG(FATAL) << "Bad opcode: " << op;
1548 break;
1549 }
1550 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1551}
1552
1553void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1554 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001555 X86OpCode opcode = kX86Bkpt;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001556 if (Gen64Bit() && r_dest.Is64BitSolo()) {
1557 switch (op) {
1558 case kOpCmp: opcode = kX86Cmp64RT; break;
1559 case kOpMov: opcode = kX86Mov64RT; break;
1560 default:
1561 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1562 break;
1563 }
1564 } else {
1565 switch (op) {
1566 case kOpCmp: opcode = kX86Cmp32RT; break;
1567 case kOpMov: opcode = kX86Mov32RT; break;
1568 default:
1569 LOG(FATAL) << "Bad opcode: " << op;
1570 break;
1571 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001572 }
buzbee091cc402014-03-31 10:14:40 -07001573 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001574}
1575
1576/*
1577 * Generate array load
1578 */
1579void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001580 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001581 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001582 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001583 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001584 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001585
Mark Mendell343adb52013-12-18 06:02:17 -08001586 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001587 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001588 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1589 } else {
1590 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1591 }
1592
Mark Mendell343adb52013-12-18 06:02:17 -08001593 bool constant_index = rl_index.is_const;
1594 int32_t constant_index_value = 0;
1595 if (!constant_index) {
1596 rl_index = LoadValue(rl_index, kCoreReg);
1597 } else {
1598 constant_index_value = mir_graph_->ConstantValue(rl_index);
1599 // If index is constant, just fold it into the data offset
1600 data_offset += constant_index_value << scale;
1601 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001602 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001603 }
1604
Brian Carlstrom7940e442013-07-12 13:46:57 -07001605 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001606 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001607
1608 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001609 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001610 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001611 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001612 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001613 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001614 }
Mark Mendell343adb52013-12-18 06:02:17 -08001615 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001616 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001617 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001618 StoreValueWide(rl_dest, rl_result);
1619 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001620 StoreValue(rl_dest, rl_result);
1621 }
1622}
1623
1624/*
1625 * Generate array store
1626 *
1627 */
1628void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001629 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001630 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001631 int len_offset = mirror::Array::LengthOffset().Int32Value();
1632 int data_offset;
1633
buzbee695d13a2014-04-19 13:32:20 -07001634 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001635 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1636 } else {
1637 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1638 }
1639
buzbeea0cd2d72014-06-01 09:33:49 -07001640 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001641 bool constant_index = rl_index.is_const;
1642 int32_t constant_index_value = 0;
1643 if (!constant_index) {
1644 rl_index = LoadValue(rl_index, kCoreReg);
1645 } else {
1646 // If index is constant, just fold it into the data offset
1647 constant_index_value = mir_graph_->ConstantValue(rl_index);
1648 data_offset += constant_index_value << scale;
1649 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001650 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001651 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001652
1653 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001654 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001655
1656 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001657 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001658 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001659 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001660 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001661 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001662 }
buzbee695d13a2014-04-19 13:32:20 -07001663 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001664 rl_src = LoadValueWide(rl_src, reg_class);
1665 } else {
1666 rl_src = LoadValue(rl_src, reg_class);
1667 }
1668 // If the src reg can't be byte accessed, move it to a temp first.
buzbee091cc402014-03-31 10:14:40 -07001669 if ((size == kSignedByte || size == kUnsignedByte) &&
1670 rl_src.reg.GetRegNum() >= rs_rX86_SP.GetRegNum()) {
buzbee2700f7e2014-03-07 09:46:20 -08001671 RegStorage temp = AllocTemp();
1672 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001673 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001674 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001675 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001676 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001677 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001678 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001679 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001680 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001681 }
buzbee2700f7e2014-03-07 09:46:20 -08001682 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001683 }
1684}
1685
Mark Mendell4708dcd2014-01-22 09:05:18 -08001686RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1687 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001688 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -07001689 if (Gen64Bit()) {
1690 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1691 switch (opcode) {
1692 case Instruction::SHL_LONG:
1693 case Instruction::SHL_LONG_2ADDR:
1694 op = kOpLsl;
1695 break;
1696 case Instruction::SHR_LONG:
1697 case Instruction::SHR_LONG_2ADDR:
1698 op = kOpAsr;
1699 break;
1700 case Instruction::USHR_LONG:
1701 case Instruction::USHR_LONG_2ADDR:
1702 op = kOpLsr;
1703 break;
1704 default:
1705 LOG(FATAL) << "Unexpected case";
1706 }
1707 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1708 } else {
1709 switch (opcode) {
1710 case Instruction::SHL_LONG:
1711 case Instruction::SHL_LONG_2ADDR:
1712 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1713 if (shift_amount == 32) {
1714 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1715 LoadConstant(rl_result.reg.GetLow(), 0);
1716 } else if (shift_amount > 31) {
1717 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1718 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1719 LoadConstant(rl_result.reg.GetLow(), 0);
1720 } else {
1721 OpRegCopy(rl_result.reg, rl_src.reg);
1722 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1723 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1724 shift_amount);
1725 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1726 }
1727 break;
1728 case Instruction::SHR_LONG:
1729 case Instruction::SHR_LONG_2ADDR:
1730 if (shift_amount == 32) {
1731 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1732 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1733 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1734 } else if (shift_amount > 31) {
1735 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1736 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1737 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1738 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1739 } else {
1740 OpRegCopy(rl_result.reg, rl_src.reg);
1741 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1742 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1743 shift_amount);
1744 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1745 }
1746 break;
1747 case Instruction::USHR_LONG:
1748 case Instruction::USHR_LONG_2ADDR:
1749 if (shift_amount == 32) {
1750 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1751 LoadConstant(rl_result.reg.GetHigh(), 0);
1752 } else if (shift_amount > 31) {
1753 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1754 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1755 LoadConstant(rl_result.reg.GetHigh(), 0);
1756 } else {
1757 OpRegCopy(rl_result.reg, rl_src.reg);
1758 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1759 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1760 shift_amount);
1761 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1762 }
1763 break;
1764 default:
1765 LOG(FATAL) << "Unexpected case";
1766 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001767 }
1768 return rl_result;
1769}
1770
Brian Carlstrom7940e442013-07-12 13:46:57 -07001771void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001772 RegLocation rl_src, RegLocation rl_shift) {
1773 // Per spec, we only care about low 6 bits of shift amount.
1774 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1775 if (shift_amount == 0) {
1776 rl_src = LoadValueWide(rl_src, kCoreReg);
1777 StoreValueWide(rl_dest, rl_src);
1778 return;
1779 } else if (shift_amount == 1 &&
1780 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1781 // Need to handle this here to avoid calling StoreValueWide twice.
1782 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1783 return;
1784 }
1785 if (BadOverlap(rl_src, rl_dest)) {
1786 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1787 return;
1788 }
1789 rl_src = LoadValueWide(rl_src, kCoreReg);
1790 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1791 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001792}
1793
1794void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001795 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001796 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001797 switch (opcode) {
1798 case Instruction::ADD_LONG:
1799 case Instruction::AND_LONG:
1800 case Instruction::OR_LONG:
1801 case Instruction::XOR_LONG:
1802 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001803 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001804 } else {
1805 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001806 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001807 }
1808 break;
1809 case Instruction::SUB_LONG:
1810 case Instruction::SUB_LONG_2ADDR:
1811 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001812 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001813 } else {
1814 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001815 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001816 }
1817 break;
1818 case Instruction::ADD_LONG_2ADDR:
1819 case Instruction::OR_LONG_2ADDR:
1820 case Instruction::XOR_LONG_2ADDR:
1821 case Instruction::AND_LONG_2ADDR:
1822 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001823 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001824 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001825 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001826 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001827 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001828 } else {
1829 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001830 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001831 }
1832 break;
1833 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07001834 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001835 break;
1836 }
Chao-ying Fua0147762014-06-06 18:38:49 -07001837
1838 if (!isConstSuccess) {
1839 // Default - bail to non-const handler.
1840 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1841 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001842}
1843
1844bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
1845 switch (op) {
1846 case Instruction::AND_LONG_2ADDR:
1847 case Instruction::AND_LONG:
1848 return value == -1;
1849 case Instruction::OR_LONG:
1850 case Instruction::OR_LONG_2ADDR:
1851 case Instruction::XOR_LONG:
1852 case Instruction::XOR_LONG_2ADDR:
1853 return value == 0;
1854 default:
1855 return false;
1856 }
1857}
1858
1859X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
1860 bool is_high_op) {
1861 bool rhs_in_mem = rhs.location != kLocPhysReg;
1862 bool dest_in_mem = dest.location != kLocPhysReg;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001863 bool is64Bit = Gen64Bit();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001864 DCHECK(!rhs_in_mem || !dest_in_mem);
1865 switch (op) {
1866 case Instruction::ADD_LONG:
1867 case Instruction::ADD_LONG_2ADDR:
1868 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001869 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001870 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001871 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001872 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001873 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001874 case Instruction::SUB_LONG:
1875 case Instruction::SUB_LONG_2ADDR:
1876 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001877 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001878 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001879 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001880 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001881 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001882 case Instruction::AND_LONG_2ADDR:
1883 case Instruction::AND_LONG:
1884 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001885 return is64Bit ? kX86And64MR : kX86And32MR;
1886 }
1887 if (is64Bit) {
1888 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001889 }
1890 return rhs_in_mem ? kX86And32RM : kX86And32RR;
1891 case Instruction::OR_LONG:
1892 case Instruction::OR_LONG_2ADDR:
1893 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001894 return is64Bit ? kX86Or64MR : kX86Or32MR;
1895 }
1896 if (is64Bit) {
1897 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001898 }
1899 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
1900 case Instruction::XOR_LONG:
1901 case Instruction::XOR_LONG_2ADDR:
1902 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001903 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
1904 }
1905 if (is64Bit) {
1906 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001907 }
1908 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
1909 default:
1910 LOG(FATAL) << "Unexpected opcode: " << op;
1911 return kX86Add32RR;
1912 }
1913}
1914
1915X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
1916 int32_t value) {
1917 bool in_mem = loc.location != kLocPhysReg;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001918 bool is64Bit = Gen64Bit();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001919 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07001920 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001921 switch (op) {
1922 case Instruction::ADD_LONG:
1923 case Instruction::ADD_LONG_2ADDR:
1924 if (byte_imm) {
1925 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001926 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001927 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001928 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001929 }
1930 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001931 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001932 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001933 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001934 case Instruction::SUB_LONG:
1935 case Instruction::SUB_LONG_2ADDR:
1936 if (byte_imm) {
1937 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001938 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001939 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001940 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001941 }
1942 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001943 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001944 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001945 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001946 case Instruction::AND_LONG_2ADDR:
1947 case Instruction::AND_LONG:
1948 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001949 if (is64Bit) {
1950 return in_mem ? kX86And64MI8 : kX86And64RI8;
1951 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001952 return in_mem ? kX86And32MI8 : kX86And32RI8;
1953 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001954 if (is64Bit) {
1955 return in_mem ? kX86And64MI : kX86And64RI;
1956 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001957 return in_mem ? kX86And32MI : kX86And32RI;
1958 case Instruction::OR_LONG:
1959 case Instruction::OR_LONG_2ADDR:
1960 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001961 if (is64Bit) {
1962 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
1963 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001964 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
1965 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001966 if (is64Bit) {
1967 return in_mem ? kX86Or64MI : kX86Or64RI;
1968 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001969 return in_mem ? kX86Or32MI : kX86Or32RI;
1970 case Instruction::XOR_LONG:
1971 case Instruction::XOR_LONG_2ADDR:
1972 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001973 if (is64Bit) {
1974 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
1975 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001976 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
1977 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001978 if (is64Bit) {
1979 return in_mem ? kX86Xor64MI : kX86Xor64RI;
1980 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001981 return in_mem ? kX86Xor32MI : kX86Xor32RI;
1982 default:
1983 LOG(FATAL) << "Unexpected opcode: " << op;
1984 return kX86Add32MI;
1985 }
1986}
1987
Chao-ying Fua0147762014-06-06 18:38:49 -07001988bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001989 DCHECK(rl_src.is_const);
1990 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07001991
1992 if (Gen64Bit()) {
1993 // We can do with imm only if it fits 32 bit
1994 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
1995 return false;
1996 }
1997
1998 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
1999
2000 if ((rl_dest.location == kLocDalvikFrame) ||
2001 (rl_dest.location == kLocCompilerTemp)) {
2002 int r_base = TargetReg(kSp).GetReg();
2003 int displacement = SRegOffset(rl_dest.s_reg_low);
2004
2005 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2006 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2007 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2008 true /* is_load */, true /* is64bit */);
2009 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2010 false /* is_load */, true /* is64bit */);
2011 return true;
2012 }
2013
2014 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2015 DCHECK_EQ(rl_result.location, kLocPhysReg);
2016 DCHECK(!rl_result.reg.IsFloat());
2017
2018 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2019 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2020
2021 StoreValueWide(rl_dest, rl_result);
2022 return true;
2023 }
2024
Mark Mendelle02d48f2014-01-15 11:19:23 -08002025 int32_t val_lo = Low32Bits(val);
2026 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002027 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002028
2029 // Can we just do this into memory?
2030 if ((rl_dest.location == kLocDalvikFrame) ||
2031 (rl_dest.location == kLocCompilerTemp)) {
buzbee2700f7e2014-03-07 09:46:20 -08002032 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002033 int displacement = SRegOffset(rl_dest.s_reg_low);
2034
2035 if (!IsNoOp(op, val_lo)) {
2036 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002037 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002038 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002039 true /* is_load */, true /* is64bit */);
2040 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002041 false /* is_load */, true /* is64bit */);
2042 }
2043 if (!IsNoOp(op, val_hi)) {
2044 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002045 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002046 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002047 true /* is_load */, true /* is64bit */);
2048 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002049 false /* is_load */, true /* is64bit */);
2050 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002051 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002052 }
2053
2054 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2055 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002056 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002057
2058 if (!IsNoOp(op, val_lo)) {
2059 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002060 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002061 }
2062 if (!IsNoOp(op, val_hi)) {
2063 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002064 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002065 }
2066 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002067 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002068}
2069
Chao-ying Fua0147762014-06-06 18:38:49 -07002070bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002071 RegLocation rl_src2, Instruction::Code op) {
2072 DCHECK(rl_src2.is_const);
2073 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002074
2075 if (Gen64Bit()) {
2076 // We can do with imm only if it fits 32 bit
2077 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2078 return false;
2079 }
2080 if (rl_dest.location == kLocPhysReg &&
2081 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2082 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2083 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2084 StoreFinalValueWide(rl_dest, rl_dest);
2085 return true;
2086 }
2087
2088 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2089 // We need the values to be in a temporary
2090 RegLocation rl_result = ForceTempWide(rl_src1);
2091
2092 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2093 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2094
2095 StoreFinalValueWide(rl_dest, rl_result);
2096 return true;
2097 }
2098
Mark Mendelle02d48f2014-01-15 11:19:23 -08002099 int32_t val_lo = Low32Bits(val);
2100 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002101 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2102 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002103
2104 // Can we do this directly into the destination registers?
2105 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002106 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002107 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002108 if (!IsNoOp(op, val_lo)) {
2109 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002110 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002111 }
2112 if (!IsNoOp(op, val_hi)) {
2113 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002114 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002115 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002116
2117 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002118 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002119 }
2120
2121 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2122 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2123
2124 // We need the values to be in a temporary
2125 RegLocation rl_result = ForceTempWide(rl_src1);
2126 if (!IsNoOp(op, val_lo)) {
2127 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002128 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002129 }
2130 if (!IsNoOp(op, val_hi)) {
2131 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002132 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002133 }
2134
2135 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002136 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002137}
2138
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002139// For final classes there are no sub-classes to check and so we can answer the instance-of
2140// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2141void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2142 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002143 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002144 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002145 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002146
2147 // SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002148 if (result_reg == object.reg || result_reg.GetRegNum() >= rs_rX86_SP.GetRegNum()) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002149 result_reg = AllocateByteRegister();
buzbee091cc402014-03-31 10:14:40 -07002150 DCHECK_LT(result_reg.GetRegNum(), rs_rX86_SP.GetRegNum());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002151 }
2152
2153 // Assume that there is no match.
2154 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002155 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002156
Mark Mendellade54a22014-06-09 12:49:55 -04002157 // We will use this register to compare to memory below.
2158 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2159 // For this reason, force allocation of a 32 bit register to use, so that the
2160 // compare to memory will be done using a 32 bit comparision.
2161 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2162 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002163
2164 // If Method* is already in a register, we can save a copy.
2165 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002166 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2167 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002168
2169 if (rl_method.location == kLocPhysReg) {
2170 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002171 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002172 check_class);
2173 } else {
buzbee695d13a2014-04-19 13:32:20 -07002174 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002175 check_class);
buzbee695d13a2014-04-19 13:32:20 -07002176 LoadRefDisp(check_class, offset_of_type, check_class);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002177 }
2178 } else {
2179 LoadCurrMethodDirect(check_class);
2180 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002181 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002182 check_class);
2183 } else {
buzbee695d13a2014-04-19 13:32:20 -07002184 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002185 check_class);
buzbee695d13a2014-04-19 13:32:20 -07002186 LoadRefDisp(check_class, offset_of_type, check_class);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002187 }
2188 }
2189
2190 // Compare the computed class to the class in the object.
2191 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002192 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002193
2194 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002195 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002196
2197 LIR* target = NewLIR0(kPseudoTargetLabel);
2198 null_branchover->target = target;
2199 FreeTemp(check_class);
2200 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002201 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002202 FreeTemp(result_reg);
2203 }
2204 StoreValue(rl_dest, rl_result);
2205}
2206
Mark Mendell6607d972014-02-10 06:54:18 -08002207void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2208 bool type_known_abstract, bool use_declaring_class,
2209 bool can_assume_type_is_in_dex_cache,
2210 uint32_t type_idx, RegLocation rl_dest,
2211 RegLocation rl_src) {
2212 FlushAllRegs();
2213 // May generate a call - use explicit registers.
2214 LockCallTemps();
2215 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 gets current Method*.
buzbee2700f7e2014-03-07 09:46:20 -08002216 RegStorage class_reg = TargetReg(kArg2); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002217 // Reference must end up in kArg0.
2218 if (needs_access_check) {
2219 // Check we have access to type_idx and if not throw IllegalAccessError,
2220 // Caller function returns Class* in kArg0.
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002221 if (Is64BitInstructionSet(cu_->instruction_set)) {
2222 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2223 type_idx, true);
2224 } else {
2225 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2226 type_idx, true);
2227 }
Mark Mendell6607d972014-02-10 06:54:18 -08002228 OpRegCopy(class_reg, TargetReg(kRet0));
2229 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
2230 } else if (use_declaring_class) {
2231 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
buzbee695d13a2014-04-19 13:32:20 -07002232 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -08002233 class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002234 } else {
2235 // Load dex cache entry into class_reg (kArg2).
2236 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
buzbee695d13a2014-04-19 13:32:20 -07002237 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -08002238 class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002239 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002240 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2241 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
buzbee695d13a2014-04-19 13:32:20 -07002242 LoadRefDisp(class_reg, offset_of_type, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002243 if (!can_assume_type_is_in_dex_cache) {
2244 // Need to test presence of type in dex cache at runtime.
2245 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2246 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002247 if (Is64BitInstructionSet(cu_->instruction_set)) {
2248 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2249 } else {
2250 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2251 }
Mark Mendell6607d972014-02-10 06:54:18 -08002252 OpRegCopy(TargetReg(kArg2), TargetReg(kRet0)); // Align usage with fast path.
2253 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); /* Reload Ref. */
2254 // Rejoin code paths
2255 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2256 hop_branch->target = hop_target;
2257 }
2258 }
2259 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002260 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002261
2262 // SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002263 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002264
2265 // Is the class NULL?
2266 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
2267
2268 /* Load object->klass_. */
2269 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
buzbee695d13a2014-04-19 13:32:20 -07002270 LoadRefDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
Mark Mendell6607d972014-02-10 06:54:18 -08002271 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2272 LIR* branchover = nullptr;
2273 if (type_known_final) {
2274 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002275 LoadConstant(rl_result.reg, 0);
Mark Mendell6607d972014-02-10 06:54:18 -08002276 OpRegReg(kOpCmp, TargetReg(kArg1), TargetReg(kArg2));
2277 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002278 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002279 } else {
2280 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002281 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Mark Mendell6607d972014-02-10 06:54:18 -08002282 branchover = OpCmpBranch(kCondEq, TargetReg(kArg1), TargetReg(kArg2), NULL);
2283 }
2284 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2));
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002285 if (Is64BitInstructionSet(cu_->instruction_set)) {
2286 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2287 } else {
2288 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2289 }
Mark Mendell6607d972014-02-10 06:54:18 -08002290 }
2291 // TODO: only clobber when type isn't final?
2292 ClobberCallerSave();
2293 /* Branch targets here. */
2294 LIR* target = NewLIR0(kPseudoTargetLabel);
2295 StoreValue(rl_dest, rl_result);
2296 branch1->target = target;
2297 if (branchover != nullptr) {
2298 branchover->target = target;
2299 }
2300}
2301
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002302void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2303 RegLocation rl_lhs, RegLocation rl_rhs) {
2304 OpKind op = kOpBkpt;
2305 bool is_div_rem = false;
2306 bool unary = false;
2307 bool shift_op = false;
2308 bool is_two_addr = false;
2309 RegLocation rl_result;
2310 switch (opcode) {
2311 case Instruction::NEG_INT:
2312 op = kOpNeg;
2313 unary = true;
2314 break;
2315 case Instruction::NOT_INT:
2316 op = kOpMvn;
2317 unary = true;
2318 break;
2319 case Instruction::ADD_INT_2ADDR:
2320 is_two_addr = true;
2321 // Fallthrough
2322 case Instruction::ADD_INT:
2323 op = kOpAdd;
2324 break;
2325 case Instruction::SUB_INT_2ADDR:
2326 is_two_addr = true;
2327 // Fallthrough
2328 case Instruction::SUB_INT:
2329 op = kOpSub;
2330 break;
2331 case Instruction::MUL_INT_2ADDR:
2332 is_two_addr = true;
2333 // Fallthrough
2334 case Instruction::MUL_INT:
2335 op = kOpMul;
2336 break;
2337 case Instruction::DIV_INT_2ADDR:
2338 is_two_addr = true;
2339 // Fallthrough
2340 case Instruction::DIV_INT:
2341 op = kOpDiv;
2342 is_div_rem = true;
2343 break;
2344 /* NOTE: returns in kArg1 */
2345 case Instruction::REM_INT_2ADDR:
2346 is_two_addr = true;
2347 // Fallthrough
2348 case Instruction::REM_INT:
2349 op = kOpRem;
2350 is_div_rem = true;
2351 break;
2352 case Instruction::AND_INT_2ADDR:
2353 is_two_addr = true;
2354 // Fallthrough
2355 case Instruction::AND_INT:
2356 op = kOpAnd;
2357 break;
2358 case Instruction::OR_INT_2ADDR:
2359 is_two_addr = true;
2360 // Fallthrough
2361 case Instruction::OR_INT:
2362 op = kOpOr;
2363 break;
2364 case Instruction::XOR_INT_2ADDR:
2365 is_two_addr = true;
2366 // Fallthrough
2367 case Instruction::XOR_INT:
2368 op = kOpXor;
2369 break;
2370 case Instruction::SHL_INT_2ADDR:
2371 is_two_addr = true;
2372 // Fallthrough
2373 case Instruction::SHL_INT:
2374 shift_op = true;
2375 op = kOpLsl;
2376 break;
2377 case Instruction::SHR_INT_2ADDR:
2378 is_two_addr = true;
2379 // Fallthrough
2380 case Instruction::SHR_INT:
2381 shift_op = true;
2382 op = kOpAsr;
2383 break;
2384 case Instruction::USHR_INT_2ADDR:
2385 is_two_addr = true;
2386 // Fallthrough
2387 case Instruction::USHR_INT:
2388 shift_op = true;
2389 op = kOpLsr;
2390 break;
2391 default:
2392 LOG(FATAL) << "Invalid word arith op: " << opcode;
2393 }
2394
Mark Mendelle87f9b52014-04-30 14:13:18 -04002395 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002396 if (!is_two_addr &&
2397 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2398 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002399 is_two_addr = true;
2400 }
2401
2402 if (!GenerateTwoOperandInstructions()) {
2403 is_two_addr = false;
2404 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002405
2406 // Get the div/rem stuff out of the way.
2407 if (is_div_rem) {
2408 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2409 StoreValue(rl_dest, rl_result);
2410 return;
2411 }
2412
2413 if (unary) {
2414 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002415 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002416 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002417 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002418 } else {
2419 if (shift_op) {
2420 // X86 doesn't require masking and must use ECX.
buzbee2700f7e2014-03-07 09:46:20 -08002421 RegStorage t_reg = TargetReg(kCount); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002422 LoadValueDirectFixed(rl_rhs, t_reg);
2423 if (is_two_addr) {
2424 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002425 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002426 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2427 if (rl_result.location != kLocPhysReg) {
2428 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002429 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002430 FreeTemp(t_reg);
2431 return;
buzbee091cc402014-03-31 10:14:40 -07002432 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002433 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002434 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002435 FreeTemp(t_reg);
2436 StoreFinalValue(rl_dest, rl_result);
2437 return;
2438 }
2439 }
2440 // Three address form, or we can't do directly.
2441 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2442 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002443 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002444 FreeTemp(t_reg);
2445 } else {
2446 // Multiply is 3 operand only (sort of).
2447 if (is_two_addr && op != kOpMul) {
2448 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002449 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002450 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002451 // Ensure res is in a core reg
2452 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002453 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002454 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002455 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002456 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002457 StoreFinalValue(rl_dest, rl_result);
2458 return;
buzbee091cc402014-03-31 10:14:40 -07002459 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002460 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002461 StoreFinalValue(rl_dest, rl_result);
2462 return;
2463 }
2464 }
2465 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002466 // It might happen rl_rhs and rl_dest are the same VR
2467 // in this case rl_dest is in reg after LoadValue while
2468 // rl_result is not updated yet, so do this
2469 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002470 if (rl_result.location != kLocPhysReg) {
2471 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002472 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002473 return;
buzbee091cc402014-03-31 10:14:40 -07002474 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002475 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002476 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002477 StoreFinalValue(rl_dest, rl_result);
2478 return;
2479 } else {
2480 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2481 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002482 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002483 }
2484 } else {
2485 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002486 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2487 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002488 // We can't optimize with FP registers.
2489 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2490 // Something is difficult, so fall back to the standard case.
2491 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2492 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2493 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002494 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002495 } else {
2496 // We can optimize by moving to result and using memory operands.
2497 if (rl_rhs.location != kLocPhysReg) {
2498 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002499 // We should be careful with order here
2500 // If rl_dest and rl_lhs points to the same VR we should load first
2501 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002502 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2503 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002504 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2505 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002506 // No-op if these are the same.
2507 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002508 } else {
2509 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002510 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002511 }
buzbee2700f7e2014-03-07 09:46:20 -08002512 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002513 } else if (rl_lhs.location != kLocPhysReg) {
2514 // RHS is in a register; LHS is in memory.
2515 if (op != kOpSub) {
2516 // Force RHS into result and operate on memory.
2517 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002518 OpRegCopy(rl_result.reg, rl_rhs.reg);
2519 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002520 } else {
2521 // Subtraction isn't commutative.
2522 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2523 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2524 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002525 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002526 }
2527 } else {
2528 // Both are in registers.
2529 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2530 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2531 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002532 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002533 }
2534 }
2535 }
2536 }
2537 }
2538 StoreValue(rl_dest, rl_result);
2539}
2540
2541bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2542 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002543 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002544 return false;
2545 }
buzbee091cc402014-03-31 10:14:40 -07002546 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002547 return false;
2548 }
2549
2550 // Everything will be fine :-).
2551 return true;
2552}
Chao-ying Fua0147762014-06-06 18:38:49 -07002553
2554void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
2555 if (!Gen64Bit()) {
2556 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2557 return;
2558 }
2559 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2560 if (rl_src.location == kLocPhysReg) {
2561 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2562 } else {
2563 int displacement = SRegOffset(rl_src.s_reg_low);
2564 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2565 displacement + LOWORD_OFFSET);
2566 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2567 true /* is_load */, true /* is_64bit */);
2568 }
2569 StoreValueWide(rl_dest, rl_result);
2570}
2571
2572void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2573 RegLocation rl_src1, RegLocation rl_shift) {
2574 if (!Gen64Bit()) {
2575 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2576 return;
2577 }
2578
2579 bool is_two_addr = false;
2580 OpKind op = kOpBkpt;
2581 RegLocation rl_result;
2582
2583 switch (opcode) {
2584 case Instruction::SHL_LONG_2ADDR:
2585 is_two_addr = true;
2586 // Fallthrough
2587 case Instruction::SHL_LONG:
2588 op = kOpLsl;
2589 break;
2590 case Instruction::SHR_LONG_2ADDR:
2591 is_two_addr = true;
2592 // Fallthrough
2593 case Instruction::SHR_LONG:
2594 op = kOpAsr;
2595 break;
2596 case Instruction::USHR_LONG_2ADDR:
2597 is_two_addr = true;
2598 // Fallthrough
2599 case Instruction::USHR_LONG:
2600 op = kOpLsr;
2601 break;
2602 default:
2603 op = kOpBkpt;
2604 }
2605
2606 // X86 doesn't require masking and must use ECX.
2607 RegStorage t_reg = TargetReg(kCount); // rCX
2608 LoadValueDirectFixed(rl_shift, t_reg);
2609 if (is_two_addr) {
2610 // Can we do this directly into memory?
2611 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2612 if (rl_result.location != kLocPhysReg) {
2613 // Okay, we can do this into memory
2614 OpMemReg(op, rl_result, t_reg.GetReg());
2615 } else if (!rl_result.reg.IsFloat()) {
2616 // Can do this directly into the result register
2617 OpRegReg(op, rl_result.reg, t_reg);
2618 StoreFinalValueWide(rl_dest, rl_result);
2619 }
2620 } else {
2621 // Three address form, or we can't do directly.
2622 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2623 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2624 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2625 StoreFinalValueWide(rl_dest, rl_result);
2626 }
2627
2628 FreeTemp(t_reg);
2629}
2630
Brian Carlstrom7940e442013-07-12 13:46:57 -07002631} // namespace art