blob: 48fcd2c23ad7a1e915ed6fb64bc4932083fc1ec5 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
21#include "mirror/array.h"
22#include "x86_lir.h"
23
24namespace art {
25
26/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 * Compare two 64-bit values
28 * x = y return 0
29 * x < y return -1
30 * x > y return 1
31 */
32void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070033 RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -070034 if (Gen64Bit()) {
35 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
36 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
37 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Serguei Katkov04982232014-06-20 18:17:16 +070038 RegStorage rl_result_wide = RegStorage::Solo64(rl_result.reg.GetRegNum());
Chao-ying Fua0147762014-06-06 18:38:49 -070039 RegStorage temp_reg = AllocTemp();
Serguei Katkov04982232014-06-20 18:17:16 +070040 OpRegReg(kOpXor, temp_reg, temp_reg); // temp = 0
41 OpRegRegReg(kOpSub, rl_result_wide, rl_src1.reg, rl_src2.reg);
42 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondG); // temp = (src1 > src2) ? 1 : temp
43
44 NewLIR2(kX86Rol64RI, rl_result_wide.GetReg(), 1);
45 OpRegImm(kOpAnd, rl_result.reg, 1);
46 OpRegReg(kOpNeg, rl_result.reg, rl_result.reg);
47 // result = (src1 < src2) ? -1 : 0;
48 OpRegReg(kOpAdd, rl_result.reg, temp_reg);
49
Chao-ying Fua0147762014-06-06 18:38:49 -070050 StoreValue(rl_dest, rl_result);
51 FreeTemp(temp_reg);
52 return;
53 }
54
Brian Carlstrom7940e442013-07-12 13:46:57 -070055 FlushAllRegs();
56 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070057 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
58 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080059 LoadValueDirectWideFixed(rl_src1, r_tmp1);
60 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070061 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080062 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
63 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070064 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
65 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080066 OpReg(kOpNeg, rs_r2); // r2 = -r2
67 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070068 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080070 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070071 RegLocation rl_result = LocCReturn();
72 StoreValue(rl_dest, rl_result);
73}
74
75X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
76 switch (cond) {
77 case kCondEq: return kX86CondEq;
78 case kCondNe: return kX86CondNe;
79 case kCondCs: return kX86CondC;
80 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000081 case kCondUlt: return kX86CondC;
82 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 case kCondMi: return kX86CondS;
84 case kCondPl: return kX86CondNs;
85 case kCondVs: return kX86CondO;
86 case kCondVc: return kX86CondNo;
87 case kCondHi: return kX86CondA;
88 case kCondLs: return kX86CondBe;
89 case kCondGe: return kX86CondGe;
90 case kCondLt: return kX86CondL;
91 case kCondGt: return kX86CondG;
92 case kCondLe: return kX86CondLe;
93 case kCondAl:
94 case kCondNv: LOG(FATAL) << "Should not reach here";
95 }
96 return kX86CondO;
97}
98
buzbee2700f7e2014-03-07 09:46:20 -080099LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
100 NewLIR2(kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101 X86ConditionCode cc = X86ConditionEncoding(cond);
102 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
103 cc);
104 branch->target = target;
105 return branch;
106}
107
buzbee2700f7e2014-03-07 09:46:20 -0800108LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700109 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
111 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
buzbee2700f7e2014-03-07 09:46:20 -0800112 NewLIR2(kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800114 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 }
116 X86ConditionCode cc = X86ConditionEncoding(cond);
117 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
118 branch->target = target;
119 return branch;
120}
121
buzbee2700f7e2014-03-07 09:46:20 -0800122LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
123 // If src or dest is a pair, we'll be using low reg.
124 if (r_dest.IsPair()) {
125 r_dest = r_dest.GetLow();
126 }
127 if (r_src.IsPair()) {
128 r_src = r_src.GetLow();
129 }
buzbee091cc402014-03-31 10:14:40 -0700130 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700132 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800133 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800134 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 res->flags.is_nop = true;
136 }
137 return res;
138}
139
buzbee7a11ab02014-04-28 20:02:38 -0700140void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
141 if (r_dest != r_src) {
142 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
143 AppendLIR(res);
144 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145}
146
buzbee2700f7e2014-03-07 09:46:20 -0800147void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700148 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700149 bool dest_fp = r_dest.IsFloat();
150 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700151 if (dest_fp) {
152 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700153 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700155 // TODO: Prevent this from happening in the code. The result is often
156 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700157 if (!r_src.IsPair()) {
158 DCHECK(!r_dest.IsPair());
159 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
160 } else {
161 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
162 RegStorage r_tmp = AllocTempDouble();
163 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
164 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
165 FreeTemp(r_tmp);
166 }
buzbee7a11ab02014-04-28 20:02:38 -0700167 }
168 } else {
169 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700170 if (!r_dest.IsPair()) {
171 DCHECK(!r_src.IsPair());
172 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700173 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700174 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
175 RegStorage temp_reg = AllocTempDouble();
176 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
177 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
178 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
179 }
180 } else {
181 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
182 if (!r_src.IsPair()) {
183 // Just copy the register directly.
184 OpRegCopy(r_dest, r_src);
185 } else {
186 // Handle overlap
187 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
188 r_src.GetLowReg() == r_dest.GetHighReg()) {
189 // Deal with cycles.
190 RegStorage temp_reg = AllocTemp();
191 OpRegCopy(temp_reg, r_dest.GetHigh());
192 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
193 OpRegCopy(r_dest.GetLow(), temp_reg);
194 FreeTemp(temp_reg);
195 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
196 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
197 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
198 } else {
199 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
200 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
201 }
buzbee7a11ab02014-04-28 20:02:38 -0700202 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203 }
204 }
205 }
206}
207
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700208void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800209 RegLocation rl_result;
210 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
211 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700212 // Avoid using float regs here.
213 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
214 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
215 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000216 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800217
218 // The kMirOpSelect has two variants, one for constants and one for moves.
219 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
220
221 if (is_constant_case) {
222 int true_val = mir->dalvikInsn.vB;
223 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700224 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800225
226 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000227 * For ccode == kCondEq:
228 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800229 * 1) When the true case is zero and result_reg is not same as src_reg:
230 * xor result_reg, result_reg
231 * cmp $0, src_reg
232 * mov t1, $false_case
233 * cmovnz result_reg, t1
234 * 2) When the false case is zero and result_reg is not same as src_reg:
235 * xor result_reg, result_reg
236 * cmp $0, src_reg
237 * mov t1, $true_case
238 * cmovz result_reg, t1
239 * 3) All other cases (we do compare first to set eflags):
240 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000241 * mov result_reg, $false_case
242 * mov t1, $true_case
243 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800244 */
buzbeea0cd2d72014-06-01 09:33:49 -0700245 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
246 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800247 const bool result_reg_same_as_src =
248 (rl_src.location == kLocPhysReg && rl_src.reg.GetReg() == rl_result.reg.GetReg());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800249 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
250 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
251 const bool catch_all_case = !(true_zero_case || false_zero_case);
252
253 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800254 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800255 }
256
257 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800258 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800259 }
260
261 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800262 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800263 }
264
265 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000266 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
267 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700268 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800269 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
270
buzbee2700f7e2014-03-07 09:46:20 -0800271 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800272
273 FreeTemp(temp1_reg);
274 }
275 } else {
276 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
277 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700278 rl_true = LoadValue(rl_true, result_reg_class);
279 rl_false = LoadValue(rl_false, result_reg_class);
280 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800281
282 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000283 * For ccode == kCondEq:
284 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800285 * 1) When true case is already in place:
286 * cmp $0, src_reg
287 * cmovnz result_reg, false_reg
288 * 2) When false case is already in place:
289 * cmp $0, src_reg
290 * cmovz result_reg, true_reg
291 * 3) When neither cases are in place:
292 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000293 * mov result_reg, false_reg
294 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800295 */
296
297 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800298 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800299
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000300 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800301 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000302 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800303 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800304 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800305 OpRegCopy(rl_result.reg, rl_false.reg);
306 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800307 }
308 }
309
310 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311}
312
313void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700314 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
316 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000317 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800318
319 if (rl_src1.is_const) {
320 std::swap(rl_src1, rl_src2);
321 ccode = FlipComparisonOrder(ccode);
322 }
323 if (rl_src2.is_const) {
324 // Do special compare/branch against simple const operand
325 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
326 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
327 return;
328 }
329
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700330 if (Gen64Bit()) {
331 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
332 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
333
334 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
335 OpCondBranch(ccode, taken);
336 return;
337 }
338
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 FlushAllRegs();
340 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700341 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
342 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800343 LoadValueDirectWideFixed(rl_src1, r_tmp1);
344 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700345
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 // Swap operands and condition code to prevent use of zero flag.
347 if (ccode == kCondLe || ccode == kCondGt) {
348 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800349 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
350 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 } else {
352 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800353 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
354 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700355 }
356 switch (ccode) {
357 case kCondEq:
358 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800359 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 break;
361 case kCondLe:
362 ccode = kCondGe;
363 break;
364 case kCondGt:
365 ccode = kCondLt;
366 break;
367 case kCondLt:
368 case kCondGe:
369 break;
370 default:
371 LOG(FATAL) << "Unexpected ccode: " << ccode;
372 }
373 OpCondBranch(ccode, taken);
374}
375
Mark Mendell412d4f82013-12-18 13:32:36 -0800376void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
377 int64_t val, ConditionCode ccode) {
378 int32_t val_lo = Low32Bits(val);
379 int32_t val_hi = High32Bits(val);
380 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800381 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400382 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700383
384 if (Gen64Bit()) {
385 if (is_equality_test && val == 0) {
386 // We can simplify of comparing for ==, != to 0.
387 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
388 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
389 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
390 } else {
391 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
392 LoadConstantWide(tmp, val);
393 OpRegReg(kOpCmp, rl_src1.reg, tmp);
394 FreeTemp(tmp);
395 }
396 OpCondBranch(ccode, taken);
397 return;
398 }
399
Mark Mendell752e2052014-05-01 10:19:04 -0400400 if (is_equality_test && val != 0) {
401 rl_src1 = ForceTempWide(rl_src1);
402 }
buzbee2700f7e2014-03-07 09:46:20 -0800403 RegStorage low_reg = rl_src1.reg.GetLow();
404 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800405
Mark Mendell752e2052014-05-01 10:19:04 -0400406 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400408 if (val == 0) {
409 if (IsTemp(low_reg)) {
410 OpRegReg(kOpOr, low_reg, high_reg);
411 // We have now changed it; ignore the old values.
412 Clobber(rl_src1.reg);
413 } else {
414 RegStorage t_reg = AllocTemp();
415 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
416 FreeTemp(t_reg);
417 }
418 OpCondBranch(ccode, taken);
419 return;
420 }
421
422 // Need to compute the actual value for ==, !=.
423 OpRegImm(kOpSub, low_reg, val_lo);
424 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
425 OpRegReg(kOpOr, high_reg, low_reg);
426 Clobber(rl_src1.reg);
427 } else if (ccode == kCondLe || ccode == kCondGt) {
428 // Swap operands and condition code to prevent use of zero flag.
429 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
430 LoadConstantWide(tmp, val);
431 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
432 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
433 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
434 FreeTemp(tmp);
435 } else {
436 // We can use a compare for the low word to set CF.
437 OpRegImm(kOpCmp, low_reg, val_lo);
438 if (IsTemp(high_reg)) {
439 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
440 // We have now changed it; ignore the old values.
441 Clobber(rl_src1.reg);
442 } else {
443 // mov temp_reg, high_reg; sbb temp_reg, high_constant
444 RegStorage t_reg = AllocTemp();
445 OpRegCopy(t_reg, high_reg);
446 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
447 FreeTemp(t_reg);
448 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800449 }
450
Mark Mendell752e2052014-05-01 10:19:04 -0400451 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800452}
453
Mark Mendell2bf31e62014-01-23 12:13:40 -0800454void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
455 // It does not make sense to calculate magic and shift for zero divisor.
456 DCHECK_NE(divisor, 0);
457
458 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
459 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
460 * The magic number M and shift S can be calculated in the following way:
461 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
462 * where divisor(d) >=2.
463 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
464 * where divisor(d) <= -2.
465 * Thus nc can be calculated like:
466 * nc = 2^31 + 2^31 % d - 1, where d >= 2
467 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
468 *
469 * So the shift p is the smallest p satisfying
470 * 2^p > nc * (d - 2^p % d), where d >= 2
471 * 2^p > nc * (d + 2^p % d), where d <= -2.
472 *
473 * the magic number M is calcuated by
474 * M = (2^p + d - 2^p % d) / d, where d >= 2
475 * M = (2^p - d - 2^p % d) / d, where d <= -2.
476 *
477 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
478 * the shift number S.
479 */
480
481 int32_t p = 31;
482 const uint32_t two31 = 0x80000000U;
483
484 // Initialize the computations.
485 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
486 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
487 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
488 uint32_t quotient1 = two31 / abs_nc;
489 uint32_t remainder1 = two31 % abs_nc;
490 uint32_t quotient2 = two31 / abs_d;
491 uint32_t remainder2 = two31 % abs_d;
492
493 /*
494 * To avoid handling both positive and negative divisor, Hacker's Delight
495 * introduces a method to handle these 2 cases together to avoid duplication.
496 */
497 uint32_t delta;
498 do {
499 p++;
500 quotient1 = 2 * quotient1;
501 remainder1 = 2 * remainder1;
502 if (remainder1 >= abs_nc) {
503 quotient1++;
504 remainder1 = remainder1 - abs_nc;
505 }
506 quotient2 = 2 * quotient2;
507 remainder2 = 2 * remainder2;
508 if (remainder2 >= abs_d) {
509 quotient2++;
510 remainder2 = remainder2 - abs_d;
511 }
512 delta = abs_d - remainder2;
513 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
514
515 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
516 shift = p - 32;
517}
518
buzbee2700f7e2014-03-07 09:46:20 -0800519RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
521 return rl_dest;
522}
523
Mark Mendell2bf31e62014-01-23 12:13:40 -0800524RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
525 int imm, bool is_div) {
526 // Use a multiply (and fixup) to perform an int div/rem by a constant.
527
528 // We have to use fixed registers, so flush all the temps.
529 FlushAllRegs();
530 LockCallTemps(); // Prepare for explicit register usage.
531
532 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700533 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800534
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700535 // handle div/rem by 1 special case.
536 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800537 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700538 // x / 1 == x.
539 StoreValue(rl_result, rl_src);
540 } else {
541 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800542 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700543 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000544 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700545 }
546 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
547 if (is_div) {
548 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800549 LoadValueDirectFixed(rl_src, rs_r0);
550 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800551 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
552
553 // for x != MIN_INT, x / -1 == -x.
554 NewLIR1(kX86Neg32R, r0);
555
556 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
557 // The target for cmp/jmp above.
558 minint_branch->target = NewLIR0(kPseudoTargetLabel);
559 // EAX already contains the right value (0x80000000),
560 branch_around->target = NewLIR0(kPseudoTargetLabel);
561 } else {
562 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800563 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800564 }
565 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000566 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700568 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800569 // Use H.S.Warren's Hacker's Delight Chapter 10 and
570 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
571 int magic, shift;
572 CalculateMagicAndShift(imm, magic, shift);
573
574 /*
575 * For imm >= 2,
576 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
577 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
578 * For imm <= -2,
579 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
580 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
581 * We implement this algorithm in the following way:
582 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
583 * 2. if imm > 0 and magic < 0, add numerator to EDX
584 * if imm < 0 and magic > 0, sub numerator from EDX
585 * 3. if S !=0, SAR S bits for EDX
586 * 4. add 1 to EDX if EDX < 0
587 * 5. Thus, EDX is the quotient
588 */
589
590 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800591 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800592 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
593 // We will need the value later.
594 if (rl_src.location == kLocPhysReg) {
595 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700596 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800597 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800598 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800599 numerator_reg = rs_r1;
600 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800601 }
buzbee2700f7e2014-03-07 09:46:20 -0800602 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800603 } else {
604 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800605 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800606 }
607
608 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800609 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800610
611 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700612 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800613
614 if (imm > 0 && magic < 0) {
615 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800616 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700617 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800619 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700620 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 }
622
623 // Do we need the shift?
624 if (shift != 0) {
625 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700626 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800627 }
628
629 // Add 1 to EDX if EDX < 0.
630
631 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800632 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800633
634 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700635 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636
637 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700638 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800639
640 // Quotient is in EDX.
641 if (!is_div) {
642 // We need to compute the remainder.
643 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800644 DCHECK(numerator_reg.Valid());
645 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800648 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800649
650 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700651 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800652
653 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000654 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800655 }
656 }
657
658 return rl_result;
659}
660
buzbee2700f7e2014-03-07 09:46:20 -0800661RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
662 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
664 return rl_dest;
665}
666
Mark Mendell2bf31e62014-01-23 12:13:40 -0800667RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
668 RegLocation rl_src2, bool is_div, bool check_zero) {
669 // We have to use fixed registers, so flush all the temps.
670 FlushAllRegs();
671 LockCallTemps(); // Prepare for explicit register usage.
672
673 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800674 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675
676 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800677 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800678
679 // Copy LHS sign bit into EDX.
680 NewLIR0(kx86Cdq32Da);
681
682 if (check_zero) {
683 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700684 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685 }
686
687 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800688 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800689 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
690
691 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800692 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800693 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
694
695 // In 0x80000000/-1 case.
696 if (!is_div) {
697 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800698 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800699 }
700 LIR* done = NewLIR1(kX86Jmp8, 0);
701
702 // Expected case.
703 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
704 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700705 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800706 done->target = NewLIR0(kPseudoTargetLabel);
707
708 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700709 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800710 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000711 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800712 }
713 return rl_result;
714}
715
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700716bool X86Mir2Lir::GenInlinedMinMaxInt(CallInfo* info, bool is_min) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700717 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800718
719 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700720 RegLocation rl_src1 = info->args[0];
721 RegLocation rl_src2 = info->args[1];
722 rl_src1 = LoadValue(rl_src1, kCoreReg);
723 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800724
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 RegLocation rl_dest = InlineTarget(info);
726 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800727
728 /*
729 * If the result register is the same as the second element, then we need to be careful.
730 * The reason is that the first copy will inadvertently clobber the second element with
731 * the first one thus yielding the wrong result. Thus we do a swap in that case.
732 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000733 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800734 std::swap(rl_src1, rl_src2);
735 }
736
737 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800738 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800739
740 // If the integers are both in the same register, then there is nothing else to do
741 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000742 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800743 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800744 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800745
746 // Conditionally move the other integer into the destination register.
747 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800748 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800749 }
750
Brian Carlstrom7940e442013-07-12 13:46:57 -0700751 StoreValue(rl_dest, rl_result);
752 return true;
753}
754
Vladimir Markoe508a202013-11-04 15:24:22 +0000755bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
756 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800757 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
buzbee695d13a2014-04-19 13:32:20 -0700758 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000759 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
760 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Vladimir Marko455759b2014-05-06 20:49:36 +0100761 // Unaligned access is allowed on x86.
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100762 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -0700763 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000764 StoreValueWide(rl_dest, rl_result);
765 } else {
buzbee695d13a2014-04-19 13:32:20 -0700766 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000767 StoreValue(rl_dest, rl_result);
768 }
769 return true;
770}
771
772bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
773 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800774 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000775 RegLocation rl_src_value = info->args[2]; // [size] value
776 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -0700777 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000778 // Unaligned access is allowed on x86.
779 RegLocation rl_value = LoadValueWide(rl_src_value, kCoreReg);
Vladimir Marko455759b2014-05-06 20:49:36 +0100780 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size);
Vladimir Markoe508a202013-11-04 15:24:22 +0000781 } else {
buzbee695d13a2014-04-19 13:32:20 -0700782 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000783 // Unaligned access is allowed on x86.
784 RegLocation rl_value = LoadValue(rl_src_value, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800785 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size);
Vladimir Markoe508a202013-11-04 15:24:22 +0000786 }
787 return true;
788}
789
buzbee2700f7e2014-03-07 09:46:20 -0800790void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
791 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792}
793
Ian Rogersdd7624d2014-03-14 17:43:00 -0700794void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700795 DCHECK_EQ(kX86, cu_->instruction_set);
796 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
797}
798
799void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
800 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700801 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700802}
803
buzbee2700f7e2014-03-07 09:46:20 -0800804static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
805 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700806}
807
Vladimir Marko1c282e22013-11-21 14:49:47 +0000808bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700809 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000810 // Unused - RegLocation rl_src_unsafe = info->args[0];
811 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
812 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800813 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Markoc29bb612013-11-27 16:47:25 +0000814 RegLocation rl_src_expected = info->args[4]; // int, long or Object
815 // If is_long, high half is in info->args[5]
816 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
817 // If is_long, high half is in info->args[7]
818
819 if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700820 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
821 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000822 FlushAllRegs();
823 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700824 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
825 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800826 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
827 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700828 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100829 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
830 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
831 DCHECK(!obj_in_si || !obj_in_di);
832 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
833 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
834 DCHECK(!off_in_si || !off_in_di);
835 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
836 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
837 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
838 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
839 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
840 if (push_di) {
841 NewLIR1(kX86Push32R, rs_rDI.GetReg());
842 MarkTemp(rs_rDI);
843 LockTemp(rs_rDI);
844 }
845 if (push_si) {
846 NewLIR1(kX86Push32R, rs_rSI.GetReg());
847 MarkTemp(rs_rSI);
848 LockTemp(rs_rSI);
849 }
850 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
851 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
852 if (!obj_in_si && !obj_in_di) {
853 LoadWordDisp(TargetReg(kSp), SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
854 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
855 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
856 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
857 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
858 }
859 if (!off_in_si && !off_in_di) {
860 LoadWordDisp(TargetReg(kSp), SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
861 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
862 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
863 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
864 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
865 }
866 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800867
868 // After a store we need to insert barrier in case of potential load. Since the
869 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
870 GenMemBarrier(kStoreLoad);
871
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100872
873 if (push_si) {
874 FreeTemp(rs_rSI);
875 UnmarkTemp(rs_rSI);
876 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
877 }
878 if (push_di) {
879 FreeTemp(rs_rDI);
880 UnmarkTemp(rs_rDI);
881 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
882 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000883 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000884 } else {
885 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800886 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700887 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800888 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000889
buzbeea0cd2d72014-06-01 09:33:49 -0700890 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
891 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000892
893 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
894 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700895 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800896 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700897 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000898 }
899
900 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800901 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000902 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000903
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800904 // After a store we need to insert barrier in case of potential load. Since the
905 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
906 GenMemBarrier(kStoreLoad);
907
buzbee091cc402014-03-31 10:14:40 -0700908 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000909 }
910
911 // Convert ZF to boolean
912 RegLocation rl_dest = InlineTarget(info); // boolean place for result
913 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700914 RegStorage result_reg = rl_result.reg;
915
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700916 // For 32-bit, SETcc only works with EAX..EDX.
917 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700918 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700919 }
920 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
921 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
922 if (IsTemp(result_reg)) {
923 FreeTemp(result_reg);
924 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000925 StoreValue(rl_dest, rl_result);
926 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927}
928
buzbee2700f7e2014-03-07 09:46:20 -0800929LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800930 CHECK(base_of_code_ != nullptr);
931
932 // Address the start of the method
933 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700934 if (rl_method.wide) {
935 LoadValueDirectWideFixed(rl_method, reg);
936 } else {
937 LoadValueDirectFixed(rl_method, reg);
938 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800939 store_method_addr_used_ = true;
940
941 // Load the proper value from the literal area.
942 // We don't know the proper offset for the value, so pick one that will force
943 // 4 byte offset. We will fix this up in the assembler later to have the right
944 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100945 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -0800946 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
947 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800948 res->target = target;
949 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800950 store_method_addr_used_ = true;
951 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700952}
953
buzbee2700f7e2014-03-07 09:46:20 -0800954LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955 LOG(FATAL) << "Unexpected use of OpVldm for x86";
956 return NULL;
957}
958
buzbee2700f7e2014-03-07 09:46:20 -0800959LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700960 LOG(FATAL) << "Unexpected use of OpVstm for x86";
961 return NULL;
962}
963
964void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
965 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700966 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -0800967 RegStorage t_reg = AllocTemp();
968 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
969 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700970 FreeTemp(t_reg);
971 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800972 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 }
974}
975
Mingyao Yange643a172014-04-08 11:02:52 -0700976void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Chao-ying Fua0147762014-06-06 18:38:49 -0700977 if (Gen64Bit()) {
978 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800979
Chao-ying Fua0147762014-06-06 18:38:49 -0700980 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
981 } else {
982 DCHECK(reg.IsPair());
983
984 // We are not supposed to clobber the incoming storage, so allocate a temporary.
985 RegStorage t_reg = AllocTemp();
986 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
987 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
988 // The temp is no longer needed so free it at this time.
989 FreeTemp(t_reg);
990 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800991
992 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -0700993 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700994}
995
Mingyao Yang80365d92014-04-18 12:10:58 -0700996void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
997 RegStorage array_base,
998 int len_offset) {
999 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1000 public:
1001 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1002 RegStorage index, RegStorage array_base, int32_t len_offset)
1003 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1004 index_(index), array_base_(array_base), len_offset_(len_offset) {
1005 }
1006
1007 void Compile() OVERRIDE {
1008 m2l_->ResetRegPool();
1009 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001010 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001011
1012 RegStorage new_index = index_;
1013 // Move index out of kArg1, either directly to kArg0, or to kArg2.
1014 if (index_.GetReg() == m2l_->TargetReg(kArg1).GetReg()) {
1015 if (array_base_.GetReg() == m2l_->TargetReg(kArg0).GetReg()) {
1016 m2l_->OpRegCopy(m2l_->TargetReg(kArg2), index_);
1017 new_index = m2l_->TargetReg(kArg2);
1018 } else {
1019 m2l_->OpRegCopy(m2l_->TargetReg(kArg0), index_);
1020 new_index = m2l_->TargetReg(kArg0);
1021 }
1022 }
1023 // Load array length to kArg1.
1024 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001025 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001026 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
1027 new_index, m2l_->TargetReg(kArg1), true);
1028 } else {
1029 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
1030 new_index, m2l_->TargetReg(kArg1), true);
1031 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001032 }
1033
1034 private:
1035 const RegStorage index_;
1036 const RegStorage array_base_;
1037 const int32_t len_offset_;
1038 };
1039
1040 OpRegMem(kOpCmp, index, array_base, len_offset);
1041 LIR* branch = OpCondBranch(kCondUge, nullptr);
1042 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1043 index, array_base, len_offset));
1044}
1045
1046void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1047 RegStorage array_base,
1048 int32_t len_offset) {
1049 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1050 public:
1051 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1052 int32_t index, RegStorage array_base, int32_t len_offset)
1053 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1054 index_(index), array_base_(array_base), len_offset_(len_offset) {
1055 }
1056
1057 void Compile() OVERRIDE {
1058 m2l_->ResetRegPool();
1059 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001060 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001061
1062 // Load array length to kArg1.
1063 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1), array_base_, len_offset_);
1064 m2l_->LoadConstant(m2l_->TargetReg(kArg0), index_);
buzbee33ae5582014-06-12 14:56:32 -07001065 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001066 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
1067 m2l_->TargetReg(kArg0), m2l_->TargetReg(kArg1), true);
1068 } else {
1069 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
1070 m2l_->TargetReg(kArg0), m2l_->TargetReg(kArg1), true);
1071 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001072 }
1073
1074 private:
1075 const int32_t index_;
1076 const RegStorage array_base_;
1077 const int32_t len_offset_;
1078 };
1079
1080 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1081 LIR* branch = OpCondBranch(kCondLs, nullptr);
1082 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1083 index, array_base, len_offset));
1084}
1085
Brian Carlstrom7940e442013-07-12 13:46:57 -07001086// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001087LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001088 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001089 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1090 } else {
1091 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1092 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001093 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1094}
1095
1096// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001097LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001098 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001099 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001100}
1101
buzbee11b63d12013-08-27 07:34:17 -07001102bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001103 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001104 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1105 return false;
1106}
1107
Ian Rogerse2143c02014-03-28 08:47:16 -07001108bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1109 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1110 return false;
1111}
1112
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001113LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001114 LOG(FATAL) << "Unexpected use of OpIT in x86";
1115 return NULL;
1116}
1117
Dave Allison3da67a52014-04-02 17:03:45 -07001118void X86Mir2Lir::OpEndIT(LIR* it) {
1119 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1120}
1121
buzbee2700f7e2014-03-07 09:46:20 -08001122void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001123 switch (val) {
1124 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001125 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001126 break;
1127 case 1:
1128 OpRegCopy(dest, src);
1129 break;
1130 default:
1131 OpRegRegImm(kOpMul, dest, src, val);
1132 break;
1133 }
1134}
1135
buzbee2700f7e2014-03-07 09:46:20 -08001136void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001137 // All memory accesses below reference dalvik regs.
1138 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1139
Mark Mendell4708dcd2014-01-22 09:05:18 -08001140 LIR *m;
1141 switch (val) {
1142 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001143 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001144 break;
1145 case 1:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001146 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001147 break;
1148 default:
buzbee091cc402014-03-31 10:14:40 -07001149 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1150 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001151 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1152 break;
1153 }
1154}
1155
Mark Mendelle02d48f2014-01-15 11:19:23 -08001156void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001157 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001158 // All memory accesses below reference dalvik regs.
1159 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1160
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001161 if (Gen64Bit()) {
1162 if (rl_src1.is_const) {
1163 std::swap(rl_src1, rl_src2);
1164 }
1165 // Are we multiplying by a constant?
1166 if (rl_src2.is_const) {
1167 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1168 if (val == 0) {
1169 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1170 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1171 StoreValueWide(rl_dest, rl_result);
1172 return;
1173 } else if (val == 1) {
1174 StoreValueWide(rl_dest, rl_src1);
1175 return;
1176 } else if (val == 2) {
1177 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1178 return;
1179 } else if (IsPowerOfTwo(val)) {
1180 int shift_amount = LowestSetBit(val);
1181 if (!BadOverlap(rl_src1, rl_dest)) {
1182 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1183 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1184 rl_src1, shift_amount);
1185 StoreValueWide(rl_dest, rl_result);
1186 return;
1187 }
1188 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001189 }
1190 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1191 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1192 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1193 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1194 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1195 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1196 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1197 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1198 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1199 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1200 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1201 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1202 } else {
1203 OpRegCopy(rl_result.reg, rl_src1.reg);
1204 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1205 }
1206 StoreValueWide(rl_dest, rl_result);
1207 return;
1208 }
1209
Mark Mendell4708dcd2014-01-22 09:05:18 -08001210 if (rl_src1.is_const) {
1211 std::swap(rl_src1, rl_src2);
1212 }
1213 // Are we multiplying by a constant?
1214 if (rl_src2.is_const) {
1215 // Do special compare/branch against simple const operand
1216 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1217 if (val == 0) {
1218 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001219 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1220 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001221 StoreValueWide(rl_dest, rl_result);
1222 return;
1223 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001224 StoreValueWide(rl_dest, rl_src1);
1225 return;
1226 } else if (val == 2) {
1227 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1228 return;
1229 } else if (IsPowerOfTwo(val)) {
1230 int shift_amount = LowestSetBit(val);
1231 if (!BadOverlap(rl_src1, rl_dest)) {
1232 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1233 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1234 rl_src1, shift_amount);
1235 StoreValueWide(rl_dest, rl_result);
1236 return;
1237 }
1238 }
1239
1240 // Okay, just bite the bullet and do it.
1241 int32_t val_lo = Low32Bits(val);
1242 int32_t val_hi = High32Bits(val);
1243 FlushAllRegs();
1244 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001245 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001246 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1247 int displacement = SRegOffset(rl_src1.s_reg_low);
1248
1249 // ECX <- 1H * 2L
1250 // EAX <- 1L * 2H
1251 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001252 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1253 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001254 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001255 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1256 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001257 }
1258
1259 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001260 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001261
1262 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001263 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001264
1265 // EDX:EAX <- 2L * 1L (double precision)
1266 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001267 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001268 } else {
buzbee091cc402014-03-31 10:14:40 -07001269 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001270 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1271 true /* is_load */, true /* is_64bit */);
1272 }
1273
1274 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001275 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001276
1277 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001278 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1279 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001280 StoreValueWide(rl_dest, rl_result);
1281 return;
1282 }
1283
1284 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001285 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1286 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1287 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1288
Mark Mendell4708dcd2014-01-22 09:05:18 -08001289 FlushAllRegs();
1290 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001291 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1292 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001293
1294 // At this point, the VRs are in their home locations.
1295 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1296 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1297
1298 // ECX <- 1H
1299 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001300 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001301 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001302 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001303 }
1304
Mark Mendellde99bba2014-02-14 12:15:02 -08001305 if (is_square) {
1306 // Take advantage of the fact that the values are the same.
1307 // ECX <- ECX * 2L (1H * 2L)
1308 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001309 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001310 } else {
1311 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001312 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1313 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001314 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1315 true /* is_load */, true /* is_64bit */);
1316 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001317
Mark Mendellde99bba2014-02-14 12:15:02 -08001318 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001319 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001320 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001321 // EAX <- 2H
1322 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001323 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001324 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001325 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32);
Mark Mendellde99bba2014-02-14 12:15:02 -08001326 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001327
Mark Mendellde99bba2014-02-14 12:15:02 -08001328 // EAX <- EAX * 1L (2H * 1L)
1329 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001330 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001331 } else {
1332 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001333 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1334 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001335 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1336 true /* is_load */, true /* is_64bit */);
1337 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001338
Mark Mendellde99bba2014-02-14 12:15:02 -08001339 // ECX <- ECX * 2L (1H * 2L)
1340 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001341 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001342 } else {
1343 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001344 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1345 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001346 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1347 true /* is_load */, true /* is_64bit */);
1348 }
1349
1350 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001351 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001352 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001353
1354 // EAX <- 2L
1355 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001356 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001357 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001358 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001359 }
1360
1361 // EDX:EAX <- 2L * 1L (double precision)
1362 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001363 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001364 } else {
1365 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001366 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001367 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1368 true /* is_load */, true /* is_64bit */);
1369 }
1370
1371 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001372 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001373
1374 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001375 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001376 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001377 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001378}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001379
1380void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1381 Instruction::Code op) {
1382 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1383 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1384 if (rl_src.location == kLocPhysReg) {
1385 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001386 // But we must ensure that rl_src is in pair
Chao-ying Fua0147762014-06-06 18:38:49 -07001387 if (Gen64Bit()) {
1388 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1389 } else {
1390 rl_src = LoadValueWide(rl_src, kCoreReg);
1391 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1392 // The registers are the same, so we would clobber it before the use.
1393 RegStorage temp_reg = AllocTemp();
1394 OpRegCopy(temp_reg, rl_dest.reg);
1395 rl_src.reg.SetHighReg(temp_reg.GetReg());
1396 }
1397 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001398
Chao-ying Fua0147762014-06-06 18:38:49 -07001399 x86op = GetOpcode(op, rl_dest, rl_src, true);
1400 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1401 FreeTemp(rl_src.reg); // ???
1402 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001403 return;
1404 }
1405
1406 // RHS is in memory.
1407 DCHECK((rl_src.location == kLocDalvikFrame) ||
1408 (rl_src.location == kLocCompilerTemp));
buzbee2700f7e2014-03-07 09:46:20 -08001409 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001410 int displacement = SRegOffset(rl_src.s_reg_low);
1411
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001412 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001413 LIR *lir = NewLIR3(x86op, Gen64Bit() ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001414 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1415 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001416 if (!Gen64Bit()) {
1417 x86op = GetOpcode(op, rl_dest, rl_src, true);
1418 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001419 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1420 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001421 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001422}
1423
Mark Mendelle02d48f2014-01-15 11:19:23 -08001424void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001425 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001426 if (rl_dest.location == kLocPhysReg) {
1427 // Ensure we are in a register pair
1428 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1429
buzbee30adc732014-05-09 15:10:18 -07001430 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001431 GenLongRegOrMemOp(rl_result, rl_src, op);
1432 StoreFinalValueWide(rl_dest, rl_result);
1433 return;
1434 }
1435
1436 // It wasn't in registers, so it better be in memory.
1437 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1438 (rl_dest.location == kLocCompilerTemp));
1439 rl_src = LoadValueWide(rl_src, kCoreReg);
1440
1441 // Operate directly into memory.
1442 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
buzbee2700f7e2014-03-07 09:46:20 -08001443 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001444 int displacement = SRegOffset(rl_dest.s_reg_low);
1445
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001446 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001447 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
1448 Gen64Bit() ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001449 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001450 true /* is_load */, true /* is64bit */);
1451 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001452 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001453 if (!Gen64Bit()) {
1454 x86op = GetOpcode(op, rl_dest, rl_src, true);
1455 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001456 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1457 true /* is_load */, true /* is64bit */);
1458 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1459 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001460 }
buzbee2700f7e2014-03-07 09:46:20 -08001461 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001462}
1463
Mark Mendelle02d48f2014-01-15 11:19:23 -08001464void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1465 RegLocation rl_src2, Instruction::Code op,
1466 bool is_commutative) {
1467 // Is this really a 2 operand operation?
1468 switch (op) {
1469 case Instruction::ADD_LONG_2ADDR:
1470 case Instruction::SUB_LONG_2ADDR:
1471 case Instruction::AND_LONG_2ADDR:
1472 case Instruction::OR_LONG_2ADDR:
1473 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001474 if (GenerateTwoOperandInstructions()) {
1475 GenLongArith(rl_dest, rl_src2, op);
1476 return;
1477 }
1478 break;
1479
Mark Mendelle02d48f2014-01-15 11:19:23 -08001480 default:
1481 break;
1482 }
1483
1484 if (rl_dest.location == kLocPhysReg) {
1485 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1486
1487 // We are about to clobber the LHS, so it needs to be a temp.
1488 rl_result = ForceTempWide(rl_result);
1489
1490 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001491 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001492 GenLongRegOrMemOp(rl_result, rl_src2, op);
1493
1494 // And now record that the result is in the temp.
1495 StoreFinalValueWide(rl_dest, rl_result);
1496 return;
1497 }
1498
1499 // It wasn't in registers, so it better be in memory.
1500 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1501 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001502 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1503 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001504
1505 // Get one of the source operands into temporary register.
1506 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001507 if (Gen64Bit()) {
1508 if (IsTemp(rl_src1.reg)) {
1509 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1510 } else if (is_commutative) {
1511 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1512 // We need at least one of them to be a temporary.
1513 if (!IsTemp(rl_src2.reg)) {
1514 rl_src1 = ForceTempWide(rl_src1);
1515 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1516 } else {
1517 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1518 StoreFinalValueWide(rl_dest, rl_src2);
1519 return;
1520 }
1521 } else {
1522 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001523 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001524 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001525 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001526 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001527 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1528 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1529 } else if (is_commutative) {
1530 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1531 // We need at least one of them to be a temporary.
1532 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1533 rl_src1 = ForceTempWide(rl_src1);
1534 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1535 } else {
1536 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1537 StoreFinalValueWide(rl_dest, rl_src2);
1538 return;
1539 }
1540 } else {
1541 // Need LHS to be the temp.
1542 rl_src1 = ForceTempWide(rl_src1);
1543 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1544 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001545 }
1546
1547 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001548}
1549
Mark Mendelle02d48f2014-01-15 11:19:23 -08001550void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001551 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001552 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1553}
1554
1555void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1556 RegLocation rl_src1, RegLocation rl_src2) {
1557 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1558}
1559
1560void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1561 RegLocation rl_src1, RegLocation rl_src2) {
1562 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1563}
1564
1565void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1566 RegLocation rl_src1, RegLocation rl_src2) {
1567 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1568}
1569
1570void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1571 RegLocation rl_src1, RegLocation rl_src2) {
1572 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001573}
1574
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001575void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001576 if (Gen64Bit()) {
1577 rl_src = LoadValueWide(rl_src, kCoreReg);
1578 RegLocation rl_result;
1579 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1580 OpRegCopy(rl_result.reg, rl_src.reg);
1581 OpReg(kOpNot, rl_result.reg);
1582 StoreValueWide(rl_dest, rl_result);
1583 } else {
1584 LOG(FATAL) << "Unexpected use GenNotLong()";
1585 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001586}
1587
1588void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1589 RegLocation rl_src2, bool is_div) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001590 if (!Gen64Bit()) {
1591 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1592 return;
1593 }
1594
1595 // We have to use fixed registers, so flush all the temps.
1596 FlushAllRegs();
1597 LockCallTemps(); // Prepare for explicit register usage.
1598
1599 // Load LHS into RAX.
1600 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1601
1602 // Load RHS into RCX.
1603 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1604
1605 // Copy LHS sign bit into RDX.
1606 NewLIR0(kx86Cqo64Da);
1607
1608 // Handle division by zero case.
1609 GenDivZeroCheckWide(rs_r1q);
1610
1611 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1612 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1613 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1614
1615 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001616 LoadConstantWide(rs_r6q, 0x8000000000000000);
1617 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001618 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1619
1620 // In 0x8000000000000000/-1 case.
1621 if (!is_div) {
1622 // For DIV, RAX is already right. For REM, we need RDX 0.
1623 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1624 }
1625 LIR* done = NewLIR1(kX86Jmp8, 0);
1626
1627 // Expected case.
1628 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1629 minint_branch->target = minus_one_branch->target;
1630 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1631 done->target = NewLIR0(kPseudoTargetLabel);
1632
1633 // Result is in RAX for div and RDX for rem.
1634 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1635 if (!is_div) {
1636 rl_result.reg.SetReg(r2q);
1637 }
1638
1639 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001640}
1641
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001642void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001643 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001644 RegLocation rl_result;
1645 if (Gen64Bit()) {
1646 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1647 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1648 } else {
1649 rl_result = ForceTempWide(rl_src);
1650 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1651 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1652 // The registers are the same, so we would clobber it before the use.
1653 RegStorage temp_reg = AllocTemp();
1654 OpRegCopy(temp_reg, rl_result.reg);
1655 rl_result.reg.SetHighReg(temp_reg.GetReg());
1656 }
1657 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1658 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1659 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001660 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001661 StoreValueWide(rl_dest, rl_result);
1662}
1663
buzbee091cc402014-03-31 10:14:40 -07001664void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001665 DCHECK_EQ(kX86, cu_->instruction_set);
1666 X86OpCode opcode = kX86Bkpt;
1667 switch (op) {
1668 case kOpCmp: opcode = kX86Cmp32RT; break;
1669 case kOpMov: opcode = kX86Mov32RT; break;
1670 default:
1671 LOG(FATAL) << "Bad opcode: " << op;
1672 break;
1673 }
1674 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1675}
1676
1677void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1678 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001679 X86OpCode opcode = kX86Bkpt;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001680 if (Gen64Bit() && r_dest.Is64BitSolo()) {
1681 switch (op) {
1682 case kOpCmp: opcode = kX86Cmp64RT; break;
1683 case kOpMov: opcode = kX86Mov64RT; break;
1684 default:
1685 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1686 break;
1687 }
1688 } else {
1689 switch (op) {
1690 case kOpCmp: opcode = kX86Cmp32RT; break;
1691 case kOpMov: opcode = kX86Mov32RT; break;
1692 default:
1693 LOG(FATAL) << "Bad opcode: " << op;
1694 break;
1695 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001696 }
buzbee091cc402014-03-31 10:14:40 -07001697 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001698}
1699
1700/*
1701 * Generate array load
1702 */
1703void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001704 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001705 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001706 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001707 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001708 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001709
Mark Mendell343adb52013-12-18 06:02:17 -08001710 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001711 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001712 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1713 } else {
1714 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1715 }
1716
Mark Mendell343adb52013-12-18 06:02:17 -08001717 bool constant_index = rl_index.is_const;
1718 int32_t constant_index_value = 0;
1719 if (!constant_index) {
1720 rl_index = LoadValue(rl_index, kCoreReg);
1721 } else {
1722 constant_index_value = mir_graph_->ConstantValue(rl_index);
1723 // If index is constant, just fold it into the data offset
1724 data_offset += constant_index_value << scale;
1725 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001726 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001727 }
1728
Brian Carlstrom7940e442013-07-12 13:46:57 -07001729 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001730 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001731
1732 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001733 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001734 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001735 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001736 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001737 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001738 }
Mark Mendell343adb52013-12-18 06:02:17 -08001739 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001740 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001741 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001742 StoreValueWide(rl_dest, rl_result);
1743 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001744 StoreValue(rl_dest, rl_result);
1745 }
1746}
1747
1748/*
1749 * Generate array store
1750 *
1751 */
1752void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001753 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001754 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001755 int len_offset = mirror::Array::LengthOffset().Int32Value();
1756 int data_offset;
1757
buzbee695d13a2014-04-19 13:32:20 -07001758 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001759 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1760 } else {
1761 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1762 }
1763
buzbeea0cd2d72014-06-01 09:33:49 -07001764 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001765 bool constant_index = rl_index.is_const;
1766 int32_t constant_index_value = 0;
1767 if (!constant_index) {
1768 rl_index = LoadValue(rl_index, kCoreReg);
1769 } else {
1770 // If index is constant, just fold it into the data offset
1771 constant_index_value = mir_graph_->ConstantValue(rl_index);
1772 data_offset += constant_index_value << scale;
1773 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001774 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001775 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001776
1777 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001778 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001779
1780 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001781 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001782 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001783 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001784 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001785 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001786 }
buzbee695d13a2014-04-19 13:32:20 -07001787 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001788 rl_src = LoadValueWide(rl_src, reg_class);
1789 } else {
1790 rl_src = LoadValue(rl_src, reg_class);
1791 }
1792 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001793 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001794 RegStorage temp = AllocTemp();
1795 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001796 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001797 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001798 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001799 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001800 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001801 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001802 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001803 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001804 }
buzbee2700f7e2014-03-07 09:46:20 -08001805 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001806 }
1807}
1808
Mark Mendell4708dcd2014-01-22 09:05:18 -08001809RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1810 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001811 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -07001812 if (Gen64Bit()) {
1813 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1814 switch (opcode) {
1815 case Instruction::SHL_LONG:
1816 case Instruction::SHL_LONG_2ADDR:
1817 op = kOpLsl;
1818 break;
1819 case Instruction::SHR_LONG:
1820 case Instruction::SHR_LONG_2ADDR:
1821 op = kOpAsr;
1822 break;
1823 case Instruction::USHR_LONG:
1824 case Instruction::USHR_LONG_2ADDR:
1825 op = kOpLsr;
1826 break;
1827 default:
1828 LOG(FATAL) << "Unexpected case";
1829 }
1830 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1831 } else {
1832 switch (opcode) {
1833 case Instruction::SHL_LONG:
1834 case Instruction::SHL_LONG_2ADDR:
1835 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1836 if (shift_amount == 32) {
1837 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1838 LoadConstant(rl_result.reg.GetLow(), 0);
1839 } else if (shift_amount > 31) {
1840 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1841 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1842 LoadConstant(rl_result.reg.GetLow(), 0);
1843 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001844 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001845 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1846 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1847 shift_amount);
1848 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1849 }
1850 break;
1851 case Instruction::SHR_LONG:
1852 case Instruction::SHR_LONG_2ADDR:
1853 if (shift_amount == 32) {
1854 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1855 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1856 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1857 } else if (shift_amount > 31) {
1858 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1859 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1860 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1861 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1862 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001863 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001864 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1865 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1866 shift_amount);
1867 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1868 }
1869 break;
1870 case Instruction::USHR_LONG:
1871 case Instruction::USHR_LONG_2ADDR:
1872 if (shift_amount == 32) {
1873 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1874 LoadConstant(rl_result.reg.GetHigh(), 0);
1875 } else if (shift_amount > 31) {
1876 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1877 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1878 LoadConstant(rl_result.reg.GetHigh(), 0);
1879 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001880 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001881 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1882 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1883 shift_amount);
1884 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1885 }
1886 break;
1887 default:
1888 LOG(FATAL) << "Unexpected case";
1889 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001890 }
1891 return rl_result;
1892}
1893
Brian Carlstrom7940e442013-07-12 13:46:57 -07001894void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001895 RegLocation rl_src, RegLocation rl_shift) {
1896 // Per spec, we only care about low 6 bits of shift amount.
1897 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1898 if (shift_amount == 0) {
1899 rl_src = LoadValueWide(rl_src, kCoreReg);
1900 StoreValueWide(rl_dest, rl_src);
1901 return;
1902 } else if (shift_amount == 1 &&
1903 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1904 // Need to handle this here to avoid calling StoreValueWide twice.
1905 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1906 return;
1907 }
1908 if (BadOverlap(rl_src, rl_dest)) {
1909 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1910 return;
1911 }
1912 rl_src = LoadValueWide(rl_src, kCoreReg);
1913 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1914 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001915}
1916
1917void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001918 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001919 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001920 switch (opcode) {
1921 case Instruction::ADD_LONG:
1922 case Instruction::AND_LONG:
1923 case Instruction::OR_LONG:
1924 case Instruction::XOR_LONG:
1925 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001926 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001927 } else {
1928 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001929 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001930 }
1931 break;
1932 case Instruction::SUB_LONG:
1933 case Instruction::SUB_LONG_2ADDR:
1934 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001935 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001936 } else {
1937 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001938 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001939 }
1940 break;
1941 case Instruction::ADD_LONG_2ADDR:
1942 case Instruction::OR_LONG_2ADDR:
1943 case Instruction::XOR_LONG_2ADDR:
1944 case Instruction::AND_LONG_2ADDR:
1945 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001946 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001947 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001948 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001949 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001950 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001951 } else {
1952 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001953 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001954 }
1955 break;
1956 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07001957 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001958 break;
1959 }
Chao-ying Fua0147762014-06-06 18:38:49 -07001960
1961 if (!isConstSuccess) {
1962 // Default - bail to non-const handler.
1963 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1964 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001965}
1966
1967bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
1968 switch (op) {
1969 case Instruction::AND_LONG_2ADDR:
1970 case Instruction::AND_LONG:
1971 return value == -1;
1972 case Instruction::OR_LONG:
1973 case Instruction::OR_LONG_2ADDR:
1974 case Instruction::XOR_LONG:
1975 case Instruction::XOR_LONG_2ADDR:
1976 return value == 0;
1977 default:
1978 return false;
1979 }
1980}
1981
1982X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
1983 bool is_high_op) {
1984 bool rhs_in_mem = rhs.location != kLocPhysReg;
1985 bool dest_in_mem = dest.location != kLocPhysReg;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001986 bool is64Bit = Gen64Bit();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001987 DCHECK(!rhs_in_mem || !dest_in_mem);
1988 switch (op) {
1989 case Instruction::ADD_LONG:
1990 case Instruction::ADD_LONG_2ADDR:
1991 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001992 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001993 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001994 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001995 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001996 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001997 case Instruction::SUB_LONG:
1998 case Instruction::SUB_LONG_2ADDR:
1999 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002000 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002001 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002002 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002003 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002004 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002005 case Instruction::AND_LONG_2ADDR:
2006 case Instruction::AND_LONG:
2007 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002008 return is64Bit ? kX86And64MR : kX86And32MR;
2009 }
2010 if (is64Bit) {
2011 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002012 }
2013 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2014 case Instruction::OR_LONG:
2015 case Instruction::OR_LONG_2ADDR:
2016 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002017 return is64Bit ? kX86Or64MR : kX86Or32MR;
2018 }
2019 if (is64Bit) {
2020 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002021 }
2022 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2023 case Instruction::XOR_LONG:
2024 case Instruction::XOR_LONG_2ADDR:
2025 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002026 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2027 }
2028 if (is64Bit) {
2029 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002030 }
2031 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2032 default:
2033 LOG(FATAL) << "Unexpected opcode: " << op;
2034 return kX86Add32RR;
2035 }
2036}
2037
2038X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2039 int32_t value) {
2040 bool in_mem = loc.location != kLocPhysReg;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002041 bool is64Bit = Gen64Bit();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002042 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002043 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002044 switch (op) {
2045 case Instruction::ADD_LONG:
2046 case Instruction::ADD_LONG_2ADDR:
2047 if (byte_imm) {
2048 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002049 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002050 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002051 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002052 }
2053 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002054 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002055 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002056 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002057 case Instruction::SUB_LONG:
2058 case Instruction::SUB_LONG_2ADDR:
2059 if (byte_imm) {
2060 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002061 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002062 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002063 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002064 }
2065 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002066 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002067 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002068 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002069 case Instruction::AND_LONG_2ADDR:
2070 case Instruction::AND_LONG:
2071 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002072 if (is64Bit) {
2073 return in_mem ? kX86And64MI8 : kX86And64RI8;
2074 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002075 return in_mem ? kX86And32MI8 : kX86And32RI8;
2076 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002077 if (is64Bit) {
2078 return in_mem ? kX86And64MI : kX86And64RI;
2079 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002080 return in_mem ? kX86And32MI : kX86And32RI;
2081 case Instruction::OR_LONG:
2082 case Instruction::OR_LONG_2ADDR:
2083 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002084 if (is64Bit) {
2085 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2086 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002087 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2088 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002089 if (is64Bit) {
2090 return in_mem ? kX86Or64MI : kX86Or64RI;
2091 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002092 return in_mem ? kX86Or32MI : kX86Or32RI;
2093 case Instruction::XOR_LONG:
2094 case Instruction::XOR_LONG_2ADDR:
2095 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002096 if (is64Bit) {
2097 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2098 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002099 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2100 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002101 if (is64Bit) {
2102 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2103 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002104 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2105 default:
2106 LOG(FATAL) << "Unexpected opcode: " << op;
2107 return kX86Add32MI;
2108 }
2109}
2110
Chao-ying Fua0147762014-06-06 18:38:49 -07002111bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002112 DCHECK(rl_src.is_const);
2113 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002114
2115 if (Gen64Bit()) {
2116 // We can do with imm only if it fits 32 bit
2117 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2118 return false;
2119 }
2120
2121 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2122
2123 if ((rl_dest.location == kLocDalvikFrame) ||
2124 (rl_dest.location == kLocCompilerTemp)) {
2125 int r_base = TargetReg(kSp).GetReg();
2126 int displacement = SRegOffset(rl_dest.s_reg_low);
2127
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002128 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002129 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2130 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2131 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2132 true /* is_load */, true /* is64bit */);
2133 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2134 false /* is_load */, true /* is64bit */);
2135 return true;
2136 }
2137
2138 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2139 DCHECK_EQ(rl_result.location, kLocPhysReg);
2140 DCHECK(!rl_result.reg.IsFloat());
2141
2142 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2143 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2144
2145 StoreValueWide(rl_dest, rl_result);
2146 return true;
2147 }
2148
Mark Mendelle02d48f2014-01-15 11:19:23 -08002149 int32_t val_lo = Low32Bits(val);
2150 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002151 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002152
2153 // Can we just do this into memory?
2154 if ((rl_dest.location == kLocDalvikFrame) ||
2155 (rl_dest.location == kLocCompilerTemp)) {
buzbee2700f7e2014-03-07 09:46:20 -08002156 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002157 int displacement = SRegOffset(rl_dest.s_reg_low);
2158
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002159 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002160 if (!IsNoOp(op, val_lo)) {
2161 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002162 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002163 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002164 true /* is_load */, true /* is64bit */);
2165 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002166 false /* is_load */, true /* is64bit */);
2167 }
2168 if (!IsNoOp(op, val_hi)) {
2169 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002170 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002171 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002172 true /* is_load */, true /* is64bit */);
2173 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002174 false /* is_load */, true /* is64bit */);
2175 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002176 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002177 }
2178
2179 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2180 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002181 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002182
2183 if (!IsNoOp(op, val_lo)) {
2184 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002185 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002186 }
2187 if (!IsNoOp(op, val_hi)) {
2188 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002189 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002190 }
2191 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002192 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002193}
2194
Chao-ying Fua0147762014-06-06 18:38:49 -07002195bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002196 RegLocation rl_src2, Instruction::Code op) {
2197 DCHECK(rl_src2.is_const);
2198 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002199
2200 if (Gen64Bit()) {
2201 // We can do with imm only if it fits 32 bit
2202 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2203 return false;
2204 }
2205 if (rl_dest.location == kLocPhysReg &&
2206 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2207 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002208 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002209 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2210 StoreFinalValueWide(rl_dest, rl_dest);
2211 return true;
2212 }
2213
2214 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2215 // We need the values to be in a temporary
2216 RegLocation rl_result = ForceTempWide(rl_src1);
2217
2218 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2219 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2220
2221 StoreFinalValueWide(rl_dest, rl_result);
2222 return true;
2223 }
2224
Mark Mendelle02d48f2014-01-15 11:19:23 -08002225 int32_t val_lo = Low32Bits(val);
2226 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002227 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2228 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002229
2230 // Can we do this directly into the destination registers?
2231 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002232 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002233 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002234 if (!IsNoOp(op, val_lo)) {
2235 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002236 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002237 }
2238 if (!IsNoOp(op, val_hi)) {
2239 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002240 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002241 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002242
2243 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002244 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002245 }
2246
2247 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2248 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2249
2250 // We need the values to be in a temporary
2251 RegLocation rl_result = ForceTempWide(rl_src1);
2252 if (!IsNoOp(op, val_lo)) {
2253 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002254 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002255 }
2256 if (!IsNoOp(op, val_hi)) {
2257 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002258 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002259 }
2260
2261 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002262 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002263}
2264
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002265// For final classes there are no sub-classes to check and so we can answer the instance-of
2266// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2267void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2268 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002269 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002270 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002271 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002272
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002273 // For 32-bit, SETcc only works with EAX..EDX.
2274 if (result_reg == object.reg || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002275 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002276 }
2277
2278 // Assume that there is no match.
2279 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002280 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002281
Mark Mendellade54a22014-06-09 12:49:55 -04002282 // We will use this register to compare to memory below.
2283 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2284 // For this reason, force allocation of a 32 bit register to use, so that the
2285 // compare to memory will be done using a 32 bit comparision.
2286 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2287 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002288
2289 // If Method* is already in a register, we can save a copy.
2290 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002291 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2292 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002293
2294 if (rl_method.location == kLocPhysReg) {
2295 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002296 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002297 check_class);
2298 } else {
buzbee695d13a2014-04-19 13:32:20 -07002299 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002300 check_class);
buzbee695d13a2014-04-19 13:32:20 -07002301 LoadRefDisp(check_class, offset_of_type, check_class);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002302 }
2303 } else {
2304 LoadCurrMethodDirect(check_class);
2305 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002306 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002307 check_class);
2308 } else {
buzbee695d13a2014-04-19 13:32:20 -07002309 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002310 check_class);
buzbee695d13a2014-04-19 13:32:20 -07002311 LoadRefDisp(check_class, offset_of_type, check_class);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002312 }
2313 }
2314
2315 // Compare the computed class to the class in the object.
2316 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002317 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002318
2319 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002320 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002321
2322 LIR* target = NewLIR0(kPseudoTargetLabel);
2323 null_branchover->target = target;
2324 FreeTemp(check_class);
2325 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002326 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002327 FreeTemp(result_reg);
2328 }
2329 StoreValue(rl_dest, rl_result);
2330}
2331
Mark Mendell6607d972014-02-10 06:54:18 -08002332void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2333 bool type_known_abstract, bool use_declaring_class,
2334 bool can_assume_type_is_in_dex_cache,
2335 uint32_t type_idx, RegLocation rl_dest,
2336 RegLocation rl_src) {
2337 FlushAllRegs();
2338 // May generate a call - use explicit registers.
2339 LockCallTemps();
2340 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 gets current Method*.
buzbee2700f7e2014-03-07 09:46:20 -08002341 RegStorage class_reg = TargetReg(kArg2); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002342 // Reference must end up in kArg0.
2343 if (needs_access_check) {
2344 // Check we have access to type_idx and if not throw IllegalAccessError,
2345 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002346 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002347 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2348 type_idx, true);
2349 } else {
2350 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2351 type_idx, true);
2352 }
Mark Mendell6607d972014-02-10 06:54:18 -08002353 OpRegCopy(class_reg, TargetReg(kRet0));
2354 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
2355 } else if (use_declaring_class) {
2356 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
buzbee695d13a2014-04-19 13:32:20 -07002357 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -08002358 class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002359 } else {
2360 // Load dex cache entry into class_reg (kArg2).
2361 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
buzbee695d13a2014-04-19 13:32:20 -07002362 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -08002363 class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002364 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002365 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2366 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
buzbee695d13a2014-04-19 13:32:20 -07002367 LoadRefDisp(class_reg, offset_of_type, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002368 if (!can_assume_type_is_in_dex_cache) {
2369 // Need to test presence of type in dex cache at runtime.
2370 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2371 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002372 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002373 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2374 } else {
2375 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2376 }
Mark Mendell6607d972014-02-10 06:54:18 -08002377 OpRegCopy(TargetReg(kArg2), TargetReg(kRet0)); // Align usage with fast path.
2378 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); /* Reload Ref. */
2379 // Rejoin code paths
2380 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2381 hop_branch->target = hop_target;
2382 }
2383 }
2384 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002385 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002386
Alexei Zavjalov95455002014-06-09 23:27:46 +07002387 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
2388 if (Gen64Bit()) {
2389 OpRegCopy(rl_result.reg, TargetReg(kArg0));
2390 }
2391
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002392 // For 32-bit, SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002393 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002394
2395 // Is the class NULL?
2396 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
2397
2398 /* Load object->klass_. */
2399 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
buzbee695d13a2014-04-19 13:32:20 -07002400 LoadRefDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
Mark Mendell6607d972014-02-10 06:54:18 -08002401 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2402 LIR* branchover = nullptr;
2403 if (type_known_final) {
2404 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002405 LoadConstant(rl_result.reg, 0);
Mark Mendell6607d972014-02-10 06:54:18 -08002406 OpRegReg(kOpCmp, TargetReg(kArg1), TargetReg(kArg2));
2407 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002408 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002409 } else {
2410 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002411 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Mark Mendell6607d972014-02-10 06:54:18 -08002412 branchover = OpCmpBranch(kCondEq, TargetReg(kArg1), TargetReg(kArg2), NULL);
2413 }
2414 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2));
buzbee33ae5582014-06-12 14:56:32 -07002415 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002416 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2417 } else {
2418 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2419 }
Mark Mendell6607d972014-02-10 06:54:18 -08002420 }
2421 // TODO: only clobber when type isn't final?
2422 ClobberCallerSave();
2423 /* Branch targets here. */
2424 LIR* target = NewLIR0(kPseudoTargetLabel);
2425 StoreValue(rl_dest, rl_result);
2426 branch1->target = target;
2427 if (branchover != nullptr) {
2428 branchover->target = target;
2429 }
2430}
2431
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002432void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2433 RegLocation rl_lhs, RegLocation rl_rhs) {
2434 OpKind op = kOpBkpt;
2435 bool is_div_rem = false;
2436 bool unary = false;
2437 bool shift_op = false;
2438 bool is_two_addr = false;
2439 RegLocation rl_result;
2440 switch (opcode) {
2441 case Instruction::NEG_INT:
2442 op = kOpNeg;
2443 unary = true;
2444 break;
2445 case Instruction::NOT_INT:
2446 op = kOpMvn;
2447 unary = true;
2448 break;
2449 case Instruction::ADD_INT_2ADDR:
2450 is_two_addr = true;
2451 // Fallthrough
2452 case Instruction::ADD_INT:
2453 op = kOpAdd;
2454 break;
2455 case Instruction::SUB_INT_2ADDR:
2456 is_two_addr = true;
2457 // Fallthrough
2458 case Instruction::SUB_INT:
2459 op = kOpSub;
2460 break;
2461 case Instruction::MUL_INT_2ADDR:
2462 is_two_addr = true;
2463 // Fallthrough
2464 case Instruction::MUL_INT:
2465 op = kOpMul;
2466 break;
2467 case Instruction::DIV_INT_2ADDR:
2468 is_two_addr = true;
2469 // Fallthrough
2470 case Instruction::DIV_INT:
2471 op = kOpDiv;
2472 is_div_rem = true;
2473 break;
2474 /* NOTE: returns in kArg1 */
2475 case Instruction::REM_INT_2ADDR:
2476 is_two_addr = true;
2477 // Fallthrough
2478 case Instruction::REM_INT:
2479 op = kOpRem;
2480 is_div_rem = true;
2481 break;
2482 case Instruction::AND_INT_2ADDR:
2483 is_two_addr = true;
2484 // Fallthrough
2485 case Instruction::AND_INT:
2486 op = kOpAnd;
2487 break;
2488 case Instruction::OR_INT_2ADDR:
2489 is_two_addr = true;
2490 // Fallthrough
2491 case Instruction::OR_INT:
2492 op = kOpOr;
2493 break;
2494 case Instruction::XOR_INT_2ADDR:
2495 is_two_addr = true;
2496 // Fallthrough
2497 case Instruction::XOR_INT:
2498 op = kOpXor;
2499 break;
2500 case Instruction::SHL_INT_2ADDR:
2501 is_two_addr = true;
2502 // Fallthrough
2503 case Instruction::SHL_INT:
2504 shift_op = true;
2505 op = kOpLsl;
2506 break;
2507 case Instruction::SHR_INT_2ADDR:
2508 is_two_addr = true;
2509 // Fallthrough
2510 case Instruction::SHR_INT:
2511 shift_op = true;
2512 op = kOpAsr;
2513 break;
2514 case Instruction::USHR_INT_2ADDR:
2515 is_two_addr = true;
2516 // Fallthrough
2517 case Instruction::USHR_INT:
2518 shift_op = true;
2519 op = kOpLsr;
2520 break;
2521 default:
2522 LOG(FATAL) << "Invalid word arith op: " << opcode;
2523 }
2524
Mark Mendelle87f9b52014-04-30 14:13:18 -04002525 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002526 if (!is_two_addr &&
2527 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2528 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002529 is_two_addr = true;
2530 }
2531
2532 if (!GenerateTwoOperandInstructions()) {
2533 is_two_addr = false;
2534 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002535
2536 // Get the div/rem stuff out of the way.
2537 if (is_div_rem) {
2538 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2539 StoreValue(rl_dest, rl_result);
2540 return;
2541 }
2542
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002543 // If we generate any memory access below, it will reference a dalvik reg.
2544 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2545
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002546 if (unary) {
2547 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002548 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002549 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002550 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002551 } else {
2552 if (shift_op) {
2553 // X86 doesn't require masking and must use ECX.
buzbee2700f7e2014-03-07 09:46:20 -08002554 RegStorage t_reg = TargetReg(kCount); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002555 LoadValueDirectFixed(rl_rhs, t_reg);
2556 if (is_two_addr) {
2557 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002558 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002559 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2560 if (rl_result.location != kLocPhysReg) {
2561 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002562 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002563 FreeTemp(t_reg);
2564 return;
buzbee091cc402014-03-31 10:14:40 -07002565 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002566 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002567 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002568 FreeTemp(t_reg);
2569 StoreFinalValue(rl_dest, rl_result);
2570 return;
2571 }
2572 }
2573 // Three address form, or we can't do directly.
2574 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2575 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002576 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002577 FreeTemp(t_reg);
2578 } else {
2579 // Multiply is 3 operand only (sort of).
2580 if (is_two_addr && op != kOpMul) {
2581 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002582 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002583 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002584 // Ensure res is in a core reg
2585 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002586 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002587 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002588 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002589 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002590 StoreFinalValue(rl_dest, rl_result);
2591 return;
buzbee091cc402014-03-31 10:14:40 -07002592 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002593 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002594 StoreFinalValue(rl_dest, rl_result);
2595 return;
2596 }
2597 }
2598 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002599 // It might happen rl_rhs and rl_dest are the same VR
2600 // in this case rl_dest is in reg after LoadValue while
2601 // rl_result is not updated yet, so do this
2602 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002603 if (rl_result.location != kLocPhysReg) {
2604 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002605 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002606 return;
buzbee091cc402014-03-31 10:14:40 -07002607 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002608 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002609 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002610 StoreFinalValue(rl_dest, rl_result);
2611 return;
2612 } else {
2613 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2614 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002615 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002616 }
2617 } else {
2618 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002619 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2620 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002621 // We can't optimize with FP registers.
2622 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2623 // Something is difficult, so fall back to the standard case.
2624 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2625 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2626 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002627 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002628 } else {
2629 // We can optimize by moving to result and using memory operands.
2630 if (rl_rhs.location != kLocPhysReg) {
2631 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002632 // We should be careful with order here
2633 // If rl_dest and rl_lhs points to the same VR we should load first
2634 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002635 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2636 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002637 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2638 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002639 // No-op if these are the same.
2640 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002641 } else {
2642 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002643 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002644 }
buzbee2700f7e2014-03-07 09:46:20 -08002645 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002646 } else if (rl_lhs.location != kLocPhysReg) {
2647 // RHS is in a register; LHS is in memory.
2648 if (op != kOpSub) {
2649 // Force RHS into result and operate on memory.
2650 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002651 OpRegCopy(rl_result.reg, rl_rhs.reg);
2652 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002653 } else {
2654 // Subtraction isn't commutative.
2655 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2656 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2657 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002658 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002659 }
2660 } else {
2661 // Both are in registers.
2662 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2663 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2664 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002665 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002666 }
2667 }
2668 }
2669 }
2670 }
2671 StoreValue(rl_dest, rl_result);
2672}
2673
2674bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2675 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002676 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002677 return false;
2678 }
buzbee091cc402014-03-31 10:14:40 -07002679 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002680 return false;
2681 }
2682
2683 // Everything will be fine :-).
2684 return true;
2685}
Chao-ying Fua0147762014-06-06 18:38:49 -07002686
2687void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
2688 if (!Gen64Bit()) {
2689 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2690 return;
2691 }
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002692 rl_src = UpdateLoc(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002693 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2694 if (rl_src.location == kLocPhysReg) {
2695 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2696 } else {
2697 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002698 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002699 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2700 displacement + LOWORD_OFFSET);
2701 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2702 true /* is_load */, true /* is_64bit */);
2703 }
2704 StoreValueWide(rl_dest, rl_result);
2705}
2706
2707void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2708 RegLocation rl_src1, RegLocation rl_shift) {
2709 if (!Gen64Bit()) {
2710 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2711 return;
2712 }
2713
2714 bool is_two_addr = false;
2715 OpKind op = kOpBkpt;
2716 RegLocation rl_result;
2717
2718 switch (opcode) {
2719 case Instruction::SHL_LONG_2ADDR:
2720 is_two_addr = true;
2721 // Fallthrough
2722 case Instruction::SHL_LONG:
2723 op = kOpLsl;
2724 break;
2725 case Instruction::SHR_LONG_2ADDR:
2726 is_two_addr = true;
2727 // Fallthrough
2728 case Instruction::SHR_LONG:
2729 op = kOpAsr;
2730 break;
2731 case Instruction::USHR_LONG_2ADDR:
2732 is_two_addr = true;
2733 // Fallthrough
2734 case Instruction::USHR_LONG:
2735 op = kOpLsr;
2736 break;
2737 default:
2738 op = kOpBkpt;
2739 }
2740
2741 // X86 doesn't require masking and must use ECX.
2742 RegStorage t_reg = TargetReg(kCount); // rCX
2743 LoadValueDirectFixed(rl_shift, t_reg);
2744 if (is_two_addr) {
2745 // Can we do this directly into memory?
2746 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2747 if (rl_result.location != kLocPhysReg) {
2748 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002749 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002750 OpMemReg(op, rl_result, t_reg.GetReg());
2751 } else if (!rl_result.reg.IsFloat()) {
2752 // Can do this directly into the result register
2753 OpRegReg(op, rl_result.reg, t_reg);
2754 StoreFinalValueWide(rl_dest, rl_result);
2755 }
2756 } else {
2757 // Three address form, or we can't do directly.
2758 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2759 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2760 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2761 StoreFinalValueWide(rl_dest, rl_result);
2762 }
2763
2764 FreeTemp(t_reg);
2765}
2766
Brian Carlstrom7940e442013-07-12 13:46:57 -07002767} // namespace art