blob: f931d75e77e696792d40097f863babc56df4ea8b [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000053 // Offset by one because we already have emitted the opcode.
54 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070055}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Mark Mendell7a08fb52015-07-15 14:09:35 -0400148void X86Assembler::movntl(const Address& dst, Register src) {
149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xC3);
152 EmitOperand(src, dst);
153}
154
Mark Mendell09ed1a32015-03-25 08:30:06 -0400155void X86Assembler::bswapl(Register dst) {
156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xC8 + dst);
159}
160
Mark Mendellbcee0922015-09-15 21:45:01 -0400161void X86Assembler::bsfl(Register dst, Register src) {
162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
163 EmitUint8(0x0F);
164 EmitUint8(0xBC);
165 EmitRegisterOperand(dst, src);
166}
167
168void X86Assembler::bsfl(Register dst, const Address& src) {
169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
170 EmitUint8(0x0F);
171 EmitUint8(0xBC);
172 EmitOperand(dst, src);
173}
174
Mark Mendell8ae3ffb2015-08-12 21:16:41 -0400175void X86Assembler::bsrl(Register dst, Register src) {
176 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
177 EmitUint8(0x0F);
178 EmitUint8(0xBD);
179 EmitRegisterOperand(dst, src);
180}
181
182void X86Assembler::bsrl(Register dst, const Address& src) {
183 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
184 EmitUint8(0x0F);
185 EmitUint8(0xBD);
186 EmitOperand(dst, src);
187}
188
Aart Bikc39dac12016-01-21 08:59:48 -0800189void X86Assembler::popcntl(Register dst, Register src) {
190 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
191 EmitUint8(0xF3);
192 EmitUint8(0x0F);
193 EmitUint8(0xB8);
194 EmitRegisterOperand(dst, src);
195}
196
197void X86Assembler::popcntl(Register dst, const Address& src) {
198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
199 EmitUint8(0xF3);
200 EmitUint8(0x0F);
201 EmitUint8(0xB8);
202 EmitOperand(dst, src);
203}
204
Ian Rogers2c8f6532011-09-02 17:16:34 -0700205void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700206 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
207 EmitUint8(0x0F);
208 EmitUint8(0xB6);
209 EmitRegisterOperand(dst, src);
210}
211
212
Ian Rogers2c8f6532011-09-02 17:16:34 -0700213void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
215 EmitUint8(0x0F);
216 EmitUint8(0xB6);
217 EmitOperand(dst, src);
218}
219
220
Ian Rogers2c8f6532011-09-02 17:16:34 -0700221void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700222 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
223 EmitUint8(0x0F);
224 EmitUint8(0xBE);
225 EmitRegisterOperand(dst, src);
226}
227
228
Ian Rogers2c8f6532011-09-02 17:16:34 -0700229void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700230 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
231 EmitUint8(0x0F);
232 EmitUint8(0xBE);
233 EmitOperand(dst, src);
234}
235
236
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700237void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700238 LOG(FATAL) << "Use movzxb or movsxb instead.";
239}
240
241
Ian Rogers2c8f6532011-09-02 17:16:34 -0700242void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700243 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
244 EmitUint8(0x88);
245 EmitOperand(src, dst);
246}
247
248
Ian Rogers2c8f6532011-09-02 17:16:34 -0700249void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700250 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
251 EmitUint8(0xC6);
252 EmitOperand(EAX, dst);
253 CHECK(imm.is_int8());
254 EmitUint8(imm.value() & 0xFF);
255}
256
257
Ian Rogers2c8f6532011-09-02 17:16:34 -0700258void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700259 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
260 EmitUint8(0x0F);
261 EmitUint8(0xB7);
262 EmitRegisterOperand(dst, src);
263}
264
265
Ian Rogers2c8f6532011-09-02 17:16:34 -0700266void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700267 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
268 EmitUint8(0x0F);
269 EmitUint8(0xB7);
270 EmitOperand(dst, src);
271}
272
273
Ian Rogers2c8f6532011-09-02 17:16:34 -0700274void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700275 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
276 EmitUint8(0x0F);
277 EmitUint8(0xBF);
278 EmitRegisterOperand(dst, src);
279}
280
281
Ian Rogers2c8f6532011-09-02 17:16:34 -0700282void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700283 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
284 EmitUint8(0x0F);
285 EmitUint8(0xBF);
286 EmitOperand(dst, src);
287}
288
289
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700290void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700291 LOG(FATAL) << "Use movzxw or movsxw instead.";
292}
293
294
Ian Rogers2c8f6532011-09-02 17:16:34 -0700295void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700296 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
297 EmitOperandSizeOverride();
298 EmitUint8(0x89);
299 EmitOperand(src, dst);
300}
301
302
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100303void X86Assembler::movw(const Address& dst, const Immediate& imm) {
304 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
305 EmitOperandSizeOverride();
306 EmitUint8(0xC7);
307 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100308 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100309 EmitUint8(imm.value() & 0xFF);
310 EmitUint8(imm.value() >> 8);
311}
312
313
Ian Rogers2c8f6532011-09-02 17:16:34 -0700314void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700315 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
316 EmitUint8(0x8D);
317 EmitOperand(dst, src);
318}
319
320
Ian Rogers2c8f6532011-09-02 17:16:34 -0700321void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
323 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700324 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700325 EmitRegisterOperand(dst, src);
326}
327
328
Mark Mendellabdac472016-02-12 13:49:03 -0500329void X86Assembler::cmovl(Condition condition, Register dst, const Address& src) {
330 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
331 EmitUint8(0x0F);
332 EmitUint8(0x40 + condition);
333 EmitOperand(dst, src);
334}
335
336
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000337void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700338 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
339 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700340 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000341 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700342}
343
344
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100345void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
346 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
347 EmitUint8(0x0F);
348 EmitUint8(0x28);
349 EmitXmmRegisterOperand(dst, src);
350}
351
352
Ian Rogers2c8f6532011-09-02 17:16:34 -0700353void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700354 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
355 EmitUint8(0xF3);
356 EmitUint8(0x0F);
357 EmitUint8(0x10);
358 EmitOperand(dst, src);
359}
360
361
Ian Rogers2c8f6532011-09-02 17:16:34 -0700362void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700363 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
364 EmitUint8(0xF3);
365 EmitUint8(0x0F);
366 EmitUint8(0x11);
367 EmitOperand(src, dst);
368}
369
370
Ian Rogers2c8f6532011-09-02 17:16:34 -0700371void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700372 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
373 EmitUint8(0xF3);
374 EmitUint8(0x0F);
375 EmitUint8(0x11);
376 EmitXmmRegisterOperand(src, dst);
377}
378
379
Ian Rogers2c8f6532011-09-02 17:16:34 -0700380void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700381 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
382 EmitUint8(0x66);
383 EmitUint8(0x0F);
384 EmitUint8(0x6E);
385 EmitOperand(dst, Operand(src));
386}
387
388
Ian Rogers2c8f6532011-09-02 17:16:34 -0700389void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700390 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
391 EmitUint8(0x66);
392 EmitUint8(0x0F);
393 EmitUint8(0x7E);
394 EmitOperand(src, Operand(dst));
395}
396
397
Ian Rogers2c8f6532011-09-02 17:16:34 -0700398void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700399 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
400 EmitUint8(0xF3);
401 EmitUint8(0x0F);
402 EmitUint8(0x58);
403 EmitXmmRegisterOperand(dst, src);
404}
405
406
Ian Rogers2c8f6532011-09-02 17:16:34 -0700407void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700408 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
409 EmitUint8(0xF3);
410 EmitUint8(0x0F);
411 EmitUint8(0x58);
412 EmitOperand(dst, src);
413}
414
415
Ian Rogers2c8f6532011-09-02 17:16:34 -0700416void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700417 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
418 EmitUint8(0xF3);
419 EmitUint8(0x0F);
420 EmitUint8(0x5C);
421 EmitXmmRegisterOperand(dst, src);
422}
423
424
Ian Rogers2c8f6532011-09-02 17:16:34 -0700425void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700426 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
427 EmitUint8(0xF3);
428 EmitUint8(0x0F);
429 EmitUint8(0x5C);
430 EmitOperand(dst, src);
431}
432
433
Ian Rogers2c8f6532011-09-02 17:16:34 -0700434void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700435 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
436 EmitUint8(0xF3);
437 EmitUint8(0x0F);
438 EmitUint8(0x59);
439 EmitXmmRegisterOperand(dst, src);
440}
441
442
Ian Rogers2c8f6532011-09-02 17:16:34 -0700443void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700444 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
445 EmitUint8(0xF3);
446 EmitUint8(0x0F);
447 EmitUint8(0x59);
448 EmitOperand(dst, src);
449}
450
451
Ian Rogers2c8f6532011-09-02 17:16:34 -0700452void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700453 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
454 EmitUint8(0xF3);
455 EmitUint8(0x0F);
456 EmitUint8(0x5E);
457 EmitXmmRegisterOperand(dst, src);
458}
459
460
Ian Rogers2c8f6532011-09-02 17:16:34 -0700461void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700462 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
463 EmitUint8(0xF3);
464 EmitUint8(0x0F);
465 EmitUint8(0x5E);
466 EmitOperand(dst, src);
467}
468
469
Ian Rogers2c8f6532011-09-02 17:16:34 -0700470void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700471 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
472 EmitUint8(0xD9);
473 EmitOperand(0, src);
474}
475
476
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500477void X86Assembler::fsts(const Address& dst) {
478 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
479 EmitUint8(0xD9);
480 EmitOperand(2, dst);
481}
482
483
Ian Rogers2c8f6532011-09-02 17:16:34 -0700484void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700485 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
486 EmitUint8(0xD9);
487 EmitOperand(3, dst);
488}
489
490
Ian Rogers2c8f6532011-09-02 17:16:34 -0700491void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700492 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
493 EmitUint8(0xF2);
494 EmitUint8(0x0F);
495 EmitUint8(0x10);
496 EmitOperand(dst, src);
497}
498
499
Ian Rogers2c8f6532011-09-02 17:16:34 -0700500void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700501 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
502 EmitUint8(0xF2);
503 EmitUint8(0x0F);
504 EmitUint8(0x11);
505 EmitOperand(src, dst);
506}
507
508
Ian Rogers2c8f6532011-09-02 17:16:34 -0700509void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700510 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
511 EmitUint8(0xF2);
512 EmitUint8(0x0F);
513 EmitUint8(0x11);
514 EmitXmmRegisterOperand(src, dst);
515}
516
517
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000518void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
519 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
520 EmitUint8(0x66);
521 EmitUint8(0x0F);
522 EmitUint8(0x16);
523 EmitOperand(dst, src);
524}
525
526
527void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
528 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
529 EmitUint8(0x66);
530 EmitUint8(0x0F);
531 EmitUint8(0x17);
532 EmitOperand(src, dst);
533}
534
535
536void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
537 DCHECK(shift_count.is_uint8());
538
539 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
540 EmitUint8(0x66);
541 EmitUint8(0x0F);
542 EmitUint8(0x73);
543 EmitXmmRegisterOperand(3, reg);
544 EmitUint8(shift_count.value());
545}
546
547
Calin Juravle52c48962014-12-16 17:02:57 +0000548void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
549 DCHECK(shift_count.is_uint8());
550
551 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
552 EmitUint8(0x66);
553 EmitUint8(0x0F);
554 EmitUint8(0x73);
555 EmitXmmRegisterOperand(2, reg);
556 EmitUint8(shift_count.value());
557}
558
559
560void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
561 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
562 EmitUint8(0x66);
563 EmitUint8(0x0F);
564 EmitUint8(0x62);
565 EmitXmmRegisterOperand(dst, src);
566}
567
568
Ian Rogers2c8f6532011-09-02 17:16:34 -0700569void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700570 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
571 EmitUint8(0xF2);
572 EmitUint8(0x0F);
573 EmitUint8(0x58);
574 EmitXmmRegisterOperand(dst, src);
575}
576
577
Ian Rogers2c8f6532011-09-02 17:16:34 -0700578void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700579 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
580 EmitUint8(0xF2);
581 EmitUint8(0x0F);
582 EmitUint8(0x58);
583 EmitOperand(dst, src);
584}
585
586
Ian Rogers2c8f6532011-09-02 17:16:34 -0700587void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700588 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
589 EmitUint8(0xF2);
590 EmitUint8(0x0F);
591 EmitUint8(0x5C);
592 EmitXmmRegisterOperand(dst, src);
593}
594
595
Ian Rogers2c8f6532011-09-02 17:16:34 -0700596void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700597 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
598 EmitUint8(0xF2);
599 EmitUint8(0x0F);
600 EmitUint8(0x5C);
601 EmitOperand(dst, src);
602}
603
604
Ian Rogers2c8f6532011-09-02 17:16:34 -0700605void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700606 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
607 EmitUint8(0xF2);
608 EmitUint8(0x0F);
609 EmitUint8(0x59);
610 EmitXmmRegisterOperand(dst, src);
611}
612
613
Ian Rogers2c8f6532011-09-02 17:16:34 -0700614void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700615 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
616 EmitUint8(0xF2);
617 EmitUint8(0x0F);
618 EmitUint8(0x59);
619 EmitOperand(dst, src);
620}
621
622
Ian Rogers2c8f6532011-09-02 17:16:34 -0700623void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700624 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
625 EmitUint8(0xF2);
626 EmitUint8(0x0F);
627 EmitUint8(0x5E);
628 EmitXmmRegisterOperand(dst, src);
629}
630
631
Ian Rogers2c8f6532011-09-02 17:16:34 -0700632void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700633 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
634 EmitUint8(0xF2);
635 EmitUint8(0x0F);
636 EmitUint8(0x5E);
637 EmitOperand(dst, src);
638}
639
640
Ian Rogers2c8f6532011-09-02 17:16:34 -0700641void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700642 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
643 EmitUint8(0xF3);
644 EmitUint8(0x0F);
645 EmitUint8(0x2A);
646 EmitOperand(dst, Operand(src));
647}
648
649
Ian Rogers2c8f6532011-09-02 17:16:34 -0700650void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700651 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
652 EmitUint8(0xF2);
653 EmitUint8(0x0F);
654 EmitUint8(0x2A);
655 EmitOperand(dst, Operand(src));
656}
657
658
Ian Rogers2c8f6532011-09-02 17:16:34 -0700659void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700660 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
661 EmitUint8(0xF3);
662 EmitUint8(0x0F);
663 EmitUint8(0x2D);
664 EmitXmmRegisterOperand(dst, src);
665}
666
667
Ian Rogers2c8f6532011-09-02 17:16:34 -0700668void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700669 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
670 EmitUint8(0xF3);
671 EmitUint8(0x0F);
672 EmitUint8(0x5A);
673 EmitXmmRegisterOperand(dst, src);
674}
675
676
Ian Rogers2c8f6532011-09-02 17:16:34 -0700677void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700678 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
679 EmitUint8(0xF2);
680 EmitUint8(0x0F);
681 EmitUint8(0x2D);
682 EmitXmmRegisterOperand(dst, src);
683}
684
685
Ian Rogers2c8f6532011-09-02 17:16:34 -0700686void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700687 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
688 EmitUint8(0xF3);
689 EmitUint8(0x0F);
690 EmitUint8(0x2C);
691 EmitXmmRegisterOperand(dst, src);
692}
693
694
Ian Rogers2c8f6532011-09-02 17:16:34 -0700695void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700696 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
697 EmitUint8(0xF2);
698 EmitUint8(0x0F);
699 EmitUint8(0x2C);
700 EmitXmmRegisterOperand(dst, src);
701}
702
703
Ian Rogers2c8f6532011-09-02 17:16:34 -0700704void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700705 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
706 EmitUint8(0xF2);
707 EmitUint8(0x0F);
708 EmitUint8(0x5A);
709 EmitXmmRegisterOperand(dst, src);
710}
711
712
Ian Rogers2c8f6532011-09-02 17:16:34 -0700713void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700714 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
715 EmitUint8(0xF3);
716 EmitUint8(0x0F);
717 EmitUint8(0xE6);
718 EmitXmmRegisterOperand(dst, src);
719}
720
721
Ian Rogers2c8f6532011-09-02 17:16:34 -0700722void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700723 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
724 EmitUint8(0x0F);
725 EmitUint8(0x2F);
726 EmitXmmRegisterOperand(a, b);
727}
728
729
Ian Rogers2c8f6532011-09-02 17:16:34 -0700730void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700731 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
732 EmitUint8(0x66);
733 EmitUint8(0x0F);
734 EmitUint8(0x2F);
735 EmitXmmRegisterOperand(a, b);
736}
737
738
Calin Juravleddb7df22014-11-25 20:56:51 +0000739void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
740 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
741 EmitUint8(0x0F);
742 EmitUint8(0x2E);
743 EmitXmmRegisterOperand(a, b);
744}
745
746
Mark Mendell9f51f262015-10-30 09:21:37 -0400747void X86Assembler::ucomiss(XmmRegister a, const Address& b) {
748 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
749 EmitUint8(0x0F);
750 EmitUint8(0x2E);
751 EmitOperand(a, b);
752}
753
754
Calin Juravleddb7df22014-11-25 20:56:51 +0000755void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
756 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
757 EmitUint8(0x66);
758 EmitUint8(0x0F);
759 EmitUint8(0x2E);
760 EmitXmmRegisterOperand(a, b);
761}
762
763
Mark Mendell9f51f262015-10-30 09:21:37 -0400764void X86Assembler::ucomisd(XmmRegister a, const Address& b) {
765 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
766 EmitUint8(0x66);
767 EmitUint8(0x0F);
768 EmitUint8(0x2E);
769 EmitOperand(a, b);
770}
771
772
Mark Mendellfb8d2792015-03-31 22:16:59 -0400773void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) {
774 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
775 EmitUint8(0x66);
776 EmitUint8(0x0F);
777 EmitUint8(0x3A);
778 EmitUint8(0x0B);
779 EmitXmmRegisterOperand(dst, src);
780 EmitUint8(imm.value());
781}
782
783
784void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) {
785 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
786 EmitUint8(0x66);
787 EmitUint8(0x0F);
788 EmitUint8(0x3A);
789 EmitUint8(0x0A);
790 EmitXmmRegisterOperand(dst, src);
791 EmitUint8(imm.value());
792}
793
794
Ian Rogers2c8f6532011-09-02 17:16:34 -0700795void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700796 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
797 EmitUint8(0xF2);
798 EmitUint8(0x0F);
799 EmitUint8(0x51);
800 EmitXmmRegisterOperand(dst, src);
801}
802
803
Ian Rogers2c8f6532011-09-02 17:16:34 -0700804void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700805 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
806 EmitUint8(0xF3);
807 EmitUint8(0x0F);
808 EmitUint8(0x51);
809 EmitXmmRegisterOperand(dst, src);
810}
811
812
Ian Rogers2c8f6532011-09-02 17:16:34 -0700813void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700814 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
815 EmitUint8(0x66);
816 EmitUint8(0x0F);
817 EmitUint8(0x57);
818 EmitOperand(dst, src);
819}
820
821
Ian Rogers2c8f6532011-09-02 17:16:34 -0700822void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700823 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
824 EmitUint8(0x66);
825 EmitUint8(0x0F);
826 EmitUint8(0x57);
827 EmitXmmRegisterOperand(dst, src);
828}
829
830
Mark Mendell09ed1a32015-03-25 08:30:06 -0400831void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
832 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
833 EmitUint8(0x0F);
834 EmitUint8(0x54);
835 EmitXmmRegisterOperand(dst, src);
836}
837
838
839void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
840 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
841 EmitUint8(0x66);
842 EmitUint8(0x0F);
843 EmitUint8(0x54);
844 EmitXmmRegisterOperand(dst, src);
845}
846
847
848void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
849 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
850 EmitUint8(0x66);
851 EmitUint8(0x0F);
852 EmitUint8(0x56);
853 EmitXmmRegisterOperand(dst, src);
854}
855
856
Ian Rogers2c8f6532011-09-02 17:16:34 -0700857void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700858 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
859 EmitUint8(0x0F);
860 EmitUint8(0x57);
861 EmitOperand(dst, src);
862}
863
864
Mark Mendell09ed1a32015-03-25 08:30:06 -0400865void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
866 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
867 EmitUint8(0x0F);
868 EmitUint8(0x56);
869 EmitXmmRegisterOperand(dst, src);
870}
871
872
Ian Rogers2c8f6532011-09-02 17:16:34 -0700873void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700874 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
875 EmitUint8(0x0F);
876 EmitUint8(0x57);
877 EmitXmmRegisterOperand(dst, src);
878}
879
880
Mark Mendell09ed1a32015-03-25 08:30:06 -0400881void X86Assembler::andps(XmmRegister dst, const Address& src) {
882 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
883 EmitUint8(0x0F);
884 EmitUint8(0x54);
885 EmitOperand(dst, src);
886}
887
888
Ian Rogers2c8f6532011-09-02 17:16:34 -0700889void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700890 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
891 EmitUint8(0x66);
892 EmitUint8(0x0F);
893 EmitUint8(0x54);
894 EmitOperand(dst, src);
895}
896
897
Ian Rogers2c8f6532011-09-02 17:16:34 -0700898void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700899 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
900 EmitUint8(0xDD);
901 EmitOperand(0, src);
902}
903
904
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500905void X86Assembler::fstl(const Address& dst) {
906 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
907 EmitUint8(0xDD);
908 EmitOperand(2, dst);
909}
910
911
Ian Rogers2c8f6532011-09-02 17:16:34 -0700912void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700913 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
914 EmitUint8(0xDD);
915 EmitOperand(3, dst);
916}
917
918
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500919void X86Assembler::fstsw() {
920 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
921 EmitUint8(0x9B);
922 EmitUint8(0xDF);
923 EmitUint8(0xE0);
924}
925
926
Ian Rogers2c8f6532011-09-02 17:16:34 -0700927void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700928 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
929 EmitUint8(0xD9);
930 EmitOperand(7, dst);
931}
932
933
Ian Rogers2c8f6532011-09-02 17:16:34 -0700934void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700935 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
936 EmitUint8(0xD9);
937 EmitOperand(5, src);
938}
939
940
Ian Rogers2c8f6532011-09-02 17:16:34 -0700941void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700942 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
943 EmitUint8(0xDF);
944 EmitOperand(7, dst);
945}
946
947
Ian Rogers2c8f6532011-09-02 17:16:34 -0700948void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700949 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
950 EmitUint8(0xDB);
951 EmitOperand(3, dst);
952}
953
954
Ian Rogers2c8f6532011-09-02 17:16:34 -0700955void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700956 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
957 EmitUint8(0xDF);
958 EmitOperand(5, src);
959}
960
961
Roland Levillain0a186012015-04-13 17:00:20 +0100962void X86Assembler::filds(const Address& src) {
963 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
964 EmitUint8(0xDB);
965 EmitOperand(0, src);
966}
967
968
Ian Rogers2c8f6532011-09-02 17:16:34 -0700969void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700970 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
971 EmitUint8(0xD9);
972 EmitUint8(0xF7);
973}
974
975
Ian Rogers2c8f6532011-09-02 17:16:34 -0700976void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700977 CHECK_LT(index.value(), 7);
978 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
979 EmitUint8(0xDD);
980 EmitUint8(0xC0 + index.value());
981}
982
983
Ian Rogers2c8f6532011-09-02 17:16:34 -0700984void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700985 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
986 EmitUint8(0xD9);
987 EmitUint8(0xFE);
988}
989
990
Ian Rogers2c8f6532011-09-02 17:16:34 -0700991void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700992 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
993 EmitUint8(0xD9);
994 EmitUint8(0xFF);
995}
996
997
Ian Rogers2c8f6532011-09-02 17:16:34 -0700998void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700999 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1000 EmitUint8(0xD9);
1001 EmitUint8(0xF2);
1002}
1003
1004
Mark Mendell24f2dfa2015-01-14 19:51:45 -05001005void X86Assembler::fucompp() {
1006 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1007 EmitUint8(0xDA);
1008 EmitUint8(0xE9);
1009}
1010
1011
1012void X86Assembler::fprem() {
1013 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1014 EmitUint8(0xD9);
1015 EmitUint8(0xF8);
1016}
1017
1018
Ian Rogers2c8f6532011-09-02 17:16:34 -07001019void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001020 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1021 EmitUint8(0x87);
1022 EmitRegisterOperand(dst, src);
1023}
1024
Nicolas Geoffray3c049742014-09-24 18:10:46 +01001025
Ian Rogers7caad772012-03-30 01:07:54 -07001026void X86Assembler::xchgl(Register reg, const Address& address) {
1027 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1028 EmitUint8(0x87);
1029 EmitOperand(reg, address);
1030}
1031
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001032
Serguei Katkov3b625932016-05-06 10:24:17 +06001033void X86Assembler::cmpb(const Address& address, const Immediate& imm) {
1034 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1035 EmitUint8(0x80);
1036 EmitOperand(7, address);
1037 EmitUint8(imm.value() & 0xFF);
1038}
1039
1040
Nicolas Geoffray3c049742014-09-24 18:10:46 +01001041void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
1042 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1043 EmitUint8(0x66);
1044 EmitComplex(7, address, imm);
1045}
1046
1047
Ian Rogers2c8f6532011-09-02 17:16:34 -07001048void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001049 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1050 EmitComplex(7, Operand(reg), imm);
1051}
1052
1053
Ian Rogers2c8f6532011-09-02 17:16:34 -07001054void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001055 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1056 EmitUint8(0x3B);
1057 EmitOperand(reg0, Operand(reg1));
1058}
1059
1060
Ian Rogers2c8f6532011-09-02 17:16:34 -07001061void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001062 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1063 EmitUint8(0x3B);
1064 EmitOperand(reg, address);
1065}
1066
1067
Ian Rogers2c8f6532011-09-02 17:16:34 -07001068void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1070 EmitUint8(0x03);
1071 EmitRegisterOperand(dst, src);
1072}
1073
1074
Ian Rogers2c8f6532011-09-02 17:16:34 -07001075void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001076 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1077 EmitUint8(0x03);
1078 EmitOperand(reg, address);
1079}
1080
1081
Ian Rogers2c8f6532011-09-02 17:16:34 -07001082void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001083 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1084 EmitUint8(0x39);
1085 EmitOperand(reg, address);
1086}
1087
1088
Ian Rogers2c8f6532011-09-02 17:16:34 -07001089void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001090 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1091 EmitComplex(7, address, imm);
1092}
1093
1094
Ian Rogers2c8f6532011-09-02 17:16:34 -07001095void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001096 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1097 EmitUint8(0x85);
1098 EmitRegisterOperand(reg1, reg2);
1099}
1100
1101
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001102void X86Assembler::testl(Register reg, const Address& address) {
1103 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1104 EmitUint8(0x85);
1105 EmitOperand(reg, address);
1106}
1107
1108
Ian Rogers2c8f6532011-09-02 17:16:34 -07001109void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001110 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1111 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1112 // we only test the byte register to keep the encoding short.
1113 if (immediate.is_uint8() && reg < 4) {
1114 // Use zero-extended 8-bit immediate.
1115 if (reg == EAX) {
1116 EmitUint8(0xA8);
1117 } else {
1118 EmitUint8(0xF6);
1119 EmitUint8(0xC0 + reg);
1120 }
1121 EmitUint8(immediate.value() & 0xFF);
1122 } else if (reg == EAX) {
1123 // Use short form if the destination is EAX.
1124 EmitUint8(0xA9);
1125 EmitImmediate(immediate);
1126 } else {
1127 EmitUint8(0xF7);
1128 EmitOperand(0, Operand(reg));
1129 EmitImmediate(immediate);
1130 }
1131}
1132
1133
Ian Rogers2c8f6532011-09-02 17:16:34 -07001134void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1136 EmitUint8(0x23);
1137 EmitOperand(dst, Operand(src));
1138}
1139
1140
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001141void X86Assembler::andl(Register reg, const Address& address) {
1142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1143 EmitUint8(0x23);
1144 EmitOperand(reg, address);
1145}
1146
1147
Ian Rogers2c8f6532011-09-02 17:16:34 -07001148void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1150 EmitComplex(4, Operand(dst), imm);
1151}
1152
1153
Ian Rogers2c8f6532011-09-02 17:16:34 -07001154void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001155 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1156 EmitUint8(0x0B);
1157 EmitOperand(dst, Operand(src));
1158}
1159
1160
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001161void X86Assembler::orl(Register reg, const Address& address) {
1162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1163 EmitUint8(0x0B);
1164 EmitOperand(reg, address);
1165}
1166
1167
Ian Rogers2c8f6532011-09-02 17:16:34 -07001168void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1170 EmitComplex(1, Operand(dst), imm);
1171}
1172
1173
Ian Rogers2c8f6532011-09-02 17:16:34 -07001174void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001175 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1176 EmitUint8(0x33);
1177 EmitOperand(dst, Operand(src));
1178}
1179
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001180
1181void X86Assembler::xorl(Register reg, const Address& address) {
1182 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1183 EmitUint8(0x33);
1184 EmitOperand(reg, address);
1185}
1186
1187
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001188void X86Assembler::xorl(Register dst, const Immediate& imm) {
1189 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1190 EmitComplex(6, Operand(dst), imm);
1191}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001192
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001193
Ian Rogers2c8f6532011-09-02 17:16:34 -07001194void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001195 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1196 EmitComplex(0, Operand(reg), imm);
1197}
1198
1199
Ian Rogers2c8f6532011-09-02 17:16:34 -07001200void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001201 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1202 EmitUint8(0x01);
1203 EmitOperand(reg, address);
1204}
1205
1206
Ian Rogers2c8f6532011-09-02 17:16:34 -07001207void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001208 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1209 EmitComplex(0, address, imm);
1210}
1211
1212
Ian Rogers2c8f6532011-09-02 17:16:34 -07001213void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1215 EmitComplex(2, Operand(reg), imm);
1216}
1217
1218
Ian Rogers2c8f6532011-09-02 17:16:34 -07001219void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001220 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1221 EmitUint8(0x13);
1222 EmitOperand(dst, Operand(src));
1223}
1224
1225
Ian Rogers2c8f6532011-09-02 17:16:34 -07001226void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001227 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1228 EmitUint8(0x13);
1229 EmitOperand(dst, address);
1230}
1231
1232
Ian Rogers2c8f6532011-09-02 17:16:34 -07001233void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001234 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1235 EmitUint8(0x2B);
1236 EmitOperand(dst, Operand(src));
1237}
1238
1239
Ian Rogers2c8f6532011-09-02 17:16:34 -07001240void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001241 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1242 EmitComplex(5, Operand(reg), imm);
1243}
1244
1245
Ian Rogers2c8f6532011-09-02 17:16:34 -07001246void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001247 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1248 EmitUint8(0x2B);
1249 EmitOperand(reg, address);
1250}
1251
1252
Mark Mendell09ed1a32015-03-25 08:30:06 -04001253void X86Assembler::subl(const Address& address, Register reg) {
1254 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1255 EmitUint8(0x29);
1256 EmitOperand(reg, address);
1257}
1258
1259
Ian Rogers2c8f6532011-09-02 17:16:34 -07001260void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001261 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1262 EmitUint8(0x99);
1263}
1264
1265
Ian Rogers2c8f6532011-09-02 17:16:34 -07001266void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001267 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1268 EmitUint8(0xF7);
1269 EmitUint8(0xF8 | reg);
1270}
1271
1272
Ian Rogers2c8f6532011-09-02 17:16:34 -07001273void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001274 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1275 EmitUint8(0x0F);
1276 EmitUint8(0xAF);
1277 EmitOperand(dst, Operand(src));
1278}
1279
1280
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001281void X86Assembler::imull(Register dst, Register src, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001282 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001283 // See whether imm can be represented as a sign-extended 8bit value.
1284 int32_t v32 = static_cast<int32_t>(imm.value());
1285 if (IsInt<8>(v32)) {
1286 // Sign-extension works.
1287 EmitUint8(0x6B);
1288 EmitOperand(dst, Operand(src));
1289 EmitUint8(static_cast<uint8_t>(v32 & 0xFF));
1290 } else {
1291 // Not representable, use full immediate.
1292 EmitUint8(0x69);
1293 EmitOperand(dst, Operand(src));
1294 EmitImmediate(imm);
1295 }
1296}
1297
1298
1299void X86Assembler::imull(Register reg, const Immediate& imm) {
1300 imull(reg, reg, imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001301}
1302
1303
Ian Rogers2c8f6532011-09-02 17:16:34 -07001304void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001305 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1306 EmitUint8(0x0F);
1307 EmitUint8(0xAF);
1308 EmitOperand(reg, address);
1309}
1310
1311
Ian Rogers2c8f6532011-09-02 17:16:34 -07001312void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001313 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1314 EmitUint8(0xF7);
1315 EmitOperand(5, Operand(reg));
1316}
1317
1318
Ian Rogers2c8f6532011-09-02 17:16:34 -07001319void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001320 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1321 EmitUint8(0xF7);
1322 EmitOperand(5, address);
1323}
1324
1325
Ian Rogers2c8f6532011-09-02 17:16:34 -07001326void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001327 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1328 EmitUint8(0xF7);
1329 EmitOperand(4, Operand(reg));
1330}
1331
1332
Ian Rogers2c8f6532011-09-02 17:16:34 -07001333void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001334 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1335 EmitUint8(0xF7);
1336 EmitOperand(4, address);
1337}
1338
1339
Ian Rogers2c8f6532011-09-02 17:16:34 -07001340void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001341 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1342 EmitUint8(0x1B);
1343 EmitOperand(dst, Operand(src));
1344}
1345
1346
Ian Rogers2c8f6532011-09-02 17:16:34 -07001347void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001348 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1349 EmitComplex(3, Operand(reg), imm);
1350}
1351
1352
Ian Rogers2c8f6532011-09-02 17:16:34 -07001353void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001354 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1355 EmitUint8(0x1B);
1356 EmitOperand(dst, address);
1357}
1358
1359
Mark Mendell09ed1a32015-03-25 08:30:06 -04001360void X86Assembler::sbbl(const Address& address, Register src) {
1361 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1362 EmitUint8(0x19);
1363 EmitOperand(src, address);
1364}
1365
1366
Ian Rogers2c8f6532011-09-02 17:16:34 -07001367void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001368 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1369 EmitUint8(0x40 + reg);
1370}
1371
1372
Ian Rogers2c8f6532011-09-02 17:16:34 -07001373void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001374 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1375 EmitUint8(0xFF);
1376 EmitOperand(0, address);
1377}
1378
1379
Ian Rogers2c8f6532011-09-02 17:16:34 -07001380void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001381 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1382 EmitUint8(0x48 + reg);
1383}
1384
1385
Ian Rogers2c8f6532011-09-02 17:16:34 -07001386void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001387 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1388 EmitUint8(0xFF);
1389 EmitOperand(1, address);
1390}
1391
1392
Ian Rogers2c8f6532011-09-02 17:16:34 -07001393void X86Assembler::shll(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001394 EmitGenericShift(4, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001395}
1396
1397
Ian Rogers2c8f6532011-09-02 17:16:34 -07001398void X86Assembler::shll(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001399 EmitGenericShift(4, Operand(operand), shifter);
1400}
1401
1402
1403void X86Assembler::shll(const Address& address, const Immediate& imm) {
1404 EmitGenericShift(4, address, imm);
1405}
1406
1407
1408void X86Assembler::shll(const Address& address, Register shifter) {
1409 EmitGenericShift(4, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001410}
1411
1412
Ian Rogers2c8f6532011-09-02 17:16:34 -07001413void X86Assembler::shrl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001414 EmitGenericShift(5, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001415}
1416
1417
Ian Rogers2c8f6532011-09-02 17:16:34 -07001418void X86Assembler::shrl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001419 EmitGenericShift(5, Operand(operand), shifter);
1420}
1421
1422
1423void X86Assembler::shrl(const Address& address, const Immediate& imm) {
1424 EmitGenericShift(5, address, imm);
1425}
1426
1427
1428void X86Assembler::shrl(const Address& address, Register shifter) {
1429 EmitGenericShift(5, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001430}
1431
1432
Ian Rogers2c8f6532011-09-02 17:16:34 -07001433void X86Assembler::sarl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001434 EmitGenericShift(7, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001435}
1436
1437
Ian Rogers2c8f6532011-09-02 17:16:34 -07001438void X86Assembler::sarl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001439 EmitGenericShift(7, Operand(operand), shifter);
1440}
1441
1442
1443void X86Assembler::sarl(const Address& address, const Immediate& imm) {
1444 EmitGenericShift(7, address, imm);
1445}
1446
1447
1448void X86Assembler::sarl(const Address& address, Register shifter) {
1449 EmitGenericShift(7, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001450}
1451
1452
Calin Juravle9aec02f2014-11-18 23:06:35 +00001453void X86Assembler::shld(Register dst, Register src, Register shifter) {
1454 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001455 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1456 EmitUint8(0x0F);
1457 EmitUint8(0xA5);
1458 EmitRegisterOperand(src, dst);
1459}
1460
1461
Mark P Mendell73945692015-04-29 14:56:17 +00001462void X86Assembler::shld(Register dst, Register src, const Immediate& imm) {
1463 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1464 EmitUint8(0x0F);
1465 EmitUint8(0xA4);
1466 EmitRegisterOperand(src, dst);
1467 EmitUint8(imm.value() & 0xFF);
1468}
1469
1470
Calin Juravle9aec02f2014-11-18 23:06:35 +00001471void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1472 DCHECK_EQ(ECX, shifter);
1473 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1474 EmitUint8(0x0F);
1475 EmitUint8(0xAD);
1476 EmitRegisterOperand(src, dst);
1477}
1478
1479
Mark P Mendell73945692015-04-29 14:56:17 +00001480void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) {
1481 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1482 EmitUint8(0x0F);
1483 EmitUint8(0xAC);
1484 EmitRegisterOperand(src, dst);
1485 EmitUint8(imm.value() & 0xFF);
1486}
1487
1488
Mark Mendellbcee0922015-09-15 21:45:01 -04001489void X86Assembler::roll(Register reg, const Immediate& imm) {
1490 EmitGenericShift(0, Operand(reg), imm);
1491}
1492
1493
1494void X86Assembler::roll(Register operand, Register shifter) {
1495 EmitGenericShift(0, Operand(operand), shifter);
1496}
1497
1498
1499void X86Assembler::rorl(Register reg, const Immediate& imm) {
1500 EmitGenericShift(1, Operand(reg), imm);
1501}
1502
1503
1504void X86Assembler::rorl(Register operand, Register shifter) {
1505 EmitGenericShift(1, Operand(operand), shifter);
1506}
1507
1508
Ian Rogers2c8f6532011-09-02 17:16:34 -07001509void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001510 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1511 EmitUint8(0xF7);
1512 EmitOperand(3, Operand(reg));
1513}
1514
1515
Ian Rogers2c8f6532011-09-02 17:16:34 -07001516void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001517 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1518 EmitUint8(0xF7);
1519 EmitUint8(0xD0 | reg);
1520}
1521
1522
Ian Rogers2c8f6532011-09-02 17:16:34 -07001523void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001524 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1525 EmitUint8(0xC8);
1526 CHECK(imm.is_uint16());
1527 EmitUint8(imm.value() & 0xFF);
1528 EmitUint8((imm.value() >> 8) & 0xFF);
1529 EmitUint8(0x00);
1530}
1531
1532
Ian Rogers2c8f6532011-09-02 17:16:34 -07001533void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001534 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1535 EmitUint8(0xC9);
1536}
1537
1538
Ian Rogers2c8f6532011-09-02 17:16:34 -07001539void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001540 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1541 EmitUint8(0xC3);
1542}
1543
1544
Ian Rogers2c8f6532011-09-02 17:16:34 -07001545void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001546 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1547 EmitUint8(0xC2);
1548 CHECK(imm.is_uint16());
1549 EmitUint8(imm.value() & 0xFF);
1550 EmitUint8((imm.value() >> 8) & 0xFF);
1551}
1552
1553
1554
Ian Rogers2c8f6532011-09-02 17:16:34 -07001555void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001556 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1557 EmitUint8(0x90);
1558}
1559
1560
Ian Rogers2c8f6532011-09-02 17:16:34 -07001561void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001562 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1563 EmitUint8(0xCC);
1564}
1565
1566
Ian Rogers2c8f6532011-09-02 17:16:34 -07001567void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001568 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1569 EmitUint8(0xF4);
1570}
1571
1572
Ian Rogers2c8f6532011-09-02 17:16:34 -07001573void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001574 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1575 if (label->IsBound()) {
1576 static const int kShortSize = 2;
1577 static const int kLongSize = 6;
1578 int offset = label->Position() - buffer_.Size();
1579 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001580 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001581 EmitUint8(0x70 + condition);
1582 EmitUint8((offset - kShortSize) & 0xFF);
1583 } else {
1584 EmitUint8(0x0F);
1585 EmitUint8(0x80 + condition);
1586 EmitInt32(offset - kLongSize);
1587 }
1588 } else {
1589 EmitUint8(0x0F);
1590 EmitUint8(0x80 + condition);
1591 EmitLabelLink(label);
1592 }
1593}
1594
1595
Mark Mendell73f455e2015-08-21 09:30:05 -04001596void X86Assembler::j(Condition condition, NearLabel* label) {
1597 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1598 if (label->IsBound()) {
1599 static const int kShortSize = 2;
1600 int offset = label->Position() - buffer_.Size();
1601 CHECK_LE(offset, 0);
1602 CHECK(IsInt<8>(offset - kShortSize));
1603 EmitUint8(0x70 + condition);
1604 EmitUint8((offset - kShortSize) & 0xFF);
1605 } else {
1606 EmitUint8(0x70 + condition);
1607 EmitLabelLink(label);
1608 }
1609}
1610
1611
1612void X86Assembler::jecxz(NearLabel* label) {
1613 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1614 if (label->IsBound()) {
1615 static const int kShortSize = 2;
1616 int offset = label->Position() - buffer_.Size();
1617 CHECK_LE(offset, 0);
1618 CHECK(IsInt<8>(offset - kShortSize));
1619 EmitUint8(0xE3);
1620 EmitUint8((offset - kShortSize) & 0xFF);
1621 } else {
1622 EmitUint8(0xE3);
1623 EmitLabelLink(label);
1624 }
1625}
1626
1627
Ian Rogers2c8f6532011-09-02 17:16:34 -07001628void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001629 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1630 EmitUint8(0xFF);
1631 EmitRegisterOperand(4, reg);
1632}
1633
Ian Rogers7caad772012-03-30 01:07:54 -07001634void X86Assembler::jmp(const Address& address) {
1635 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1636 EmitUint8(0xFF);
1637 EmitOperand(4, address);
1638}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001639
Ian Rogers2c8f6532011-09-02 17:16:34 -07001640void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001641 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1642 if (label->IsBound()) {
1643 static const int kShortSize = 2;
1644 static const int kLongSize = 5;
1645 int offset = label->Position() - buffer_.Size();
1646 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001647 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001648 EmitUint8(0xEB);
1649 EmitUint8((offset - kShortSize) & 0xFF);
1650 } else {
1651 EmitUint8(0xE9);
1652 EmitInt32(offset - kLongSize);
1653 }
1654 } else {
1655 EmitUint8(0xE9);
1656 EmitLabelLink(label);
1657 }
1658}
1659
1660
Mark Mendell73f455e2015-08-21 09:30:05 -04001661void X86Assembler::jmp(NearLabel* label) {
1662 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1663 if (label->IsBound()) {
1664 static const int kShortSize = 2;
1665 int offset = label->Position() - buffer_.Size();
1666 CHECK_LE(offset, 0);
1667 CHECK(IsInt<8>(offset - kShortSize));
1668 EmitUint8(0xEB);
1669 EmitUint8((offset - kShortSize) & 0xFF);
1670 } else {
1671 EmitUint8(0xEB);
1672 EmitLabelLink(label);
1673 }
1674}
1675
1676
Andreas Gampe21030dd2015-05-07 14:46:15 -07001677void X86Assembler::repne_scasw() {
1678 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1679 EmitUint8(0x66);
1680 EmitUint8(0xF2);
1681 EmitUint8(0xAF);
1682}
1683
1684
agicsaki71311f82015-07-27 11:34:13 -07001685void X86Assembler::repe_cmpsw() {
1686 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1687 EmitUint8(0x66);
1688 EmitUint8(0xF3);
1689 EmitUint8(0xA7);
1690}
1691
1692
agicsaki970abfb2015-07-31 10:31:14 -07001693void X86Assembler::repe_cmpsl() {
1694 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1695 EmitUint8(0xF3);
1696 EmitUint8(0xA7);
1697}
1698
1699
Mark Mendellb9c4bbe2015-07-01 14:26:52 -04001700void X86Assembler::rep_movsw() {
1701 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1702 EmitUint8(0x66);
1703 EmitUint8(0xF3);
1704 EmitUint8(0xA5);
1705}
1706
1707
Ian Rogers2c8f6532011-09-02 17:16:34 -07001708X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001709 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1710 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001711 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001712}
1713
1714
Ian Rogers2c8f6532011-09-02 17:16:34 -07001715void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001716 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1717 EmitUint8(0x0F);
1718 EmitUint8(0xB1);
1719 EmitOperand(reg, address);
1720}
1721
Mark Mendell58d25fd2015-04-03 14:52:31 -04001722
1723void X86Assembler::cmpxchg8b(const Address& address) {
1724 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1725 EmitUint8(0x0F);
1726 EmitUint8(0xC7);
1727 EmitOperand(1, address);
1728}
1729
1730
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001731void X86Assembler::mfence() {
1732 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1733 EmitUint8(0x0F);
1734 EmitUint8(0xAE);
1735 EmitUint8(0xF0);
1736}
1737
Ian Rogers2c8f6532011-09-02 17:16:34 -07001738X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001739 // TODO: fs is a prefix and not an instruction
1740 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1741 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001742 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001743}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001744
Ian Rogersbefbd572014-03-06 01:13:39 -08001745X86Assembler* X86Assembler::gs() {
1746 // TODO: fs is a prefix and not an instruction
1747 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1748 EmitUint8(0x65);
1749 return this;
1750}
1751
Ian Rogers2c8f6532011-09-02 17:16:34 -07001752void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001753 int value = imm.value();
1754 if (value > 0) {
1755 if (value == 1) {
1756 incl(reg);
1757 } else if (value != 0) {
1758 addl(reg, imm);
1759 }
1760 } else if (value < 0) {
1761 value = -value;
1762 if (value == 1) {
1763 decl(reg);
1764 } else if (value != 0) {
1765 subl(reg, Immediate(value));
1766 }
1767 }
1768}
1769
1770
Roland Levillain647b9ed2014-11-27 12:06:00 +00001771void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1772 // TODO: Need to have a code constants table.
1773 pushl(Immediate(High32Bits(value)));
1774 pushl(Immediate(Low32Bits(value)));
1775 movsd(dst, Address(ESP, 0));
1776 addl(ESP, Immediate(2 * sizeof(int32_t)));
1777}
1778
1779
Ian Rogers2c8f6532011-09-02 17:16:34 -07001780void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001781 // TODO: Need to have a code constants table.
1782 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001783 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001784}
1785
1786
Ian Rogers2c8f6532011-09-02 17:16:34 -07001787void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001788 CHECK(IsPowerOfTwo(alignment));
1789 // Emit nop instruction until the real position is aligned.
1790 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1791 nop();
1792 }
1793}
1794
1795
Ian Rogers2c8f6532011-09-02 17:16:34 -07001796void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001797 int bound = buffer_.Size();
1798 CHECK(!label->IsBound()); // Labels can only be bound once.
1799 while (label->IsLinked()) {
1800 int position = label->LinkPosition();
1801 int next = buffer_.Load<int32_t>(position);
1802 buffer_.Store<int32_t>(position, bound - (position + 4));
1803 label->position_ = next;
1804 }
1805 label->BindTo(bound);
1806}
1807
1808
Mark Mendell73f455e2015-08-21 09:30:05 -04001809void X86Assembler::Bind(NearLabel* label) {
1810 int bound = buffer_.Size();
1811 CHECK(!label->IsBound()); // Labels can only be bound once.
1812 while (label->IsLinked()) {
1813 int position = label->LinkPosition();
1814 uint8_t delta = buffer_.Load<uint8_t>(position);
1815 int offset = bound - (position + 1);
1816 CHECK(IsInt<8>(offset));
1817 buffer_.Store<int8_t>(position, offset);
1818 label->position_ = delta != 0u ? label->position_ - delta : 0;
1819 }
1820 label->BindTo(bound);
1821}
1822
1823
Ian Rogers44fb0d02012-03-23 16:46:24 -07001824void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1825 CHECK_GE(reg_or_opcode, 0);
1826 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001827 const int length = operand.length_;
1828 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001829 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001830 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001831 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001832 // Emit the rest of the encoded operand.
1833 for (int i = 1; i < length; i++) {
1834 EmitUint8(operand.encoding_[i]);
1835 }
Mark Mendell0616ae02015-04-17 12:49:27 -04001836 AssemblerFixup* fixup = operand.GetFixup();
1837 if (fixup != nullptr) {
1838 EmitFixup(fixup);
1839 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001840}
1841
1842
Ian Rogers2c8f6532011-09-02 17:16:34 -07001843void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001844 EmitInt32(imm.value());
1845}
1846
1847
Ian Rogers44fb0d02012-03-23 16:46:24 -07001848void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001849 const Operand& operand,
1850 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001851 CHECK_GE(reg_or_opcode, 0);
1852 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001853 if (immediate.is_int8()) {
1854 // Use sign-extended 8-bit immediate.
1855 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001856 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001857 EmitUint8(immediate.value() & 0xFF);
1858 } else if (operand.IsRegister(EAX)) {
1859 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001860 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001861 EmitImmediate(immediate);
1862 } else {
1863 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001864 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001865 EmitImmediate(immediate);
1866 }
1867}
1868
1869
Ian Rogers2c8f6532011-09-02 17:16:34 -07001870void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001871 if (label->IsBound()) {
1872 int offset = label->Position() - buffer_.Size();
1873 CHECK_LE(offset, 0);
1874 EmitInt32(offset - instruction_size);
1875 } else {
1876 EmitLabelLink(label);
1877 }
1878}
1879
1880
Ian Rogers2c8f6532011-09-02 17:16:34 -07001881void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001882 CHECK(!label->IsBound());
1883 int position = buffer_.Size();
1884 EmitInt32(label->position_);
1885 label->LinkTo(position);
1886}
1887
1888
Mark Mendell73f455e2015-08-21 09:30:05 -04001889void X86Assembler::EmitLabelLink(NearLabel* label) {
1890 CHECK(!label->IsBound());
1891 int position = buffer_.Size();
1892 if (label->IsLinked()) {
1893 // Save the delta in the byte that we have to play with.
1894 uint32_t delta = position - label->LinkPosition();
1895 CHECK(IsUint<8>(delta));
1896 EmitUint8(delta & 0xFF);
1897 } else {
1898 EmitUint8(0);
1899 }
1900 label->LinkTo(position);
1901}
1902
1903
Ian Rogers44fb0d02012-03-23 16:46:24 -07001904void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001905 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001906 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001907 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1908 CHECK(imm.is_int8());
1909 if (imm.value() == 1) {
1910 EmitUint8(0xD1);
Mark P Mendell73945692015-04-29 14:56:17 +00001911 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001912 } else {
1913 EmitUint8(0xC1);
Mark P Mendell73945692015-04-29 14:56:17 +00001914 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001915 EmitUint8(imm.value() & 0xFF);
1916 }
1917}
1918
1919
Ian Rogers44fb0d02012-03-23 16:46:24 -07001920void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001921 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001922 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001923 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1924 CHECK_EQ(shifter, ECX);
1925 EmitUint8(0xD3);
Mark P Mendell73945692015-04-29 14:56:17 +00001926 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001927}
1928
David Srbeckydd973932015-04-07 20:29:48 +01001929static dwarf::Reg DWARFReg(Register reg) {
1930 return dwarf::Reg::X86Core(static_cast<int>(reg));
1931}
1932
Ian Rogers790a6b72014-04-01 10:36:00 -07001933constexpr size_t kFramePointerSize = 4;
1934
Vladimir Marko32248382016-05-19 10:37:24 +01001935void X86Assembler::BuildFrame(size_t frame_size,
1936 ManagedRegister method_reg,
1937 ArrayRef<const ManagedRegister> spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001938 const ManagedRegisterEntrySpills& entry_spills) {
David Srbecky8c578312015-04-07 19:46:22 +01001939 DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet.
David Srbeckydd973932015-04-07 20:29:48 +01001940 cfi_.SetCurrentCFAOffset(4); // Return address on stack.
Elliott Hughes06b37d92011-10-16 11:51:29 -07001941 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001942 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001943 for (int i = spill_regs.size() - 1; i >= 0; --i) {
Vladimir Marko32248382016-05-19 10:37:24 +01001944 Register spill = spill_regs[i].AsX86().AsCpuRegister();
David Srbecky8c578312015-04-07 19:46:22 +01001945 pushl(spill);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001946 gpr_count++;
David Srbeckydd973932015-04-07 20:29:48 +01001947 cfi_.AdjustCFAOffset(kFramePointerSize);
1948 cfi_.RelOffset(DWARFReg(spill), 0);
jeffhao703f2cd2012-07-13 17:25:52 -07001949 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001950
David Srbecky8c578312015-04-07 19:46:22 +01001951 // return address then method on stack.
Mathieu Chartiere401d142015-04-22 13:56:20 -07001952 int32_t adjust = frame_size - gpr_count * kFramePointerSize -
1953 kFramePointerSize /*method*/ -
1954 kFramePointerSize /*return address*/;
Tong Shen547cdfd2014-08-05 01:54:19 -07001955 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001956 cfi_.AdjustCFAOffset(adjust);
Ian Rogers2c8f6532011-09-02 17:16:34 -07001957 pushl(method_reg.AsX86().AsCpuRegister());
David Srbeckydd973932015-04-07 20:29:48 +01001958 cfi_.AdjustCFAOffset(kFramePointerSize);
1959 DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size);
Tong Shen547cdfd2014-08-05 01:54:19 -07001960
Ian Rogersb5d09b22012-03-06 22:14:17 -08001961 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001962 ManagedRegisterSpill spill = entry_spills.at(i);
1963 if (spill.AsX86().IsCpuRegister()) {
David Srbecky8c578312015-04-07 19:46:22 +01001964 int offset = frame_size + spill.getSpillOffset();
1965 movl(Address(ESP, offset), spill.AsX86().AsCpuRegister());
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001966 } else {
1967 DCHECK(spill.AsX86().IsXmmRegister());
1968 if (spill.getSize() == 8) {
1969 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1970 } else {
1971 CHECK_EQ(spill.getSize(), 4);
1972 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1973 }
1974 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001975 }
Ian Rogersb033c752011-07-20 12:22:35 -07001976}
1977
Vladimir Marko32248382016-05-19 10:37:24 +01001978void X86Assembler::RemoveFrame(size_t frame_size, ArrayRef<const ManagedRegister> spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001979 CHECK_ALIGNED(frame_size, kStackAlignment);
David Srbeckydd973932015-04-07 20:29:48 +01001980 cfi_.RememberState();
Mathieu Chartiere401d142015-04-22 13:56:20 -07001981 // -kFramePointerSize for ArtMethod*.
1982 int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize;
David Srbecky8c578312015-04-07 19:46:22 +01001983 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001984 cfi_.AdjustCFAOffset(-adjust);
jeffhao703f2cd2012-07-13 17:25:52 -07001985 for (size_t i = 0; i < spill_regs.size(); ++i) {
Vladimir Marko32248382016-05-19 10:37:24 +01001986 Register spill = spill_regs[i].AsX86().AsCpuRegister();
David Srbeckydd973932015-04-07 20:29:48 +01001987 popl(spill);
1988 cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize));
1989 cfi_.Restore(DWARFReg(spill));
jeffhao703f2cd2012-07-13 17:25:52 -07001990 }
Ian Rogersb033c752011-07-20 12:22:35 -07001991 ret();
David Srbeckydd973932015-04-07 20:29:48 +01001992 // The CFI should be restored for any code that follows the exit block.
1993 cfi_.RestoreState();
1994 cfi_.DefCFAOffset(frame_size);
Ian Rogersb033c752011-07-20 12:22:35 -07001995}
1996
Ian Rogers2c8f6532011-09-02 17:16:34 -07001997void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001998 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001999 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01002000 cfi_.AdjustCFAOffset(adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07002001}
2002
Ian Rogers2c8f6532011-09-02 17:16:34 -07002003void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07002004 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07002005 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01002006 cfi_.AdjustCFAOffset(-adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07002007}
2008
Ian Rogers2c8f6532011-09-02 17:16:34 -07002009void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
2010 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07002011 if (src.IsNoRegister()) {
2012 CHECK_EQ(0u, size);
2013 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07002014 CHECK_EQ(4u, size);
2015 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07002016 } else if (src.IsRegisterPair()) {
2017 CHECK_EQ(8u, size);
2018 movl(Address(ESP, offs), src.AsRegisterPairLow());
2019 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
2020 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002021 } else if (src.IsX87Register()) {
2022 if (size == 4) {
2023 fstps(Address(ESP, offs));
2024 } else {
2025 fstpl(Address(ESP, offs));
2026 }
2027 } else {
2028 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07002029 if (size == 4) {
2030 movss(Address(ESP, offs), src.AsXmmRegister());
2031 } else {
2032 movsd(Address(ESP, offs), src.AsXmmRegister());
2033 }
2034 }
2035}
2036
Ian Rogers2c8f6532011-09-02 17:16:34 -07002037void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
2038 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002039 CHECK(src.IsCpuRegister());
2040 movl(Address(ESP, dest), src.AsCpuRegister());
2041}
2042
Ian Rogers2c8f6532011-09-02 17:16:34 -07002043void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
2044 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07002045 CHECK(src.IsCpuRegister());
2046 movl(Address(ESP, dest), src.AsCpuRegister());
2047}
2048
Ian Rogers2c8f6532011-09-02 17:16:34 -07002049void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
2050 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07002051 movl(Address(ESP, dest), Immediate(imm));
2052}
2053
Ian Rogersdd7624d2014-03-14 17:43:00 -07002054void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002055 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07002056 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07002057}
2058
Ian Rogersdd7624d2014-03-14 17:43:00 -07002059void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002060 FrameOffset fr_offs,
2061 ManagedRegister mscratch) {
2062 X86ManagedRegister scratch = mscratch.AsX86();
2063 CHECK(scratch.IsCpuRegister());
2064 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
2065 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2066}
2067
Ian Rogersdd7624d2014-03-14 17:43:00 -07002068void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002069 fs()->movl(Address::Absolute(thr_offs), ESP);
2070}
2071
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002072void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
2073 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002074 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
2075}
2076
2077void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
2078 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07002079 if (dest.IsNoRegister()) {
2080 CHECK_EQ(0u, size);
2081 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07002082 CHECK_EQ(4u, size);
2083 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07002084 } else if (dest.IsRegisterPair()) {
2085 CHECK_EQ(8u, size);
2086 movl(dest.AsRegisterPairLow(), Address(ESP, src));
2087 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07002088 } else if (dest.IsX87Register()) {
2089 if (size == 4) {
2090 flds(Address(ESP, src));
2091 } else {
2092 fldl(Address(ESP, src));
2093 }
Ian Rogersb033c752011-07-20 12:22:35 -07002094 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07002095 CHECK(dest.IsXmmRegister());
2096 if (size == 4) {
2097 movss(dest.AsXmmRegister(), Address(ESP, src));
2098 } else {
2099 movsd(dest.AsXmmRegister(), Address(ESP, src));
2100 }
Ian Rogersb033c752011-07-20 12:22:35 -07002101 }
2102}
2103
Ian Rogersdd7624d2014-03-14 17:43:00 -07002104void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002105 X86ManagedRegister dest = mdest.AsX86();
2106 if (dest.IsNoRegister()) {
2107 CHECK_EQ(0u, size);
2108 } else if (dest.IsCpuRegister()) {
2109 CHECK_EQ(4u, size);
2110 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
2111 } else if (dest.IsRegisterPair()) {
2112 CHECK_EQ(8u, size);
2113 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07002114 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002115 } else if (dest.IsX87Register()) {
2116 if (size == 4) {
2117 fs()->flds(Address::Absolute(src));
2118 } else {
2119 fs()->fldl(Address::Absolute(src));
2120 }
2121 } else {
2122 CHECK(dest.IsXmmRegister());
2123 if (size == 4) {
2124 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
2125 } else {
2126 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
2127 }
2128 }
2129}
2130
Mathieu Chartiere401d142015-04-22 13:56:20 -07002131void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002132 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002133 CHECK(dest.IsCpuRegister());
2134 movl(dest.AsCpuRegister(), Address(ESP, src));
2135}
2136
Mathieu Chartiere401d142015-04-22 13:56:20 -07002137void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01002138 bool unpoison_reference) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002139 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002140 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002141 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Roland Levillain4d027112015-07-01 15:41:14 +01002142 if (unpoison_reference) {
2143 MaybeUnpoisonHeapReference(dest.AsCpuRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08002144 }
Ian Rogersb033c752011-07-20 12:22:35 -07002145}
2146
Ian Rogers2c8f6532011-09-02 17:16:34 -07002147void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
2148 Offset offs) {
2149 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07002150 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002151 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07002152}
2153
Ian Rogersdd7624d2014-03-14 17:43:00 -07002154void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
2155 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002156 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002157 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07002158 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07002159}
2160
jeffhao58136ca2012-05-24 13:40:11 -07002161void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
2162 X86ManagedRegister reg = mreg.AsX86();
2163 CHECK(size == 1 || size == 2) << size;
2164 CHECK(reg.IsCpuRegister()) << reg;
2165 if (size == 1) {
2166 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
2167 } else {
2168 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2169 }
2170}
2171
jeffhaocee4d0c2012-06-15 14:42:01 -07002172void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
2173 X86ManagedRegister reg = mreg.AsX86();
2174 CHECK(size == 1 || size == 2) << size;
2175 CHECK(reg.IsCpuRegister()) << reg;
2176 if (size == 1) {
2177 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
2178 } else {
2179 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2180 }
2181}
2182
Ian Rogersb5d09b22012-03-06 22:14:17 -08002183void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002184 X86ManagedRegister dest = mdest.AsX86();
2185 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002186 if (!dest.Equals(src)) {
2187 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
2188 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08002189 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
2190 // Pass via stack and pop X87 register
2191 subl(ESP, Immediate(16));
2192 if (size == 4) {
2193 CHECK_EQ(src.AsX87Register(), ST0);
2194 fstps(Address(ESP, 0));
2195 movss(dest.AsXmmRegister(), Address(ESP, 0));
2196 } else {
2197 CHECK_EQ(src.AsX87Register(), ST0);
2198 fstpl(Address(ESP, 0));
2199 movsd(dest.AsXmmRegister(), Address(ESP, 0));
2200 }
2201 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07002202 } else {
2203 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07002204 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07002205 }
2206 }
2207}
2208
Ian Rogers2c8f6532011-09-02 17:16:34 -07002209void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
2210 ManagedRegister mscratch) {
2211 X86ManagedRegister scratch = mscratch.AsX86();
2212 CHECK(scratch.IsCpuRegister());
2213 movl(scratch.AsCpuRegister(), Address(ESP, src));
2214 movl(Address(ESP, dest), scratch.AsCpuRegister());
2215}
2216
Ian Rogersdd7624d2014-03-14 17:43:00 -07002217void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
2218 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002219 ManagedRegister mscratch) {
2220 X86ManagedRegister scratch = mscratch.AsX86();
2221 CHECK(scratch.IsCpuRegister());
2222 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
2223 Store(fr_offs, scratch, 4);
2224}
2225
Ian Rogersdd7624d2014-03-14 17:43:00 -07002226void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002227 FrameOffset fr_offs,
2228 ManagedRegister mscratch) {
2229 X86ManagedRegister scratch = mscratch.AsX86();
2230 CHECK(scratch.IsCpuRegister());
2231 Load(scratch, fr_offs, 4);
2232 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2233}
2234
2235void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
2236 ManagedRegister mscratch,
2237 size_t size) {
2238 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002239 if (scratch.IsCpuRegister() && size == 8) {
2240 Load(scratch, src, 4);
2241 Store(dest, scratch, 4);
2242 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
2243 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
2244 } else {
2245 Load(scratch, src, size);
2246 Store(dest, scratch, size);
2247 }
2248}
2249
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002250void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
2251 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002252 UNIMPLEMENTED(FATAL);
2253}
2254
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002255void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2256 ManagedRegister scratch, size_t size) {
2257 CHECK(scratch.IsNoRegister());
2258 CHECK_EQ(size, 4u);
2259 pushl(Address(ESP, src));
2260 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
2261}
2262
Ian Rogersdc51b792011-09-22 20:41:37 -07002263void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
2264 ManagedRegister mscratch, size_t size) {
2265 Register scratch = mscratch.AsX86().AsCpuRegister();
2266 CHECK_EQ(size, 4u);
2267 movl(scratch, Address(ESP, src_base));
2268 movl(scratch, Address(scratch, src_offset));
2269 movl(Address(ESP, dest), scratch);
2270}
2271
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002272void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
2273 ManagedRegister src, Offset src_offset,
2274 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002275 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002276 CHECK(scratch.IsNoRegister());
2277 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
2278 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
2279}
2280
2281void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
2282 ManagedRegister mscratch, size_t size) {
2283 Register scratch = mscratch.AsX86().AsCpuRegister();
2284 CHECK_EQ(size, 4u);
2285 CHECK_EQ(dest.Int32Value(), src.Int32Value());
2286 movl(scratch, Address(ESP, src));
2287 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07002288 popl(Address(scratch, dest_offset));
2289}
2290
Ian Rogerse5de95b2011-09-18 20:31:38 -07002291void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07002292 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002293}
2294
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002295void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2296 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002297 ManagedRegister min_reg, bool null_allowed) {
2298 X86ManagedRegister out_reg = mout_reg.AsX86();
2299 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002300 CHECK(in_reg.IsCpuRegister());
2301 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002302 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002303 if (null_allowed) {
2304 Label null_arg;
2305 if (!out_reg.Equals(in_reg)) {
2306 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2307 }
2308 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002309 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002310 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002311 Bind(&null_arg);
2312 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002313 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002314 }
2315}
2316
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002317void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2318 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002319 ManagedRegister mscratch,
2320 bool null_allowed) {
2321 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002322 CHECK(scratch.IsCpuRegister());
2323 if (null_allowed) {
2324 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002325 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002326 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002327 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002328 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002329 Bind(&null_arg);
2330 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002331 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002332 }
2333 Store(out_off, scratch, 4);
2334}
2335
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002336// Given a handle scope entry, load the associated reference.
2337void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002338 ManagedRegister min_reg) {
2339 X86ManagedRegister out_reg = mout_reg.AsX86();
2340 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002341 CHECK(out_reg.IsCpuRegister());
2342 CHECK(in_reg.IsCpuRegister());
2343 Label null_arg;
2344 if (!out_reg.Equals(in_reg)) {
2345 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2346 }
2347 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002348 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002349 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2350 Bind(&null_arg);
2351}
2352
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002353void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002354 // TODO: not validating references
2355}
2356
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002357void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002358 // TODO: not validating references
2359}
2360
Ian Rogers2c8f6532011-09-02 17:16:34 -07002361void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2362 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002363 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002364 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002365 // TODO: place reference map on call
2366}
2367
Ian Rogers67375ac2011-09-14 00:55:44 -07002368void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2369 Register scratch = mscratch.AsX86().AsCpuRegister();
2370 movl(scratch, Address(ESP, base));
2371 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002372}
2373
Ian Rogersdd7624d2014-03-14 17:43:00 -07002374void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002375 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002376}
2377
Ian Rogers2c8f6532011-09-02 17:16:34 -07002378void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2379 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002380 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002381}
2382
Ian Rogers2c8f6532011-09-02 17:16:34 -07002383void X86Assembler::GetCurrentThread(FrameOffset offset,
2384 ManagedRegister mscratch) {
2385 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002386 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002387 movl(Address(ESP, offset), scratch.AsCpuRegister());
2388}
2389
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002390void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
Vladimir Marko93205e32016-04-13 11:59:46 +01002391 X86ExceptionSlowPath* slow = new (GetArena()) X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002392 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002393 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002394 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002395}
Ian Rogers0d666d82011-08-14 16:03:46 -07002396
Ian Rogers2c8f6532011-09-02 17:16:34 -07002397void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2398 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002399#define __ sp_asm->
2400 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002401 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002402 if (stack_adjust_ != 0) { // Fix up the frame.
2403 __ DecreaseFrameSize(stack_adjust_);
2404 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002405 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002406 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2407 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002408 // this call should never return
2409 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002410#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002411}
2412
Mark Mendell0616ae02015-04-17 12:49:27 -04002413void X86Assembler::AddConstantArea() {
Vladimir Marko93205e32016-04-13 11:59:46 +01002414 ArrayRef<const int32_t> area = constant_area_.GetBuffer();
Mark Mendell0616ae02015-04-17 12:49:27 -04002415 // Generate the data for the literal area.
2416 for (size_t i = 0, e = area.size(); i < e; i++) {
2417 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2418 EmitInt32(area[i]);
2419 }
2420}
2421
Mark Mendell805b3b52015-09-18 14:10:29 -04002422size_t ConstantArea::AppendInt32(int32_t v) {
2423 size_t result = buffer_.size() * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002424 buffer_.push_back(v);
2425 return result;
2426}
2427
Mark Mendell805b3b52015-09-18 14:10:29 -04002428size_t ConstantArea::AddInt32(int32_t v) {
2429 for (size_t i = 0, e = buffer_.size(); i < e; i++) {
2430 if (v == buffer_[i]) {
2431 return i * elem_size_;
2432 }
2433 }
2434
2435 // Didn't match anything.
2436 return AppendInt32(v);
2437}
2438
2439size_t ConstantArea::AddInt64(int64_t v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002440 int32_t v_low = Low32Bits(v);
2441 int32_t v_high = High32Bits(v);
2442 if (buffer_.size() > 1) {
2443 // Ensure we don't pass the end of the buffer.
2444 for (size_t i = 0, e = buffer_.size() - 1; i < e; i++) {
2445 if (v_low == buffer_[i] && v_high == buffer_[i + 1]) {
Mark Mendell805b3b52015-09-18 14:10:29 -04002446 return i * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002447 }
2448 }
2449 }
2450
2451 // Didn't match anything.
Mark Mendell805b3b52015-09-18 14:10:29 -04002452 size_t result = buffer_.size() * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002453 buffer_.push_back(v_low);
2454 buffer_.push_back(v_high);
2455 return result;
2456}
2457
Mark Mendell805b3b52015-09-18 14:10:29 -04002458size_t ConstantArea::AddDouble(double v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002459 // Treat the value as a 64-bit integer value.
2460 return AddInt64(bit_cast<int64_t, double>(v));
2461}
2462
Mark Mendell805b3b52015-09-18 14:10:29 -04002463size_t ConstantArea::AddFloat(float v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002464 // Treat the value as a 32-bit integer value.
2465 return AddInt32(bit_cast<int32_t, float>(v));
2466}
2467
Ian Rogers2c8f6532011-09-02 17:16:34 -07002468} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002469} // namespace art