blob: b9053127262b5bf9142b46457858e0265254cdfe [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
21#include "mirror/array.h"
22#include "x86_lir.h"
23
24namespace art {
25
26/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 * Compare two 64-bit values
28 * x = y return 0
29 * x < y return -1
30 * x > y return 1
31 */
32void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070033 RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -070034 if (Gen64Bit()) {
35 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
36 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
37 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
38 OpRegReg(kOpXor, rl_result.reg, rl_result.reg); // result = 0
39 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
40 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondNe); // result = (src1 != src2) ? 1 : result
41 RegStorage temp_reg = AllocTemp();
42 OpRegReg(kOpNeg, temp_reg, rl_result.reg);
43 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
44 // result = (src1 < src2) ? -result : result
45 OpCondRegReg(kOpCmov, kCondLt, rl_result.reg, temp_reg);
46 StoreValue(rl_dest, rl_result);
47 FreeTemp(temp_reg);
48 return;
49 }
50
Brian Carlstrom7940e442013-07-12 13:46:57 -070051 FlushAllRegs();
52 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070053 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
54 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080055 LoadValueDirectWideFixed(rl_src1, r_tmp1);
56 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080058 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
59 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070060 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
61 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080062 OpReg(kOpNeg, rs_r2); // r2 = -r2
63 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070064 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080066 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 RegLocation rl_result = LocCReturn();
68 StoreValue(rl_dest, rl_result);
69}
70
71X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
72 switch (cond) {
73 case kCondEq: return kX86CondEq;
74 case kCondNe: return kX86CondNe;
75 case kCondCs: return kX86CondC;
76 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000077 case kCondUlt: return kX86CondC;
78 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 case kCondMi: return kX86CondS;
80 case kCondPl: return kX86CondNs;
81 case kCondVs: return kX86CondO;
82 case kCondVc: return kX86CondNo;
83 case kCondHi: return kX86CondA;
84 case kCondLs: return kX86CondBe;
85 case kCondGe: return kX86CondGe;
86 case kCondLt: return kX86CondL;
87 case kCondGt: return kX86CondG;
88 case kCondLe: return kX86CondLe;
89 case kCondAl:
90 case kCondNv: LOG(FATAL) << "Should not reach here";
91 }
92 return kX86CondO;
93}
94
buzbee2700f7e2014-03-07 09:46:20 -080095LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
96 NewLIR2(kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 X86ConditionCode cc = X86ConditionEncoding(cond);
98 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
99 cc);
100 branch->target = target;
101 return branch;
102}
103
buzbee2700f7e2014-03-07 09:46:20 -0800104LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700105 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
107 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
buzbee2700f7e2014-03-07 09:46:20 -0800108 NewLIR2(kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800110 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111 }
112 X86ConditionCode cc = X86ConditionEncoding(cond);
113 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
114 branch->target = target;
115 return branch;
116}
117
buzbee2700f7e2014-03-07 09:46:20 -0800118LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
119 // If src or dest is a pair, we'll be using low reg.
120 if (r_dest.IsPair()) {
121 r_dest = r_dest.GetLow();
122 }
123 if (r_src.IsPair()) {
124 r_src = r_src.GetLow();
125 }
buzbee091cc402014-03-31 10:14:40 -0700126 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700128 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800129 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800130 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 res->flags.is_nop = true;
132 }
133 return res;
134}
135
buzbee7a11ab02014-04-28 20:02:38 -0700136void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
137 if (r_dest != r_src) {
138 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
139 AppendLIR(res);
140 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141}
142
buzbee2700f7e2014-03-07 09:46:20 -0800143void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700144 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700145 bool dest_fp = r_dest.IsFloat();
146 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700147 if (dest_fp) {
148 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700149 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700151 // TODO: Prevent this from happening in the code. The result is often
152 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700153 if (!r_src.IsPair()) {
154 DCHECK(!r_dest.IsPair());
155 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
156 } else {
157 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
158 RegStorage r_tmp = AllocTempDouble();
159 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
160 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
161 FreeTemp(r_tmp);
162 }
buzbee7a11ab02014-04-28 20:02:38 -0700163 }
164 } else {
165 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700166 if (!r_dest.IsPair()) {
167 DCHECK(!r_src.IsPair());
168 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700169 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700170 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
171 RegStorage temp_reg = AllocTempDouble();
172 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
173 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
174 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
175 }
176 } else {
177 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
178 if (!r_src.IsPair()) {
179 // Just copy the register directly.
180 OpRegCopy(r_dest, r_src);
181 } else {
182 // Handle overlap
183 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
184 r_src.GetLowReg() == r_dest.GetHighReg()) {
185 // Deal with cycles.
186 RegStorage temp_reg = AllocTemp();
187 OpRegCopy(temp_reg, r_dest.GetHigh());
188 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
189 OpRegCopy(r_dest.GetLow(), temp_reg);
190 FreeTemp(temp_reg);
191 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
192 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
193 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
194 } else {
195 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
196 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
197 }
buzbee7a11ab02014-04-28 20:02:38 -0700198 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700199 }
200 }
201 }
202}
203
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700204void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800205 RegLocation rl_result;
206 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
207 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700208 // Avoid using float regs here.
209 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
210 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
211 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000212 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800213
214 // The kMirOpSelect has two variants, one for constants and one for moves.
215 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
216
217 if (is_constant_case) {
218 int true_val = mir->dalvikInsn.vB;
219 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700220 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800221
222 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000223 * For ccode == kCondEq:
224 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800225 * 1) When the true case is zero and result_reg is not same as src_reg:
226 * xor result_reg, result_reg
227 * cmp $0, src_reg
228 * mov t1, $false_case
229 * cmovnz result_reg, t1
230 * 2) When the false case is zero and result_reg is not same as src_reg:
231 * xor result_reg, result_reg
232 * cmp $0, src_reg
233 * mov t1, $true_case
234 * cmovz result_reg, t1
235 * 3) All other cases (we do compare first to set eflags):
236 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000237 * mov result_reg, $false_case
238 * mov t1, $true_case
239 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800240 */
buzbeea0cd2d72014-06-01 09:33:49 -0700241 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
242 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800243 const bool result_reg_same_as_src =
244 (rl_src.location == kLocPhysReg && rl_src.reg.GetReg() == rl_result.reg.GetReg());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800245 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
246 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
247 const bool catch_all_case = !(true_zero_case || false_zero_case);
248
249 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800250 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800251 }
252
253 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800254 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800255 }
256
257 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800258 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800259 }
260
261 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000262 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
263 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700264 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800265 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
266
buzbee2700f7e2014-03-07 09:46:20 -0800267 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800268
269 FreeTemp(temp1_reg);
270 }
271 } else {
272 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
273 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700274 rl_true = LoadValue(rl_true, result_reg_class);
275 rl_false = LoadValue(rl_false, result_reg_class);
276 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800277
278 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000279 * For ccode == kCondEq:
280 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800281 * 1) When true case is already in place:
282 * cmp $0, src_reg
283 * cmovnz result_reg, false_reg
284 * 2) When false case is already in place:
285 * cmp $0, src_reg
286 * cmovz result_reg, true_reg
287 * 3) When neither cases are in place:
288 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000289 * mov result_reg, false_reg
290 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800291 */
292
293 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800294 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800295
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000296 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800297 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000298 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800299 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800300 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800301 OpRegCopy(rl_result.reg, rl_false.reg);
302 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800303 }
304 }
305
306 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700307}
308
309void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700310 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
312 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000313 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800314
315 if (rl_src1.is_const) {
316 std::swap(rl_src1, rl_src2);
317 ccode = FlipComparisonOrder(ccode);
318 }
319 if (rl_src2.is_const) {
320 // Do special compare/branch against simple const operand
321 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
322 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
323 return;
324 }
325
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700326 if (Gen64Bit()) {
327 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
328 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
329
330 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
331 OpCondBranch(ccode, taken);
332 return;
333 }
334
Brian Carlstrom7940e442013-07-12 13:46:57 -0700335 FlushAllRegs();
336 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700337 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
338 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800339 LoadValueDirectWideFixed(rl_src1, r_tmp1);
340 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700341
Brian Carlstrom7940e442013-07-12 13:46:57 -0700342 // Swap operands and condition code to prevent use of zero flag.
343 if (ccode == kCondLe || ccode == kCondGt) {
344 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800345 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
346 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700347 } else {
348 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800349 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
350 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 }
352 switch (ccode) {
353 case kCondEq:
354 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800355 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700356 break;
357 case kCondLe:
358 ccode = kCondGe;
359 break;
360 case kCondGt:
361 ccode = kCondLt;
362 break;
363 case kCondLt:
364 case kCondGe:
365 break;
366 default:
367 LOG(FATAL) << "Unexpected ccode: " << ccode;
368 }
369 OpCondBranch(ccode, taken);
370}
371
Mark Mendell412d4f82013-12-18 13:32:36 -0800372void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
373 int64_t val, ConditionCode ccode) {
374 int32_t val_lo = Low32Bits(val);
375 int32_t val_hi = High32Bits(val);
376 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800377 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400378 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700379
380 if (Gen64Bit()) {
381 if (is_equality_test && val == 0) {
382 // We can simplify of comparing for ==, != to 0.
383 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
384 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
385 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
386 } else {
387 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
388 LoadConstantWide(tmp, val);
389 OpRegReg(kOpCmp, rl_src1.reg, tmp);
390 FreeTemp(tmp);
391 }
392 OpCondBranch(ccode, taken);
393 return;
394 }
395
Mark Mendell752e2052014-05-01 10:19:04 -0400396 if (is_equality_test && val != 0) {
397 rl_src1 = ForceTempWide(rl_src1);
398 }
buzbee2700f7e2014-03-07 09:46:20 -0800399 RegStorage low_reg = rl_src1.reg.GetLow();
400 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800401
Mark Mendell752e2052014-05-01 10:19:04 -0400402 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700403 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400404 if (val == 0) {
405 if (IsTemp(low_reg)) {
406 OpRegReg(kOpOr, low_reg, high_reg);
407 // We have now changed it; ignore the old values.
408 Clobber(rl_src1.reg);
409 } else {
410 RegStorage t_reg = AllocTemp();
411 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
412 FreeTemp(t_reg);
413 }
414 OpCondBranch(ccode, taken);
415 return;
416 }
417
418 // Need to compute the actual value for ==, !=.
419 OpRegImm(kOpSub, low_reg, val_lo);
420 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
421 OpRegReg(kOpOr, high_reg, low_reg);
422 Clobber(rl_src1.reg);
423 } else if (ccode == kCondLe || ccode == kCondGt) {
424 // Swap operands and condition code to prevent use of zero flag.
425 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
426 LoadConstantWide(tmp, val);
427 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
428 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
429 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
430 FreeTemp(tmp);
431 } else {
432 // We can use a compare for the low word to set CF.
433 OpRegImm(kOpCmp, low_reg, val_lo);
434 if (IsTemp(high_reg)) {
435 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
436 // We have now changed it; ignore the old values.
437 Clobber(rl_src1.reg);
438 } else {
439 // mov temp_reg, high_reg; sbb temp_reg, high_constant
440 RegStorage t_reg = AllocTemp();
441 OpRegCopy(t_reg, high_reg);
442 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
443 FreeTemp(t_reg);
444 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800445 }
446
Mark Mendell752e2052014-05-01 10:19:04 -0400447 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800448}
449
Mark Mendell2bf31e62014-01-23 12:13:40 -0800450void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
451 // It does not make sense to calculate magic and shift for zero divisor.
452 DCHECK_NE(divisor, 0);
453
454 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
455 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
456 * The magic number M and shift S can be calculated in the following way:
457 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
458 * where divisor(d) >=2.
459 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
460 * where divisor(d) <= -2.
461 * Thus nc can be calculated like:
462 * nc = 2^31 + 2^31 % d - 1, where d >= 2
463 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
464 *
465 * So the shift p is the smallest p satisfying
466 * 2^p > nc * (d - 2^p % d), where d >= 2
467 * 2^p > nc * (d + 2^p % d), where d <= -2.
468 *
469 * the magic number M is calcuated by
470 * M = (2^p + d - 2^p % d) / d, where d >= 2
471 * M = (2^p - d - 2^p % d) / d, where d <= -2.
472 *
473 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
474 * the shift number S.
475 */
476
477 int32_t p = 31;
478 const uint32_t two31 = 0x80000000U;
479
480 // Initialize the computations.
481 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
482 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
483 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
484 uint32_t quotient1 = two31 / abs_nc;
485 uint32_t remainder1 = two31 % abs_nc;
486 uint32_t quotient2 = two31 / abs_d;
487 uint32_t remainder2 = two31 % abs_d;
488
489 /*
490 * To avoid handling both positive and negative divisor, Hacker's Delight
491 * introduces a method to handle these 2 cases together to avoid duplication.
492 */
493 uint32_t delta;
494 do {
495 p++;
496 quotient1 = 2 * quotient1;
497 remainder1 = 2 * remainder1;
498 if (remainder1 >= abs_nc) {
499 quotient1++;
500 remainder1 = remainder1 - abs_nc;
501 }
502 quotient2 = 2 * quotient2;
503 remainder2 = 2 * remainder2;
504 if (remainder2 >= abs_d) {
505 quotient2++;
506 remainder2 = remainder2 - abs_d;
507 }
508 delta = abs_d - remainder2;
509 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
510
511 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
512 shift = p - 32;
513}
514
buzbee2700f7e2014-03-07 09:46:20 -0800515RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700516 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
517 return rl_dest;
518}
519
Mark Mendell2bf31e62014-01-23 12:13:40 -0800520RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
521 int imm, bool is_div) {
522 // Use a multiply (and fixup) to perform an int div/rem by a constant.
523
524 // We have to use fixed registers, so flush all the temps.
525 FlushAllRegs();
526 LockCallTemps(); // Prepare for explicit register usage.
527
528 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700529 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800530
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700531 // handle div/rem by 1 special case.
532 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800533 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700534 // x / 1 == x.
535 StoreValue(rl_result, rl_src);
536 } else {
537 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800538 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700539 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000540 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700541 }
542 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
543 if (is_div) {
544 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800545 LoadValueDirectFixed(rl_src, rs_r0);
546 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800547 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
548
549 // for x != MIN_INT, x / -1 == -x.
550 NewLIR1(kX86Neg32R, r0);
551
552 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
553 // The target for cmp/jmp above.
554 minint_branch->target = NewLIR0(kPseudoTargetLabel);
555 // EAX already contains the right value (0x80000000),
556 branch_around->target = NewLIR0(kPseudoTargetLabel);
557 } else {
558 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800559 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800560 }
561 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000562 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800563 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700564 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800565 // Use H.S.Warren's Hacker's Delight Chapter 10 and
566 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
567 int magic, shift;
568 CalculateMagicAndShift(imm, magic, shift);
569
570 /*
571 * For imm >= 2,
572 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
573 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
574 * For imm <= -2,
575 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
576 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
577 * We implement this algorithm in the following way:
578 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
579 * 2. if imm > 0 and magic < 0, add numerator to EDX
580 * if imm < 0 and magic > 0, sub numerator from EDX
581 * 3. if S !=0, SAR S bits for EDX
582 * 4. add 1 to EDX if EDX < 0
583 * 5. Thus, EDX is the quotient
584 */
585
586 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800587 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800588 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
589 // We will need the value later.
590 if (rl_src.location == kLocPhysReg) {
591 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700592 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800593 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800594 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800595 numerator_reg = rs_r1;
596 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800597 }
buzbee2700f7e2014-03-07 09:46:20 -0800598 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800599 } else {
600 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800601 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800602 }
603
604 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800605 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800606
607 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700608 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800609
610 if (imm > 0 && magic < 0) {
611 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800612 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700613 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800614 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800615 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700616 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800617 }
618
619 // Do we need the shift?
620 if (shift != 0) {
621 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700622 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800623 }
624
625 // Add 1 to EDX if EDX < 0.
626
627 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800628 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800629
630 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700631 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800632
633 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700634 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800635
636 // Quotient is in EDX.
637 if (!is_div) {
638 // We need to compute the remainder.
639 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800640 DCHECK(numerator_reg.Valid());
641 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800642
643 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800644 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800645
646 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700647 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800648
649 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000650 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800651 }
652 }
653
654 return rl_result;
655}
656
buzbee2700f7e2014-03-07 09:46:20 -0800657RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
658 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
660 return rl_dest;
661}
662
Mark Mendell2bf31e62014-01-23 12:13:40 -0800663RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
664 RegLocation rl_src2, bool is_div, bool check_zero) {
665 // We have to use fixed registers, so flush all the temps.
666 FlushAllRegs();
667 LockCallTemps(); // Prepare for explicit register usage.
668
669 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800670 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800671
672 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800673 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800674
675 // Copy LHS sign bit into EDX.
676 NewLIR0(kx86Cdq32Da);
677
678 if (check_zero) {
679 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700680 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800681 }
682
683 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800684 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
686
687 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800688 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800689 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
690
691 // In 0x80000000/-1 case.
692 if (!is_div) {
693 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800694 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800695 }
696 LIR* done = NewLIR1(kX86Jmp8, 0);
697
698 // Expected case.
699 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
700 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700701 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800702 done->target = NewLIR0(kPseudoTargetLabel);
703
704 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700705 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800706 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000707 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800708 }
709 return rl_result;
710}
711
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700712bool X86Mir2Lir::GenInlinedMinMaxInt(CallInfo* info, bool is_min) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700713 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800714
715 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700716 RegLocation rl_src1 = info->args[0];
717 RegLocation rl_src2 = info->args[1];
718 rl_src1 = LoadValue(rl_src1, kCoreReg);
719 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800720
Brian Carlstrom7940e442013-07-12 13:46:57 -0700721 RegLocation rl_dest = InlineTarget(info);
722 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800723
724 /*
725 * If the result register is the same as the second element, then we need to be careful.
726 * The reason is that the first copy will inadvertently clobber the second element with
727 * the first one thus yielding the wrong result. Thus we do a swap in that case.
728 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000729 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800730 std::swap(rl_src1, rl_src2);
731 }
732
733 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800734 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800735
736 // If the integers are both in the same register, then there is nothing else to do
737 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000738 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800739 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800740 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800741
742 // Conditionally move the other integer into the destination register.
743 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800744 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800745 }
746
Brian Carlstrom7940e442013-07-12 13:46:57 -0700747 StoreValue(rl_dest, rl_result);
748 return true;
749}
750
Vladimir Markoe508a202013-11-04 15:24:22 +0000751bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
752 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800753 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
buzbee695d13a2014-04-19 13:32:20 -0700754 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000755 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
756 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Vladimir Marko455759b2014-05-06 20:49:36 +0100757 // Unaligned access is allowed on x86.
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100758 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -0700759 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000760 StoreValueWide(rl_dest, rl_result);
761 } else {
buzbee695d13a2014-04-19 13:32:20 -0700762 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000763 StoreValue(rl_dest, rl_result);
764 }
765 return true;
766}
767
768bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
769 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800770 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000771 RegLocation rl_src_value = info->args[2]; // [size] value
772 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -0700773 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000774 // Unaligned access is allowed on x86.
775 RegLocation rl_value = LoadValueWide(rl_src_value, kCoreReg);
Vladimir Marko455759b2014-05-06 20:49:36 +0100776 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size);
Vladimir Markoe508a202013-11-04 15:24:22 +0000777 } else {
buzbee695d13a2014-04-19 13:32:20 -0700778 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000779 // Unaligned access is allowed on x86.
780 RegLocation rl_value = LoadValue(rl_src_value, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800781 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size);
Vladimir Markoe508a202013-11-04 15:24:22 +0000782 }
783 return true;
784}
785
buzbee2700f7e2014-03-07 09:46:20 -0800786void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
787 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700788}
789
Ian Rogersdd7624d2014-03-14 17:43:00 -0700790void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700791 DCHECK_EQ(kX86, cu_->instruction_set);
792 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
793}
794
795void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
796 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700797 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700798}
799
buzbee2700f7e2014-03-07 09:46:20 -0800800static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
801 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700802}
803
Vladimir Marko1c282e22013-11-21 14:49:47 +0000804bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700805 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000806 // Unused - RegLocation rl_src_unsafe = info->args[0];
807 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
808 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800809 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Markoc29bb612013-11-27 16:47:25 +0000810 RegLocation rl_src_expected = info->args[4]; // int, long or Object
811 // If is_long, high half is in info->args[5]
812 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
813 // If is_long, high half is in info->args[7]
814
815 if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700816 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
817 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000818 FlushAllRegs();
819 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700820 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
821 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800822 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
823 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700824 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100825 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
826 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
827 DCHECK(!obj_in_si || !obj_in_di);
828 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
829 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
830 DCHECK(!off_in_si || !off_in_di);
831 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
832 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
833 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
834 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
835 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
836 if (push_di) {
837 NewLIR1(kX86Push32R, rs_rDI.GetReg());
838 MarkTemp(rs_rDI);
839 LockTemp(rs_rDI);
840 }
841 if (push_si) {
842 NewLIR1(kX86Push32R, rs_rSI.GetReg());
843 MarkTemp(rs_rSI);
844 LockTemp(rs_rSI);
845 }
846 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
847 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
848 if (!obj_in_si && !obj_in_di) {
849 LoadWordDisp(TargetReg(kSp), SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
850 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
851 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
852 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
853 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
854 }
855 if (!off_in_si && !off_in_di) {
856 LoadWordDisp(TargetReg(kSp), SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
857 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
858 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
859 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
860 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
861 }
862 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800863
864 // After a store we need to insert barrier in case of potential load. Since the
865 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
866 GenMemBarrier(kStoreLoad);
867
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100868
869 if (push_si) {
870 FreeTemp(rs_rSI);
871 UnmarkTemp(rs_rSI);
872 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
873 }
874 if (push_di) {
875 FreeTemp(rs_rDI);
876 UnmarkTemp(rs_rDI);
877 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
878 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000879 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000880 } else {
881 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800882 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700883 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800884 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000885
buzbeea0cd2d72014-06-01 09:33:49 -0700886 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
887 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000888
889 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
890 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700891 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800892 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700893 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000894 }
895
896 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800897 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000898 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000899
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800900 // After a store we need to insert barrier in case of potential load. Since the
901 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
902 GenMemBarrier(kStoreLoad);
903
buzbee091cc402014-03-31 10:14:40 -0700904 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000905 }
906
907 // Convert ZF to boolean
908 RegLocation rl_dest = InlineTarget(info); // boolean place for result
909 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700910 RegStorage result_reg = rl_result.reg;
911
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700912 // For 32-bit, SETcc only works with EAX..EDX.
913 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700914 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700915 }
916 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
917 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
918 if (IsTemp(result_reg)) {
919 FreeTemp(result_reg);
920 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000921 StoreValue(rl_dest, rl_result);
922 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700923}
924
buzbee2700f7e2014-03-07 09:46:20 -0800925LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800926 CHECK(base_of_code_ != nullptr);
927
928 // Address the start of the method
929 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700930 if (rl_method.wide) {
931 LoadValueDirectWideFixed(rl_method, reg);
932 } else {
933 LoadValueDirectFixed(rl_method, reg);
934 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800935 store_method_addr_used_ = true;
936
937 // Load the proper value from the literal area.
938 // We don't know the proper offset for the value, so pick one that will force
939 // 4 byte offset. We will fix this up in the assembler later to have the right
940 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100941 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -0800942 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
943 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800944 res->target = target;
945 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800946 store_method_addr_used_ = true;
947 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700948}
949
buzbee2700f7e2014-03-07 09:46:20 -0800950LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700951 LOG(FATAL) << "Unexpected use of OpVldm for x86";
952 return NULL;
953}
954
buzbee2700f7e2014-03-07 09:46:20 -0800955LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700956 LOG(FATAL) << "Unexpected use of OpVstm for x86";
957 return NULL;
958}
959
960void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
961 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700962 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -0800963 RegStorage t_reg = AllocTemp();
964 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
965 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 FreeTemp(t_reg);
967 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800968 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700969 }
970}
971
Mingyao Yange643a172014-04-08 11:02:52 -0700972void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Chao-ying Fua0147762014-06-06 18:38:49 -0700973 if (Gen64Bit()) {
974 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800975
Chao-ying Fua0147762014-06-06 18:38:49 -0700976 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
977 } else {
978 DCHECK(reg.IsPair());
979
980 // We are not supposed to clobber the incoming storage, so allocate a temporary.
981 RegStorage t_reg = AllocTemp();
982 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
983 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
984 // The temp is no longer needed so free it at this time.
985 FreeTemp(t_reg);
986 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800987
988 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -0700989 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700990}
991
Mingyao Yang80365d92014-04-18 12:10:58 -0700992void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
993 RegStorage array_base,
994 int len_offset) {
995 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
996 public:
997 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
998 RegStorage index, RegStorage array_base, int32_t len_offset)
999 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1000 index_(index), array_base_(array_base), len_offset_(len_offset) {
1001 }
1002
1003 void Compile() OVERRIDE {
1004 m2l_->ResetRegPool();
1005 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001006 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001007
1008 RegStorage new_index = index_;
1009 // Move index out of kArg1, either directly to kArg0, or to kArg2.
1010 if (index_.GetReg() == m2l_->TargetReg(kArg1).GetReg()) {
1011 if (array_base_.GetReg() == m2l_->TargetReg(kArg0).GetReg()) {
1012 m2l_->OpRegCopy(m2l_->TargetReg(kArg2), index_);
1013 new_index = m2l_->TargetReg(kArg2);
1014 } else {
1015 m2l_->OpRegCopy(m2l_->TargetReg(kArg0), index_);
1016 new_index = m2l_->TargetReg(kArg0);
1017 }
1018 }
1019 // Load array length to kArg1.
1020 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001021 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001022 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
1023 new_index, m2l_->TargetReg(kArg1), true);
1024 } else {
1025 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
1026 new_index, m2l_->TargetReg(kArg1), true);
1027 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001028 }
1029
1030 private:
1031 const RegStorage index_;
1032 const RegStorage array_base_;
1033 const int32_t len_offset_;
1034 };
1035
1036 OpRegMem(kOpCmp, index, array_base, len_offset);
1037 LIR* branch = OpCondBranch(kCondUge, nullptr);
1038 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1039 index, array_base, len_offset));
1040}
1041
1042void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1043 RegStorage array_base,
1044 int32_t len_offset) {
1045 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1046 public:
1047 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1048 int32_t index, RegStorage array_base, int32_t len_offset)
1049 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1050 index_(index), array_base_(array_base), len_offset_(len_offset) {
1051 }
1052
1053 void Compile() OVERRIDE {
1054 m2l_->ResetRegPool();
1055 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001056 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001057
1058 // Load array length to kArg1.
1059 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1), array_base_, len_offset_);
1060 m2l_->LoadConstant(m2l_->TargetReg(kArg0), index_);
buzbee33ae5582014-06-12 14:56:32 -07001061 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001062 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
1063 m2l_->TargetReg(kArg0), m2l_->TargetReg(kArg1), true);
1064 } else {
1065 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
1066 m2l_->TargetReg(kArg0), m2l_->TargetReg(kArg1), true);
1067 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001068 }
1069
1070 private:
1071 const int32_t index_;
1072 const RegStorage array_base_;
1073 const int32_t len_offset_;
1074 };
1075
1076 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1077 LIR* branch = OpCondBranch(kCondLs, nullptr);
1078 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1079 index, array_base, len_offset));
1080}
1081
Brian Carlstrom7940e442013-07-12 13:46:57 -07001082// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001083LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001084 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001085 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1086 } else {
1087 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1088 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001089 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1090}
1091
1092// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001093LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001094 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001095 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001096}
1097
buzbee11b63d12013-08-27 07:34:17 -07001098bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001099 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001100 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1101 return false;
1102}
1103
Ian Rogerse2143c02014-03-28 08:47:16 -07001104bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1105 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1106 return false;
1107}
1108
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001109LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001110 LOG(FATAL) << "Unexpected use of OpIT in x86";
1111 return NULL;
1112}
1113
Dave Allison3da67a52014-04-02 17:03:45 -07001114void X86Mir2Lir::OpEndIT(LIR* it) {
1115 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1116}
1117
buzbee2700f7e2014-03-07 09:46:20 -08001118void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001119 switch (val) {
1120 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001121 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001122 break;
1123 case 1:
1124 OpRegCopy(dest, src);
1125 break;
1126 default:
1127 OpRegRegImm(kOpMul, dest, src, val);
1128 break;
1129 }
1130}
1131
buzbee2700f7e2014-03-07 09:46:20 -08001132void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001133 // All memory accesses below reference dalvik regs.
1134 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1135
Mark Mendell4708dcd2014-01-22 09:05:18 -08001136 LIR *m;
1137 switch (val) {
1138 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001139 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001140 break;
1141 case 1:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001142 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001143 break;
1144 default:
buzbee091cc402014-03-31 10:14:40 -07001145 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1146 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001147 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1148 break;
1149 }
1150}
1151
Mark Mendelle02d48f2014-01-15 11:19:23 -08001152void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001153 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001154 // All memory accesses below reference dalvik regs.
1155 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1156
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001157 if (Gen64Bit()) {
1158 if (rl_src1.is_const) {
1159 std::swap(rl_src1, rl_src2);
1160 }
1161 // Are we multiplying by a constant?
1162 if (rl_src2.is_const) {
1163 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1164 if (val == 0) {
1165 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1166 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1167 StoreValueWide(rl_dest, rl_result);
1168 return;
1169 } else if (val == 1) {
1170 StoreValueWide(rl_dest, rl_src1);
1171 return;
1172 } else if (val == 2) {
1173 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1174 return;
1175 } else if (IsPowerOfTwo(val)) {
1176 int shift_amount = LowestSetBit(val);
1177 if (!BadOverlap(rl_src1, rl_dest)) {
1178 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1179 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1180 rl_src1, shift_amount);
1181 StoreValueWide(rl_dest, rl_result);
1182 return;
1183 }
1184 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001185 }
1186 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1187 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1188 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1189 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1190 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1191 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1192 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1193 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1194 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1195 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1196 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1197 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1198 } else {
1199 OpRegCopy(rl_result.reg, rl_src1.reg);
1200 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1201 }
1202 StoreValueWide(rl_dest, rl_result);
1203 return;
1204 }
1205
Mark Mendell4708dcd2014-01-22 09:05:18 -08001206 if (rl_src1.is_const) {
1207 std::swap(rl_src1, rl_src2);
1208 }
1209 // Are we multiplying by a constant?
1210 if (rl_src2.is_const) {
1211 // Do special compare/branch against simple const operand
1212 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1213 if (val == 0) {
1214 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001215 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1216 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001217 StoreValueWide(rl_dest, rl_result);
1218 return;
1219 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001220 StoreValueWide(rl_dest, rl_src1);
1221 return;
1222 } else if (val == 2) {
1223 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1224 return;
1225 } else if (IsPowerOfTwo(val)) {
1226 int shift_amount = LowestSetBit(val);
1227 if (!BadOverlap(rl_src1, rl_dest)) {
1228 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1229 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1230 rl_src1, shift_amount);
1231 StoreValueWide(rl_dest, rl_result);
1232 return;
1233 }
1234 }
1235
1236 // Okay, just bite the bullet and do it.
1237 int32_t val_lo = Low32Bits(val);
1238 int32_t val_hi = High32Bits(val);
1239 FlushAllRegs();
1240 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001241 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001242 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1243 int displacement = SRegOffset(rl_src1.s_reg_low);
1244
1245 // ECX <- 1H * 2L
1246 // EAX <- 1L * 2H
1247 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001248 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1249 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001250 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001251 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1252 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001253 }
1254
1255 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001256 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001257
1258 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001259 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001260
1261 // EDX:EAX <- 2L * 1L (double precision)
1262 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001263 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001264 } else {
buzbee091cc402014-03-31 10:14:40 -07001265 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001266 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1267 true /* is_load */, true /* is_64bit */);
1268 }
1269
1270 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001271 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001272
1273 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001274 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1275 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001276 StoreValueWide(rl_dest, rl_result);
1277 return;
1278 }
1279
1280 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001281 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1282 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1283 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1284
Mark Mendell4708dcd2014-01-22 09:05:18 -08001285 FlushAllRegs();
1286 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001287 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1288 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001289
1290 // At this point, the VRs are in their home locations.
1291 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1292 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1293
1294 // ECX <- 1H
1295 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001296 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001297 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001298 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001299 }
1300
Mark Mendellde99bba2014-02-14 12:15:02 -08001301 if (is_square) {
1302 // Take advantage of the fact that the values are the same.
1303 // ECX <- ECX * 2L (1H * 2L)
1304 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001305 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001306 } else {
1307 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001308 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1309 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001310 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1311 true /* is_load */, true /* is_64bit */);
1312 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001313
Mark Mendellde99bba2014-02-14 12:15:02 -08001314 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001315 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001316 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001317 // EAX <- 2H
1318 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001319 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001320 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001321 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32);
Mark Mendellde99bba2014-02-14 12:15:02 -08001322 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001323
Mark Mendellde99bba2014-02-14 12:15:02 -08001324 // EAX <- EAX * 1L (2H * 1L)
1325 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001326 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001327 } else {
1328 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001329 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1330 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001331 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1332 true /* is_load */, true /* is_64bit */);
1333 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001334
Mark Mendellde99bba2014-02-14 12:15:02 -08001335 // ECX <- ECX * 2L (1H * 2L)
1336 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001337 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001338 } else {
1339 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001340 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1341 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001342 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1343 true /* is_load */, true /* is_64bit */);
1344 }
1345
1346 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001347 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001348 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001349
1350 // EAX <- 2L
1351 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001352 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001353 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001354 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001355 }
1356
1357 // EDX:EAX <- 2L * 1L (double precision)
1358 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001359 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001360 } else {
1361 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001362 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001363 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1364 true /* is_load */, true /* is_64bit */);
1365 }
1366
1367 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001368 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001369
1370 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001371 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001372 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001373 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001374}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001375
1376void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1377 Instruction::Code op) {
1378 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1379 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1380 if (rl_src.location == kLocPhysReg) {
1381 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001382 // But we must ensure that rl_src is in pair
Chao-ying Fua0147762014-06-06 18:38:49 -07001383 if (Gen64Bit()) {
1384 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1385 } else {
1386 rl_src = LoadValueWide(rl_src, kCoreReg);
1387 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1388 // The registers are the same, so we would clobber it before the use.
1389 RegStorage temp_reg = AllocTemp();
1390 OpRegCopy(temp_reg, rl_dest.reg);
1391 rl_src.reg.SetHighReg(temp_reg.GetReg());
1392 }
1393 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001394
Chao-ying Fua0147762014-06-06 18:38:49 -07001395 x86op = GetOpcode(op, rl_dest, rl_src, true);
1396 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1397 FreeTemp(rl_src.reg); // ???
1398 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001399 return;
1400 }
1401
1402 // RHS is in memory.
1403 DCHECK((rl_src.location == kLocDalvikFrame) ||
1404 (rl_src.location == kLocCompilerTemp));
buzbee2700f7e2014-03-07 09:46:20 -08001405 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001406 int displacement = SRegOffset(rl_src.s_reg_low);
1407
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001408 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001409 LIR *lir = NewLIR3(x86op, Gen64Bit() ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001410 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1411 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001412 if (!Gen64Bit()) {
1413 x86op = GetOpcode(op, rl_dest, rl_src, true);
1414 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001415 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1416 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001417 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001418}
1419
Mark Mendelle02d48f2014-01-15 11:19:23 -08001420void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001421 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001422 if (rl_dest.location == kLocPhysReg) {
1423 // Ensure we are in a register pair
1424 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1425
buzbee30adc732014-05-09 15:10:18 -07001426 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001427 GenLongRegOrMemOp(rl_result, rl_src, op);
1428 StoreFinalValueWide(rl_dest, rl_result);
1429 return;
1430 }
1431
1432 // It wasn't in registers, so it better be in memory.
1433 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1434 (rl_dest.location == kLocCompilerTemp));
1435 rl_src = LoadValueWide(rl_src, kCoreReg);
1436
1437 // Operate directly into memory.
1438 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
buzbee2700f7e2014-03-07 09:46:20 -08001439 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001440 int displacement = SRegOffset(rl_dest.s_reg_low);
1441
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001442 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001443 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
1444 Gen64Bit() ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001445 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001446 true /* is_load */, true /* is64bit */);
1447 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001448 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001449 if (!Gen64Bit()) {
1450 x86op = GetOpcode(op, rl_dest, rl_src, true);
1451 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001452 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1453 true /* is_load */, true /* is64bit */);
1454 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1455 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001456 }
buzbee2700f7e2014-03-07 09:46:20 -08001457 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001458}
1459
Mark Mendelle02d48f2014-01-15 11:19:23 -08001460void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1461 RegLocation rl_src2, Instruction::Code op,
1462 bool is_commutative) {
1463 // Is this really a 2 operand operation?
1464 switch (op) {
1465 case Instruction::ADD_LONG_2ADDR:
1466 case Instruction::SUB_LONG_2ADDR:
1467 case Instruction::AND_LONG_2ADDR:
1468 case Instruction::OR_LONG_2ADDR:
1469 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001470 if (GenerateTwoOperandInstructions()) {
1471 GenLongArith(rl_dest, rl_src2, op);
1472 return;
1473 }
1474 break;
1475
Mark Mendelle02d48f2014-01-15 11:19:23 -08001476 default:
1477 break;
1478 }
1479
1480 if (rl_dest.location == kLocPhysReg) {
1481 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1482
1483 // We are about to clobber the LHS, so it needs to be a temp.
1484 rl_result = ForceTempWide(rl_result);
1485
1486 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001487 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001488 GenLongRegOrMemOp(rl_result, rl_src2, op);
1489
1490 // And now record that the result is in the temp.
1491 StoreFinalValueWide(rl_dest, rl_result);
1492 return;
1493 }
1494
1495 // It wasn't in registers, so it better be in memory.
1496 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1497 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001498 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1499 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001500
1501 // Get one of the source operands into temporary register.
1502 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001503 if (Gen64Bit()) {
1504 if (IsTemp(rl_src1.reg)) {
1505 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1506 } else if (is_commutative) {
1507 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1508 // We need at least one of them to be a temporary.
1509 if (!IsTemp(rl_src2.reg)) {
1510 rl_src1 = ForceTempWide(rl_src1);
1511 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1512 } else {
1513 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1514 StoreFinalValueWide(rl_dest, rl_src2);
1515 return;
1516 }
1517 } else {
1518 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001519 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001520 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001521 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001522 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001523 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1524 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1525 } else if (is_commutative) {
1526 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1527 // We need at least one of them to be a temporary.
1528 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1529 rl_src1 = ForceTempWide(rl_src1);
1530 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1531 } else {
1532 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1533 StoreFinalValueWide(rl_dest, rl_src2);
1534 return;
1535 }
1536 } else {
1537 // Need LHS to be the temp.
1538 rl_src1 = ForceTempWide(rl_src1);
1539 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1540 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001541 }
1542
1543 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001544}
1545
Mark Mendelle02d48f2014-01-15 11:19:23 -08001546void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001547 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001548 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1549}
1550
1551void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1552 RegLocation rl_src1, RegLocation rl_src2) {
1553 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1554}
1555
1556void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1557 RegLocation rl_src1, RegLocation rl_src2) {
1558 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1559}
1560
1561void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1562 RegLocation rl_src1, RegLocation rl_src2) {
1563 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1564}
1565
1566void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1567 RegLocation rl_src1, RegLocation rl_src2) {
1568 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001569}
1570
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001571void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001572 if (Gen64Bit()) {
1573 rl_src = LoadValueWide(rl_src, kCoreReg);
1574 RegLocation rl_result;
1575 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1576 OpRegCopy(rl_result.reg, rl_src.reg);
1577 OpReg(kOpNot, rl_result.reg);
1578 StoreValueWide(rl_dest, rl_result);
1579 } else {
1580 LOG(FATAL) << "Unexpected use GenNotLong()";
1581 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001582}
1583
1584void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1585 RegLocation rl_src2, bool is_div) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001586 if (!Gen64Bit()) {
1587 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1588 return;
1589 }
1590
1591 // We have to use fixed registers, so flush all the temps.
1592 FlushAllRegs();
1593 LockCallTemps(); // Prepare for explicit register usage.
1594
1595 // Load LHS into RAX.
1596 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1597
1598 // Load RHS into RCX.
1599 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1600
1601 // Copy LHS sign bit into RDX.
1602 NewLIR0(kx86Cqo64Da);
1603
1604 // Handle division by zero case.
1605 GenDivZeroCheckWide(rs_r1q);
1606
1607 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1608 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1609 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1610
1611 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001612 LoadConstantWide(rs_r6q, 0x8000000000000000);
1613 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001614 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1615
1616 // In 0x8000000000000000/-1 case.
1617 if (!is_div) {
1618 // For DIV, RAX is already right. For REM, we need RDX 0.
1619 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1620 }
1621 LIR* done = NewLIR1(kX86Jmp8, 0);
1622
1623 // Expected case.
1624 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1625 minint_branch->target = minus_one_branch->target;
1626 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1627 done->target = NewLIR0(kPseudoTargetLabel);
1628
1629 // Result is in RAX for div and RDX for rem.
1630 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1631 if (!is_div) {
1632 rl_result.reg.SetReg(r2q);
1633 }
1634
1635 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001636}
1637
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001638void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001639 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001640 RegLocation rl_result;
1641 if (Gen64Bit()) {
1642 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1643 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1644 } else {
1645 rl_result = ForceTempWide(rl_src);
1646 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1647 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1648 // The registers are the same, so we would clobber it before the use.
1649 RegStorage temp_reg = AllocTemp();
1650 OpRegCopy(temp_reg, rl_result.reg);
1651 rl_result.reg.SetHighReg(temp_reg.GetReg());
1652 }
1653 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1654 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1655 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001656 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001657 StoreValueWide(rl_dest, rl_result);
1658}
1659
buzbee091cc402014-03-31 10:14:40 -07001660void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001661 DCHECK_EQ(kX86, cu_->instruction_set);
1662 X86OpCode opcode = kX86Bkpt;
1663 switch (op) {
1664 case kOpCmp: opcode = kX86Cmp32RT; break;
1665 case kOpMov: opcode = kX86Mov32RT; break;
1666 default:
1667 LOG(FATAL) << "Bad opcode: " << op;
1668 break;
1669 }
1670 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1671}
1672
1673void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1674 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001675 X86OpCode opcode = kX86Bkpt;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001676 if (Gen64Bit() && r_dest.Is64BitSolo()) {
1677 switch (op) {
1678 case kOpCmp: opcode = kX86Cmp64RT; break;
1679 case kOpMov: opcode = kX86Mov64RT; break;
1680 default:
1681 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1682 break;
1683 }
1684 } else {
1685 switch (op) {
1686 case kOpCmp: opcode = kX86Cmp32RT; break;
1687 case kOpMov: opcode = kX86Mov32RT; break;
1688 default:
1689 LOG(FATAL) << "Bad opcode: " << op;
1690 break;
1691 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001692 }
buzbee091cc402014-03-31 10:14:40 -07001693 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001694}
1695
1696/*
1697 * Generate array load
1698 */
1699void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001700 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001701 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001702 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001703 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001704 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001705
Mark Mendell343adb52013-12-18 06:02:17 -08001706 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001707 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001708 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1709 } else {
1710 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1711 }
1712
Mark Mendell343adb52013-12-18 06:02:17 -08001713 bool constant_index = rl_index.is_const;
1714 int32_t constant_index_value = 0;
1715 if (!constant_index) {
1716 rl_index = LoadValue(rl_index, kCoreReg);
1717 } else {
1718 constant_index_value = mir_graph_->ConstantValue(rl_index);
1719 // If index is constant, just fold it into the data offset
1720 data_offset += constant_index_value << scale;
1721 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001722 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001723 }
1724
Brian Carlstrom7940e442013-07-12 13:46:57 -07001725 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001726 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001727
1728 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001729 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001730 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001731 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001732 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001733 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001734 }
Mark Mendell343adb52013-12-18 06:02:17 -08001735 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001736 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001737 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001738 StoreValueWide(rl_dest, rl_result);
1739 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001740 StoreValue(rl_dest, rl_result);
1741 }
1742}
1743
1744/*
1745 * Generate array store
1746 *
1747 */
1748void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001749 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001750 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001751 int len_offset = mirror::Array::LengthOffset().Int32Value();
1752 int data_offset;
1753
buzbee695d13a2014-04-19 13:32:20 -07001754 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001755 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1756 } else {
1757 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1758 }
1759
buzbeea0cd2d72014-06-01 09:33:49 -07001760 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001761 bool constant_index = rl_index.is_const;
1762 int32_t constant_index_value = 0;
1763 if (!constant_index) {
1764 rl_index = LoadValue(rl_index, kCoreReg);
1765 } else {
1766 // If index is constant, just fold it into the data offset
1767 constant_index_value = mir_graph_->ConstantValue(rl_index);
1768 data_offset += constant_index_value << scale;
1769 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001770 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001771 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001772
1773 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001774 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001775
1776 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001777 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001778 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001779 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001780 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001781 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001782 }
buzbee695d13a2014-04-19 13:32:20 -07001783 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001784 rl_src = LoadValueWide(rl_src, reg_class);
1785 } else {
1786 rl_src = LoadValue(rl_src, reg_class);
1787 }
1788 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001789 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001790 RegStorage temp = AllocTemp();
1791 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001792 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001793 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001794 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001795 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001796 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001797 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001798 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001799 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001800 }
buzbee2700f7e2014-03-07 09:46:20 -08001801 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001802 }
1803}
1804
Mark Mendell4708dcd2014-01-22 09:05:18 -08001805RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1806 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001807 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -07001808 if (Gen64Bit()) {
1809 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1810 switch (opcode) {
1811 case Instruction::SHL_LONG:
1812 case Instruction::SHL_LONG_2ADDR:
1813 op = kOpLsl;
1814 break;
1815 case Instruction::SHR_LONG:
1816 case Instruction::SHR_LONG_2ADDR:
1817 op = kOpAsr;
1818 break;
1819 case Instruction::USHR_LONG:
1820 case Instruction::USHR_LONG_2ADDR:
1821 op = kOpLsr;
1822 break;
1823 default:
1824 LOG(FATAL) << "Unexpected case";
1825 }
1826 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1827 } else {
1828 switch (opcode) {
1829 case Instruction::SHL_LONG:
1830 case Instruction::SHL_LONG_2ADDR:
1831 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1832 if (shift_amount == 32) {
1833 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1834 LoadConstant(rl_result.reg.GetLow(), 0);
1835 } else if (shift_amount > 31) {
1836 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1837 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1838 LoadConstant(rl_result.reg.GetLow(), 0);
1839 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001840 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001841 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1842 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1843 shift_amount);
1844 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1845 }
1846 break;
1847 case Instruction::SHR_LONG:
1848 case Instruction::SHR_LONG_2ADDR:
1849 if (shift_amount == 32) {
1850 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1851 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1852 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1853 } else if (shift_amount > 31) {
1854 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1855 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1856 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1857 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1858 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001859 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001860 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1861 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1862 shift_amount);
1863 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1864 }
1865 break;
1866 case Instruction::USHR_LONG:
1867 case Instruction::USHR_LONG_2ADDR:
1868 if (shift_amount == 32) {
1869 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1870 LoadConstant(rl_result.reg.GetHigh(), 0);
1871 } else if (shift_amount > 31) {
1872 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1873 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1874 LoadConstant(rl_result.reg.GetHigh(), 0);
1875 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001876 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001877 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1878 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1879 shift_amount);
1880 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1881 }
1882 break;
1883 default:
1884 LOG(FATAL) << "Unexpected case";
1885 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001886 }
1887 return rl_result;
1888}
1889
Brian Carlstrom7940e442013-07-12 13:46:57 -07001890void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001891 RegLocation rl_src, RegLocation rl_shift) {
1892 // Per spec, we only care about low 6 bits of shift amount.
1893 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1894 if (shift_amount == 0) {
1895 rl_src = LoadValueWide(rl_src, kCoreReg);
1896 StoreValueWide(rl_dest, rl_src);
1897 return;
1898 } else if (shift_amount == 1 &&
1899 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1900 // Need to handle this here to avoid calling StoreValueWide twice.
1901 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1902 return;
1903 }
1904 if (BadOverlap(rl_src, rl_dest)) {
1905 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1906 return;
1907 }
1908 rl_src = LoadValueWide(rl_src, kCoreReg);
1909 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1910 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001911}
1912
1913void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001914 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001915 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001916 switch (opcode) {
1917 case Instruction::ADD_LONG:
1918 case Instruction::AND_LONG:
1919 case Instruction::OR_LONG:
1920 case Instruction::XOR_LONG:
1921 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001922 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001923 } else {
1924 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001925 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001926 }
1927 break;
1928 case Instruction::SUB_LONG:
1929 case Instruction::SUB_LONG_2ADDR:
1930 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001931 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001932 } else {
1933 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001934 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001935 }
1936 break;
1937 case Instruction::ADD_LONG_2ADDR:
1938 case Instruction::OR_LONG_2ADDR:
1939 case Instruction::XOR_LONG_2ADDR:
1940 case Instruction::AND_LONG_2ADDR:
1941 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001942 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001943 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001944 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001945 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001946 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001947 } else {
1948 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001949 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001950 }
1951 break;
1952 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07001953 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001954 break;
1955 }
Chao-ying Fua0147762014-06-06 18:38:49 -07001956
1957 if (!isConstSuccess) {
1958 // Default - bail to non-const handler.
1959 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1960 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001961}
1962
1963bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
1964 switch (op) {
1965 case Instruction::AND_LONG_2ADDR:
1966 case Instruction::AND_LONG:
1967 return value == -1;
1968 case Instruction::OR_LONG:
1969 case Instruction::OR_LONG_2ADDR:
1970 case Instruction::XOR_LONG:
1971 case Instruction::XOR_LONG_2ADDR:
1972 return value == 0;
1973 default:
1974 return false;
1975 }
1976}
1977
1978X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
1979 bool is_high_op) {
1980 bool rhs_in_mem = rhs.location != kLocPhysReg;
1981 bool dest_in_mem = dest.location != kLocPhysReg;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001982 bool is64Bit = Gen64Bit();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001983 DCHECK(!rhs_in_mem || !dest_in_mem);
1984 switch (op) {
1985 case Instruction::ADD_LONG:
1986 case Instruction::ADD_LONG_2ADDR:
1987 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001988 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001989 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001990 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001991 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001992 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001993 case Instruction::SUB_LONG:
1994 case Instruction::SUB_LONG_2ADDR:
1995 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001996 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001997 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001998 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001999 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002000 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002001 case Instruction::AND_LONG_2ADDR:
2002 case Instruction::AND_LONG:
2003 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002004 return is64Bit ? kX86And64MR : kX86And32MR;
2005 }
2006 if (is64Bit) {
2007 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002008 }
2009 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2010 case Instruction::OR_LONG:
2011 case Instruction::OR_LONG_2ADDR:
2012 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002013 return is64Bit ? kX86Or64MR : kX86Or32MR;
2014 }
2015 if (is64Bit) {
2016 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002017 }
2018 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2019 case Instruction::XOR_LONG:
2020 case Instruction::XOR_LONG_2ADDR:
2021 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002022 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2023 }
2024 if (is64Bit) {
2025 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002026 }
2027 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2028 default:
2029 LOG(FATAL) << "Unexpected opcode: " << op;
2030 return kX86Add32RR;
2031 }
2032}
2033
2034X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2035 int32_t value) {
2036 bool in_mem = loc.location != kLocPhysReg;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002037 bool is64Bit = Gen64Bit();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002038 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002039 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002040 switch (op) {
2041 case Instruction::ADD_LONG:
2042 case Instruction::ADD_LONG_2ADDR:
2043 if (byte_imm) {
2044 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002045 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002046 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002047 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002048 }
2049 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002050 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002051 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002052 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002053 case Instruction::SUB_LONG:
2054 case Instruction::SUB_LONG_2ADDR:
2055 if (byte_imm) {
2056 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002057 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002058 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002059 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002060 }
2061 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002062 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002063 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002064 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002065 case Instruction::AND_LONG_2ADDR:
2066 case Instruction::AND_LONG:
2067 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002068 if (is64Bit) {
2069 return in_mem ? kX86And64MI8 : kX86And64RI8;
2070 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002071 return in_mem ? kX86And32MI8 : kX86And32RI8;
2072 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002073 if (is64Bit) {
2074 return in_mem ? kX86And64MI : kX86And64RI;
2075 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002076 return in_mem ? kX86And32MI : kX86And32RI;
2077 case Instruction::OR_LONG:
2078 case Instruction::OR_LONG_2ADDR:
2079 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002080 if (is64Bit) {
2081 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2082 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002083 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2084 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002085 if (is64Bit) {
2086 return in_mem ? kX86Or64MI : kX86Or64RI;
2087 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002088 return in_mem ? kX86Or32MI : kX86Or32RI;
2089 case Instruction::XOR_LONG:
2090 case Instruction::XOR_LONG_2ADDR:
2091 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002092 if (is64Bit) {
2093 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2094 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002095 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2096 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002097 if (is64Bit) {
2098 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2099 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002100 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2101 default:
2102 LOG(FATAL) << "Unexpected opcode: " << op;
2103 return kX86Add32MI;
2104 }
2105}
2106
Chao-ying Fua0147762014-06-06 18:38:49 -07002107bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002108 DCHECK(rl_src.is_const);
2109 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002110
2111 if (Gen64Bit()) {
2112 // We can do with imm only if it fits 32 bit
2113 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2114 return false;
2115 }
2116
2117 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2118
2119 if ((rl_dest.location == kLocDalvikFrame) ||
2120 (rl_dest.location == kLocCompilerTemp)) {
2121 int r_base = TargetReg(kSp).GetReg();
2122 int displacement = SRegOffset(rl_dest.s_reg_low);
2123
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002124 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002125 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2126 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2127 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2128 true /* is_load */, true /* is64bit */);
2129 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2130 false /* is_load */, true /* is64bit */);
2131 return true;
2132 }
2133
2134 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2135 DCHECK_EQ(rl_result.location, kLocPhysReg);
2136 DCHECK(!rl_result.reg.IsFloat());
2137
2138 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2139 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2140
2141 StoreValueWide(rl_dest, rl_result);
2142 return true;
2143 }
2144
Mark Mendelle02d48f2014-01-15 11:19:23 -08002145 int32_t val_lo = Low32Bits(val);
2146 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002147 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002148
2149 // Can we just do this into memory?
2150 if ((rl_dest.location == kLocDalvikFrame) ||
2151 (rl_dest.location == kLocCompilerTemp)) {
buzbee2700f7e2014-03-07 09:46:20 -08002152 int r_base = TargetReg(kSp).GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002153 int displacement = SRegOffset(rl_dest.s_reg_low);
2154
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002155 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002156 if (!IsNoOp(op, val_lo)) {
2157 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002158 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002159 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002160 true /* is_load */, true /* is64bit */);
2161 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002162 false /* is_load */, true /* is64bit */);
2163 }
2164 if (!IsNoOp(op, val_hi)) {
2165 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002166 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002167 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002168 true /* is_load */, true /* is64bit */);
2169 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002170 false /* is_load */, true /* is64bit */);
2171 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002172 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002173 }
2174
2175 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2176 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002177 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002178
2179 if (!IsNoOp(op, val_lo)) {
2180 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002181 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002182 }
2183 if (!IsNoOp(op, val_hi)) {
2184 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002185 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002186 }
2187 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002188 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002189}
2190
Chao-ying Fua0147762014-06-06 18:38:49 -07002191bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002192 RegLocation rl_src2, Instruction::Code op) {
2193 DCHECK(rl_src2.is_const);
2194 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002195
2196 if (Gen64Bit()) {
2197 // We can do with imm only if it fits 32 bit
2198 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2199 return false;
2200 }
2201 if (rl_dest.location == kLocPhysReg &&
2202 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2203 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002204 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002205 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2206 StoreFinalValueWide(rl_dest, rl_dest);
2207 return true;
2208 }
2209
2210 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2211 // We need the values to be in a temporary
2212 RegLocation rl_result = ForceTempWide(rl_src1);
2213
2214 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2215 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2216
2217 StoreFinalValueWide(rl_dest, rl_result);
2218 return true;
2219 }
2220
Mark Mendelle02d48f2014-01-15 11:19:23 -08002221 int32_t val_lo = Low32Bits(val);
2222 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002223 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2224 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002225
2226 // Can we do this directly into the destination registers?
2227 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002228 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002229 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002230 if (!IsNoOp(op, val_lo)) {
2231 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002232 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002233 }
2234 if (!IsNoOp(op, val_hi)) {
2235 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002236 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002237 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002238
2239 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002240 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002241 }
2242
2243 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2244 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2245
2246 // We need the values to be in a temporary
2247 RegLocation rl_result = ForceTempWide(rl_src1);
2248 if (!IsNoOp(op, val_lo)) {
2249 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002250 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002251 }
2252 if (!IsNoOp(op, val_hi)) {
2253 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002254 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002255 }
2256
2257 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002258 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002259}
2260
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002261// For final classes there are no sub-classes to check and so we can answer the instance-of
2262// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2263void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2264 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002265 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002266 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002267 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002268
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002269 // For 32-bit, SETcc only works with EAX..EDX.
2270 if (result_reg == object.reg || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002271 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002272 }
2273
2274 // Assume that there is no match.
2275 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002276 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002277
Mark Mendellade54a22014-06-09 12:49:55 -04002278 // We will use this register to compare to memory below.
2279 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2280 // For this reason, force allocation of a 32 bit register to use, so that the
2281 // compare to memory will be done using a 32 bit comparision.
2282 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2283 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002284
2285 // If Method* is already in a register, we can save a copy.
2286 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002287 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2288 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002289
2290 if (rl_method.location == kLocPhysReg) {
2291 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002292 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002293 check_class);
2294 } else {
buzbee695d13a2014-04-19 13:32:20 -07002295 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002296 check_class);
buzbee695d13a2014-04-19 13:32:20 -07002297 LoadRefDisp(check_class, offset_of_type, check_class);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002298 }
2299 } else {
2300 LoadCurrMethodDirect(check_class);
2301 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002302 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002303 check_class);
2304 } else {
buzbee695d13a2014-04-19 13:32:20 -07002305 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002306 check_class);
buzbee695d13a2014-04-19 13:32:20 -07002307 LoadRefDisp(check_class, offset_of_type, check_class);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002308 }
2309 }
2310
2311 // Compare the computed class to the class in the object.
2312 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002313 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002314
2315 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002316 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002317
2318 LIR* target = NewLIR0(kPseudoTargetLabel);
2319 null_branchover->target = target;
2320 FreeTemp(check_class);
2321 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002322 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002323 FreeTemp(result_reg);
2324 }
2325 StoreValue(rl_dest, rl_result);
2326}
2327
Mark Mendell6607d972014-02-10 06:54:18 -08002328void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2329 bool type_known_abstract, bool use_declaring_class,
2330 bool can_assume_type_is_in_dex_cache,
2331 uint32_t type_idx, RegLocation rl_dest,
2332 RegLocation rl_src) {
2333 FlushAllRegs();
2334 // May generate a call - use explicit registers.
2335 LockCallTemps();
2336 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 gets current Method*.
buzbee2700f7e2014-03-07 09:46:20 -08002337 RegStorage class_reg = TargetReg(kArg2); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002338 // Reference must end up in kArg0.
2339 if (needs_access_check) {
2340 // Check we have access to type_idx and if not throw IllegalAccessError,
2341 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002342 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002343 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2344 type_idx, true);
2345 } else {
2346 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2347 type_idx, true);
2348 }
Mark Mendell6607d972014-02-10 06:54:18 -08002349 OpRegCopy(class_reg, TargetReg(kRet0));
2350 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
2351 } else if (use_declaring_class) {
2352 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
buzbee695d13a2014-04-19 13:32:20 -07002353 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -08002354 class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002355 } else {
2356 // Load dex cache entry into class_reg (kArg2).
2357 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
buzbee695d13a2014-04-19 13:32:20 -07002358 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -08002359 class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002360 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002361 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2362 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
buzbee695d13a2014-04-19 13:32:20 -07002363 LoadRefDisp(class_reg, offset_of_type, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002364 if (!can_assume_type_is_in_dex_cache) {
2365 // Need to test presence of type in dex cache at runtime.
2366 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2367 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002368 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002369 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2370 } else {
2371 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2372 }
Mark Mendell6607d972014-02-10 06:54:18 -08002373 OpRegCopy(TargetReg(kArg2), TargetReg(kRet0)); // Align usage with fast path.
2374 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); /* Reload Ref. */
2375 // Rejoin code paths
2376 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2377 hop_branch->target = hop_target;
2378 }
2379 }
2380 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002381 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002382
Alexei Zavjalov95455002014-06-09 23:27:46 +07002383 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
2384 if (Gen64Bit()) {
2385 OpRegCopy(rl_result.reg, TargetReg(kArg0));
2386 }
2387
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002388 // For 32-bit, SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002389 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002390
2391 // Is the class NULL?
2392 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
2393
2394 /* Load object->klass_. */
2395 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
buzbee695d13a2014-04-19 13:32:20 -07002396 LoadRefDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
Mark Mendell6607d972014-02-10 06:54:18 -08002397 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2398 LIR* branchover = nullptr;
2399 if (type_known_final) {
2400 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002401 LoadConstant(rl_result.reg, 0);
Mark Mendell6607d972014-02-10 06:54:18 -08002402 OpRegReg(kOpCmp, TargetReg(kArg1), TargetReg(kArg2));
2403 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002404 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002405 } else {
2406 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002407 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Mark Mendell6607d972014-02-10 06:54:18 -08002408 branchover = OpCmpBranch(kCondEq, TargetReg(kArg1), TargetReg(kArg2), NULL);
2409 }
2410 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2));
buzbee33ae5582014-06-12 14:56:32 -07002411 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002412 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2413 } else {
2414 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2415 }
Mark Mendell6607d972014-02-10 06:54:18 -08002416 }
2417 // TODO: only clobber when type isn't final?
2418 ClobberCallerSave();
2419 /* Branch targets here. */
2420 LIR* target = NewLIR0(kPseudoTargetLabel);
2421 StoreValue(rl_dest, rl_result);
2422 branch1->target = target;
2423 if (branchover != nullptr) {
2424 branchover->target = target;
2425 }
2426}
2427
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002428void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2429 RegLocation rl_lhs, RegLocation rl_rhs) {
2430 OpKind op = kOpBkpt;
2431 bool is_div_rem = false;
2432 bool unary = false;
2433 bool shift_op = false;
2434 bool is_two_addr = false;
2435 RegLocation rl_result;
2436 switch (opcode) {
2437 case Instruction::NEG_INT:
2438 op = kOpNeg;
2439 unary = true;
2440 break;
2441 case Instruction::NOT_INT:
2442 op = kOpMvn;
2443 unary = true;
2444 break;
2445 case Instruction::ADD_INT_2ADDR:
2446 is_two_addr = true;
2447 // Fallthrough
2448 case Instruction::ADD_INT:
2449 op = kOpAdd;
2450 break;
2451 case Instruction::SUB_INT_2ADDR:
2452 is_two_addr = true;
2453 // Fallthrough
2454 case Instruction::SUB_INT:
2455 op = kOpSub;
2456 break;
2457 case Instruction::MUL_INT_2ADDR:
2458 is_two_addr = true;
2459 // Fallthrough
2460 case Instruction::MUL_INT:
2461 op = kOpMul;
2462 break;
2463 case Instruction::DIV_INT_2ADDR:
2464 is_two_addr = true;
2465 // Fallthrough
2466 case Instruction::DIV_INT:
2467 op = kOpDiv;
2468 is_div_rem = true;
2469 break;
2470 /* NOTE: returns in kArg1 */
2471 case Instruction::REM_INT_2ADDR:
2472 is_two_addr = true;
2473 // Fallthrough
2474 case Instruction::REM_INT:
2475 op = kOpRem;
2476 is_div_rem = true;
2477 break;
2478 case Instruction::AND_INT_2ADDR:
2479 is_two_addr = true;
2480 // Fallthrough
2481 case Instruction::AND_INT:
2482 op = kOpAnd;
2483 break;
2484 case Instruction::OR_INT_2ADDR:
2485 is_two_addr = true;
2486 // Fallthrough
2487 case Instruction::OR_INT:
2488 op = kOpOr;
2489 break;
2490 case Instruction::XOR_INT_2ADDR:
2491 is_two_addr = true;
2492 // Fallthrough
2493 case Instruction::XOR_INT:
2494 op = kOpXor;
2495 break;
2496 case Instruction::SHL_INT_2ADDR:
2497 is_two_addr = true;
2498 // Fallthrough
2499 case Instruction::SHL_INT:
2500 shift_op = true;
2501 op = kOpLsl;
2502 break;
2503 case Instruction::SHR_INT_2ADDR:
2504 is_two_addr = true;
2505 // Fallthrough
2506 case Instruction::SHR_INT:
2507 shift_op = true;
2508 op = kOpAsr;
2509 break;
2510 case Instruction::USHR_INT_2ADDR:
2511 is_two_addr = true;
2512 // Fallthrough
2513 case Instruction::USHR_INT:
2514 shift_op = true;
2515 op = kOpLsr;
2516 break;
2517 default:
2518 LOG(FATAL) << "Invalid word arith op: " << opcode;
2519 }
2520
Mark Mendelle87f9b52014-04-30 14:13:18 -04002521 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002522 if (!is_two_addr &&
2523 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2524 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002525 is_two_addr = true;
2526 }
2527
2528 if (!GenerateTwoOperandInstructions()) {
2529 is_two_addr = false;
2530 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002531
2532 // Get the div/rem stuff out of the way.
2533 if (is_div_rem) {
2534 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2535 StoreValue(rl_dest, rl_result);
2536 return;
2537 }
2538
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002539 // If we generate any memory access below, it will reference a dalvik reg.
2540 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2541
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002542 if (unary) {
2543 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002544 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002545 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002546 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002547 } else {
2548 if (shift_op) {
2549 // X86 doesn't require masking and must use ECX.
buzbee2700f7e2014-03-07 09:46:20 -08002550 RegStorage t_reg = TargetReg(kCount); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002551 LoadValueDirectFixed(rl_rhs, t_reg);
2552 if (is_two_addr) {
2553 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002554 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002555 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2556 if (rl_result.location != kLocPhysReg) {
2557 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002558 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002559 FreeTemp(t_reg);
2560 return;
buzbee091cc402014-03-31 10:14:40 -07002561 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002562 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002563 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002564 FreeTemp(t_reg);
2565 StoreFinalValue(rl_dest, rl_result);
2566 return;
2567 }
2568 }
2569 // Three address form, or we can't do directly.
2570 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2571 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002572 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002573 FreeTemp(t_reg);
2574 } else {
2575 // Multiply is 3 operand only (sort of).
2576 if (is_two_addr && op != kOpMul) {
2577 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002578 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002579 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002580 // Ensure res is in a core reg
2581 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002582 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002583 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002584 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002585 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002586 StoreFinalValue(rl_dest, rl_result);
2587 return;
buzbee091cc402014-03-31 10:14:40 -07002588 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002589 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002590 StoreFinalValue(rl_dest, rl_result);
2591 return;
2592 }
2593 }
2594 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002595 // It might happen rl_rhs and rl_dest are the same VR
2596 // in this case rl_dest is in reg after LoadValue while
2597 // rl_result is not updated yet, so do this
2598 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002599 if (rl_result.location != kLocPhysReg) {
2600 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002601 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002602 return;
buzbee091cc402014-03-31 10:14:40 -07002603 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002604 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002605 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002606 StoreFinalValue(rl_dest, rl_result);
2607 return;
2608 } else {
2609 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2610 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002611 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002612 }
2613 } else {
2614 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002615 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2616 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002617 // We can't optimize with FP registers.
2618 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2619 // Something is difficult, so fall back to the standard case.
2620 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2621 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2622 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002623 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002624 } else {
2625 // We can optimize by moving to result and using memory operands.
2626 if (rl_rhs.location != kLocPhysReg) {
2627 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002628 // We should be careful with order here
2629 // If rl_dest and rl_lhs points to the same VR we should load first
2630 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002631 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2632 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002633 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2634 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002635 // No-op if these are the same.
2636 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002637 } else {
2638 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002639 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002640 }
buzbee2700f7e2014-03-07 09:46:20 -08002641 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002642 } else if (rl_lhs.location != kLocPhysReg) {
2643 // RHS is in a register; LHS is in memory.
2644 if (op != kOpSub) {
2645 // Force RHS into result and operate on memory.
2646 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002647 OpRegCopy(rl_result.reg, rl_rhs.reg);
2648 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002649 } else {
2650 // Subtraction isn't commutative.
2651 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2652 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2653 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002654 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002655 }
2656 } else {
2657 // Both are in registers.
2658 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2659 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2660 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002661 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002662 }
2663 }
2664 }
2665 }
2666 }
2667 StoreValue(rl_dest, rl_result);
2668}
2669
2670bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2671 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002672 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002673 return false;
2674 }
buzbee091cc402014-03-31 10:14:40 -07002675 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002676 return false;
2677 }
2678
2679 // Everything will be fine :-).
2680 return true;
2681}
Chao-ying Fua0147762014-06-06 18:38:49 -07002682
2683void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
2684 if (!Gen64Bit()) {
2685 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2686 return;
2687 }
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002688 rl_src = UpdateLoc(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002689 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2690 if (rl_src.location == kLocPhysReg) {
2691 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2692 } else {
2693 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002694 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002695 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2696 displacement + LOWORD_OFFSET);
2697 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2698 true /* is_load */, true /* is_64bit */);
2699 }
2700 StoreValueWide(rl_dest, rl_result);
2701}
2702
2703void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2704 RegLocation rl_src1, RegLocation rl_shift) {
2705 if (!Gen64Bit()) {
2706 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2707 return;
2708 }
2709
2710 bool is_two_addr = false;
2711 OpKind op = kOpBkpt;
2712 RegLocation rl_result;
2713
2714 switch (opcode) {
2715 case Instruction::SHL_LONG_2ADDR:
2716 is_two_addr = true;
2717 // Fallthrough
2718 case Instruction::SHL_LONG:
2719 op = kOpLsl;
2720 break;
2721 case Instruction::SHR_LONG_2ADDR:
2722 is_two_addr = true;
2723 // Fallthrough
2724 case Instruction::SHR_LONG:
2725 op = kOpAsr;
2726 break;
2727 case Instruction::USHR_LONG_2ADDR:
2728 is_two_addr = true;
2729 // Fallthrough
2730 case Instruction::USHR_LONG:
2731 op = kOpLsr;
2732 break;
2733 default:
2734 op = kOpBkpt;
2735 }
2736
2737 // X86 doesn't require masking and must use ECX.
2738 RegStorage t_reg = TargetReg(kCount); // rCX
2739 LoadValueDirectFixed(rl_shift, t_reg);
2740 if (is_two_addr) {
2741 // Can we do this directly into memory?
2742 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2743 if (rl_result.location != kLocPhysReg) {
2744 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002745 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002746 OpMemReg(op, rl_result, t_reg.GetReg());
2747 } else if (!rl_result.reg.IsFloat()) {
2748 // Can do this directly into the result register
2749 OpRegReg(op, rl_result.reg, t_reg);
2750 StoreFinalValueWide(rl_dest, rl_result);
2751 }
2752 } else {
2753 // Three address form, or we can't do directly.
2754 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2755 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2756 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2757 StoreFinalValueWide(rl_dest, rl_result);
2758 }
2759
2760 FreeTemp(t_reg);
2761}
2762
Brian Carlstrom7940e442013-07-12 13:46:57 -07002763} // namespace art