blob: b8657900e53dd0d7b25567bf85f5238c6cd1ccad [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000053 // Offset by one because we already have emitted the opcode.
54 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070055}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Mark Mendell7a08fb52015-07-15 14:09:35 -0400148void X86Assembler::movntl(const Address& dst, Register src) {
149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xC3);
152 EmitOperand(src, dst);
153}
154
Mark Mendell09ed1a32015-03-25 08:30:06 -0400155void X86Assembler::bswapl(Register dst) {
156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xC8 + dst);
159}
160
Mark Mendellbcee0922015-09-15 21:45:01 -0400161void X86Assembler::bsfl(Register dst, Register src) {
162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
163 EmitUint8(0x0F);
164 EmitUint8(0xBC);
165 EmitRegisterOperand(dst, src);
166}
167
168void X86Assembler::bsfl(Register dst, const Address& src) {
169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
170 EmitUint8(0x0F);
171 EmitUint8(0xBC);
172 EmitOperand(dst, src);
173}
174
Mark Mendell8ae3ffb2015-08-12 21:16:41 -0400175void X86Assembler::bsrl(Register dst, Register src) {
176 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
177 EmitUint8(0x0F);
178 EmitUint8(0xBD);
179 EmitRegisterOperand(dst, src);
180}
181
182void X86Assembler::bsrl(Register dst, const Address& src) {
183 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
184 EmitUint8(0x0F);
185 EmitUint8(0xBD);
186 EmitOperand(dst, src);
187}
188
Aart Bikc39dac12016-01-21 08:59:48 -0800189void X86Assembler::popcntl(Register dst, Register src) {
190 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
191 EmitUint8(0xF3);
192 EmitUint8(0x0F);
193 EmitUint8(0xB8);
194 EmitRegisterOperand(dst, src);
195}
196
197void X86Assembler::popcntl(Register dst, const Address& src) {
198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
199 EmitUint8(0xF3);
200 EmitUint8(0x0F);
201 EmitUint8(0xB8);
202 EmitOperand(dst, src);
203}
204
Ian Rogers2c8f6532011-09-02 17:16:34 -0700205void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700206 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
207 EmitUint8(0x0F);
208 EmitUint8(0xB6);
209 EmitRegisterOperand(dst, src);
210}
211
212
Ian Rogers2c8f6532011-09-02 17:16:34 -0700213void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
215 EmitUint8(0x0F);
216 EmitUint8(0xB6);
217 EmitOperand(dst, src);
218}
219
220
Ian Rogers2c8f6532011-09-02 17:16:34 -0700221void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700222 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
223 EmitUint8(0x0F);
224 EmitUint8(0xBE);
225 EmitRegisterOperand(dst, src);
226}
227
228
Ian Rogers2c8f6532011-09-02 17:16:34 -0700229void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700230 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
231 EmitUint8(0x0F);
232 EmitUint8(0xBE);
233 EmitOperand(dst, src);
234}
235
236
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700237void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700238 LOG(FATAL) << "Use movzxb or movsxb instead.";
239}
240
241
Ian Rogers2c8f6532011-09-02 17:16:34 -0700242void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700243 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
244 EmitUint8(0x88);
245 EmitOperand(src, dst);
246}
247
248
Ian Rogers2c8f6532011-09-02 17:16:34 -0700249void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700250 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
251 EmitUint8(0xC6);
252 EmitOperand(EAX, dst);
253 CHECK(imm.is_int8());
254 EmitUint8(imm.value() & 0xFF);
255}
256
257
Ian Rogers2c8f6532011-09-02 17:16:34 -0700258void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700259 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
260 EmitUint8(0x0F);
261 EmitUint8(0xB7);
262 EmitRegisterOperand(dst, src);
263}
264
265
Ian Rogers2c8f6532011-09-02 17:16:34 -0700266void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700267 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
268 EmitUint8(0x0F);
269 EmitUint8(0xB7);
270 EmitOperand(dst, src);
271}
272
273
Ian Rogers2c8f6532011-09-02 17:16:34 -0700274void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700275 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
276 EmitUint8(0x0F);
277 EmitUint8(0xBF);
278 EmitRegisterOperand(dst, src);
279}
280
281
Ian Rogers2c8f6532011-09-02 17:16:34 -0700282void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700283 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
284 EmitUint8(0x0F);
285 EmitUint8(0xBF);
286 EmitOperand(dst, src);
287}
288
289
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700290void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700291 LOG(FATAL) << "Use movzxw or movsxw instead.";
292}
293
294
Ian Rogers2c8f6532011-09-02 17:16:34 -0700295void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700296 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
297 EmitOperandSizeOverride();
298 EmitUint8(0x89);
299 EmitOperand(src, dst);
300}
301
302
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100303void X86Assembler::movw(const Address& dst, const Immediate& imm) {
304 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
305 EmitOperandSizeOverride();
306 EmitUint8(0xC7);
307 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100308 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100309 EmitUint8(imm.value() & 0xFF);
310 EmitUint8(imm.value() >> 8);
311}
312
313
Ian Rogers2c8f6532011-09-02 17:16:34 -0700314void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700315 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
316 EmitUint8(0x8D);
317 EmitOperand(dst, src);
318}
319
320
Ian Rogers2c8f6532011-09-02 17:16:34 -0700321void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
323 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700324 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700325 EmitRegisterOperand(dst, src);
326}
327
328
Mark Mendellabdac472016-02-12 13:49:03 -0500329void X86Assembler::cmovl(Condition condition, Register dst, const Address& src) {
330 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
331 EmitUint8(0x0F);
332 EmitUint8(0x40 + condition);
333 EmitOperand(dst, src);
334}
335
336
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000337void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700338 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
339 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700340 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000341 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700342}
343
344
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100345void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
346 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
347 EmitUint8(0x0F);
348 EmitUint8(0x28);
349 EmitXmmRegisterOperand(dst, src);
350}
351
352
Ian Rogers2c8f6532011-09-02 17:16:34 -0700353void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700354 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
355 EmitUint8(0xF3);
356 EmitUint8(0x0F);
357 EmitUint8(0x10);
358 EmitOperand(dst, src);
359}
360
361
Ian Rogers2c8f6532011-09-02 17:16:34 -0700362void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700363 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
364 EmitUint8(0xF3);
365 EmitUint8(0x0F);
366 EmitUint8(0x11);
367 EmitOperand(src, dst);
368}
369
370
Ian Rogers2c8f6532011-09-02 17:16:34 -0700371void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700372 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
373 EmitUint8(0xF3);
374 EmitUint8(0x0F);
375 EmitUint8(0x11);
376 EmitXmmRegisterOperand(src, dst);
377}
378
379
Ian Rogers2c8f6532011-09-02 17:16:34 -0700380void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700381 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
382 EmitUint8(0x66);
383 EmitUint8(0x0F);
384 EmitUint8(0x6E);
385 EmitOperand(dst, Operand(src));
386}
387
388
Ian Rogers2c8f6532011-09-02 17:16:34 -0700389void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700390 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
391 EmitUint8(0x66);
392 EmitUint8(0x0F);
393 EmitUint8(0x7E);
394 EmitOperand(src, Operand(dst));
395}
396
397
Ian Rogers2c8f6532011-09-02 17:16:34 -0700398void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700399 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
400 EmitUint8(0xF3);
401 EmitUint8(0x0F);
402 EmitUint8(0x58);
403 EmitXmmRegisterOperand(dst, src);
404}
405
406
Ian Rogers2c8f6532011-09-02 17:16:34 -0700407void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700408 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
409 EmitUint8(0xF3);
410 EmitUint8(0x0F);
411 EmitUint8(0x58);
412 EmitOperand(dst, src);
413}
414
415
Ian Rogers2c8f6532011-09-02 17:16:34 -0700416void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700417 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
418 EmitUint8(0xF3);
419 EmitUint8(0x0F);
420 EmitUint8(0x5C);
421 EmitXmmRegisterOperand(dst, src);
422}
423
424
Ian Rogers2c8f6532011-09-02 17:16:34 -0700425void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700426 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
427 EmitUint8(0xF3);
428 EmitUint8(0x0F);
429 EmitUint8(0x5C);
430 EmitOperand(dst, src);
431}
432
433
Ian Rogers2c8f6532011-09-02 17:16:34 -0700434void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700435 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
436 EmitUint8(0xF3);
437 EmitUint8(0x0F);
438 EmitUint8(0x59);
439 EmitXmmRegisterOperand(dst, src);
440}
441
442
Ian Rogers2c8f6532011-09-02 17:16:34 -0700443void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700444 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
445 EmitUint8(0xF3);
446 EmitUint8(0x0F);
447 EmitUint8(0x59);
448 EmitOperand(dst, src);
449}
450
451
Ian Rogers2c8f6532011-09-02 17:16:34 -0700452void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700453 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
454 EmitUint8(0xF3);
455 EmitUint8(0x0F);
456 EmitUint8(0x5E);
457 EmitXmmRegisterOperand(dst, src);
458}
459
460
Ian Rogers2c8f6532011-09-02 17:16:34 -0700461void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700462 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
463 EmitUint8(0xF3);
464 EmitUint8(0x0F);
465 EmitUint8(0x5E);
466 EmitOperand(dst, src);
467}
468
469
Ian Rogers2c8f6532011-09-02 17:16:34 -0700470void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700471 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
472 EmitUint8(0xD9);
473 EmitOperand(0, src);
474}
475
476
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500477void X86Assembler::fsts(const Address& dst) {
478 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
479 EmitUint8(0xD9);
480 EmitOperand(2, dst);
481}
482
483
Ian Rogers2c8f6532011-09-02 17:16:34 -0700484void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700485 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
486 EmitUint8(0xD9);
487 EmitOperand(3, dst);
488}
489
490
Ian Rogers2c8f6532011-09-02 17:16:34 -0700491void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700492 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
493 EmitUint8(0xF2);
494 EmitUint8(0x0F);
495 EmitUint8(0x10);
496 EmitOperand(dst, src);
497}
498
499
Ian Rogers2c8f6532011-09-02 17:16:34 -0700500void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700501 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
502 EmitUint8(0xF2);
503 EmitUint8(0x0F);
504 EmitUint8(0x11);
505 EmitOperand(src, dst);
506}
507
508
Ian Rogers2c8f6532011-09-02 17:16:34 -0700509void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700510 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
511 EmitUint8(0xF2);
512 EmitUint8(0x0F);
513 EmitUint8(0x11);
514 EmitXmmRegisterOperand(src, dst);
515}
516
517
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000518void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
519 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
520 EmitUint8(0x66);
521 EmitUint8(0x0F);
522 EmitUint8(0x16);
523 EmitOperand(dst, src);
524}
525
526
527void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
528 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
529 EmitUint8(0x66);
530 EmitUint8(0x0F);
531 EmitUint8(0x17);
532 EmitOperand(src, dst);
533}
534
535
536void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
537 DCHECK(shift_count.is_uint8());
538
539 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
540 EmitUint8(0x66);
541 EmitUint8(0x0F);
542 EmitUint8(0x73);
543 EmitXmmRegisterOperand(3, reg);
544 EmitUint8(shift_count.value());
545}
546
547
Calin Juravle52c48962014-12-16 17:02:57 +0000548void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
549 DCHECK(shift_count.is_uint8());
550
551 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
552 EmitUint8(0x66);
553 EmitUint8(0x0F);
554 EmitUint8(0x73);
555 EmitXmmRegisterOperand(2, reg);
556 EmitUint8(shift_count.value());
557}
558
559
560void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
561 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
562 EmitUint8(0x66);
563 EmitUint8(0x0F);
564 EmitUint8(0x62);
565 EmitXmmRegisterOperand(dst, src);
566}
567
568
Ian Rogers2c8f6532011-09-02 17:16:34 -0700569void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700570 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
571 EmitUint8(0xF2);
572 EmitUint8(0x0F);
573 EmitUint8(0x58);
574 EmitXmmRegisterOperand(dst, src);
575}
576
577
Ian Rogers2c8f6532011-09-02 17:16:34 -0700578void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700579 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
580 EmitUint8(0xF2);
581 EmitUint8(0x0F);
582 EmitUint8(0x58);
583 EmitOperand(dst, src);
584}
585
586
Ian Rogers2c8f6532011-09-02 17:16:34 -0700587void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700588 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
589 EmitUint8(0xF2);
590 EmitUint8(0x0F);
591 EmitUint8(0x5C);
592 EmitXmmRegisterOperand(dst, src);
593}
594
595
Ian Rogers2c8f6532011-09-02 17:16:34 -0700596void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700597 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
598 EmitUint8(0xF2);
599 EmitUint8(0x0F);
600 EmitUint8(0x5C);
601 EmitOperand(dst, src);
602}
603
604
Ian Rogers2c8f6532011-09-02 17:16:34 -0700605void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700606 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
607 EmitUint8(0xF2);
608 EmitUint8(0x0F);
609 EmitUint8(0x59);
610 EmitXmmRegisterOperand(dst, src);
611}
612
613
Ian Rogers2c8f6532011-09-02 17:16:34 -0700614void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700615 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
616 EmitUint8(0xF2);
617 EmitUint8(0x0F);
618 EmitUint8(0x59);
619 EmitOperand(dst, src);
620}
621
622
Ian Rogers2c8f6532011-09-02 17:16:34 -0700623void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700624 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
625 EmitUint8(0xF2);
626 EmitUint8(0x0F);
627 EmitUint8(0x5E);
628 EmitXmmRegisterOperand(dst, src);
629}
630
631
Ian Rogers2c8f6532011-09-02 17:16:34 -0700632void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700633 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
634 EmitUint8(0xF2);
635 EmitUint8(0x0F);
636 EmitUint8(0x5E);
637 EmitOperand(dst, src);
638}
639
640
Ian Rogers2c8f6532011-09-02 17:16:34 -0700641void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700642 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
643 EmitUint8(0xF3);
644 EmitUint8(0x0F);
645 EmitUint8(0x2A);
646 EmitOperand(dst, Operand(src));
647}
648
649
Ian Rogers2c8f6532011-09-02 17:16:34 -0700650void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700651 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
652 EmitUint8(0xF2);
653 EmitUint8(0x0F);
654 EmitUint8(0x2A);
655 EmitOperand(dst, Operand(src));
656}
657
658
Ian Rogers2c8f6532011-09-02 17:16:34 -0700659void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700660 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
661 EmitUint8(0xF3);
662 EmitUint8(0x0F);
663 EmitUint8(0x2D);
664 EmitXmmRegisterOperand(dst, src);
665}
666
667
Ian Rogers2c8f6532011-09-02 17:16:34 -0700668void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700669 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
670 EmitUint8(0xF3);
671 EmitUint8(0x0F);
672 EmitUint8(0x5A);
673 EmitXmmRegisterOperand(dst, src);
674}
675
676
Ian Rogers2c8f6532011-09-02 17:16:34 -0700677void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700678 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
679 EmitUint8(0xF2);
680 EmitUint8(0x0F);
681 EmitUint8(0x2D);
682 EmitXmmRegisterOperand(dst, src);
683}
684
685
Ian Rogers2c8f6532011-09-02 17:16:34 -0700686void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700687 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
688 EmitUint8(0xF3);
689 EmitUint8(0x0F);
690 EmitUint8(0x2C);
691 EmitXmmRegisterOperand(dst, src);
692}
693
694
Ian Rogers2c8f6532011-09-02 17:16:34 -0700695void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700696 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
697 EmitUint8(0xF2);
698 EmitUint8(0x0F);
699 EmitUint8(0x2C);
700 EmitXmmRegisterOperand(dst, src);
701}
702
703
Ian Rogers2c8f6532011-09-02 17:16:34 -0700704void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700705 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
706 EmitUint8(0xF2);
707 EmitUint8(0x0F);
708 EmitUint8(0x5A);
709 EmitXmmRegisterOperand(dst, src);
710}
711
712
Ian Rogers2c8f6532011-09-02 17:16:34 -0700713void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700714 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
715 EmitUint8(0xF3);
716 EmitUint8(0x0F);
717 EmitUint8(0xE6);
718 EmitXmmRegisterOperand(dst, src);
719}
720
721
Ian Rogers2c8f6532011-09-02 17:16:34 -0700722void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700723 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
724 EmitUint8(0x0F);
725 EmitUint8(0x2F);
726 EmitXmmRegisterOperand(a, b);
727}
728
729
Aart Bik18ba1212016-08-01 14:11:20 -0700730void X86Assembler::comiss(XmmRegister a, const Address& b) {
731 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
732 EmitUint8(0x0F);
733 EmitUint8(0x2F);
734 EmitOperand(a, b);
735}
736
737
Ian Rogers2c8f6532011-09-02 17:16:34 -0700738void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700739 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
740 EmitUint8(0x66);
741 EmitUint8(0x0F);
742 EmitUint8(0x2F);
743 EmitXmmRegisterOperand(a, b);
744}
745
746
Aart Bik18ba1212016-08-01 14:11:20 -0700747void X86Assembler::comisd(XmmRegister a, const Address& b) {
748 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
749 EmitUint8(0x66);
750 EmitUint8(0x0F);
751 EmitUint8(0x2F);
752 EmitOperand(a, b);
753}
754
755
Calin Juravleddb7df22014-11-25 20:56:51 +0000756void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
757 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
758 EmitUint8(0x0F);
759 EmitUint8(0x2E);
760 EmitXmmRegisterOperand(a, b);
761}
762
763
Mark Mendell9f51f262015-10-30 09:21:37 -0400764void X86Assembler::ucomiss(XmmRegister a, const Address& b) {
765 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
766 EmitUint8(0x0F);
767 EmitUint8(0x2E);
768 EmitOperand(a, b);
769}
770
771
Calin Juravleddb7df22014-11-25 20:56:51 +0000772void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
773 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
774 EmitUint8(0x66);
775 EmitUint8(0x0F);
776 EmitUint8(0x2E);
777 EmitXmmRegisterOperand(a, b);
778}
779
780
Mark Mendell9f51f262015-10-30 09:21:37 -0400781void X86Assembler::ucomisd(XmmRegister a, const Address& b) {
782 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
783 EmitUint8(0x66);
784 EmitUint8(0x0F);
785 EmitUint8(0x2E);
786 EmitOperand(a, b);
787}
788
789
Mark Mendellfb8d2792015-03-31 22:16:59 -0400790void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) {
791 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
792 EmitUint8(0x66);
793 EmitUint8(0x0F);
794 EmitUint8(0x3A);
795 EmitUint8(0x0B);
796 EmitXmmRegisterOperand(dst, src);
797 EmitUint8(imm.value());
798}
799
800
801void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) {
802 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
803 EmitUint8(0x66);
804 EmitUint8(0x0F);
805 EmitUint8(0x3A);
806 EmitUint8(0x0A);
807 EmitXmmRegisterOperand(dst, src);
808 EmitUint8(imm.value());
809}
810
811
Ian Rogers2c8f6532011-09-02 17:16:34 -0700812void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700813 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
814 EmitUint8(0xF2);
815 EmitUint8(0x0F);
816 EmitUint8(0x51);
817 EmitXmmRegisterOperand(dst, src);
818}
819
820
Ian Rogers2c8f6532011-09-02 17:16:34 -0700821void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700822 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
823 EmitUint8(0xF3);
824 EmitUint8(0x0F);
825 EmitUint8(0x51);
826 EmitXmmRegisterOperand(dst, src);
827}
828
829
Ian Rogers2c8f6532011-09-02 17:16:34 -0700830void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700831 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
832 EmitUint8(0x66);
833 EmitUint8(0x0F);
834 EmitUint8(0x57);
835 EmitOperand(dst, src);
836}
837
838
Ian Rogers2c8f6532011-09-02 17:16:34 -0700839void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700840 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
841 EmitUint8(0x66);
842 EmitUint8(0x0F);
843 EmitUint8(0x57);
844 EmitXmmRegisterOperand(dst, src);
845}
846
847
Mark Mendell09ed1a32015-03-25 08:30:06 -0400848void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
849 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
850 EmitUint8(0x0F);
851 EmitUint8(0x54);
852 EmitXmmRegisterOperand(dst, src);
853}
854
855
856void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
857 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
858 EmitUint8(0x66);
859 EmitUint8(0x0F);
860 EmitUint8(0x54);
861 EmitXmmRegisterOperand(dst, src);
862}
863
864
865void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
866 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
867 EmitUint8(0x66);
868 EmitUint8(0x0F);
869 EmitUint8(0x56);
870 EmitXmmRegisterOperand(dst, src);
871}
872
873
Ian Rogers2c8f6532011-09-02 17:16:34 -0700874void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700875 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
876 EmitUint8(0x0F);
877 EmitUint8(0x57);
878 EmitOperand(dst, src);
879}
880
881
Mark Mendell09ed1a32015-03-25 08:30:06 -0400882void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
883 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
884 EmitUint8(0x0F);
885 EmitUint8(0x56);
886 EmitXmmRegisterOperand(dst, src);
887}
888
889
Ian Rogers2c8f6532011-09-02 17:16:34 -0700890void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700891 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
892 EmitUint8(0x0F);
893 EmitUint8(0x57);
894 EmitXmmRegisterOperand(dst, src);
895}
896
897
Mark Mendell09ed1a32015-03-25 08:30:06 -0400898void X86Assembler::andps(XmmRegister dst, const Address& src) {
899 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
900 EmitUint8(0x0F);
901 EmitUint8(0x54);
902 EmitOperand(dst, src);
903}
904
905
Ian Rogers2c8f6532011-09-02 17:16:34 -0700906void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700907 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
908 EmitUint8(0x66);
909 EmitUint8(0x0F);
910 EmitUint8(0x54);
911 EmitOperand(dst, src);
912}
913
914
Ian Rogers2c8f6532011-09-02 17:16:34 -0700915void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700916 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
917 EmitUint8(0xDD);
918 EmitOperand(0, src);
919}
920
921
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500922void X86Assembler::fstl(const Address& dst) {
923 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
924 EmitUint8(0xDD);
925 EmitOperand(2, dst);
926}
927
928
Ian Rogers2c8f6532011-09-02 17:16:34 -0700929void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700930 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
931 EmitUint8(0xDD);
932 EmitOperand(3, dst);
933}
934
935
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500936void X86Assembler::fstsw() {
937 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
938 EmitUint8(0x9B);
939 EmitUint8(0xDF);
940 EmitUint8(0xE0);
941}
942
943
Ian Rogers2c8f6532011-09-02 17:16:34 -0700944void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700945 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
946 EmitUint8(0xD9);
947 EmitOperand(7, dst);
948}
949
950
Ian Rogers2c8f6532011-09-02 17:16:34 -0700951void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700952 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
953 EmitUint8(0xD9);
954 EmitOperand(5, src);
955}
956
957
Ian Rogers2c8f6532011-09-02 17:16:34 -0700958void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700959 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
960 EmitUint8(0xDF);
961 EmitOperand(7, dst);
962}
963
964
Ian Rogers2c8f6532011-09-02 17:16:34 -0700965void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700966 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
967 EmitUint8(0xDB);
968 EmitOperand(3, dst);
969}
970
971
Ian Rogers2c8f6532011-09-02 17:16:34 -0700972void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700973 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
974 EmitUint8(0xDF);
975 EmitOperand(5, src);
976}
977
978
Roland Levillain0a186012015-04-13 17:00:20 +0100979void X86Assembler::filds(const Address& src) {
980 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
981 EmitUint8(0xDB);
982 EmitOperand(0, src);
983}
984
985
Ian Rogers2c8f6532011-09-02 17:16:34 -0700986void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700987 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
988 EmitUint8(0xD9);
989 EmitUint8(0xF7);
990}
991
992
Ian Rogers2c8f6532011-09-02 17:16:34 -0700993void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700994 CHECK_LT(index.value(), 7);
995 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
996 EmitUint8(0xDD);
997 EmitUint8(0xC0 + index.value());
998}
999
1000
Ian Rogers2c8f6532011-09-02 17:16:34 -07001001void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001002 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1003 EmitUint8(0xD9);
1004 EmitUint8(0xFE);
1005}
1006
1007
Ian Rogers2c8f6532011-09-02 17:16:34 -07001008void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001009 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1010 EmitUint8(0xD9);
1011 EmitUint8(0xFF);
1012}
1013
1014
Ian Rogers2c8f6532011-09-02 17:16:34 -07001015void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001016 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1017 EmitUint8(0xD9);
1018 EmitUint8(0xF2);
1019}
1020
1021
Mark Mendell24f2dfa2015-01-14 19:51:45 -05001022void X86Assembler::fucompp() {
1023 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1024 EmitUint8(0xDA);
1025 EmitUint8(0xE9);
1026}
1027
1028
1029void X86Assembler::fprem() {
1030 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1031 EmitUint8(0xD9);
1032 EmitUint8(0xF8);
1033}
1034
1035
Ian Rogers2c8f6532011-09-02 17:16:34 -07001036void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1038 EmitUint8(0x87);
1039 EmitRegisterOperand(dst, src);
1040}
1041
Nicolas Geoffray3c049742014-09-24 18:10:46 +01001042
Ian Rogers7caad772012-03-30 01:07:54 -07001043void X86Assembler::xchgl(Register reg, const Address& address) {
1044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1045 EmitUint8(0x87);
1046 EmitOperand(reg, address);
1047}
1048
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001049
Serguei Katkov3b625932016-05-06 10:24:17 +06001050void X86Assembler::cmpb(const Address& address, const Immediate& imm) {
1051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1052 EmitUint8(0x80);
1053 EmitOperand(7, address);
1054 EmitUint8(imm.value() & 0xFF);
1055}
1056
1057
Nicolas Geoffray3c049742014-09-24 18:10:46 +01001058void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
1059 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1060 EmitUint8(0x66);
1061 EmitComplex(7, address, imm);
1062}
1063
1064
Ian Rogers2c8f6532011-09-02 17:16:34 -07001065void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001066 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1067 EmitComplex(7, Operand(reg), imm);
1068}
1069
1070
Ian Rogers2c8f6532011-09-02 17:16:34 -07001071void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001072 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1073 EmitUint8(0x3B);
1074 EmitOperand(reg0, Operand(reg1));
1075}
1076
1077
Ian Rogers2c8f6532011-09-02 17:16:34 -07001078void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001079 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1080 EmitUint8(0x3B);
1081 EmitOperand(reg, address);
1082}
1083
1084
Ian Rogers2c8f6532011-09-02 17:16:34 -07001085void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001086 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1087 EmitUint8(0x03);
1088 EmitRegisterOperand(dst, src);
1089}
1090
1091
Ian Rogers2c8f6532011-09-02 17:16:34 -07001092void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001093 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1094 EmitUint8(0x03);
1095 EmitOperand(reg, address);
1096}
1097
1098
Ian Rogers2c8f6532011-09-02 17:16:34 -07001099void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1101 EmitUint8(0x39);
1102 EmitOperand(reg, address);
1103}
1104
1105
Ian Rogers2c8f6532011-09-02 17:16:34 -07001106void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1108 EmitComplex(7, address, imm);
1109}
1110
1111
Ian Rogers2c8f6532011-09-02 17:16:34 -07001112void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001113 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1114 EmitUint8(0x85);
1115 EmitRegisterOperand(reg1, reg2);
1116}
1117
1118
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001119void X86Assembler::testl(Register reg, const Address& address) {
1120 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1121 EmitUint8(0x85);
1122 EmitOperand(reg, address);
1123}
1124
1125
Ian Rogers2c8f6532011-09-02 17:16:34 -07001126void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001127 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1128 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1129 // we only test the byte register to keep the encoding short.
1130 if (immediate.is_uint8() && reg < 4) {
1131 // Use zero-extended 8-bit immediate.
1132 if (reg == EAX) {
1133 EmitUint8(0xA8);
1134 } else {
1135 EmitUint8(0xF6);
1136 EmitUint8(0xC0 + reg);
1137 }
1138 EmitUint8(immediate.value() & 0xFF);
1139 } else if (reg == EAX) {
1140 // Use short form if the destination is EAX.
1141 EmitUint8(0xA9);
1142 EmitImmediate(immediate);
1143 } else {
1144 EmitUint8(0xF7);
1145 EmitOperand(0, Operand(reg));
1146 EmitImmediate(immediate);
1147 }
1148}
1149
1150
Ian Rogers2c8f6532011-09-02 17:16:34 -07001151void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001152 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1153 EmitUint8(0x23);
1154 EmitOperand(dst, Operand(src));
1155}
1156
1157
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001158void X86Assembler::andl(Register reg, const Address& address) {
1159 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1160 EmitUint8(0x23);
1161 EmitOperand(reg, address);
1162}
1163
1164
Ian Rogers2c8f6532011-09-02 17:16:34 -07001165void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001166 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1167 EmitComplex(4, Operand(dst), imm);
1168}
1169
1170
Ian Rogers2c8f6532011-09-02 17:16:34 -07001171void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001172 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1173 EmitUint8(0x0B);
1174 EmitOperand(dst, Operand(src));
1175}
1176
1177
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001178void X86Assembler::orl(Register reg, const Address& address) {
1179 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1180 EmitUint8(0x0B);
1181 EmitOperand(reg, address);
1182}
1183
1184
Ian Rogers2c8f6532011-09-02 17:16:34 -07001185void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1187 EmitComplex(1, Operand(dst), imm);
1188}
1189
1190
Ian Rogers2c8f6532011-09-02 17:16:34 -07001191void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001192 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1193 EmitUint8(0x33);
1194 EmitOperand(dst, Operand(src));
1195}
1196
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001197
1198void X86Assembler::xorl(Register reg, const Address& address) {
1199 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1200 EmitUint8(0x33);
1201 EmitOperand(reg, address);
1202}
1203
1204
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001205void X86Assembler::xorl(Register dst, const Immediate& imm) {
1206 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1207 EmitComplex(6, Operand(dst), imm);
1208}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001209
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001210
Ian Rogers2c8f6532011-09-02 17:16:34 -07001211void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001212 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1213 EmitComplex(0, Operand(reg), imm);
1214}
1215
1216
Ian Rogers2c8f6532011-09-02 17:16:34 -07001217void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001218 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1219 EmitUint8(0x01);
1220 EmitOperand(reg, address);
1221}
1222
1223
Ian Rogers2c8f6532011-09-02 17:16:34 -07001224void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001225 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1226 EmitComplex(0, address, imm);
1227}
1228
1229
Ian Rogers2c8f6532011-09-02 17:16:34 -07001230void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001231 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1232 EmitComplex(2, Operand(reg), imm);
1233}
1234
1235
Ian Rogers2c8f6532011-09-02 17:16:34 -07001236void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001237 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1238 EmitUint8(0x13);
1239 EmitOperand(dst, Operand(src));
1240}
1241
1242
Ian Rogers2c8f6532011-09-02 17:16:34 -07001243void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001244 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1245 EmitUint8(0x13);
1246 EmitOperand(dst, address);
1247}
1248
1249
Ian Rogers2c8f6532011-09-02 17:16:34 -07001250void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001251 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1252 EmitUint8(0x2B);
1253 EmitOperand(dst, Operand(src));
1254}
1255
1256
Ian Rogers2c8f6532011-09-02 17:16:34 -07001257void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001258 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1259 EmitComplex(5, Operand(reg), imm);
1260}
1261
1262
Ian Rogers2c8f6532011-09-02 17:16:34 -07001263void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001264 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1265 EmitUint8(0x2B);
1266 EmitOperand(reg, address);
1267}
1268
1269
Mark Mendell09ed1a32015-03-25 08:30:06 -04001270void X86Assembler::subl(const Address& address, Register reg) {
1271 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1272 EmitUint8(0x29);
1273 EmitOperand(reg, address);
1274}
1275
1276
Ian Rogers2c8f6532011-09-02 17:16:34 -07001277void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001278 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1279 EmitUint8(0x99);
1280}
1281
1282
Ian Rogers2c8f6532011-09-02 17:16:34 -07001283void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001284 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1285 EmitUint8(0xF7);
1286 EmitUint8(0xF8 | reg);
1287}
1288
1289
Ian Rogers2c8f6532011-09-02 17:16:34 -07001290void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001291 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1292 EmitUint8(0x0F);
1293 EmitUint8(0xAF);
1294 EmitOperand(dst, Operand(src));
1295}
1296
1297
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001298void X86Assembler::imull(Register dst, Register src, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001299 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001300 // See whether imm can be represented as a sign-extended 8bit value.
1301 int32_t v32 = static_cast<int32_t>(imm.value());
1302 if (IsInt<8>(v32)) {
1303 // Sign-extension works.
1304 EmitUint8(0x6B);
1305 EmitOperand(dst, Operand(src));
1306 EmitUint8(static_cast<uint8_t>(v32 & 0xFF));
1307 } else {
1308 // Not representable, use full immediate.
1309 EmitUint8(0x69);
1310 EmitOperand(dst, Operand(src));
1311 EmitImmediate(imm);
1312 }
1313}
1314
1315
1316void X86Assembler::imull(Register reg, const Immediate& imm) {
1317 imull(reg, reg, imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001318}
1319
1320
Ian Rogers2c8f6532011-09-02 17:16:34 -07001321void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1323 EmitUint8(0x0F);
1324 EmitUint8(0xAF);
1325 EmitOperand(reg, address);
1326}
1327
1328
Ian Rogers2c8f6532011-09-02 17:16:34 -07001329void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001330 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1331 EmitUint8(0xF7);
1332 EmitOperand(5, Operand(reg));
1333}
1334
1335
Ian Rogers2c8f6532011-09-02 17:16:34 -07001336void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001337 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1338 EmitUint8(0xF7);
1339 EmitOperand(5, address);
1340}
1341
1342
Ian Rogers2c8f6532011-09-02 17:16:34 -07001343void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001344 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1345 EmitUint8(0xF7);
1346 EmitOperand(4, Operand(reg));
1347}
1348
1349
Ian Rogers2c8f6532011-09-02 17:16:34 -07001350void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001351 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1352 EmitUint8(0xF7);
1353 EmitOperand(4, address);
1354}
1355
1356
Ian Rogers2c8f6532011-09-02 17:16:34 -07001357void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001358 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1359 EmitUint8(0x1B);
1360 EmitOperand(dst, Operand(src));
1361}
1362
1363
Ian Rogers2c8f6532011-09-02 17:16:34 -07001364void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001365 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1366 EmitComplex(3, Operand(reg), imm);
1367}
1368
1369
Ian Rogers2c8f6532011-09-02 17:16:34 -07001370void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001371 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1372 EmitUint8(0x1B);
1373 EmitOperand(dst, address);
1374}
1375
1376
Mark Mendell09ed1a32015-03-25 08:30:06 -04001377void X86Assembler::sbbl(const Address& address, Register src) {
1378 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1379 EmitUint8(0x19);
1380 EmitOperand(src, address);
1381}
1382
1383
Ian Rogers2c8f6532011-09-02 17:16:34 -07001384void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001385 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1386 EmitUint8(0x40 + reg);
1387}
1388
1389
Ian Rogers2c8f6532011-09-02 17:16:34 -07001390void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001391 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1392 EmitUint8(0xFF);
1393 EmitOperand(0, address);
1394}
1395
1396
Ian Rogers2c8f6532011-09-02 17:16:34 -07001397void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001398 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1399 EmitUint8(0x48 + reg);
1400}
1401
1402
Ian Rogers2c8f6532011-09-02 17:16:34 -07001403void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001404 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1405 EmitUint8(0xFF);
1406 EmitOperand(1, address);
1407}
1408
1409
Ian Rogers2c8f6532011-09-02 17:16:34 -07001410void X86Assembler::shll(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001411 EmitGenericShift(4, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001412}
1413
1414
Ian Rogers2c8f6532011-09-02 17:16:34 -07001415void X86Assembler::shll(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001416 EmitGenericShift(4, Operand(operand), shifter);
1417}
1418
1419
1420void X86Assembler::shll(const Address& address, const Immediate& imm) {
1421 EmitGenericShift(4, address, imm);
1422}
1423
1424
1425void X86Assembler::shll(const Address& address, Register shifter) {
1426 EmitGenericShift(4, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001427}
1428
1429
Ian Rogers2c8f6532011-09-02 17:16:34 -07001430void X86Assembler::shrl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001431 EmitGenericShift(5, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001432}
1433
1434
Ian Rogers2c8f6532011-09-02 17:16:34 -07001435void X86Assembler::shrl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001436 EmitGenericShift(5, Operand(operand), shifter);
1437}
1438
1439
1440void X86Assembler::shrl(const Address& address, const Immediate& imm) {
1441 EmitGenericShift(5, address, imm);
1442}
1443
1444
1445void X86Assembler::shrl(const Address& address, Register shifter) {
1446 EmitGenericShift(5, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001447}
1448
1449
Ian Rogers2c8f6532011-09-02 17:16:34 -07001450void X86Assembler::sarl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001451 EmitGenericShift(7, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001452}
1453
1454
Ian Rogers2c8f6532011-09-02 17:16:34 -07001455void X86Assembler::sarl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001456 EmitGenericShift(7, Operand(operand), shifter);
1457}
1458
1459
1460void X86Assembler::sarl(const Address& address, const Immediate& imm) {
1461 EmitGenericShift(7, address, imm);
1462}
1463
1464
1465void X86Assembler::sarl(const Address& address, Register shifter) {
1466 EmitGenericShift(7, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001467}
1468
1469
Calin Juravle9aec02f2014-11-18 23:06:35 +00001470void X86Assembler::shld(Register dst, Register src, Register shifter) {
1471 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001472 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1473 EmitUint8(0x0F);
1474 EmitUint8(0xA5);
1475 EmitRegisterOperand(src, dst);
1476}
1477
1478
Mark P Mendell73945692015-04-29 14:56:17 +00001479void X86Assembler::shld(Register dst, Register src, const Immediate& imm) {
1480 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1481 EmitUint8(0x0F);
1482 EmitUint8(0xA4);
1483 EmitRegisterOperand(src, dst);
1484 EmitUint8(imm.value() & 0xFF);
1485}
1486
1487
Calin Juravle9aec02f2014-11-18 23:06:35 +00001488void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1489 DCHECK_EQ(ECX, shifter);
1490 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1491 EmitUint8(0x0F);
1492 EmitUint8(0xAD);
1493 EmitRegisterOperand(src, dst);
1494}
1495
1496
Mark P Mendell73945692015-04-29 14:56:17 +00001497void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) {
1498 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1499 EmitUint8(0x0F);
1500 EmitUint8(0xAC);
1501 EmitRegisterOperand(src, dst);
1502 EmitUint8(imm.value() & 0xFF);
1503}
1504
1505
Mark Mendellbcee0922015-09-15 21:45:01 -04001506void X86Assembler::roll(Register reg, const Immediate& imm) {
1507 EmitGenericShift(0, Operand(reg), imm);
1508}
1509
1510
1511void X86Assembler::roll(Register operand, Register shifter) {
1512 EmitGenericShift(0, Operand(operand), shifter);
1513}
1514
1515
1516void X86Assembler::rorl(Register reg, const Immediate& imm) {
1517 EmitGenericShift(1, Operand(reg), imm);
1518}
1519
1520
1521void X86Assembler::rorl(Register operand, Register shifter) {
1522 EmitGenericShift(1, Operand(operand), shifter);
1523}
1524
1525
Ian Rogers2c8f6532011-09-02 17:16:34 -07001526void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001527 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1528 EmitUint8(0xF7);
1529 EmitOperand(3, Operand(reg));
1530}
1531
1532
Ian Rogers2c8f6532011-09-02 17:16:34 -07001533void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001534 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1535 EmitUint8(0xF7);
1536 EmitUint8(0xD0 | reg);
1537}
1538
1539
Ian Rogers2c8f6532011-09-02 17:16:34 -07001540void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001541 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1542 EmitUint8(0xC8);
1543 CHECK(imm.is_uint16());
1544 EmitUint8(imm.value() & 0xFF);
1545 EmitUint8((imm.value() >> 8) & 0xFF);
1546 EmitUint8(0x00);
1547}
1548
1549
Ian Rogers2c8f6532011-09-02 17:16:34 -07001550void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001551 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1552 EmitUint8(0xC9);
1553}
1554
1555
Ian Rogers2c8f6532011-09-02 17:16:34 -07001556void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001557 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1558 EmitUint8(0xC3);
1559}
1560
1561
Ian Rogers2c8f6532011-09-02 17:16:34 -07001562void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001563 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1564 EmitUint8(0xC2);
1565 CHECK(imm.is_uint16());
1566 EmitUint8(imm.value() & 0xFF);
1567 EmitUint8((imm.value() >> 8) & 0xFF);
1568}
1569
1570
1571
Ian Rogers2c8f6532011-09-02 17:16:34 -07001572void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001573 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1574 EmitUint8(0x90);
1575}
1576
1577
Ian Rogers2c8f6532011-09-02 17:16:34 -07001578void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001579 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1580 EmitUint8(0xCC);
1581}
1582
1583
Ian Rogers2c8f6532011-09-02 17:16:34 -07001584void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001585 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1586 EmitUint8(0xF4);
1587}
1588
1589
Ian Rogers2c8f6532011-09-02 17:16:34 -07001590void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001591 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1592 if (label->IsBound()) {
1593 static const int kShortSize = 2;
1594 static const int kLongSize = 6;
1595 int offset = label->Position() - buffer_.Size();
1596 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001597 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001598 EmitUint8(0x70 + condition);
1599 EmitUint8((offset - kShortSize) & 0xFF);
1600 } else {
1601 EmitUint8(0x0F);
1602 EmitUint8(0x80 + condition);
1603 EmitInt32(offset - kLongSize);
1604 }
1605 } else {
1606 EmitUint8(0x0F);
1607 EmitUint8(0x80 + condition);
1608 EmitLabelLink(label);
1609 }
1610}
1611
1612
Mark Mendell73f455e2015-08-21 09:30:05 -04001613void X86Assembler::j(Condition condition, NearLabel* label) {
1614 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1615 if (label->IsBound()) {
1616 static const int kShortSize = 2;
1617 int offset = label->Position() - buffer_.Size();
1618 CHECK_LE(offset, 0);
1619 CHECK(IsInt<8>(offset - kShortSize));
1620 EmitUint8(0x70 + condition);
1621 EmitUint8((offset - kShortSize) & 0xFF);
1622 } else {
1623 EmitUint8(0x70 + condition);
1624 EmitLabelLink(label);
1625 }
1626}
1627
1628
1629void X86Assembler::jecxz(NearLabel* label) {
1630 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1631 if (label->IsBound()) {
1632 static const int kShortSize = 2;
1633 int offset = label->Position() - buffer_.Size();
1634 CHECK_LE(offset, 0);
1635 CHECK(IsInt<8>(offset - kShortSize));
1636 EmitUint8(0xE3);
1637 EmitUint8((offset - kShortSize) & 0xFF);
1638 } else {
1639 EmitUint8(0xE3);
1640 EmitLabelLink(label);
1641 }
1642}
1643
1644
Ian Rogers2c8f6532011-09-02 17:16:34 -07001645void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001646 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1647 EmitUint8(0xFF);
1648 EmitRegisterOperand(4, reg);
1649}
1650
Ian Rogers7caad772012-03-30 01:07:54 -07001651void X86Assembler::jmp(const Address& address) {
1652 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1653 EmitUint8(0xFF);
1654 EmitOperand(4, address);
1655}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001656
Ian Rogers2c8f6532011-09-02 17:16:34 -07001657void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001658 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1659 if (label->IsBound()) {
1660 static const int kShortSize = 2;
1661 static const int kLongSize = 5;
1662 int offset = label->Position() - buffer_.Size();
1663 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001664 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001665 EmitUint8(0xEB);
1666 EmitUint8((offset - kShortSize) & 0xFF);
1667 } else {
1668 EmitUint8(0xE9);
1669 EmitInt32(offset - kLongSize);
1670 }
1671 } else {
1672 EmitUint8(0xE9);
1673 EmitLabelLink(label);
1674 }
1675}
1676
1677
Mark Mendell73f455e2015-08-21 09:30:05 -04001678void X86Assembler::jmp(NearLabel* label) {
1679 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1680 if (label->IsBound()) {
1681 static const int kShortSize = 2;
1682 int offset = label->Position() - buffer_.Size();
1683 CHECK_LE(offset, 0);
1684 CHECK(IsInt<8>(offset - kShortSize));
1685 EmitUint8(0xEB);
1686 EmitUint8((offset - kShortSize) & 0xFF);
1687 } else {
1688 EmitUint8(0xEB);
1689 EmitLabelLink(label);
1690 }
1691}
1692
1693
Andreas Gampe21030dd2015-05-07 14:46:15 -07001694void X86Assembler::repne_scasw() {
1695 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1696 EmitUint8(0x66);
1697 EmitUint8(0xF2);
1698 EmitUint8(0xAF);
1699}
1700
1701
agicsaki71311f82015-07-27 11:34:13 -07001702void X86Assembler::repe_cmpsw() {
1703 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1704 EmitUint8(0x66);
1705 EmitUint8(0xF3);
1706 EmitUint8(0xA7);
1707}
1708
1709
agicsaki970abfb2015-07-31 10:31:14 -07001710void X86Assembler::repe_cmpsl() {
1711 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1712 EmitUint8(0xF3);
1713 EmitUint8(0xA7);
1714}
1715
1716
Mark Mendellb9c4bbe2015-07-01 14:26:52 -04001717void X86Assembler::rep_movsw() {
1718 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1719 EmitUint8(0x66);
1720 EmitUint8(0xF3);
1721 EmitUint8(0xA5);
1722}
1723
1724
Ian Rogers2c8f6532011-09-02 17:16:34 -07001725X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001726 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1727 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001728 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001729}
1730
1731
Ian Rogers2c8f6532011-09-02 17:16:34 -07001732void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001733 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1734 EmitUint8(0x0F);
1735 EmitUint8(0xB1);
1736 EmitOperand(reg, address);
1737}
1738
Mark Mendell58d25fd2015-04-03 14:52:31 -04001739
1740void X86Assembler::cmpxchg8b(const Address& address) {
1741 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1742 EmitUint8(0x0F);
1743 EmitUint8(0xC7);
1744 EmitOperand(1, address);
1745}
1746
1747
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001748void X86Assembler::mfence() {
1749 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1750 EmitUint8(0x0F);
1751 EmitUint8(0xAE);
1752 EmitUint8(0xF0);
1753}
1754
Ian Rogers2c8f6532011-09-02 17:16:34 -07001755X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001756 // TODO: fs is a prefix and not an instruction
1757 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1758 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001759 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001760}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001761
Ian Rogersbefbd572014-03-06 01:13:39 -08001762X86Assembler* X86Assembler::gs() {
1763 // TODO: fs is a prefix and not an instruction
1764 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1765 EmitUint8(0x65);
1766 return this;
1767}
1768
Ian Rogers2c8f6532011-09-02 17:16:34 -07001769void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001770 int value = imm.value();
1771 if (value > 0) {
1772 if (value == 1) {
1773 incl(reg);
1774 } else if (value != 0) {
1775 addl(reg, imm);
1776 }
1777 } else if (value < 0) {
1778 value = -value;
1779 if (value == 1) {
1780 decl(reg);
1781 } else if (value != 0) {
1782 subl(reg, Immediate(value));
1783 }
1784 }
1785}
1786
1787
Roland Levillain647b9ed2014-11-27 12:06:00 +00001788void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1789 // TODO: Need to have a code constants table.
1790 pushl(Immediate(High32Bits(value)));
1791 pushl(Immediate(Low32Bits(value)));
1792 movsd(dst, Address(ESP, 0));
1793 addl(ESP, Immediate(2 * sizeof(int32_t)));
1794}
1795
1796
Ian Rogers2c8f6532011-09-02 17:16:34 -07001797void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001798 // TODO: Need to have a code constants table.
1799 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001800 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001801}
1802
1803
Ian Rogers2c8f6532011-09-02 17:16:34 -07001804void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001805 CHECK(IsPowerOfTwo(alignment));
1806 // Emit nop instruction until the real position is aligned.
1807 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1808 nop();
1809 }
1810}
1811
1812
Ian Rogers2c8f6532011-09-02 17:16:34 -07001813void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001814 int bound = buffer_.Size();
1815 CHECK(!label->IsBound()); // Labels can only be bound once.
1816 while (label->IsLinked()) {
1817 int position = label->LinkPosition();
1818 int next = buffer_.Load<int32_t>(position);
1819 buffer_.Store<int32_t>(position, bound - (position + 4));
1820 label->position_ = next;
1821 }
1822 label->BindTo(bound);
1823}
1824
1825
Mark Mendell73f455e2015-08-21 09:30:05 -04001826void X86Assembler::Bind(NearLabel* label) {
1827 int bound = buffer_.Size();
1828 CHECK(!label->IsBound()); // Labels can only be bound once.
1829 while (label->IsLinked()) {
1830 int position = label->LinkPosition();
1831 uint8_t delta = buffer_.Load<uint8_t>(position);
1832 int offset = bound - (position + 1);
1833 CHECK(IsInt<8>(offset));
1834 buffer_.Store<int8_t>(position, offset);
1835 label->position_ = delta != 0u ? label->position_ - delta : 0;
1836 }
1837 label->BindTo(bound);
1838}
1839
1840
Ian Rogers44fb0d02012-03-23 16:46:24 -07001841void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1842 CHECK_GE(reg_or_opcode, 0);
1843 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001844 const int length = operand.length_;
1845 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001846 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001847 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001848 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001849 // Emit the rest of the encoded operand.
1850 for (int i = 1; i < length; i++) {
1851 EmitUint8(operand.encoding_[i]);
1852 }
Mark Mendell0616ae02015-04-17 12:49:27 -04001853 AssemblerFixup* fixup = operand.GetFixup();
1854 if (fixup != nullptr) {
1855 EmitFixup(fixup);
1856 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001857}
1858
1859
Ian Rogers2c8f6532011-09-02 17:16:34 -07001860void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001861 EmitInt32(imm.value());
1862}
1863
1864
Ian Rogers44fb0d02012-03-23 16:46:24 -07001865void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001866 const Operand& operand,
1867 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001868 CHECK_GE(reg_or_opcode, 0);
1869 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001870 if (immediate.is_int8()) {
1871 // Use sign-extended 8-bit immediate.
1872 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001873 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001874 EmitUint8(immediate.value() & 0xFF);
1875 } else if (operand.IsRegister(EAX)) {
1876 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001877 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001878 EmitImmediate(immediate);
1879 } else {
1880 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001881 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001882 EmitImmediate(immediate);
1883 }
1884}
1885
1886
Ian Rogers2c8f6532011-09-02 17:16:34 -07001887void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001888 if (label->IsBound()) {
1889 int offset = label->Position() - buffer_.Size();
1890 CHECK_LE(offset, 0);
1891 EmitInt32(offset - instruction_size);
1892 } else {
1893 EmitLabelLink(label);
1894 }
1895}
1896
1897
Ian Rogers2c8f6532011-09-02 17:16:34 -07001898void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001899 CHECK(!label->IsBound());
1900 int position = buffer_.Size();
1901 EmitInt32(label->position_);
1902 label->LinkTo(position);
1903}
1904
1905
Mark Mendell73f455e2015-08-21 09:30:05 -04001906void X86Assembler::EmitLabelLink(NearLabel* label) {
1907 CHECK(!label->IsBound());
1908 int position = buffer_.Size();
1909 if (label->IsLinked()) {
1910 // Save the delta in the byte that we have to play with.
1911 uint32_t delta = position - label->LinkPosition();
1912 CHECK(IsUint<8>(delta));
1913 EmitUint8(delta & 0xFF);
1914 } else {
1915 EmitUint8(0);
1916 }
1917 label->LinkTo(position);
1918}
1919
1920
Ian Rogers44fb0d02012-03-23 16:46:24 -07001921void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001922 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001923 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001924 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1925 CHECK(imm.is_int8());
1926 if (imm.value() == 1) {
1927 EmitUint8(0xD1);
Mark P Mendell73945692015-04-29 14:56:17 +00001928 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001929 } else {
1930 EmitUint8(0xC1);
Mark P Mendell73945692015-04-29 14:56:17 +00001931 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001932 EmitUint8(imm.value() & 0xFF);
1933 }
1934}
1935
1936
Ian Rogers44fb0d02012-03-23 16:46:24 -07001937void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001938 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001939 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001940 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1941 CHECK_EQ(shifter, ECX);
1942 EmitUint8(0xD3);
Mark P Mendell73945692015-04-29 14:56:17 +00001943 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001944}
1945
David Srbeckydd973932015-04-07 20:29:48 +01001946static dwarf::Reg DWARFReg(Register reg) {
1947 return dwarf::Reg::X86Core(static_cast<int>(reg));
1948}
1949
Ian Rogers790a6b72014-04-01 10:36:00 -07001950constexpr size_t kFramePointerSize = 4;
1951
Vladimir Marko32248382016-05-19 10:37:24 +01001952void X86Assembler::BuildFrame(size_t frame_size,
1953 ManagedRegister method_reg,
1954 ArrayRef<const ManagedRegister> spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001955 const ManagedRegisterEntrySpills& entry_spills) {
David Srbecky8c578312015-04-07 19:46:22 +01001956 DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet.
David Srbeckydd973932015-04-07 20:29:48 +01001957 cfi_.SetCurrentCFAOffset(4); // Return address on stack.
Elliott Hughes06b37d92011-10-16 11:51:29 -07001958 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001959 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001960 for (int i = spill_regs.size() - 1; i >= 0; --i) {
Vladimir Marko32248382016-05-19 10:37:24 +01001961 Register spill = spill_regs[i].AsX86().AsCpuRegister();
David Srbecky8c578312015-04-07 19:46:22 +01001962 pushl(spill);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001963 gpr_count++;
David Srbeckydd973932015-04-07 20:29:48 +01001964 cfi_.AdjustCFAOffset(kFramePointerSize);
1965 cfi_.RelOffset(DWARFReg(spill), 0);
jeffhao703f2cd2012-07-13 17:25:52 -07001966 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001967
David Srbecky8c578312015-04-07 19:46:22 +01001968 // return address then method on stack.
Mathieu Chartiere401d142015-04-22 13:56:20 -07001969 int32_t adjust = frame_size - gpr_count * kFramePointerSize -
1970 kFramePointerSize /*method*/ -
1971 kFramePointerSize /*return address*/;
Tong Shen547cdfd2014-08-05 01:54:19 -07001972 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001973 cfi_.AdjustCFAOffset(adjust);
Ian Rogers2c8f6532011-09-02 17:16:34 -07001974 pushl(method_reg.AsX86().AsCpuRegister());
David Srbeckydd973932015-04-07 20:29:48 +01001975 cfi_.AdjustCFAOffset(kFramePointerSize);
1976 DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size);
Tong Shen547cdfd2014-08-05 01:54:19 -07001977
Ian Rogersb5d09b22012-03-06 22:14:17 -08001978 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001979 ManagedRegisterSpill spill = entry_spills.at(i);
1980 if (spill.AsX86().IsCpuRegister()) {
David Srbecky8c578312015-04-07 19:46:22 +01001981 int offset = frame_size + spill.getSpillOffset();
1982 movl(Address(ESP, offset), spill.AsX86().AsCpuRegister());
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001983 } else {
1984 DCHECK(spill.AsX86().IsXmmRegister());
1985 if (spill.getSize() == 8) {
1986 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1987 } else {
1988 CHECK_EQ(spill.getSize(), 4);
1989 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1990 }
1991 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001992 }
Ian Rogersb033c752011-07-20 12:22:35 -07001993}
1994
Vladimir Marko32248382016-05-19 10:37:24 +01001995void X86Assembler::RemoveFrame(size_t frame_size, ArrayRef<const ManagedRegister> spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001996 CHECK_ALIGNED(frame_size, kStackAlignment);
David Srbeckydd973932015-04-07 20:29:48 +01001997 cfi_.RememberState();
Mathieu Chartiere401d142015-04-22 13:56:20 -07001998 // -kFramePointerSize for ArtMethod*.
1999 int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize;
David Srbecky8c578312015-04-07 19:46:22 +01002000 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01002001 cfi_.AdjustCFAOffset(-adjust);
jeffhao703f2cd2012-07-13 17:25:52 -07002002 for (size_t i = 0; i < spill_regs.size(); ++i) {
Vladimir Marko32248382016-05-19 10:37:24 +01002003 Register spill = spill_regs[i].AsX86().AsCpuRegister();
David Srbeckydd973932015-04-07 20:29:48 +01002004 popl(spill);
2005 cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize));
2006 cfi_.Restore(DWARFReg(spill));
jeffhao703f2cd2012-07-13 17:25:52 -07002007 }
Ian Rogersb033c752011-07-20 12:22:35 -07002008 ret();
David Srbeckydd973932015-04-07 20:29:48 +01002009 // The CFI should be restored for any code that follows the exit block.
2010 cfi_.RestoreState();
2011 cfi_.DefCFAOffset(frame_size);
Ian Rogersb033c752011-07-20 12:22:35 -07002012}
2013
Ian Rogers2c8f6532011-09-02 17:16:34 -07002014void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07002015 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07002016 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01002017 cfi_.AdjustCFAOffset(adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07002018}
2019
Ian Rogers2c8f6532011-09-02 17:16:34 -07002020void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07002021 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07002022 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01002023 cfi_.AdjustCFAOffset(-adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07002024}
2025
Ian Rogers2c8f6532011-09-02 17:16:34 -07002026void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
2027 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07002028 if (src.IsNoRegister()) {
2029 CHECK_EQ(0u, size);
2030 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07002031 CHECK_EQ(4u, size);
2032 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07002033 } else if (src.IsRegisterPair()) {
2034 CHECK_EQ(8u, size);
2035 movl(Address(ESP, offs), src.AsRegisterPairLow());
2036 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
2037 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002038 } else if (src.IsX87Register()) {
2039 if (size == 4) {
2040 fstps(Address(ESP, offs));
2041 } else {
2042 fstpl(Address(ESP, offs));
2043 }
2044 } else {
2045 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07002046 if (size == 4) {
2047 movss(Address(ESP, offs), src.AsXmmRegister());
2048 } else {
2049 movsd(Address(ESP, offs), src.AsXmmRegister());
2050 }
2051 }
2052}
2053
Ian Rogers2c8f6532011-09-02 17:16:34 -07002054void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
2055 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002056 CHECK(src.IsCpuRegister());
2057 movl(Address(ESP, dest), src.AsCpuRegister());
2058}
2059
Ian Rogers2c8f6532011-09-02 17:16:34 -07002060void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
2061 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07002062 CHECK(src.IsCpuRegister());
2063 movl(Address(ESP, dest), src.AsCpuRegister());
2064}
2065
Ian Rogers2c8f6532011-09-02 17:16:34 -07002066void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
2067 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07002068 movl(Address(ESP, dest), Immediate(imm));
2069}
2070
Ian Rogersdd7624d2014-03-14 17:43:00 -07002071void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002072 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07002073 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07002074}
2075
Ian Rogersdd7624d2014-03-14 17:43:00 -07002076void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002077 FrameOffset fr_offs,
2078 ManagedRegister mscratch) {
2079 X86ManagedRegister scratch = mscratch.AsX86();
2080 CHECK(scratch.IsCpuRegister());
2081 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
2082 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2083}
2084
Ian Rogersdd7624d2014-03-14 17:43:00 -07002085void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002086 fs()->movl(Address::Absolute(thr_offs), ESP);
2087}
2088
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002089void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
2090 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002091 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
2092}
2093
2094void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
2095 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07002096 if (dest.IsNoRegister()) {
2097 CHECK_EQ(0u, size);
2098 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07002099 CHECK_EQ(4u, size);
2100 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07002101 } else if (dest.IsRegisterPair()) {
2102 CHECK_EQ(8u, size);
2103 movl(dest.AsRegisterPairLow(), Address(ESP, src));
2104 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07002105 } else if (dest.IsX87Register()) {
2106 if (size == 4) {
2107 flds(Address(ESP, src));
2108 } else {
2109 fldl(Address(ESP, src));
2110 }
Ian Rogersb033c752011-07-20 12:22:35 -07002111 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07002112 CHECK(dest.IsXmmRegister());
2113 if (size == 4) {
2114 movss(dest.AsXmmRegister(), Address(ESP, src));
2115 } else {
2116 movsd(dest.AsXmmRegister(), Address(ESP, src));
2117 }
Ian Rogersb033c752011-07-20 12:22:35 -07002118 }
2119}
2120
Ian Rogersdd7624d2014-03-14 17:43:00 -07002121void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002122 X86ManagedRegister dest = mdest.AsX86();
2123 if (dest.IsNoRegister()) {
2124 CHECK_EQ(0u, size);
2125 } else if (dest.IsCpuRegister()) {
2126 CHECK_EQ(4u, size);
2127 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
2128 } else if (dest.IsRegisterPair()) {
2129 CHECK_EQ(8u, size);
2130 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07002131 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002132 } else if (dest.IsX87Register()) {
2133 if (size == 4) {
2134 fs()->flds(Address::Absolute(src));
2135 } else {
2136 fs()->fldl(Address::Absolute(src));
2137 }
2138 } else {
2139 CHECK(dest.IsXmmRegister());
2140 if (size == 4) {
2141 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
2142 } else {
2143 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
2144 }
2145 }
2146}
2147
Mathieu Chartiere401d142015-04-22 13:56:20 -07002148void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002149 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002150 CHECK(dest.IsCpuRegister());
2151 movl(dest.AsCpuRegister(), Address(ESP, src));
2152}
2153
Mathieu Chartiere401d142015-04-22 13:56:20 -07002154void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01002155 bool unpoison_reference) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002156 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002157 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002158 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Roland Levillain4d027112015-07-01 15:41:14 +01002159 if (unpoison_reference) {
2160 MaybeUnpoisonHeapReference(dest.AsCpuRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08002161 }
Ian Rogersb033c752011-07-20 12:22:35 -07002162}
2163
Ian Rogers2c8f6532011-09-02 17:16:34 -07002164void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
2165 Offset offs) {
2166 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07002167 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002168 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07002169}
2170
Ian Rogersdd7624d2014-03-14 17:43:00 -07002171void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
2172 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002173 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002174 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07002175 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07002176}
2177
jeffhao58136ca2012-05-24 13:40:11 -07002178void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
2179 X86ManagedRegister reg = mreg.AsX86();
2180 CHECK(size == 1 || size == 2) << size;
2181 CHECK(reg.IsCpuRegister()) << reg;
2182 if (size == 1) {
2183 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
2184 } else {
2185 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2186 }
2187}
2188
jeffhaocee4d0c2012-06-15 14:42:01 -07002189void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
2190 X86ManagedRegister reg = mreg.AsX86();
2191 CHECK(size == 1 || size == 2) << size;
2192 CHECK(reg.IsCpuRegister()) << reg;
2193 if (size == 1) {
2194 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
2195 } else {
2196 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2197 }
2198}
2199
Ian Rogersb5d09b22012-03-06 22:14:17 -08002200void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002201 X86ManagedRegister dest = mdest.AsX86();
2202 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002203 if (!dest.Equals(src)) {
2204 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
2205 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08002206 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
2207 // Pass via stack and pop X87 register
2208 subl(ESP, Immediate(16));
2209 if (size == 4) {
2210 CHECK_EQ(src.AsX87Register(), ST0);
2211 fstps(Address(ESP, 0));
2212 movss(dest.AsXmmRegister(), Address(ESP, 0));
2213 } else {
2214 CHECK_EQ(src.AsX87Register(), ST0);
2215 fstpl(Address(ESP, 0));
2216 movsd(dest.AsXmmRegister(), Address(ESP, 0));
2217 }
2218 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07002219 } else {
2220 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07002221 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07002222 }
2223 }
2224}
2225
Ian Rogers2c8f6532011-09-02 17:16:34 -07002226void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
2227 ManagedRegister mscratch) {
2228 X86ManagedRegister scratch = mscratch.AsX86();
2229 CHECK(scratch.IsCpuRegister());
2230 movl(scratch.AsCpuRegister(), Address(ESP, src));
2231 movl(Address(ESP, dest), scratch.AsCpuRegister());
2232}
2233
Ian Rogersdd7624d2014-03-14 17:43:00 -07002234void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
2235 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002236 ManagedRegister mscratch) {
2237 X86ManagedRegister scratch = mscratch.AsX86();
2238 CHECK(scratch.IsCpuRegister());
2239 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
2240 Store(fr_offs, scratch, 4);
2241}
2242
Ian Rogersdd7624d2014-03-14 17:43:00 -07002243void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002244 FrameOffset fr_offs,
2245 ManagedRegister mscratch) {
2246 X86ManagedRegister scratch = mscratch.AsX86();
2247 CHECK(scratch.IsCpuRegister());
2248 Load(scratch, fr_offs, 4);
2249 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2250}
2251
2252void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
2253 ManagedRegister mscratch,
2254 size_t size) {
2255 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002256 if (scratch.IsCpuRegister() && size == 8) {
2257 Load(scratch, src, 4);
2258 Store(dest, scratch, 4);
2259 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
2260 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
2261 } else {
2262 Load(scratch, src, size);
2263 Store(dest, scratch, size);
2264 }
2265}
2266
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002267void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
2268 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002269 UNIMPLEMENTED(FATAL);
2270}
2271
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002272void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2273 ManagedRegister scratch, size_t size) {
2274 CHECK(scratch.IsNoRegister());
2275 CHECK_EQ(size, 4u);
2276 pushl(Address(ESP, src));
2277 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
2278}
2279
Ian Rogersdc51b792011-09-22 20:41:37 -07002280void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
2281 ManagedRegister mscratch, size_t size) {
2282 Register scratch = mscratch.AsX86().AsCpuRegister();
2283 CHECK_EQ(size, 4u);
2284 movl(scratch, Address(ESP, src_base));
2285 movl(scratch, Address(scratch, src_offset));
2286 movl(Address(ESP, dest), scratch);
2287}
2288
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002289void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
2290 ManagedRegister src, Offset src_offset,
2291 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002292 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002293 CHECK(scratch.IsNoRegister());
2294 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
2295 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
2296}
2297
2298void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
2299 ManagedRegister mscratch, size_t size) {
2300 Register scratch = mscratch.AsX86().AsCpuRegister();
2301 CHECK_EQ(size, 4u);
2302 CHECK_EQ(dest.Int32Value(), src.Int32Value());
2303 movl(scratch, Address(ESP, src));
2304 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07002305 popl(Address(scratch, dest_offset));
2306}
2307
Ian Rogerse5de95b2011-09-18 20:31:38 -07002308void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07002309 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002310}
2311
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002312void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2313 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002314 ManagedRegister min_reg, bool null_allowed) {
2315 X86ManagedRegister out_reg = mout_reg.AsX86();
2316 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002317 CHECK(in_reg.IsCpuRegister());
2318 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002319 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002320 if (null_allowed) {
2321 Label null_arg;
2322 if (!out_reg.Equals(in_reg)) {
2323 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2324 }
2325 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002326 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002327 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002328 Bind(&null_arg);
2329 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002330 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002331 }
2332}
2333
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002334void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2335 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002336 ManagedRegister mscratch,
2337 bool null_allowed) {
2338 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002339 CHECK(scratch.IsCpuRegister());
2340 if (null_allowed) {
2341 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002342 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002343 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002344 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002345 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002346 Bind(&null_arg);
2347 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002348 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002349 }
2350 Store(out_off, scratch, 4);
2351}
2352
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002353// Given a handle scope entry, load the associated reference.
2354void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002355 ManagedRegister min_reg) {
2356 X86ManagedRegister out_reg = mout_reg.AsX86();
2357 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002358 CHECK(out_reg.IsCpuRegister());
2359 CHECK(in_reg.IsCpuRegister());
2360 Label null_arg;
2361 if (!out_reg.Equals(in_reg)) {
2362 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2363 }
2364 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002365 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002366 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2367 Bind(&null_arg);
2368}
2369
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002370void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002371 // TODO: not validating references
2372}
2373
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002374void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002375 // TODO: not validating references
2376}
2377
Ian Rogers2c8f6532011-09-02 17:16:34 -07002378void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2379 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002380 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002381 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002382 // TODO: place reference map on call
2383}
2384
Ian Rogers67375ac2011-09-14 00:55:44 -07002385void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2386 Register scratch = mscratch.AsX86().AsCpuRegister();
2387 movl(scratch, Address(ESP, base));
2388 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002389}
2390
Ian Rogersdd7624d2014-03-14 17:43:00 -07002391void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002392 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002393}
2394
Ian Rogers2c8f6532011-09-02 17:16:34 -07002395void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2396 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002397 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002398}
2399
Ian Rogers2c8f6532011-09-02 17:16:34 -07002400void X86Assembler::GetCurrentThread(FrameOffset offset,
2401 ManagedRegister mscratch) {
2402 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002403 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002404 movl(Address(ESP, offset), scratch.AsCpuRegister());
2405}
2406
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002407void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
Vladimir Marko93205e32016-04-13 11:59:46 +01002408 X86ExceptionSlowPath* slow = new (GetArena()) X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002409 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002410 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002411 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002412}
Ian Rogers0d666d82011-08-14 16:03:46 -07002413
Ian Rogers2c8f6532011-09-02 17:16:34 -07002414void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2415 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002416#define __ sp_asm->
2417 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002418 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002419 if (stack_adjust_ != 0) { // Fix up the frame.
2420 __ DecreaseFrameSize(stack_adjust_);
2421 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002422 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002423 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2424 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002425 // this call should never return
2426 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002427#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002428}
2429
Mark Mendell0616ae02015-04-17 12:49:27 -04002430void X86Assembler::AddConstantArea() {
Vladimir Marko93205e32016-04-13 11:59:46 +01002431 ArrayRef<const int32_t> area = constant_area_.GetBuffer();
Mark Mendell0616ae02015-04-17 12:49:27 -04002432 // Generate the data for the literal area.
2433 for (size_t i = 0, e = area.size(); i < e; i++) {
2434 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2435 EmitInt32(area[i]);
2436 }
2437}
2438
Mark Mendell805b3b52015-09-18 14:10:29 -04002439size_t ConstantArea::AppendInt32(int32_t v) {
2440 size_t result = buffer_.size() * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002441 buffer_.push_back(v);
2442 return result;
2443}
2444
Mark Mendell805b3b52015-09-18 14:10:29 -04002445size_t ConstantArea::AddInt32(int32_t v) {
2446 for (size_t i = 0, e = buffer_.size(); i < e; i++) {
2447 if (v == buffer_[i]) {
2448 return i * elem_size_;
2449 }
2450 }
2451
2452 // Didn't match anything.
2453 return AppendInt32(v);
2454}
2455
2456size_t ConstantArea::AddInt64(int64_t v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002457 int32_t v_low = Low32Bits(v);
2458 int32_t v_high = High32Bits(v);
2459 if (buffer_.size() > 1) {
2460 // Ensure we don't pass the end of the buffer.
2461 for (size_t i = 0, e = buffer_.size() - 1; i < e; i++) {
2462 if (v_low == buffer_[i] && v_high == buffer_[i + 1]) {
Mark Mendell805b3b52015-09-18 14:10:29 -04002463 return i * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002464 }
2465 }
2466 }
2467
2468 // Didn't match anything.
Mark Mendell805b3b52015-09-18 14:10:29 -04002469 size_t result = buffer_.size() * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002470 buffer_.push_back(v_low);
2471 buffer_.push_back(v_high);
2472 return result;
2473}
2474
Mark Mendell805b3b52015-09-18 14:10:29 -04002475size_t ConstantArea::AddDouble(double v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002476 // Treat the value as a 64-bit integer value.
2477 return AddInt64(bit_cast<int64_t, double>(v));
2478}
2479
Mark Mendell805b3b52015-09-18 14:10:29 -04002480size_t ConstantArea::AddFloat(float v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002481 // Treat the value as a 32-bit integer value.
2482 return AddInt32(bit_cast<int32_t, float>(v));
2483}
2484
Ian Rogers2c8f6532011-09-02 17:16:34 -07002485} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002486} // namespace art