blob: 7a4ea2643263f3664d19302c8bdefaeb38622e75 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "mirror/array.h"
23#include "x86_lir.h"
24
25namespace art {
26
27/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070028 * Compare two 64-bit values
29 * x = y return 0
30 * x < y return -1
31 * x > y return 1
32 */
33void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070034 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070035 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070036 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
37 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
38 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070039 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070040 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
41 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
42 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
43 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
44 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070045
Chao-ying Fua0147762014-06-06 18:38:49 -070046 StoreValue(rl_dest, rl_result);
47 FreeTemp(temp_reg);
48 return;
49 }
50
Brian Carlstrom7940e442013-07-12 13:46:57 -070051 FlushAllRegs();
52 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070053 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
54 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080055 LoadValueDirectWideFixed(rl_src1, r_tmp1);
56 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080058 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
59 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070060 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
61 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080062 OpReg(kOpNeg, rs_r2); // r2 = -r2
63 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070064 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080066 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 RegLocation rl_result = LocCReturn();
68 StoreValue(rl_dest, rl_result);
69}
70
71X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
72 switch (cond) {
73 case kCondEq: return kX86CondEq;
74 case kCondNe: return kX86CondNe;
75 case kCondCs: return kX86CondC;
76 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000077 case kCondUlt: return kX86CondC;
78 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 case kCondMi: return kX86CondS;
80 case kCondPl: return kX86CondNs;
81 case kCondVs: return kX86CondO;
82 case kCondVc: return kX86CondNo;
83 case kCondHi: return kX86CondA;
84 case kCondLs: return kX86CondBe;
85 case kCondGe: return kX86CondGe;
86 case kCondLt: return kX86CondL;
87 case kCondGt: return kX86CondG;
88 case kCondLe: return kX86CondLe;
89 case kCondAl:
90 case kCondNv: LOG(FATAL) << "Should not reach here";
91 }
92 return kX86CondO;
93}
94
buzbee2700f7e2014-03-07 09:46:20 -080095LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070096 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 X86ConditionCode cc = X86ConditionEncoding(cond);
98 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
99 cc);
100 branch->target = target;
101 return branch;
102}
103
buzbee2700f7e2014-03-07 09:46:20 -0800104LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700105 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
107 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700108 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700110 if (reg.Is64Bit()) {
111 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
112 } else {
113 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
114 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 }
116 X86ConditionCode cc = X86ConditionEncoding(cond);
117 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
118 branch->target = target;
119 return branch;
120}
121
buzbee2700f7e2014-03-07 09:46:20 -0800122LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
123 // If src or dest is a pair, we'll be using low reg.
124 if (r_dest.IsPair()) {
125 r_dest = r_dest.GetLow();
126 }
127 if (r_src.IsPair()) {
128 r_src = r_src.GetLow();
129 }
buzbee091cc402014-03-31 10:14:40 -0700130 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700132 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800133 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800134 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 res->flags.is_nop = true;
136 }
137 return res;
138}
139
buzbee7a11ab02014-04-28 20:02:38 -0700140void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
141 if (r_dest != r_src) {
142 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
143 AppendLIR(res);
144 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145}
146
buzbee2700f7e2014-03-07 09:46:20 -0800147void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700148 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700149 bool dest_fp = r_dest.IsFloat();
150 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700151 if (dest_fp) {
152 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700153 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700155 // TODO: Prevent this from happening in the code. The result is often
156 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700157 if (!r_src.IsPair()) {
158 DCHECK(!r_dest.IsPair());
159 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
160 } else {
161 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
162 RegStorage r_tmp = AllocTempDouble();
163 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
164 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
165 FreeTemp(r_tmp);
166 }
buzbee7a11ab02014-04-28 20:02:38 -0700167 }
168 } else {
169 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700170 if (!r_dest.IsPair()) {
171 DCHECK(!r_src.IsPair());
172 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700173 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700174 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
175 RegStorage temp_reg = AllocTempDouble();
176 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
177 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
178 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
179 }
180 } else {
181 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
182 if (!r_src.IsPair()) {
183 // Just copy the register directly.
184 OpRegCopy(r_dest, r_src);
185 } else {
186 // Handle overlap
187 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
188 r_src.GetLowReg() == r_dest.GetHighReg()) {
189 // Deal with cycles.
190 RegStorage temp_reg = AllocTemp();
191 OpRegCopy(temp_reg, r_dest.GetHigh());
192 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
193 OpRegCopy(r_dest.GetLow(), temp_reg);
194 FreeTemp(temp_reg);
195 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
196 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
197 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
198 } else {
199 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
200 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
201 }
buzbee7a11ab02014-04-28 20:02:38 -0700202 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203 }
204 }
205 }
206}
207
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700208void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800209 RegLocation rl_result;
210 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
211 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700212 // Avoid using float regs here.
213 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
214 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
215 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000216 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800217
218 // The kMirOpSelect has two variants, one for constants and one for moves.
219 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
220
221 if (is_constant_case) {
222 int true_val = mir->dalvikInsn.vB;
223 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700224 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800225
226 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000227 * For ccode == kCondEq:
228 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800229 * 1) When the true case is zero and result_reg is not same as src_reg:
230 * xor result_reg, result_reg
231 * cmp $0, src_reg
232 * mov t1, $false_case
233 * cmovnz result_reg, t1
234 * 2) When the false case is zero and result_reg is not same as src_reg:
235 * xor result_reg, result_reg
236 * cmp $0, src_reg
237 * mov t1, $true_case
238 * cmovz result_reg, t1
239 * 3) All other cases (we do compare first to set eflags):
240 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000241 * mov result_reg, $false_case
242 * mov t1, $true_case
243 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800244 */
buzbeea0cd2d72014-06-01 09:33:49 -0700245 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
246 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800247 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700248 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800249 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
250 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
251 const bool catch_all_case = !(true_zero_case || false_zero_case);
252
253 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800254 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800255 }
256
257 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800258 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800259 }
260
261 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800262 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800263 }
264
265 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000266 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
267 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700268 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800269 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
270
buzbee2700f7e2014-03-07 09:46:20 -0800271 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800272
273 FreeTemp(temp1_reg);
274 }
275 } else {
276 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
277 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700278 rl_true = LoadValue(rl_true, result_reg_class);
279 rl_false = LoadValue(rl_false, result_reg_class);
280 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800281
282 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000283 * For ccode == kCondEq:
284 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800285 * 1) When true case is already in place:
286 * cmp $0, src_reg
287 * cmovnz result_reg, false_reg
288 * 2) When false case is already in place:
289 * cmp $0, src_reg
290 * cmovz result_reg, true_reg
291 * 3) When neither cases are in place:
292 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000293 * mov result_reg, false_reg
294 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800295 */
296
297 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800298 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800299
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000300 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800301 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000302 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800303 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800304 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800305 OpRegCopy(rl_result.reg, rl_false.reg);
306 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800307 }
308 }
309
310 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311}
312
313void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700314 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
316 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000317 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800318
319 if (rl_src1.is_const) {
320 std::swap(rl_src1, rl_src2);
321 ccode = FlipComparisonOrder(ccode);
322 }
323 if (rl_src2.is_const) {
324 // Do special compare/branch against simple const operand
325 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
326 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
327 return;
328 }
329
Elena Sayapinadd644502014-07-01 18:39:52 +0700330 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700331 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
332 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
333
334 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
335 OpCondBranch(ccode, taken);
336 return;
337 }
338
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 FlushAllRegs();
340 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700341 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
342 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800343 LoadValueDirectWideFixed(rl_src1, r_tmp1);
344 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700345
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 // Swap operands and condition code to prevent use of zero flag.
347 if (ccode == kCondLe || ccode == kCondGt) {
348 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800349 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
350 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 } else {
352 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800353 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
354 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700355 }
356 switch (ccode) {
357 case kCondEq:
358 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800359 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 break;
361 case kCondLe:
362 ccode = kCondGe;
363 break;
364 case kCondGt:
365 ccode = kCondLt;
366 break;
367 case kCondLt:
368 case kCondGe:
369 break;
370 default:
371 LOG(FATAL) << "Unexpected ccode: " << ccode;
372 }
373 OpCondBranch(ccode, taken);
374}
375
Mark Mendell412d4f82013-12-18 13:32:36 -0800376void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
377 int64_t val, ConditionCode ccode) {
378 int32_t val_lo = Low32Bits(val);
379 int32_t val_hi = High32Bits(val);
380 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800381 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400382 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700383
Elena Sayapinadd644502014-07-01 18:39:52 +0700384 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700385 if (is_equality_test && val == 0) {
386 // We can simplify of comparing for ==, != to 0.
387 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
388 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
389 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
390 } else {
391 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
392 LoadConstantWide(tmp, val);
393 OpRegReg(kOpCmp, rl_src1.reg, tmp);
394 FreeTemp(tmp);
395 }
396 OpCondBranch(ccode, taken);
397 return;
398 }
399
Mark Mendell752e2052014-05-01 10:19:04 -0400400 if (is_equality_test && val != 0) {
401 rl_src1 = ForceTempWide(rl_src1);
402 }
buzbee2700f7e2014-03-07 09:46:20 -0800403 RegStorage low_reg = rl_src1.reg.GetLow();
404 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800405
Mark Mendell752e2052014-05-01 10:19:04 -0400406 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400408 if (val == 0) {
409 if (IsTemp(low_reg)) {
410 OpRegReg(kOpOr, low_reg, high_reg);
411 // We have now changed it; ignore the old values.
412 Clobber(rl_src1.reg);
413 } else {
414 RegStorage t_reg = AllocTemp();
415 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
416 FreeTemp(t_reg);
417 }
418 OpCondBranch(ccode, taken);
419 return;
420 }
421
422 // Need to compute the actual value for ==, !=.
423 OpRegImm(kOpSub, low_reg, val_lo);
424 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
425 OpRegReg(kOpOr, high_reg, low_reg);
426 Clobber(rl_src1.reg);
427 } else if (ccode == kCondLe || ccode == kCondGt) {
428 // Swap operands and condition code to prevent use of zero flag.
429 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
430 LoadConstantWide(tmp, val);
431 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
432 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
433 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
434 FreeTemp(tmp);
435 } else {
436 // We can use a compare for the low word to set CF.
437 OpRegImm(kOpCmp, low_reg, val_lo);
438 if (IsTemp(high_reg)) {
439 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
440 // We have now changed it; ignore the old values.
441 Clobber(rl_src1.reg);
442 } else {
443 // mov temp_reg, high_reg; sbb temp_reg, high_constant
444 RegStorage t_reg = AllocTemp();
445 OpRegCopy(t_reg, high_reg);
446 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
447 FreeTemp(t_reg);
448 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800449 }
450
Mark Mendell752e2052014-05-01 10:19:04 -0400451 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800452}
453
Mark Mendell2bf31e62014-01-23 12:13:40 -0800454void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
455 // It does not make sense to calculate magic and shift for zero divisor.
456 DCHECK_NE(divisor, 0);
457
458 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
459 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
460 * The magic number M and shift S can be calculated in the following way:
461 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
462 * where divisor(d) >=2.
463 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
464 * where divisor(d) <= -2.
465 * Thus nc can be calculated like:
466 * nc = 2^31 + 2^31 % d - 1, where d >= 2
467 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
468 *
469 * So the shift p is the smallest p satisfying
470 * 2^p > nc * (d - 2^p % d), where d >= 2
471 * 2^p > nc * (d + 2^p % d), where d <= -2.
472 *
473 * the magic number M is calcuated by
474 * M = (2^p + d - 2^p % d) / d, where d >= 2
475 * M = (2^p - d - 2^p % d) / d, where d <= -2.
476 *
477 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
478 * the shift number S.
479 */
480
481 int32_t p = 31;
482 const uint32_t two31 = 0x80000000U;
483
484 // Initialize the computations.
485 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
486 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
487 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
488 uint32_t quotient1 = two31 / abs_nc;
489 uint32_t remainder1 = two31 % abs_nc;
490 uint32_t quotient2 = two31 / abs_d;
491 uint32_t remainder2 = two31 % abs_d;
492
493 /*
494 * To avoid handling both positive and negative divisor, Hacker's Delight
495 * introduces a method to handle these 2 cases together to avoid duplication.
496 */
497 uint32_t delta;
498 do {
499 p++;
500 quotient1 = 2 * quotient1;
501 remainder1 = 2 * remainder1;
502 if (remainder1 >= abs_nc) {
503 quotient1++;
504 remainder1 = remainder1 - abs_nc;
505 }
506 quotient2 = 2 * quotient2;
507 remainder2 = 2 * remainder2;
508 if (remainder2 >= abs_d) {
509 quotient2++;
510 remainder2 = remainder2 - abs_d;
511 }
512 delta = abs_d - remainder2;
513 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
514
515 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
516 shift = p - 32;
517}
518
buzbee2700f7e2014-03-07 09:46:20 -0800519RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
521 return rl_dest;
522}
523
Mark Mendell2bf31e62014-01-23 12:13:40 -0800524RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
525 int imm, bool is_div) {
526 // Use a multiply (and fixup) to perform an int div/rem by a constant.
527
528 // We have to use fixed registers, so flush all the temps.
529 FlushAllRegs();
530 LockCallTemps(); // Prepare for explicit register usage.
531
532 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700533 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800534
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700535 // handle div/rem by 1 special case.
536 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800537 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700538 // x / 1 == x.
539 StoreValue(rl_result, rl_src);
540 } else {
541 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800542 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700543 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000544 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700545 }
546 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
547 if (is_div) {
548 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800549 LoadValueDirectFixed(rl_src, rs_r0);
550 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800551 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
552
553 // for x != MIN_INT, x / -1 == -x.
554 NewLIR1(kX86Neg32R, r0);
555
556 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
557 // The target for cmp/jmp above.
558 minint_branch->target = NewLIR0(kPseudoTargetLabel);
559 // EAX already contains the right value (0x80000000),
560 branch_around->target = NewLIR0(kPseudoTargetLabel);
561 } else {
562 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800563 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800564 }
565 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000566 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700568 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800569 // Use H.S.Warren's Hacker's Delight Chapter 10 and
570 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
571 int magic, shift;
572 CalculateMagicAndShift(imm, magic, shift);
573
574 /*
575 * For imm >= 2,
576 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
577 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
578 * For imm <= -2,
579 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
580 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
581 * We implement this algorithm in the following way:
582 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
583 * 2. if imm > 0 and magic < 0, add numerator to EDX
584 * if imm < 0 and magic > 0, sub numerator from EDX
585 * 3. if S !=0, SAR S bits for EDX
586 * 4. add 1 to EDX if EDX < 0
587 * 5. Thus, EDX is the quotient
588 */
589
590 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800591 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800592 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
593 // We will need the value later.
594 if (rl_src.location == kLocPhysReg) {
595 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700596 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800597 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800598 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800599 numerator_reg = rs_r1;
600 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800601 }
buzbee2700f7e2014-03-07 09:46:20 -0800602 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800603 } else {
604 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800605 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800606 }
607
608 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800609 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800610
611 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700612 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800613
614 if (imm > 0 && magic < 0) {
615 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800616 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700617 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800619 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700620 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 }
622
623 // Do we need the shift?
624 if (shift != 0) {
625 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700626 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800627 }
628
629 // Add 1 to EDX if EDX < 0.
630
631 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800632 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800633
634 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700635 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636
637 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700638 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800639
640 // Quotient is in EDX.
641 if (!is_div) {
642 // We need to compute the remainder.
643 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800644 DCHECK(numerator_reg.Valid());
645 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800648 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800649
650 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700651 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800652
653 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000654 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800655 }
656 }
657
658 return rl_result;
659}
660
buzbee2700f7e2014-03-07 09:46:20 -0800661RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
662 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
664 return rl_dest;
665}
666
Mark Mendell2bf31e62014-01-23 12:13:40 -0800667RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
668 RegLocation rl_src2, bool is_div, bool check_zero) {
669 // We have to use fixed registers, so flush all the temps.
670 FlushAllRegs();
671 LockCallTemps(); // Prepare for explicit register usage.
672
673 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800674 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675
676 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800677 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800678
679 // Copy LHS sign bit into EDX.
680 NewLIR0(kx86Cdq32Da);
681
682 if (check_zero) {
683 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700684 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685 }
686
687 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800688 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800689 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
690
691 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800692 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800693 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
694
695 // In 0x80000000/-1 case.
696 if (!is_div) {
697 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800698 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800699 }
700 LIR* done = NewLIR1(kX86Jmp8, 0);
701
702 // Expected case.
703 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
704 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700705 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800706 done->target = NewLIR0(kPseudoTargetLabel);
707
708 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700709 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800710 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000711 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800712 }
713 return rl_result;
714}
715
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700716bool X86Mir2Lir::GenInlinedMinMaxInt(CallInfo* info, bool is_min) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700717 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800718
719 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700720 RegLocation rl_src1 = info->args[0];
721 RegLocation rl_src2 = info->args[1];
722 rl_src1 = LoadValue(rl_src1, kCoreReg);
723 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800724
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 RegLocation rl_dest = InlineTarget(info);
726 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800727
728 /*
729 * If the result register is the same as the second element, then we need to be careful.
730 * The reason is that the first copy will inadvertently clobber the second element with
731 * the first one thus yielding the wrong result. Thus we do a swap in that case.
732 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000733 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800734 std::swap(rl_src1, rl_src2);
735 }
736
737 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800738 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800739
740 // If the integers are both in the same register, then there is nothing else to do
741 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000742 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800743 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800744 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800745
746 // Conditionally move the other integer into the destination register.
747 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800748 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800749 }
750
Brian Carlstrom7940e442013-07-12 13:46:57 -0700751 StoreValue(rl_dest, rl_result);
752 return true;
753}
754
Vladimir Markoe508a202013-11-04 15:24:22 +0000755bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
756 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800757 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
buzbee695d13a2014-04-19 13:32:20 -0700758 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000759 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
760 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Vladimir Marko455759b2014-05-06 20:49:36 +0100761 // Unaligned access is allowed on x86.
Andreas Gampe3c12c512014-06-24 18:46:29 +0000762 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700763 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000764 StoreValueWide(rl_dest, rl_result);
765 } else {
buzbee695d13a2014-04-19 13:32:20 -0700766 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000767 StoreValue(rl_dest, rl_result);
768 }
769 return true;
770}
771
772bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
773 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800774 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000775 RegLocation rl_src_value = info->args[2]; // [size] value
776 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -0700777 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000778 // Unaligned access is allowed on x86.
779 RegLocation rl_value = LoadValueWide(rl_src_value, kCoreReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000780 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000781 } else {
buzbee695d13a2014-04-19 13:32:20 -0700782 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000783 // Unaligned access is allowed on x86.
784 RegLocation rl_value = LoadValue(rl_src_value, kCoreReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000785 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000786 }
787 return true;
788}
789
buzbee2700f7e2014-03-07 09:46:20 -0800790void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
791 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792}
793
Ian Rogersdd7624d2014-03-14 17:43:00 -0700794void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700795 DCHECK_EQ(kX86, cu_->instruction_set);
796 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
797}
798
799void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
800 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700801 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700802}
803
buzbee2700f7e2014-03-07 09:46:20 -0800804static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
805 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700806}
807
Vladimir Marko1c282e22013-11-21 14:49:47 +0000808bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700809 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000810 // Unused - RegLocation rl_src_unsafe = info->args[0];
811 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
812 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800813 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Markoc29bb612013-11-27 16:47:25 +0000814 RegLocation rl_src_expected = info->args[4]; // int, long or Object
815 // If is_long, high half is in info->args[5]
816 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
817 // If is_long, high half is in info->args[7]
818
819 if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700820 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
821 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000822 FlushAllRegs();
823 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700824 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
825 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800826 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
827 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700828 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100829 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
830 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
831 DCHECK(!obj_in_si || !obj_in_di);
832 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
833 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
834 DCHECK(!off_in_si || !off_in_di);
835 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
836 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
837 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
838 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
839 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
840 if (push_di) {
841 NewLIR1(kX86Push32R, rs_rDI.GetReg());
842 MarkTemp(rs_rDI);
843 LockTemp(rs_rDI);
844 }
845 if (push_si) {
846 NewLIR1(kX86Push32R, rs_rSI.GetReg());
847 MarkTemp(rs_rSI);
848 LockTemp(rs_rSI);
849 }
850 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
851 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
852 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700853 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100854 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
855 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
856 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
857 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
858 }
859 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700860 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100861 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
862 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
863 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
864 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
865 }
866 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800867
868 // After a store we need to insert barrier in case of potential load. Since the
869 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
870 GenMemBarrier(kStoreLoad);
871
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100872
873 if (push_si) {
874 FreeTemp(rs_rSI);
875 UnmarkTemp(rs_rSI);
876 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
877 }
878 if (push_di) {
879 FreeTemp(rs_rDI);
880 UnmarkTemp(rs_rDI);
881 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
882 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000883 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000884 } else {
885 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800886 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700887 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800888 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000889
buzbeea0cd2d72014-06-01 09:33:49 -0700890 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
891 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000892
893 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
894 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700895 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800896 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700897 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000898 }
899
900 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800901 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000902 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000903
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800904 // After a store we need to insert barrier in case of potential load. Since the
905 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
906 GenMemBarrier(kStoreLoad);
907
buzbee091cc402014-03-31 10:14:40 -0700908 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000909 }
910
911 // Convert ZF to boolean
912 RegLocation rl_dest = InlineTarget(info); // boolean place for result
913 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700914 RegStorage result_reg = rl_result.reg;
915
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700916 // For 32-bit, SETcc only works with EAX..EDX.
917 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700918 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700919 }
920 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
921 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
922 if (IsTemp(result_reg)) {
923 FreeTemp(result_reg);
924 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000925 StoreValue(rl_dest, rl_result);
926 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927}
928
buzbee2700f7e2014-03-07 09:46:20 -0800929LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800930 CHECK(base_of_code_ != nullptr);
931
932 // Address the start of the method
933 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700934 if (rl_method.wide) {
935 LoadValueDirectWideFixed(rl_method, reg);
936 } else {
937 LoadValueDirectFixed(rl_method, reg);
938 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800939 store_method_addr_used_ = true;
940
941 // Load the proper value from the literal area.
942 // We don't know the proper offset for the value, so pick one that will force
943 // 4 byte offset. We will fix this up in the assembler later to have the right
944 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100945 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -0800946 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
947 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800948 res->target = target;
949 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800950 store_method_addr_used_ = true;
951 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700952}
953
buzbee2700f7e2014-03-07 09:46:20 -0800954LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955 LOG(FATAL) << "Unexpected use of OpVldm for x86";
956 return NULL;
957}
958
buzbee2700f7e2014-03-07 09:46:20 -0800959LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700960 LOG(FATAL) << "Unexpected use of OpVstm for x86";
961 return NULL;
962}
963
964void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
965 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700966 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -0800967 RegStorage t_reg = AllocTemp();
968 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
969 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700970 FreeTemp(t_reg);
971 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800972 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 }
974}
975
Mingyao Yange643a172014-04-08 11:02:52 -0700976void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +0700977 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -0700978 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800979
Chao-ying Fua0147762014-06-06 18:38:49 -0700980 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
981 } else {
982 DCHECK(reg.IsPair());
983
984 // We are not supposed to clobber the incoming storage, so allocate a temporary.
985 RegStorage t_reg = AllocTemp();
986 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
987 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
988 // The temp is no longer needed so free it at this time.
989 FreeTemp(t_reg);
990 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800991
992 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -0700993 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700994}
995
Mingyao Yang80365d92014-04-18 12:10:58 -0700996void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
997 RegStorage array_base,
998 int len_offset) {
999 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1000 public:
1001 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1002 RegStorage index, RegStorage array_base, int32_t len_offset)
1003 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1004 index_(index), array_base_(array_base), len_offset_(len_offset) {
1005 }
1006
1007 void Compile() OVERRIDE {
1008 m2l_->ResetRegPool();
1009 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001010 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001011
1012 RegStorage new_index = index_;
1013 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001014 // TODO: clean-up to check not a number but with type
Chao-ying Fua77ee512014-07-01 17:43:41 -07001015 if (index_ == m2l_->TargetReg(kArg1, false)) {
1016 if (array_base_ == m2l_->TargetRefReg(kArg0)) {
1017 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, false), index_);
1018 new_index = m2l_->TargetReg(kArg2, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001019 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001020 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, false), index_);
1021 new_index = m2l_->TargetReg(kArg0, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001022 }
1023 }
1024 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001025 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001026 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001027 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001028 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001029 } else {
1030 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001031 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001032 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001033 }
1034
1035 private:
1036 const RegStorage index_;
1037 const RegStorage array_base_;
1038 const int32_t len_offset_;
1039 };
1040
1041 OpRegMem(kOpCmp, index, array_base, len_offset);
1042 LIR* branch = OpCondBranch(kCondUge, nullptr);
1043 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1044 index, array_base, len_offset));
1045}
1046
1047void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1048 RegStorage array_base,
1049 int32_t len_offset) {
1050 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1051 public:
1052 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1053 int32_t index, RegStorage array_base, int32_t len_offset)
1054 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1055 index_(index), array_base_(array_base), len_offset_(len_offset) {
1056 }
1057
1058 void Compile() OVERRIDE {
1059 m2l_->ResetRegPool();
1060 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001061 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001062
1063 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001064 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
1065 m2l_->LoadConstant(m2l_->TargetReg(kArg0, false), index_);
buzbee33ae5582014-06-12 14:56:32 -07001066 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001067 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001068 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001069 } else {
1070 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001071 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001072 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001073 }
1074
1075 private:
1076 const int32_t index_;
1077 const RegStorage array_base_;
1078 const int32_t len_offset_;
1079 };
1080
1081 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1082 LIR* branch = OpCondBranch(kCondLs, nullptr);
1083 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1084 index, array_base, len_offset));
1085}
1086
Brian Carlstrom7940e442013-07-12 13:46:57 -07001087// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001088LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001089 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001090 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1091 } else {
1092 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1093 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001094 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1095}
1096
1097// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001098LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001099 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001100 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001101}
1102
buzbee11b63d12013-08-27 07:34:17 -07001103bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001104 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001105 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1106 return false;
1107}
1108
Ian Rogerse2143c02014-03-28 08:47:16 -07001109bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1110 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1111 return false;
1112}
1113
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001114LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001115 LOG(FATAL) << "Unexpected use of OpIT in x86";
1116 return NULL;
1117}
1118
Dave Allison3da67a52014-04-02 17:03:45 -07001119void X86Mir2Lir::OpEndIT(LIR* it) {
1120 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1121}
1122
buzbee2700f7e2014-03-07 09:46:20 -08001123void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001124 switch (val) {
1125 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001126 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001127 break;
1128 case 1:
1129 OpRegCopy(dest, src);
1130 break;
1131 default:
1132 OpRegRegImm(kOpMul, dest, src, val);
1133 break;
1134 }
1135}
1136
buzbee2700f7e2014-03-07 09:46:20 -08001137void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001138 // All memory accesses below reference dalvik regs.
1139 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1140
Mark Mendell4708dcd2014-01-22 09:05:18 -08001141 LIR *m;
1142 switch (val) {
1143 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001144 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001145 break;
1146 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001147 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001148 break;
1149 default:
buzbee091cc402014-03-31 10:14:40 -07001150 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1151 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001152 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1153 break;
1154 }
1155}
1156
Mark Mendelle02d48f2014-01-15 11:19:23 -08001157void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001158 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001159 // All memory accesses below reference dalvik regs.
1160 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1161
Elena Sayapinadd644502014-07-01 18:39:52 +07001162 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001163 if (rl_src1.is_const) {
1164 std::swap(rl_src1, rl_src2);
1165 }
1166 // Are we multiplying by a constant?
1167 if (rl_src2.is_const) {
1168 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1169 if (val == 0) {
1170 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1171 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1172 StoreValueWide(rl_dest, rl_result);
1173 return;
1174 } else if (val == 1) {
1175 StoreValueWide(rl_dest, rl_src1);
1176 return;
1177 } else if (val == 2) {
1178 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1179 return;
1180 } else if (IsPowerOfTwo(val)) {
1181 int shift_amount = LowestSetBit(val);
1182 if (!BadOverlap(rl_src1, rl_dest)) {
1183 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1184 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1185 rl_src1, shift_amount);
1186 StoreValueWide(rl_dest, rl_result);
1187 return;
1188 }
1189 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001190 }
1191 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1192 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1193 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1194 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1195 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1196 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1197 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1198 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1199 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1200 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1201 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1202 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1203 } else {
1204 OpRegCopy(rl_result.reg, rl_src1.reg);
1205 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1206 }
1207 StoreValueWide(rl_dest, rl_result);
1208 return;
1209 }
1210
Mark Mendell4708dcd2014-01-22 09:05:18 -08001211 if (rl_src1.is_const) {
1212 std::swap(rl_src1, rl_src2);
1213 }
1214 // Are we multiplying by a constant?
1215 if (rl_src2.is_const) {
1216 // Do special compare/branch against simple const operand
1217 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1218 if (val == 0) {
1219 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001220 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1221 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001222 StoreValueWide(rl_dest, rl_result);
1223 return;
1224 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001225 StoreValueWide(rl_dest, rl_src1);
1226 return;
1227 } else if (val == 2) {
1228 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1229 return;
1230 } else if (IsPowerOfTwo(val)) {
1231 int shift_amount = LowestSetBit(val);
1232 if (!BadOverlap(rl_src1, rl_dest)) {
1233 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1234 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1235 rl_src1, shift_amount);
1236 StoreValueWide(rl_dest, rl_result);
1237 return;
1238 }
1239 }
1240
1241 // Okay, just bite the bullet and do it.
1242 int32_t val_lo = Low32Bits(val);
1243 int32_t val_hi = High32Bits(val);
1244 FlushAllRegs();
1245 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001246 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001247 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1248 int displacement = SRegOffset(rl_src1.s_reg_low);
1249
1250 // ECX <- 1H * 2L
1251 // EAX <- 1L * 2H
1252 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001253 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1254 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001255 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001256 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1257 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001258 }
1259
1260 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001261 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001262
1263 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001264 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001265
1266 // EDX:EAX <- 2L * 1L (double precision)
1267 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001268 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001269 } else {
buzbee091cc402014-03-31 10:14:40 -07001270 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001271 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1272 true /* is_load */, true /* is_64bit */);
1273 }
1274
1275 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001276 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001277
1278 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001279 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1280 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001281 StoreValueWide(rl_dest, rl_result);
1282 return;
1283 }
1284
1285 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001286 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1287 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1288 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1289
Mark Mendell4708dcd2014-01-22 09:05:18 -08001290 FlushAllRegs();
1291 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001292 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1293 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001294
1295 // At this point, the VRs are in their home locations.
1296 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1297 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1298
1299 // ECX <- 1H
1300 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001301 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001302 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001303 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1304 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001305 }
1306
Mark Mendellde99bba2014-02-14 12:15:02 -08001307 if (is_square) {
1308 // Take advantage of the fact that the values are the same.
1309 // ECX <- ECX * 2L (1H * 2L)
1310 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001311 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001312 } else {
1313 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001314 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1315 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001316 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1317 true /* is_load */, true /* is_64bit */);
1318 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001319
Mark Mendellde99bba2014-02-14 12:15:02 -08001320 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001321 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001322 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001323 // EAX <- 2H
1324 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001325 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001326 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001327 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1328 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001329 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001330
Mark Mendellde99bba2014-02-14 12:15:02 -08001331 // EAX <- EAX * 1L (2H * 1L)
1332 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001333 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001334 } else {
1335 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001336 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1337 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001338 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1339 true /* is_load */, true /* is_64bit */);
1340 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001341
Mark Mendellde99bba2014-02-14 12:15:02 -08001342 // ECX <- ECX * 2L (1H * 2L)
1343 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001344 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001345 } else {
1346 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001347 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1348 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001349 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1350 true /* is_load */, true /* is_64bit */);
1351 }
1352
1353 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001354 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001355 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001356
1357 // EAX <- 2L
1358 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001359 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001360 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001361 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1362 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001363 }
1364
1365 // EDX:EAX <- 2L * 1L (double precision)
1366 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001367 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001368 } else {
1369 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001370 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001371 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1372 true /* is_load */, true /* is_64bit */);
1373 }
1374
1375 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001376 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001377
1378 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001379 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001380 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001381 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001382}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001383
1384void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1385 Instruction::Code op) {
1386 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1387 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1388 if (rl_src.location == kLocPhysReg) {
1389 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001390 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001391 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001392 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1393 } else {
1394 rl_src = LoadValueWide(rl_src, kCoreReg);
1395 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1396 // The registers are the same, so we would clobber it before the use.
1397 RegStorage temp_reg = AllocTemp();
1398 OpRegCopy(temp_reg, rl_dest.reg);
1399 rl_src.reg.SetHighReg(temp_reg.GetReg());
1400 }
1401 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001402
Chao-ying Fua0147762014-06-06 18:38:49 -07001403 x86op = GetOpcode(op, rl_dest, rl_src, true);
1404 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1405 FreeTemp(rl_src.reg); // ???
1406 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001407 return;
1408 }
1409
1410 // RHS is in memory.
1411 DCHECK((rl_src.location == kLocDalvikFrame) ||
1412 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001413 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001414 int displacement = SRegOffset(rl_src.s_reg_low);
1415
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001416 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001417 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001418 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1419 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001420 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001421 x86op = GetOpcode(op, rl_dest, rl_src, true);
1422 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001423 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1424 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001425 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001426}
1427
Mark Mendelle02d48f2014-01-15 11:19:23 -08001428void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001429 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001430 if (rl_dest.location == kLocPhysReg) {
1431 // Ensure we are in a register pair
1432 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1433
buzbee30adc732014-05-09 15:10:18 -07001434 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001435 GenLongRegOrMemOp(rl_result, rl_src, op);
1436 StoreFinalValueWide(rl_dest, rl_result);
1437 return;
1438 }
1439
1440 // It wasn't in registers, so it better be in memory.
1441 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1442 (rl_dest.location == kLocCompilerTemp));
1443 rl_src = LoadValueWide(rl_src, kCoreReg);
1444
1445 // Operate directly into memory.
1446 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001447 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001448 int displacement = SRegOffset(rl_dest.s_reg_low);
1449
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001450 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001451 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001452 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001453 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001454 true /* is_load */, true /* is64bit */);
1455 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001456 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001457 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001458 x86op = GetOpcode(op, rl_dest, rl_src, true);
1459 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001460 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1461 true /* is_load */, true /* is64bit */);
1462 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1463 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001464 }
buzbee2700f7e2014-03-07 09:46:20 -08001465 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001466}
1467
Mark Mendelle02d48f2014-01-15 11:19:23 -08001468void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1469 RegLocation rl_src2, Instruction::Code op,
1470 bool is_commutative) {
1471 // Is this really a 2 operand operation?
1472 switch (op) {
1473 case Instruction::ADD_LONG_2ADDR:
1474 case Instruction::SUB_LONG_2ADDR:
1475 case Instruction::AND_LONG_2ADDR:
1476 case Instruction::OR_LONG_2ADDR:
1477 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001478 if (GenerateTwoOperandInstructions()) {
1479 GenLongArith(rl_dest, rl_src2, op);
1480 return;
1481 }
1482 break;
1483
Mark Mendelle02d48f2014-01-15 11:19:23 -08001484 default:
1485 break;
1486 }
1487
1488 if (rl_dest.location == kLocPhysReg) {
1489 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1490
1491 // We are about to clobber the LHS, so it needs to be a temp.
1492 rl_result = ForceTempWide(rl_result);
1493
1494 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001495 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001496 GenLongRegOrMemOp(rl_result, rl_src2, op);
1497
1498 // And now record that the result is in the temp.
1499 StoreFinalValueWide(rl_dest, rl_result);
1500 return;
1501 }
1502
1503 // It wasn't in registers, so it better be in memory.
1504 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1505 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001506 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1507 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001508
1509 // Get one of the source operands into temporary register.
1510 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001511 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001512 if (IsTemp(rl_src1.reg)) {
1513 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1514 } else if (is_commutative) {
1515 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1516 // We need at least one of them to be a temporary.
1517 if (!IsTemp(rl_src2.reg)) {
1518 rl_src1 = ForceTempWide(rl_src1);
1519 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1520 } else {
1521 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1522 StoreFinalValueWide(rl_dest, rl_src2);
1523 return;
1524 }
1525 } else {
1526 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001527 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001528 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001529 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001530 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001531 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1532 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1533 } else if (is_commutative) {
1534 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1535 // We need at least one of them to be a temporary.
1536 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1537 rl_src1 = ForceTempWide(rl_src1);
1538 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1539 } else {
1540 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1541 StoreFinalValueWide(rl_dest, rl_src2);
1542 return;
1543 }
1544 } else {
1545 // Need LHS to be the temp.
1546 rl_src1 = ForceTempWide(rl_src1);
1547 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1548 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001549 }
1550
1551 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001552}
1553
Mark Mendelle02d48f2014-01-15 11:19:23 -08001554void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001555 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001556 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1557}
1558
1559void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1560 RegLocation rl_src1, RegLocation rl_src2) {
1561 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1562}
1563
1564void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1565 RegLocation rl_src1, RegLocation rl_src2) {
1566 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1567}
1568
1569void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1570 RegLocation rl_src1, RegLocation rl_src2) {
1571 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1572}
1573
1574void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1575 RegLocation rl_src1, RegLocation rl_src2) {
1576 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001577}
1578
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001579void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001580 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001581 rl_src = LoadValueWide(rl_src, kCoreReg);
1582 RegLocation rl_result;
1583 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1584 OpRegCopy(rl_result.reg, rl_src.reg);
1585 OpReg(kOpNot, rl_result.reg);
1586 StoreValueWide(rl_dest, rl_result);
1587 } else {
1588 LOG(FATAL) << "Unexpected use GenNotLong()";
1589 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001590}
1591
1592void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1593 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001594 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001595 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1596 return;
1597 }
1598
1599 // We have to use fixed registers, so flush all the temps.
1600 FlushAllRegs();
1601 LockCallTemps(); // Prepare for explicit register usage.
1602
1603 // Load LHS into RAX.
1604 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1605
1606 // Load RHS into RCX.
1607 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1608
1609 // Copy LHS sign bit into RDX.
1610 NewLIR0(kx86Cqo64Da);
1611
1612 // Handle division by zero case.
1613 GenDivZeroCheckWide(rs_r1q);
1614
1615 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1616 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1617 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1618
1619 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001620 LoadConstantWide(rs_r6q, 0x8000000000000000);
1621 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001622 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1623
1624 // In 0x8000000000000000/-1 case.
1625 if (!is_div) {
1626 // For DIV, RAX is already right. For REM, we need RDX 0.
1627 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1628 }
1629 LIR* done = NewLIR1(kX86Jmp8, 0);
1630
1631 // Expected case.
1632 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1633 minint_branch->target = minus_one_branch->target;
1634 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1635 done->target = NewLIR0(kPseudoTargetLabel);
1636
1637 // Result is in RAX for div and RDX for rem.
1638 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1639 if (!is_div) {
1640 rl_result.reg.SetReg(r2q);
1641 }
1642
1643 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001644}
1645
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001646void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001647 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001648 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001649 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001650 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1651 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1652 } else {
1653 rl_result = ForceTempWide(rl_src);
1654 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1655 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1656 // The registers are the same, so we would clobber it before the use.
1657 RegStorage temp_reg = AllocTemp();
1658 OpRegCopy(temp_reg, rl_result.reg);
1659 rl_result.reg.SetHighReg(temp_reg.GetReg());
1660 }
1661 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1662 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1663 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001664 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001665 StoreValueWide(rl_dest, rl_result);
1666}
1667
buzbee091cc402014-03-31 10:14:40 -07001668void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001669 DCHECK_EQ(kX86, cu_->instruction_set);
1670 X86OpCode opcode = kX86Bkpt;
1671 switch (op) {
1672 case kOpCmp: opcode = kX86Cmp32RT; break;
1673 case kOpMov: opcode = kX86Mov32RT; break;
1674 default:
1675 LOG(FATAL) << "Bad opcode: " << op;
1676 break;
1677 }
1678 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1679}
1680
1681void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1682 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001683 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001684 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001685 switch (op) {
1686 case kOpCmp: opcode = kX86Cmp64RT; break;
1687 case kOpMov: opcode = kX86Mov64RT; break;
1688 default:
1689 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1690 break;
1691 }
1692 } else {
1693 switch (op) {
1694 case kOpCmp: opcode = kX86Cmp32RT; break;
1695 case kOpMov: opcode = kX86Mov32RT; break;
1696 default:
1697 LOG(FATAL) << "Bad opcode: " << op;
1698 break;
1699 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001700 }
buzbee091cc402014-03-31 10:14:40 -07001701 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001702}
1703
1704/*
1705 * Generate array load
1706 */
1707void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001708 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001709 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001710 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001711 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001712 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001713
Mark Mendell343adb52013-12-18 06:02:17 -08001714 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001715 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001716 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1717 } else {
1718 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1719 }
1720
Mark Mendell343adb52013-12-18 06:02:17 -08001721 bool constant_index = rl_index.is_const;
1722 int32_t constant_index_value = 0;
1723 if (!constant_index) {
1724 rl_index = LoadValue(rl_index, kCoreReg);
1725 } else {
1726 constant_index_value = mir_graph_->ConstantValue(rl_index);
1727 // If index is constant, just fold it into the data offset
1728 data_offset += constant_index_value << scale;
1729 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001730 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001731 }
1732
Brian Carlstrom7940e442013-07-12 13:46:57 -07001733 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001734 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001735
1736 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001737 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001738 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001739 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001740 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001741 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001742 }
Mark Mendell343adb52013-12-18 06:02:17 -08001743 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001744 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001745 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001746 StoreValueWide(rl_dest, rl_result);
1747 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001748 StoreValue(rl_dest, rl_result);
1749 }
1750}
1751
1752/*
1753 * Generate array store
1754 *
1755 */
1756void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001757 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001758 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001759 int len_offset = mirror::Array::LengthOffset().Int32Value();
1760 int data_offset;
1761
buzbee695d13a2014-04-19 13:32:20 -07001762 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001763 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1764 } else {
1765 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1766 }
1767
buzbeea0cd2d72014-06-01 09:33:49 -07001768 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001769 bool constant_index = rl_index.is_const;
1770 int32_t constant_index_value = 0;
1771 if (!constant_index) {
1772 rl_index = LoadValue(rl_index, kCoreReg);
1773 } else {
1774 // If index is constant, just fold it into the data offset
1775 constant_index_value = mir_graph_->ConstantValue(rl_index);
1776 data_offset += constant_index_value << scale;
1777 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001778 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001779 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001780
1781 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001782 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001783
1784 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001785 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001786 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001787 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001788 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001789 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001790 }
buzbee695d13a2014-04-19 13:32:20 -07001791 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001792 rl_src = LoadValueWide(rl_src, reg_class);
1793 } else {
1794 rl_src = LoadValue(rl_src, reg_class);
1795 }
1796 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001797 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001798 RegStorage temp = AllocTemp();
1799 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001800 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001801 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001802 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001803 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001804 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001805 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001806 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001807 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001808 }
buzbee2700f7e2014-03-07 09:46:20 -08001809 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001810 }
1811}
1812
Mark Mendell4708dcd2014-01-22 09:05:18 -08001813RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1814 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001815 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001816 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001817 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1818 switch (opcode) {
1819 case Instruction::SHL_LONG:
1820 case Instruction::SHL_LONG_2ADDR:
1821 op = kOpLsl;
1822 break;
1823 case Instruction::SHR_LONG:
1824 case Instruction::SHR_LONG_2ADDR:
1825 op = kOpAsr;
1826 break;
1827 case Instruction::USHR_LONG:
1828 case Instruction::USHR_LONG_2ADDR:
1829 op = kOpLsr;
1830 break;
1831 default:
1832 LOG(FATAL) << "Unexpected case";
1833 }
1834 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1835 } else {
1836 switch (opcode) {
1837 case Instruction::SHL_LONG:
1838 case Instruction::SHL_LONG_2ADDR:
1839 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1840 if (shift_amount == 32) {
1841 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1842 LoadConstant(rl_result.reg.GetLow(), 0);
1843 } else if (shift_amount > 31) {
1844 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1845 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1846 LoadConstant(rl_result.reg.GetLow(), 0);
1847 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001848 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001849 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1850 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1851 shift_amount);
1852 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1853 }
1854 break;
1855 case Instruction::SHR_LONG:
1856 case Instruction::SHR_LONG_2ADDR:
1857 if (shift_amount == 32) {
1858 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1859 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1860 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1861 } else if (shift_amount > 31) {
1862 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1863 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1864 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1865 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1866 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001867 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001868 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1869 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1870 shift_amount);
1871 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1872 }
1873 break;
1874 case Instruction::USHR_LONG:
1875 case Instruction::USHR_LONG_2ADDR:
1876 if (shift_amount == 32) {
1877 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1878 LoadConstant(rl_result.reg.GetHigh(), 0);
1879 } else if (shift_amount > 31) {
1880 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1881 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1882 LoadConstant(rl_result.reg.GetHigh(), 0);
1883 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001884 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001885 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1886 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1887 shift_amount);
1888 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1889 }
1890 break;
1891 default:
1892 LOG(FATAL) << "Unexpected case";
1893 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001894 }
1895 return rl_result;
1896}
1897
Brian Carlstrom7940e442013-07-12 13:46:57 -07001898void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001899 RegLocation rl_src, RegLocation rl_shift) {
1900 // Per spec, we only care about low 6 bits of shift amount.
1901 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1902 if (shift_amount == 0) {
1903 rl_src = LoadValueWide(rl_src, kCoreReg);
1904 StoreValueWide(rl_dest, rl_src);
1905 return;
1906 } else if (shift_amount == 1 &&
1907 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1908 // Need to handle this here to avoid calling StoreValueWide twice.
1909 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1910 return;
1911 }
1912 if (BadOverlap(rl_src, rl_dest)) {
1913 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1914 return;
1915 }
1916 rl_src = LoadValueWide(rl_src, kCoreReg);
1917 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1918 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001919}
1920
1921void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001922 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001923 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001924 switch (opcode) {
1925 case Instruction::ADD_LONG:
1926 case Instruction::AND_LONG:
1927 case Instruction::OR_LONG:
1928 case Instruction::XOR_LONG:
1929 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001930 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001931 } else {
1932 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001933 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001934 }
1935 break;
1936 case Instruction::SUB_LONG:
1937 case Instruction::SUB_LONG_2ADDR:
1938 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001939 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001940 } else {
1941 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001942 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001943 }
1944 break;
1945 case Instruction::ADD_LONG_2ADDR:
1946 case Instruction::OR_LONG_2ADDR:
1947 case Instruction::XOR_LONG_2ADDR:
1948 case Instruction::AND_LONG_2ADDR:
1949 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001950 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001951 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001952 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001953 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001954 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001955 } else {
1956 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001957 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001958 }
1959 break;
1960 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07001961 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001962 break;
1963 }
Chao-ying Fua0147762014-06-06 18:38:49 -07001964
1965 if (!isConstSuccess) {
1966 // Default - bail to non-const handler.
1967 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1968 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001969}
1970
1971bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
1972 switch (op) {
1973 case Instruction::AND_LONG_2ADDR:
1974 case Instruction::AND_LONG:
1975 return value == -1;
1976 case Instruction::OR_LONG:
1977 case Instruction::OR_LONG_2ADDR:
1978 case Instruction::XOR_LONG:
1979 case Instruction::XOR_LONG_2ADDR:
1980 return value == 0;
1981 default:
1982 return false;
1983 }
1984}
1985
1986X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
1987 bool is_high_op) {
1988 bool rhs_in_mem = rhs.location != kLocPhysReg;
1989 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07001990 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001991 DCHECK(!rhs_in_mem || !dest_in_mem);
1992 switch (op) {
1993 case Instruction::ADD_LONG:
1994 case Instruction::ADD_LONG_2ADDR:
1995 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001996 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001997 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001998 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001999 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002000 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002001 case Instruction::SUB_LONG:
2002 case Instruction::SUB_LONG_2ADDR:
2003 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002004 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002005 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002006 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002007 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002008 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002009 case Instruction::AND_LONG_2ADDR:
2010 case Instruction::AND_LONG:
2011 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002012 return is64Bit ? kX86And64MR : kX86And32MR;
2013 }
2014 if (is64Bit) {
2015 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002016 }
2017 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2018 case Instruction::OR_LONG:
2019 case Instruction::OR_LONG_2ADDR:
2020 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002021 return is64Bit ? kX86Or64MR : kX86Or32MR;
2022 }
2023 if (is64Bit) {
2024 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002025 }
2026 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2027 case Instruction::XOR_LONG:
2028 case Instruction::XOR_LONG_2ADDR:
2029 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002030 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2031 }
2032 if (is64Bit) {
2033 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002034 }
2035 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2036 default:
2037 LOG(FATAL) << "Unexpected opcode: " << op;
2038 return kX86Add32RR;
2039 }
2040}
2041
2042X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2043 int32_t value) {
2044 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002045 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002046 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002047 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002048 switch (op) {
2049 case Instruction::ADD_LONG:
2050 case Instruction::ADD_LONG_2ADDR:
2051 if (byte_imm) {
2052 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002053 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002054 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002055 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002056 }
2057 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002058 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002059 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002060 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002061 case Instruction::SUB_LONG:
2062 case Instruction::SUB_LONG_2ADDR:
2063 if (byte_imm) {
2064 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002065 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002066 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002067 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002068 }
2069 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002070 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002071 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002072 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002073 case Instruction::AND_LONG_2ADDR:
2074 case Instruction::AND_LONG:
2075 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002076 if (is64Bit) {
2077 return in_mem ? kX86And64MI8 : kX86And64RI8;
2078 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002079 return in_mem ? kX86And32MI8 : kX86And32RI8;
2080 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002081 if (is64Bit) {
2082 return in_mem ? kX86And64MI : kX86And64RI;
2083 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002084 return in_mem ? kX86And32MI : kX86And32RI;
2085 case Instruction::OR_LONG:
2086 case Instruction::OR_LONG_2ADDR:
2087 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002088 if (is64Bit) {
2089 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2090 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002091 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2092 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002093 if (is64Bit) {
2094 return in_mem ? kX86Or64MI : kX86Or64RI;
2095 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002096 return in_mem ? kX86Or32MI : kX86Or32RI;
2097 case Instruction::XOR_LONG:
2098 case Instruction::XOR_LONG_2ADDR:
2099 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002100 if (is64Bit) {
2101 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2102 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002103 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2104 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002105 if (is64Bit) {
2106 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2107 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002108 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2109 default:
2110 LOG(FATAL) << "Unexpected opcode: " << op;
2111 return kX86Add32MI;
2112 }
2113}
2114
Chao-ying Fua0147762014-06-06 18:38:49 -07002115bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002116 DCHECK(rl_src.is_const);
2117 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002118
Elena Sayapinadd644502014-07-01 18:39:52 +07002119 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002120 // We can do with imm only if it fits 32 bit
2121 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2122 return false;
2123 }
2124
2125 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2126
2127 if ((rl_dest.location == kLocDalvikFrame) ||
2128 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002129 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002130 int displacement = SRegOffset(rl_dest.s_reg_low);
2131
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002132 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002133 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2134 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2135 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2136 true /* is_load */, true /* is64bit */);
2137 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2138 false /* is_load */, true /* is64bit */);
2139 return true;
2140 }
2141
2142 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2143 DCHECK_EQ(rl_result.location, kLocPhysReg);
2144 DCHECK(!rl_result.reg.IsFloat());
2145
2146 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2147 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2148
2149 StoreValueWide(rl_dest, rl_result);
2150 return true;
2151 }
2152
Mark Mendelle02d48f2014-01-15 11:19:23 -08002153 int32_t val_lo = Low32Bits(val);
2154 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002155 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002156
2157 // Can we just do this into memory?
2158 if ((rl_dest.location == kLocDalvikFrame) ||
2159 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002160 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002161 int displacement = SRegOffset(rl_dest.s_reg_low);
2162
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002163 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002164 if (!IsNoOp(op, val_lo)) {
2165 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002166 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002167 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002168 true /* is_load */, true /* is64bit */);
2169 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002170 false /* is_load */, true /* is64bit */);
2171 }
2172 if (!IsNoOp(op, val_hi)) {
2173 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002174 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002175 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002176 true /* is_load */, true /* is64bit */);
2177 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002178 false /* is_load */, true /* is64bit */);
2179 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002180 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002181 }
2182
2183 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2184 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002185 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002186
2187 if (!IsNoOp(op, val_lo)) {
2188 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002189 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002190 }
2191 if (!IsNoOp(op, val_hi)) {
2192 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002193 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002194 }
2195 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002196 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002197}
2198
Chao-ying Fua0147762014-06-06 18:38:49 -07002199bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002200 RegLocation rl_src2, Instruction::Code op) {
2201 DCHECK(rl_src2.is_const);
2202 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002203
Elena Sayapinadd644502014-07-01 18:39:52 +07002204 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002205 // We can do with imm only if it fits 32 bit
2206 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2207 return false;
2208 }
2209 if (rl_dest.location == kLocPhysReg &&
2210 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2211 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002212 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002213 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2214 StoreFinalValueWide(rl_dest, rl_dest);
2215 return true;
2216 }
2217
2218 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2219 // We need the values to be in a temporary
2220 RegLocation rl_result = ForceTempWide(rl_src1);
2221
2222 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2223 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2224
2225 StoreFinalValueWide(rl_dest, rl_result);
2226 return true;
2227 }
2228
Mark Mendelle02d48f2014-01-15 11:19:23 -08002229 int32_t val_lo = Low32Bits(val);
2230 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002231 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2232 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002233
2234 // Can we do this directly into the destination registers?
2235 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002236 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002237 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002238 if (!IsNoOp(op, val_lo)) {
2239 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002240 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002241 }
2242 if (!IsNoOp(op, val_hi)) {
2243 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002244 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002245 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002246
2247 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002248 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002249 }
2250
2251 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2252 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2253
2254 // We need the values to be in a temporary
2255 RegLocation rl_result = ForceTempWide(rl_src1);
2256 if (!IsNoOp(op, val_lo)) {
2257 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002258 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002259 }
2260 if (!IsNoOp(op, val_hi)) {
2261 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002262 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002263 }
2264
2265 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002266 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002267}
2268
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002269// For final classes there are no sub-classes to check and so we can answer the instance-of
2270// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2271void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2272 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002273 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002274 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002275 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002276
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002277 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002278 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
2279 if (result_reg == object_32reg || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002280 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002281 }
2282
2283 // Assume that there is no match.
2284 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002285 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002286
Mark Mendellade54a22014-06-09 12:49:55 -04002287 // We will use this register to compare to memory below.
2288 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2289 // For this reason, force allocation of a 32 bit register to use, so that the
2290 // compare to memory will be done using a 32 bit comparision.
2291 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2292 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002293
2294 // If Method* is already in a register, we can save a copy.
2295 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002296 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2297 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002298
2299 if (rl_method.location == kLocPhysReg) {
2300 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002301 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002302 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002303 } else {
buzbee695d13a2014-04-19 13:32:20 -07002304 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002305 check_class, kNotVolatile);
2306 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002307 }
2308 } else {
2309 LoadCurrMethodDirect(check_class);
2310 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002311 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002312 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002313 } else {
buzbee695d13a2014-04-19 13:32:20 -07002314 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002315 check_class, kNotVolatile);
2316 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002317 }
2318 }
2319
2320 // Compare the computed class to the class in the object.
2321 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002322 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002323
2324 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002325 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002326
2327 LIR* target = NewLIR0(kPseudoTargetLabel);
2328 null_branchover->target = target;
2329 FreeTemp(check_class);
2330 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002331 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002332 FreeTemp(result_reg);
2333 }
2334 StoreValue(rl_dest, rl_result);
2335}
2336
Mark Mendell6607d972014-02-10 06:54:18 -08002337void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2338 bool type_known_abstract, bool use_declaring_class,
2339 bool can_assume_type_is_in_dex_cache,
2340 uint32_t type_idx, RegLocation rl_dest,
2341 RegLocation rl_src) {
2342 FlushAllRegs();
2343 // May generate a call - use explicit registers.
2344 LockCallTemps();
Chao-ying Fua77ee512014-07-01 17:43:41 -07002345 RegStorage method_reg = TargetRefReg(kArg1); // kArg1 gets current Method*.
2346 LoadCurrMethodDirect(method_reg);
2347 RegStorage class_reg = TargetRefReg(kArg2); // kArg2 will hold the Class*.
2348 RegStorage ref_reg = TargetRefReg(kArg0); // kArg2 will hold the ref.
Mark Mendell6607d972014-02-10 06:54:18 -08002349 // Reference must end up in kArg0.
2350 if (needs_access_check) {
2351 // Check we have access to type_idx and if not throw IllegalAccessError,
2352 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002353 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002354 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2355 type_idx, true);
2356 } else {
2357 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2358 type_idx, true);
2359 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002360 OpRegCopy(class_reg, TargetRefReg(kRet0));
2361 LoadValueDirectFixed(rl_src, ref_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002362 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002363 LoadValueDirectFixed(rl_src, ref_reg);
2364 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002365 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002366 } else {
2367 // Load dex cache entry into class_reg (kArg2).
Chao-ying Fua77ee512014-07-01 17:43:41 -07002368 LoadValueDirectFixed(rl_src, ref_reg);
2369 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002370 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002371 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002372 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2373 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Andreas Gampe3c12c512014-06-24 18:46:29 +00002374 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002375 if (!can_assume_type_is_in_dex_cache) {
2376 // Need to test presence of type in dex cache at runtime.
2377 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2378 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002379 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002380 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2381 } else {
2382 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2383 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002384 OpRegCopy(class_reg, TargetRefReg(kRet0)); // Align usage with fast path.
2385 LoadValueDirectFixed(rl_src, ref_reg); /* Reload Ref. */
Mark Mendell6607d972014-02-10 06:54:18 -08002386 // Rejoin code paths
2387 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2388 hop_branch->target = hop_target;
2389 }
2390 }
2391 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002392 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002393
Alexei Zavjalov95455002014-06-09 23:27:46 +07002394 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
Elena Sayapinadd644502014-07-01 18:39:52 +07002395 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002396 OpRegCopy(rl_result.reg, ref_reg);
Alexei Zavjalov95455002014-06-09 23:27:46 +07002397 }
2398
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002399 // For 32-bit, SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002400 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002401
2402 // Is the class NULL?
Chao-ying Fua77ee512014-07-01 17:43:41 -07002403 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002404
Chao-ying Fua77ee512014-07-01 17:43:41 -07002405 RegStorage ref_class_reg = TargetRefReg(kArg1); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002406 /* Load object->klass_. */
2407 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002408 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(), ref_class_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +00002409 kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002410 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2411 LIR* branchover = nullptr;
2412 if (type_known_final) {
2413 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002414 LoadConstant(rl_result.reg, 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002415 OpRegReg(kOpCmp, ref_class_reg, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002416 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002417 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002418 } else {
2419 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002420 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002421 branchover = OpCmpBranch(kCondEq, ref_class_reg, class_reg, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002422 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002423 OpRegCopy(TargetRefReg(kArg0), class_reg);
buzbee33ae5582014-06-12 14:56:32 -07002424 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002425 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2426 } else {
2427 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2428 }
Mark Mendell6607d972014-02-10 06:54:18 -08002429 }
2430 // TODO: only clobber when type isn't final?
2431 ClobberCallerSave();
2432 /* Branch targets here. */
2433 LIR* target = NewLIR0(kPseudoTargetLabel);
2434 StoreValue(rl_dest, rl_result);
2435 branch1->target = target;
2436 if (branchover != nullptr) {
2437 branchover->target = target;
2438 }
2439}
2440
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002441void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2442 RegLocation rl_lhs, RegLocation rl_rhs) {
2443 OpKind op = kOpBkpt;
2444 bool is_div_rem = false;
2445 bool unary = false;
2446 bool shift_op = false;
2447 bool is_two_addr = false;
2448 RegLocation rl_result;
2449 switch (opcode) {
2450 case Instruction::NEG_INT:
2451 op = kOpNeg;
2452 unary = true;
2453 break;
2454 case Instruction::NOT_INT:
2455 op = kOpMvn;
2456 unary = true;
2457 break;
2458 case Instruction::ADD_INT_2ADDR:
2459 is_two_addr = true;
2460 // Fallthrough
2461 case Instruction::ADD_INT:
2462 op = kOpAdd;
2463 break;
2464 case Instruction::SUB_INT_2ADDR:
2465 is_two_addr = true;
2466 // Fallthrough
2467 case Instruction::SUB_INT:
2468 op = kOpSub;
2469 break;
2470 case Instruction::MUL_INT_2ADDR:
2471 is_two_addr = true;
2472 // Fallthrough
2473 case Instruction::MUL_INT:
2474 op = kOpMul;
2475 break;
2476 case Instruction::DIV_INT_2ADDR:
2477 is_two_addr = true;
2478 // Fallthrough
2479 case Instruction::DIV_INT:
2480 op = kOpDiv;
2481 is_div_rem = true;
2482 break;
2483 /* NOTE: returns in kArg1 */
2484 case Instruction::REM_INT_2ADDR:
2485 is_two_addr = true;
2486 // Fallthrough
2487 case Instruction::REM_INT:
2488 op = kOpRem;
2489 is_div_rem = true;
2490 break;
2491 case Instruction::AND_INT_2ADDR:
2492 is_two_addr = true;
2493 // Fallthrough
2494 case Instruction::AND_INT:
2495 op = kOpAnd;
2496 break;
2497 case Instruction::OR_INT_2ADDR:
2498 is_two_addr = true;
2499 // Fallthrough
2500 case Instruction::OR_INT:
2501 op = kOpOr;
2502 break;
2503 case Instruction::XOR_INT_2ADDR:
2504 is_two_addr = true;
2505 // Fallthrough
2506 case Instruction::XOR_INT:
2507 op = kOpXor;
2508 break;
2509 case Instruction::SHL_INT_2ADDR:
2510 is_two_addr = true;
2511 // Fallthrough
2512 case Instruction::SHL_INT:
2513 shift_op = true;
2514 op = kOpLsl;
2515 break;
2516 case Instruction::SHR_INT_2ADDR:
2517 is_two_addr = true;
2518 // Fallthrough
2519 case Instruction::SHR_INT:
2520 shift_op = true;
2521 op = kOpAsr;
2522 break;
2523 case Instruction::USHR_INT_2ADDR:
2524 is_two_addr = true;
2525 // Fallthrough
2526 case Instruction::USHR_INT:
2527 shift_op = true;
2528 op = kOpLsr;
2529 break;
2530 default:
2531 LOG(FATAL) << "Invalid word arith op: " << opcode;
2532 }
2533
Mark Mendelle87f9b52014-04-30 14:13:18 -04002534 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002535 if (!is_two_addr &&
2536 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2537 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002538 is_two_addr = true;
2539 }
2540
2541 if (!GenerateTwoOperandInstructions()) {
2542 is_two_addr = false;
2543 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002544
2545 // Get the div/rem stuff out of the way.
2546 if (is_div_rem) {
2547 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2548 StoreValue(rl_dest, rl_result);
2549 return;
2550 }
2551
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002552 // If we generate any memory access below, it will reference a dalvik reg.
2553 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2554
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002555 if (unary) {
2556 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002557 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002558 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002559 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002560 } else {
2561 if (shift_op) {
2562 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002563 RegStorage t_reg = TargetReg(kCount, false); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002564 LoadValueDirectFixed(rl_rhs, t_reg);
2565 if (is_two_addr) {
2566 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002567 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002568 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2569 if (rl_result.location != kLocPhysReg) {
2570 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002571 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002572 FreeTemp(t_reg);
2573 return;
buzbee091cc402014-03-31 10:14:40 -07002574 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002575 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002576 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002577 FreeTemp(t_reg);
2578 StoreFinalValue(rl_dest, rl_result);
2579 return;
2580 }
2581 }
2582 // Three address form, or we can't do directly.
2583 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2584 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002585 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002586 FreeTemp(t_reg);
2587 } else {
2588 // Multiply is 3 operand only (sort of).
2589 if (is_two_addr && op != kOpMul) {
2590 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002591 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002592 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002593 // Ensure res is in a core reg
2594 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002595 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002596 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002597 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002598 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002599 StoreFinalValue(rl_dest, rl_result);
2600 return;
buzbee091cc402014-03-31 10:14:40 -07002601 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002602 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002603 StoreFinalValue(rl_dest, rl_result);
2604 return;
2605 }
2606 }
2607 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002608 // It might happen rl_rhs and rl_dest are the same VR
2609 // in this case rl_dest is in reg after LoadValue while
2610 // rl_result is not updated yet, so do this
2611 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002612 if (rl_result.location != kLocPhysReg) {
2613 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002614 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002615 return;
buzbee091cc402014-03-31 10:14:40 -07002616 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002617 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002618 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002619 StoreFinalValue(rl_dest, rl_result);
2620 return;
2621 } else {
2622 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2623 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002624 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002625 }
2626 } else {
2627 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002628 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2629 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002630 // We can't optimize with FP registers.
2631 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2632 // Something is difficult, so fall back to the standard case.
2633 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2634 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2635 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002636 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002637 } else {
2638 // We can optimize by moving to result and using memory operands.
2639 if (rl_rhs.location != kLocPhysReg) {
2640 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002641 // We should be careful with order here
2642 // If rl_dest and rl_lhs points to the same VR we should load first
2643 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002644 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2645 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002646 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2647 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002648 // No-op if these are the same.
2649 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002650 } else {
2651 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002652 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002653 }
buzbee2700f7e2014-03-07 09:46:20 -08002654 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002655 } else if (rl_lhs.location != kLocPhysReg) {
2656 // RHS is in a register; LHS is in memory.
2657 if (op != kOpSub) {
2658 // Force RHS into result and operate on memory.
2659 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002660 OpRegCopy(rl_result.reg, rl_rhs.reg);
2661 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002662 } else {
2663 // Subtraction isn't commutative.
2664 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2665 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2666 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002667 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002668 }
2669 } else {
2670 // Both are in registers.
2671 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2672 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2673 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002674 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002675 }
2676 }
2677 }
2678 }
2679 }
2680 StoreValue(rl_dest, rl_result);
2681}
2682
2683bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2684 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002685 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002686 return false;
2687 }
buzbee091cc402014-03-31 10:14:40 -07002688 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002689 return false;
2690 }
2691
2692 // Everything will be fine :-).
2693 return true;
2694}
Chao-ying Fua0147762014-06-06 18:38:49 -07002695
2696void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002697 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002698 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2699 return;
2700 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002701 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002702 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2703 if (rl_src.location == kLocPhysReg) {
2704 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2705 } else {
2706 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002707 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002708 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2709 displacement + LOWORD_OFFSET);
2710 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2711 true /* is_load */, true /* is_64bit */);
2712 }
2713 StoreValueWide(rl_dest, rl_result);
2714}
2715
2716void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2717 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002718 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002719 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2720 return;
2721 }
2722
2723 bool is_two_addr = false;
2724 OpKind op = kOpBkpt;
2725 RegLocation rl_result;
2726
2727 switch (opcode) {
2728 case Instruction::SHL_LONG_2ADDR:
2729 is_two_addr = true;
2730 // Fallthrough
2731 case Instruction::SHL_LONG:
2732 op = kOpLsl;
2733 break;
2734 case Instruction::SHR_LONG_2ADDR:
2735 is_two_addr = true;
2736 // Fallthrough
2737 case Instruction::SHR_LONG:
2738 op = kOpAsr;
2739 break;
2740 case Instruction::USHR_LONG_2ADDR:
2741 is_two_addr = true;
2742 // Fallthrough
2743 case Instruction::USHR_LONG:
2744 op = kOpLsr;
2745 break;
2746 default:
2747 op = kOpBkpt;
2748 }
2749
2750 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002751 RegStorage t_reg = TargetReg(kCount, false); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002752 LoadValueDirectFixed(rl_shift, t_reg);
2753 if (is_two_addr) {
2754 // Can we do this directly into memory?
2755 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2756 if (rl_result.location != kLocPhysReg) {
2757 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002758 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002759 OpMemReg(op, rl_result, t_reg.GetReg());
2760 } else if (!rl_result.reg.IsFloat()) {
2761 // Can do this directly into the result register
2762 OpRegReg(op, rl_result.reg, t_reg);
2763 StoreFinalValueWide(rl_dest, rl_result);
2764 }
2765 } else {
2766 // Three address form, or we can't do directly.
2767 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2768 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2769 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2770 StoreFinalValueWide(rl_dest, rl_result);
2771 }
2772
2773 FreeTemp(t_reg);
2774}
2775
Brian Carlstrom7940e442013-07-12 13:46:57 -07002776} // namespace art