blob: ed4c775fc9d4157e4600b79d06e24aa80f6e49db [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "mirror/array.h"
23#include "x86_lir.h"
24
25namespace art {
26
27/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070028 * Compare two 64-bit values
29 * x = y return 0
30 * x < y return -1
31 * x > y return 1
32 */
33void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070034 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070035 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070036 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
37 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
38 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070039 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070040 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
41 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
42 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
43 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
44 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070045
Chao-ying Fua0147762014-06-06 18:38:49 -070046 StoreValue(rl_dest, rl_result);
47 FreeTemp(temp_reg);
48 return;
49 }
50
Brian Carlstrom7940e442013-07-12 13:46:57 -070051 FlushAllRegs();
52 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070053 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
54 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080055 LoadValueDirectWideFixed(rl_src1, r_tmp1);
56 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080058 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
59 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070060 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
61 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080062 OpReg(kOpNeg, rs_r2); // r2 = -r2
63 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070064 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080066 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 RegLocation rl_result = LocCReturn();
68 StoreValue(rl_dest, rl_result);
69}
70
71X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
72 switch (cond) {
73 case kCondEq: return kX86CondEq;
74 case kCondNe: return kX86CondNe;
75 case kCondCs: return kX86CondC;
76 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000077 case kCondUlt: return kX86CondC;
78 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 case kCondMi: return kX86CondS;
80 case kCondPl: return kX86CondNs;
81 case kCondVs: return kX86CondO;
82 case kCondVc: return kX86CondNo;
83 case kCondHi: return kX86CondA;
84 case kCondLs: return kX86CondBe;
85 case kCondGe: return kX86CondGe;
86 case kCondLt: return kX86CondL;
87 case kCondGt: return kX86CondG;
88 case kCondLe: return kX86CondLe;
89 case kCondAl:
90 case kCondNv: LOG(FATAL) << "Should not reach here";
91 }
92 return kX86CondO;
93}
94
buzbee2700f7e2014-03-07 09:46:20 -080095LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070096 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 X86ConditionCode cc = X86ConditionEncoding(cond);
98 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
99 cc);
100 branch->target = target;
101 return branch;
102}
103
buzbee2700f7e2014-03-07 09:46:20 -0800104LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700105 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
107 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700108 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700110 if (reg.Is64Bit()) {
111 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
112 } else {
113 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
114 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 }
116 X86ConditionCode cc = X86ConditionEncoding(cond);
117 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
118 branch->target = target;
119 return branch;
120}
121
buzbee2700f7e2014-03-07 09:46:20 -0800122LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
123 // If src or dest is a pair, we'll be using low reg.
124 if (r_dest.IsPair()) {
125 r_dest = r_dest.GetLow();
126 }
127 if (r_src.IsPair()) {
128 r_src = r_src.GetLow();
129 }
buzbee091cc402014-03-31 10:14:40 -0700130 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700132 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800133 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800134 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 res->flags.is_nop = true;
136 }
137 return res;
138}
139
buzbee7a11ab02014-04-28 20:02:38 -0700140void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
141 if (r_dest != r_src) {
142 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
143 AppendLIR(res);
144 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145}
146
buzbee2700f7e2014-03-07 09:46:20 -0800147void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700148 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700149 bool dest_fp = r_dest.IsFloat();
150 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700151 if (dest_fp) {
152 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700153 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700155 // TODO: Prevent this from happening in the code. The result is often
156 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700157 if (!r_src.IsPair()) {
158 DCHECK(!r_dest.IsPair());
159 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
160 } else {
161 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
162 RegStorage r_tmp = AllocTempDouble();
163 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
164 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
165 FreeTemp(r_tmp);
166 }
buzbee7a11ab02014-04-28 20:02:38 -0700167 }
168 } else {
169 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700170 if (!r_dest.IsPair()) {
171 DCHECK(!r_src.IsPair());
172 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700173 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700174 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
175 RegStorage temp_reg = AllocTempDouble();
176 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
177 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
178 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
179 }
180 } else {
181 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
182 if (!r_src.IsPair()) {
183 // Just copy the register directly.
184 OpRegCopy(r_dest, r_src);
185 } else {
186 // Handle overlap
187 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
188 r_src.GetLowReg() == r_dest.GetHighReg()) {
189 // Deal with cycles.
190 RegStorage temp_reg = AllocTemp();
191 OpRegCopy(temp_reg, r_dest.GetHigh());
192 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
193 OpRegCopy(r_dest.GetLow(), temp_reg);
194 FreeTemp(temp_reg);
195 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
196 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
197 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
198 } else {
199 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
200 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
201 }
buzbee7a11ab02014-04-28 20:02:38 -0700202 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203 }
204 }
205 }
206}
207
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700208void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800209 RegLocation rl_result;
210 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
211 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700212 // Avoid using float regs here.
213 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
214 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
215 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000216 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800217
218 // The kMirOpSelect has two variants, one for constants and one for moves.
219 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
220
221 if (is_constant_case) {
222 int true_val = mir->dalvikInsn.vB;
223 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700224 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800225
226 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000227 * For ccode == kCondEq:
228 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800229 * 1) When the true case is zero and result_reg is not same as src_reg:
230 * xor result_reg, result_reg
231 * cmp $0, src_reg
232 * mov t1, $false_case
233 * cmovnz result_reg, t1
234 * 2) When the false case is zero and result_reg is not same as src_reg:
235 * xor result_reg, result_reg
236 * cmp $0, src_reg
237 * mov t1, $true_case
238 * cmovz result_reg, t1
239 * 3) All other cases (we do compare first to set eflags):
240 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000241 * mov result_reg, $false_case
242 * mov t1, $true_case
243 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800244 */
buzbeea0cd2d72014-06-01 09:33:49 -0700245 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
246 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800247 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700248 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800249 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
250 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
251 const bool catch_all_case = !(true_zero_case || false_zero_case);
252
253 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800254 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800255 }
256
257 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800258 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800259 }
260
261 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800262 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800263 }
264
265 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000266 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
267 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700268 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800269 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
270
buzbee2700f7e2014-03-07 09:46:20 -0800271 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800272
273 FreeTemp(temp1_reg);
274 }
275 } else {
276 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
277 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700278 rl_true = LoadValue(rl_true, result_reg_class);
279 rl_false = LoadValue(rl_false, result_reg_class);
280 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800281
282 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000283 * For ccode == kCondEq:
284 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800285 * 1) When true case is already in place:
286 * cmp $0, src_reg
287 * cmovnz result_reg, false_reg
288 * 2) When false case is already in place:
289 * cmp $0, src_reg
290 * cmovz result_reg, true_reg
291 * 3) When neither cases are in place:
292 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000293 * mov result_reg, false_reg
294 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800295 */
296
297 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800298 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800299
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000300 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800301 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000302 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800303 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800304 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800305 OpRegCopy(rl_result.reg, rl_false.reg);
306 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800307 }
308 }
309
310 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311}
312
313void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700314 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
316 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000317 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800318
319 if (rl_src1.is_const) {
320 std::swap(rl_src1, rl_src2);
321 ccode = FlipComparisonOrder(ccode);
322 }
323 if (rl_src2.is_const) {
324 // Do special compare/branch against simple const operand
325 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
326 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
327 return;
328 }
329
Elena Sayapinadd644502014-07-01 18:39:52 +0700330 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700331 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
332 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
333
334 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
335 OpCondBranch(ccode, taken);
336 return;
337 }
338
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 FlushAllRegs();
340 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700341 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
342 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800343 LoadValueDirectWideFixed(rl_src1, r_tmp1);
344 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700345
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 // Swap operands and condition code to prevent use of zero flag.
347 if (ccode == kCondLe || ccode == kCondGt) {
348 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800349 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
350 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 } else {
352 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800353 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
354 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700355 }
356 switch (ccode) {
357 case kCondEq:
358 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800359 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 break;
361 case kCondLe:
362 ccode = kCondGe;
363 break;
364 case kCondGt:
365 ccode = kCondLt;
366 break;
367 case kCondLt:
368 case kCondGe:
369 break;
370 default:
371 LOG(FATAL) << "Unexpected ccode: " << ccode;
372 }
373 OpCondBranch(ccode, taken);
374}
375
Mark Mendell412d4f82013-12-18 13:32:36 -0800376void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
377 int64_t val, ConditionCode ccode) {
378 int32_t val_lo = Low32Bits(val);
379 int32_t val_hi = High32Bits(val);
380 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800381 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400382 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700383
Elena Sayapinadd644502014-07-01 18:39:52 +0700384 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700385 if (is_equality_test && val == 0) {
386 // We can simplify of comparing for ==, != to 0.
387 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
388 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
389 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
390 } else {
391 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
392 LoadConstantWide(tmp, val);
393 OpRegReg(kOpCmp, rl_src1.reg, tmp);
394 FreeTemp(tmp);
395 }
396 OpCondBranch(ccode, taken);
397 return;
398 }
399
Mark Mendell752e2052014-05-01 10:19:04 -0400400 if (is_equality_test && val != 0) {
401 rl_src1 = ForceTempWide(rl_src1);
402 }
buzbee2700f7e2014-03-07 09:46:20 -0800403 RegStorage low_reg = rl_src1.reg.GetLow();
404 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800405
Mark Mendell752e2052014-05-01 10:19:04 -0400406 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400408 if (val == 0) {
409 if (IsTemp(low_reg)) {
410 OpRegReg(kOpOr, low_reg, high_reg);
411 // We have now changed it; ignore the old values.
412 Clobber(rl_src1.reg);
413 } else {
414 RegStorage t_reg = AllocTemp();
415 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
416 FreeTemp(t_reg);
417 }
418 OpCondBranch(ccode, taken);
419 return;
420 }
421
422 // Need to compute the actual value for ==, !=.
423 OpRegImm(kOpSub, low_reg, val_lo);
424 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
425 OpRegReg(kOpOr, high_reg, low_reg);
426 Clobber(rl_src1.reg);
427 } else if (ccode == kCondLe || ccode == kCondGt) {
428 // Swap operands and condition code to prevent use of zero flag.
429 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
430 LoadConstantWide(tmp, val);
431 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
432 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
433 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
434 FreeTemp(tmp);
435 } else {
436 // We can use a compare for the low word to set CF.
437 OpRegImm(kOpCmp, low_reg, val_lo);
438 if (IsTemp(high_reg)) {
439 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
440 // We have now changed it; ignore the old values.
441 Clobber(rl_src1.reg);
442 } else {
443 // mov temp_reg, high_reg; sbb temp_reg, high_constant
444 RegStorage t_reg = AllocTemp();
445 OpRegCopy(t_reg, high_reg);
446 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
447 FreeTemp(t_reg);
448 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800449 }
450
Mark Mendell752e2052014-05-01 10:19:04 -0400451 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800452}
453
Mark Mendell2bf31e62014-01-23 12:13:40 -0800454void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
455 // It does not make sense to calculate magic and shift for zero divisor.
456 DCHECK_NE(divisor, 0);
457
458 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
459 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
460 * The magic number M and shift S can be calculated in the following way:
461 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
462 * where divisor(d) >=2.
463 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
464 * where divisor(d) <= -2.
465 * Thus nc can be calculated like:
466 * nc = 2^31 + 2^31 % d - 1, where d >= 2
467 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
468 *
469 * So the shift p is the smallest p satisfying
470 * 2^p > nc * (d - 2^p % d), where d >= 2
471 * 2^p > nc * (d + 2^p % d), where d <= -2.
472 *
473 * the magic number M is calcuated by
474 * M = (2^p + d - 2^p % d) / d, where d >= 2
475 * M = (2^p - d - 2^p % d) / d, where d <= -2.
476 *
477 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
478 * the shift number S.
479 */
480
481 int32_t p = 31;
482 const uint32_t two31 = 0x80000000U;
483
484 // Initialize the computations.
485 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
486 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
487 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
488 uint32_t quotient1 = two31 / abs_nc;
489 uint32_t remainder1 = two31 % abs_nc;
490 uint32_t quotient2 = two31 / abs_d;
491 uint32_t remainder2 = two31 % abs_d;
492
493 /*
494 * To avoid handling both positive and negative divisor, Hacker's Delight
495 * introduces a method to handle these 2 cases together to avoid duplication.
496 */
497 uint32_t delta;
498 do {
499 p++;
500 quotient1 = 2 * quotient1;
501 remainder1 = 2 * remainder1;
502 if (remainder1 >= abs_nc) {
503 quotient1++;
504 remainder1 = remainder1 - abs_nc;
505 }
506 quotient2 = 2 * quotient2;
507 remainder2 = 2 * remainder2;
508 if (remainder2 >= abs_d) {
509 quotient2++;
510 remainder2 = remainder2 - abs_d;
511 }
512 delta = abs_d - remainder2;
513 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
514
515 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
516 shift = p - 32;
517}
518
buzbee2700f7e2014-03-07 09:46:20 -0800519RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
521 return rl_dest;
522}
523
Mark Mendell2bf31e62014-01-23 12:13:40 -0800524RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
525 int imm, bool is_div) {
526 // Use a multiply (and fixup) to perform an int div/rem by a constant.
527
528 // We have to use fixed registers, so flush all the temps.
529 FlushAllRegs();
530 LockCallTemps(); // Prepare for explicit register usage.
531
532 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700533 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800534
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700535 // handle div/rem by 1 special case.
536 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800537 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700538 // x / 1 == x.
539 StoreValue(rl_result, rl_src);
540 } else {
541 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800542 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700543 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000544 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700545 }
546 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
547 if (is_div) {
548 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800549 LoadValueDirectFixed(rl_src, rs_r0);
550 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800551 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
552
553 // for x != MIN_INT, x / -1 == -x.
554 NewLIR1(kX86Neg32R, r0);
555
556 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
557 // The target for cmp/jmp above.
558 minint_branch->target = NewLIR0(kPseudoTargetLabel);
559 // EAX already contains the right value (0x80000000),
560 branch_around->target = NewLIR0(kPseudoTargetLabel);
561 } else {
562 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800563 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800564 }
565 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000566 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700568 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800569 // Use H.S.Warren's Hacker's Delight Chapter 10 and
570 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
571 int magic, shift;
572 CalculateMagicAndShift(imm, magic, shift);
573
574 /*
575 * For imm >= 2,
576 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
577 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
578 * For imm <= -2,
579 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
580 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
581 * We implement this algorithm in the following way:
582 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
583 * 2. if imm > 0 and magic < 0, add numerator to EDX
584 * if imm < 0 and magic > 0, sub numerator from EDX
585 * 3. if S !=0, SAR S bits for EDX
586 * 4. add 1 to EDX if EDX < 0
587 * 5. Thus, EDX is the quotient
588 */
589
590 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800591 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800592 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
593 // We will need the value later.
594 if (rl_src.location == kLocPhysReg) {
595 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700596 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800597 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800598 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800599 numerator_reg = rs_r1;
600 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800601 }
buzbee2700f7e2014-03-07 09:46:20 -0800602 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800603 } else {
604 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800605 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800606 }
607
608 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800609 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800610
611 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700612 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800613
614 if (imm > 0 && magic < 0) {
615 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800616 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700617 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800619 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700620 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 }
622
623 // Do we need the shift?
624 if (shift != 0) {
625 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700626 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800627 }
628
629 // Add 1 to EDX if EDX < 0.
630
631 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800632 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800633
634 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700635 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636
637 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700638 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800639
640 // Quotient is in EDX.
641 if (!is_div) {
642 // We need to compute the remainder.
643 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800644 DCHECK(numerator_reg.Valid());
645 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800648 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800649
650 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700651 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800652
653 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000654 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800655 }
656 }
657
658 return rl_result;
659}
660
buzbee2700f7e2014-03-07 09:46:20 -0800661RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
662 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
664 return rl_dest;
665}
666
Mark Mendell2bf31e62014-01-23 12:13:40 -0800667RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
668 RegLocation rl_src2, bool is_div, bool check_zero) {
669 // We have to use fixed registers, so flush all the temps.
670 FlushAllRegs();
671 LockCallTemps(); // Prepare for explicit register usage.
672
673 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800674 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675
676 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800677 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800678
679 // Copy LHS sign bit into EDX.
680 NewLIR0(kx86Cdq32Da);
681
682 if (check_zero) {
683 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700684 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685 }
686
687 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800688 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800689 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
690
691 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800692 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800693 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
694
695 // In 0x80000000/-1 case.
696 if (!is_div) {
697 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800698 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800699 }
700 LIR* done = NewLIR1(kX86Jmp8, 0);
701
702 // Expected case.
703 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
704 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700705 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800706 done->target = NewLIR0(kPseudoTargetLabel);
707
708 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700709 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800710 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000711 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800712 }
713 return rl_result;
714}
715
Serban Constantinescu23abec92014-07-02 16:13:38 +0100716bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700717 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800718
Serban Constantinescu23abec92014-07-02 16:13:38 +0100719 if (is_long) {
720 return false;
721 }
722
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800723 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 RegLocation rl_src1 = info->args[0];
725 RegLocation rl_src2 = info->args[1];
726 rl_src1 = LoadValue(rl_src1, kCoreReg);
727 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800728
Brian Carlstrom7940e442013-07-12 13:46:57 -0700729 RegLocation rl_dest = InlineTarget(info);
730 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800731
732 /*
733 * If the result register is the same as the second element, then we need to be careful.
734 * The reason is that the first copy will inadvertently clobber the second element with
735 * the first one thus yielding the wrong result. Thus we do a swap in that case.
736 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000737 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800738 std::swap(rl_src1, rl_src2);
739 }
740
741 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800742 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800743
744 // If the integers are both in the same register, then there is nothing else to do
745 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000746 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800747 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800748 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800749
750 // Conditionally move the other integer into the destination register.
751 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800752 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800753 }
754
Brian Carlstrom7940e442013-07-12 13:46:57 -0700755 StoreValue(rl_dest, rl_result);
756 return true;
757}
758
Vladimir Markoe508a202013-11-04 15:24:22 +0000759bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
760 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800761 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
buzbee695d13a2014-04-19 13:32:20 -0700762 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000763 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
764 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Vladimir Marko455759b2014-05-06 20:49:36 +0100765 // Unaligned access is allowed on x86.
Andreas Gampe3c12c512014-06-24 18:46:29 +0000766 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700767 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000768 StoreValueWide(rl_dest, rl_result);
769 } else {
buzbee695d13a2014-04-19 13:32:20 -0700770 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000771 StoreValue(rl_dest, rl_result);
772 }
773 return true;
774}
775
776bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
777 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800778 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000779 RegLocation rl_src_value = info->args[2]; // [size] value
780 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -0700781 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000782 // Unaligned access is allowed on x86.
783 RegLocation rl_value = LoadValueWide(rl_src_value, kCoreReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000784 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000785 } else {
buzbee695d13a2014-04-19 13:32:20 -0700786 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000787 // Unaligned access is allowed on x86.
788 RegLocation rl_value = LoadValue(rl_src_value, kCoreReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000789 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000790 }
791 return true;
792}
793
buzbee2700f7e2014-03-07 09:46:20 -0800794void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
795 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700796}
797
Ian Rogersdd7624d2014-03-14 17:43:00 -0700798void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700799 DCHECK_EQ(kX86, cu_->instruction_set);
800 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
801}
802
803void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
804 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700805 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700806}
807
buzbee2700f7e2014-03-07 09:46:20 -0800808static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
809 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700810}
811
Vladimir Marko1c282e22013-11-21 14:49:47 +0000812bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700813 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000814 // Unused - RegLocation rl_src_unsafe = info->args[0];
815 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
816 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800817 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Markoc29bb612013-11-27 16:47:25 +0000818 RegLocation rl_src_expected = info->args[4]; // int, long or Object
819 // If is_long, high half is in info->args[5]
820 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
821 // If is_long, high half is in info->args[7]
822
823 if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700824 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
825 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000826 FlushAllRegs();
827 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700828 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
829 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800830 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
831 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700832 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100833 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
834 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
835 DCHECK(!obj_in_si || !obj_in_di);
836 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
837 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
838 DCHECK(!off_in_si || !off_in_di);
839 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
840 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
841 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
842 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
843 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
844 if (push_di) {
845 NewLIR1(kX86Push32R, rs_rDI.GetReg());
846 MarkTemp(rs_rDI);
847 LockTemp(rs_rDI);
848 }
849 if (push_si) {
850 NewLIR1(kX86Push32R, rs_rSI.GetReg());
851 MarkTemp(rs_rSI);
852 LockTemp(rs_rSI);
853 }
854 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
855 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
856 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700857 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100858 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
859 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
860 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
861 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
862 }
863 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700864 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100865 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
866 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
867 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
868 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
869 }
870 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800871
872 // After a store we need to insert barrier in case of potential load. Since the
873 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
874 GenMemBarrier(kStoreLoad);
875
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100876
877 if (push_si) {
878 FreeTemp(rs_rSI);
879 UnmarkTemp(rs_rSI);
880 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
881 }
882 if (push_di) {
883 FreeTemp(rs_rDI);
884 UnmarkTemp(rs_rDI);
885 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
886 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000887 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000888 } else {
889 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800890 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700891 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800892 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000893
buzbeea0cd2d72014-06-01 09:33:49 -0700894 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
895 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000896
897 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
898 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700899 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800900 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700901 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000902 }
903
904 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800905 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000906 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000907
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800908 // After a store we need to insert barrier in case of potential load. Since the
909 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
910 GenMemBarrier(kStoreLoad);
911
buzbee091cc402014-03-31 10:14:40 -0700912 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000913 }
914
915 // Convert ZF to boolean
916 RegLocation rl_dest = InlineTarget(info); // boolean place for result
917 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700918 RegStorage result_reg = rl_result.reg;
919
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700920 // For 32-bit, SETcc only works with EAX..EDX.
921 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700922 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700923 }
924 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
925 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
926 if (IsTemp(result_reg)) {
927 FreeTemp(result_reg);
928 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000929 StoreValue(rl_dest, rl_result);
930 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700931}
932
buzbee2700f7e2014-03-07 09:46:20 -0800933LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800934 CHECK(base_of_code_ != nullptr);
935
936 // Address the start of the method
937 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700938 if (rl_method.wide) {
939 LoadValueDirectWideFixed(rl_method, reg);
940 } else {
941 LoadValueDirectFixed(rl_method, reg);
942 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800943 store_method_addr_used_ = true;
944
945 // Load the proper value from the literal area.
946 // We don't know the proper offset for the value, so pick one that will force
947 // 4 byte offset. We will fix this up in the assembler later to have the right
948 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100949 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -0800950 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
951 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800952 res->target = target;
953 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800954 store_method_addr_used_ = true;
955 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700956}
957
buzbee2700f7e2014-03-07 09:46:20 -0800958LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700959 LOG(FATAL) << "Unexpected use of OpVldm for x86";
960 return NULL;
961}
962
buzbee2700f7e2014-03-07 09:46:20 -0800963LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700964 LOG(FATAL) << "Unexpected use of OpVstm for x86";
965 return NULL;
966}
967
968void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
969 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700970 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -0800971 RegStorage t_reg = AllocTemp();
972 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
973 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700974 FreeTemp(t_reg);
975 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800976 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700977 }
978}
979
Mingyao Yange643a172014-04-08 11:02:52 -0700980void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +0700981 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -0700982 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800983
Chao-ying Fua0147762014-06-06 18:38:49 -0700984 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
985 } else {
986 DCHECK(reg.IsPair());
987
988 // We are not supposed to clobber the incoming storage, so allocate a temporary.
989 RegStorage t_reg = AllocTemp();
990 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
991 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
992 // The temp is no longer needed so free it at this time.
993 FreeTemp(t_reg);
994 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800995
996 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -0700997 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700998}
999
Mingyao Yang80365d92014-04-18 12:10:58 -07001000void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1001 RegStorage array_base,
1002 int len_offset) {
1003 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1004 public:
1005 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1006 RegStorage index, RegStorage array_base, int32_t len_offset)
1007 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1008 index_(index), array_base_(array_base), len_offset_(len_offset) {
1009 }
1010
1011 void Compile() OVERRIDE {
1012 m2l_->ResetRegPool();
1013 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001014 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001015
1016 RegStorage new_index = index_;
1017 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001018 // TODO: clean-up to check not a number but with type
Chao-ying Fua77ee512014-07-01 17:43:41 -07001019 if (index_ == m2l_->TargetReg(kArg1, false)) {
1020 if (array_base_ == m2l_->TargetRefReg(kArg0)) {
1021 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, false), index_);
1022 new_index = m2l_->TargetReg(kArg2, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001023 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001024 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, false), index_);
1025 new_index = m2l_->TargetReg(kArg0, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001026 }
1027 }
1028 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001029 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001030 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001031 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001032 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001033 } else {
1034 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001035 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001036 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001037 }
1038
1039 private:
1040 const RegStorage index_;
1041 const RegStorage array_base_;
1042 const int32_t len_offset_;
1043 };
1044
1045 OpRegMem(kOpCmp, index, array_base, len_offset);
1046 LIR* branch = OpCondBranch(kCondUge, nullptr);
1047 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1048 index, array_base, len_offset));
1049}
1050
1051void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1052 RegStorage array_base,
1053 int32_t len_offset) {
1054 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1055 public:
1056 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1057 int32_t index, RegStorage array_base, int32_t len_offset)
1058 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1059 index_(index), array_base_(array_base), len_offset_(len_offset) {
1060 }
1061
1062 void Compile() OVERRIDE {
1063 m2l_->ResetRegPool();
1064 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001065 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001066
1067 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001068 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
1069 m2l_->LoadConstant(m2l_->TargetReg(kArg0, false), index_);
buzbee33ae5582014-06-12 14:56:32 -07001070 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001071 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001072 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001073 } else {
1074 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001075 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001076 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001077 }
1078
1079 private:
1080 const int32_t index_;
1081 const RegStorage array_base_;
1082 const int32_t len_offset_;
1083 };
1084
1085 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1086 LIR* branch = OpCondBranch(kCondLs, nullptr);
1087 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1088 index, array_base, len_offset));
1089}
1090
Brian Carlstrom7940e442013-07-12 13:46:57 -07001091// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001092LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001093 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001094 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1095 } else {
1096 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1097 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001098 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1099}
1100
1101// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001102LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001103 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001104 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001105}
1106
buzbee11b63d12013-08-27 07:34:17 -07001107bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001108 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001109 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1110 return false;
1111}
1112
Ian Rogerse2143c02014-03-28 08:47:16 -07001113bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1114 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1115 return false;
1116}
1117
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001118LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001119 LOG(FATAL) << "Unexpected use of OpIT in x86";
1120 return NULL;
1121}
1122
Dave Allison3da67a52014-04-02 17:03:45 -07001123void X86Mir2Lir::OpEndIT(LIR* it) {
1124 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1125}
1126
buzbee2700f7e2014-03-07 09:46:20 -08001127void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001128 switch (val) {
1129 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001130 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001131 break;
1132 case 1:
1133 OpRegCopy(dest, src);
1134 break;
1135 default:
1136 OpRegRegImm(kOpMul, dest, src, val);
1137 break;
1138 }
1139}
1140
buzbee2700f7e2014-03-07 09:46:20 -08001141void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001142 // All memory accesses below reference dalvik regs.
1143 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1144
Mark Mendell4708dcd2014-01-22 09:05:18 -08001145 LIR *m;
1146 switch (val) {
1147 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001148 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001149 break;
1150 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001151 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001152 break;
1153 default:
buzbee091cc402014-03-31 10:14:40 -07001154 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1155 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001156 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1157 break;
1158 }
1159}
1160
Mark Mendelle02d48f2014-01-15 11:19:23 -08001161void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001162 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001163 // All memory accesses below reference dalvik regs.
1164 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1165
Elena Sayapinadd644502014-07-01 18:39:52 +07001166 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001167 if (rl_src1.is_const) {
1168 std::swap(rl_src1, rl_src2);
1169 }
1170 // Are we multiplying by a constant?
1171 if (rl_src2.is_const) {
1172 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1173 if (val == 0) {
1174 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1175 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1176 StoreValueWide(rl_dest, rl_result);
1177 return;
1178 } else if (val == 1) {
1179 StoreValueWide(rl_dest, rl_src1);
1180 return;
1181 } else if (val == 2) {
1182 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1183 return;
1184 } else if (IsPowerOfTwo(val)) {
1185 int shift_amount = LowestSetBit(val);
1186 if (!BadOverlap(rl_src1, rl_dest)) {
1187 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1188 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1189 rl_src1, shift_amount);
1190 StoreValueWide(rl_dest, rl_result);
1191 return;
1192 }
1193 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001194 }
1195 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1196 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1197 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1198 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1199 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1200 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1201 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1202 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1203 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1204 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1205 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1206 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1207 } else {
1208 OpRegCopy(rl_result.reg, rl_src1.reg);
1209 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1210 }
1211 StoreValueWide(rl_dest, rl_result);
1212 return;
1213 }
1214
Mark Mendell4708dcd2014-01-22 09:05:18 -08001215 if (rl_src1.is_const) {
1216 std::swap(rl_src1, rl_src2);
1217 }
1218 // Are we multiplying by a constant?
1219 if (rl_src2.is_const) {
1220 // Do special compare/branch against simple const operand
1221 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1222 if (val == 0) {
1223 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001224 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1225 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001226 StoreValueWide(rl_dest, rl_result);
1227 return;
1228 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001229 StoreValueWide(rl_dest, rl_src1);
1230 return;
1231 } else if (val == 2) {
1232 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1233 return;
1234 } else if (IsPowerOfTwo(val)) {
1235 int shift_amount = LowestSetBit(val);
1236 if (!BadOverlap(rl_src1, rl_dest)) {
1237 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1238 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1239 rl_src1, shift_amount);
1240 StoreValueWide(rl_dest, rl_result);
1241 return;
1242 }
1243 }
1244
1245 // Okay, just bite the bullet and do it.
1246 int32_t val_lo = Low32Bits(val);
1247 int32_t val_hi = High32Bits(val);
1248 FlushAllRegs();
1249 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001250 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001251 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1252 int displacement = SRegOffset(rl_src1.s_reg_low);
1253
1254 // ECX <- 1H * 2L
1255 // EAX <- 1L * 2H
1256 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001257 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1258 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001259 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001260 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1261 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001262 }
1263
1264 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001265 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001266
1267 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001268 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001269
1270 // EDX:EAX <- 2L * 1L (double precision)
1271 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001272 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001273 } else {
buzbee091cc402014-03-31 10:14:40 -07001274 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001275 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1276 true /* is_load */, true /* is_64bit */);
1277 }
1278
1279 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001280 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001281
1282 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001283 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1284 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001285 StoreValueWide(rl_dest, rl_result);
1286 return;
1287 }
1288
1289 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001290 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1291 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1292 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1293
Mark Mendell4708dcd2014-01-22 09:05:18 -08001294 FlushAllRegs();
1295 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001296 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1297 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001298
1299 // At this point, the VRs are in their home locations.
1300 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1301 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1302
1303 // ECX <- 1H
1304 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001305 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001306 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001307 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1308 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001309 }
1310
Mark Mendellde99bba2014-02-14 12:15:02 -08001311 if (is_square) {
1312 // Take advantage of the fact that the values are the same.
1313 // ECX <- ECX * 2L (1H * 2L)
1314 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001315 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001316 } else {
1317 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001318 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1319 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001320 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1321 true /* is_load */, true /* is_64bit */);
1322 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001323
Mark Mendellde99bba2014-02-14 12:15:02 -08001324 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001325 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001326 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001327 // EAX <- 2H
1328 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001329 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001330 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001331 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1332 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001333 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001334
Mark Mendellde99bba2014-02-14 12:15:02 -08001335 // EAX <- EAX * 1L (2H * 1L)
1336 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001337 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001338 } else {
1339 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001340 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1341 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001342 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1343 true /* is_load */, true /* is_64bit */);
1344 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001345
Mark Mendellde99bba2014-02-14 12:15:02 -08001346 // ECX <- ECX * 2L (1H * 2L)
1347 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001348 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001349 } else {
1350 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001351 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1352 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001353 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1354 true /* is_load */, true /* is_64bit */);
1355 }
1356
1357 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001358 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001359 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001360
1361 // EAX <- 2L
1362 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001363 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001364 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001365 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1366 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001367 }
1368
1369 // EDX:EAX <- 2L * 1L (double precision)
1370 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001371 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001372 } else {
1373 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001374 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001375 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1376 true /* is_load */, true /* is_64bit */);
1377 }
1378
1379 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001380 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001381
1382 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001383 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001384 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001385 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001386}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001387
1388void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1389 Instruction::Code op) {
1390 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1391 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1392 if (rl_src.location == kLocPhysReg) {
1393 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001394 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001395 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001396 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1397 } else {
1398 rl_src = LoadValueWide(rl_src, kCoreReg);
1399 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1400 // The registers are the same, so we would clobber it before the use.
1401 RegStorage temp_reg = AllocTemp();
1402 OpRegCopy(temp_reg, rl_dest.reg);
1403 rl_src.reg.SetHighReg(temp_reg.GetReg());
1404 }
1405 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001406
Chao-ying Fua0147762014-06-06 18:38:49 -07001407 x86op = GetOpcode(op, rl_dest, rl_src, true);
1408 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1409 FreeTemp(rl_src.reg); // ???
1410 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001411 return;
1412 }
1413
1414 // RHS is in memory.
1415 DCHECK((rl_src.location == kLocDalvikFrame) ||
1416 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001417 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001418 int displacement = SRegOffset(rl_src.s_reg_low);
1419
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001420 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001421 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001422 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1423 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001424 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001425 x86op = GetOpcode(op, rl_dest, rl_src, true);
1426 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001427 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1428 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001429 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001430}
1431
Mark Mendelle02d48f2014-01-15 11:19:23 -08001432void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001433 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001434 if (rl_dest.location == kLocPhysReg) {
1435 // Ensure we are in a register pair
1436 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1437
buzbee30adc732014-05-09 15:10:18 -07001438 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001439 GenLongRegOrMemOp(rl_result, rl_src, op);
1440 StoreFinalValueWide(rl_dest, rl_result);
1441 return;
1442 }
1443
1444 // It wasn't in registers, so it better be in memory.
1445 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1446 (rl_dest.location == kLocCompilerTemp));
1447 rl_src = LoadValueWide(rl_src, kCoreReg);
1448
1449 // Operate directly into memory.
1450 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001451 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001452 int displacement = SRegOffset(rl_dest.s_reg_low);
1453
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001454 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001455 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001456 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001457 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001458 true /* is_load */, true /* is64bit */);
1459 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001460 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001461 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001462 x86op = GetOpcode(op, rl_dest, rl_src, true);
1463 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001464 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1465 true /* is_load */, true /* is64bit */);
1466 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1467 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001468 }
buzbee2700f7e2014-03-07 09:46:20 -08001469 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001470}
1471
Mark Mendelle02d48f2014-01-15 11:19:23 -08001472void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1473 RegLocation rl_src2, Instruction::Code op,
1474 bool is_commutative) {
1475 // Is this really a 2 operand operation?
1476 switch (op) {
1477 case Instruction::ADD_LONG_2ADDR:
1478 case Instruction::SUB_LONG_2ADDR:
1479 case Instruction::AND_LONG_2ADDR:
1480 case Instruction::OR_LONG_2ADDR:
1481 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001482 if (GenerateTwoOperandInstructions()) {
1483 GenLongArith(rl_dest, rl_src2, op);
1484 return;
1485 }
1486 break;
1487
Mark Mendelle02d48f2014-01-15 11:19:23 -08001488 default:
1489 break;
1490 }
1491
1492 if (rl_dest.location == kLocPhysReg) {
1493 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1494
1495 // We are about to clobber the LHS, so it needs to be a temp.
1496 rl_result = ForceTempWide(rl_result);
1497
1498 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001499 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001500 GenLongRegOrMemOp(rl_result, rl_src2, op);
1501
1502 // And now record that the result is in the temp.
1503 StoreFinalValueWide(rl_dest, rl_result);
1504 return;
1505 }
1506
1507 // It wasn't in registers, so it better be in memory.
1508 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1509 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001510 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1511 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001512
1513 // Get one of the source operands into temporary register.
1514 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001515 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001516 if (IsTemp(rl_src1.reg)) {
1517 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1518 } else if (is_commutative) {
1519 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1520 // We need at least one of them to be a temporary.
1521 if (!IsTemp(rl_src2.reg)) {
1522 rl_src1 = ForceTempWide(rl_src1);
1523 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1524 } else {
1525 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1526 StoreFinalValueWide(rl_dest, rl_src2);
1527 return;
1528 }
1529 } else {
1530 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001531 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001532 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001533 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001534 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001535 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1536 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1537 } else if (is_commutative) {
1538 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1539 // We need at least one of them to be a temporary.
1540 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1541 rl_src1 = ForceTempWide(rl_src1);
1542 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1543 } else {
1544 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1545 StoreFinalValueWide(rl_dest, rl_src2);
1546 return;
1547 }
1548 } else {
1549 // Need LHS to be the temp.
1550 rl_src1 = ForceTempWide(rl_src1);
1551 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1552 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001553 }
1554
1555 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001556}
1557
Mark Mendelle02d48f2014-01-15 11:19:23 -08001558void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001559 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001560 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1561}
1562
1563void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1564 RegLocation rl_src1, RegLocation rl_src2) {
1565 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1566}
1567
1568void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1569 RegLocation rl_src1, RegLocation rl_src2) {
1570 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1571}
1572
1573void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1574 RegLocation rl_src1, RegLocation rl_src2) {
1575 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1576}
1577
1578void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1579 RegLocation rl_src1, RegLocation rl_src2) {
1580 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001581}
1582
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001583void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001584 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001585 rl_src = LoadValueWide(rl_src, kCoreReg);
1586 RegLocation rl_result;
1587 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1588 OpRegCopy(rl_result.reg, rl_src.reg);
1589 OpReg(kOpNot, rl_result.reg);
1590 StoreValueWide(rl_dest, rl_result);
1591 } else {
1592 LOG(FATAL) << "Unexpected use GenNotLong()";
1593 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001594}
1595
1596void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1597 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001598 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001599 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1600 return;
1601 }
1602
1603 // We have to use fixed registers, so flush all the temps.
1604 FlushAllRegs();
1605 LockCallTemps(); // Prepare for explicit register usage.
1606
1607 // Load LHS into RAX.
1608 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1609
1610 // Load RHS into RCX.
1611 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1612
1613 // Copy LHS sign bit into RDX.
1614 NewLIR0(kx86Cqo64Da);
1615
1616 // Handle division by zero case.
1617 GenDivZeroCheckWide(rs_r1q);
1618
1619 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1620 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1621 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1622
1623 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001624 LoadConstantWide(rs_r6q, 0x8000000000000000);
1625 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001626 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1627
1628 // In 0x8000000000000000/-1 case.
1629 if (!is_div) {
1630 // For DIV, RAX is already right. For REM, we need RDX 0.
1631 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1632 }
1633 LIR* done = NewLIR1(kX86Jmp8, 0);
1634
1635 // Expected case.
1636 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1637 minint_branch->target = minus_one_branch->target;
1638 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1639 done->target = NewLIR0(kPseudoTargetLabel);
1640
1641 // Result is in RAX for div and RDX for rem.
1642 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1643 if (!is_div) {
1644 rl_result.reg.SetReg(r2q);
1645 }
1646
1647 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001648}
1649
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001650void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001651 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001652 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001653 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001654 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1655 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1656 } else {
1657 rl_result = ForceTempWide(rl_src);
1658 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1659 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1660 // The registers are the same, so we would clobber it before the use.
1661 RegStorage temp_reg = AllocTemp();
1662 OpRegCopy(temp_reg, rl_result.reg);
1663 rl_result.reg.SetHighReg(temp_reg.GetReg());
1664 }
1665 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1666 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1667 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001668 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001669 StoreValueWide(rl_dest, rl_result);
1670}
1671
buzbee091cc402014-03-31 10:14:40 -07001672void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001673 DCHECK_EQ(kX86, cu_->instruction_set);
1674 X86OpCode opcode = kX86Bkpt;
1675 switch (op) {
1676 case kOpCmp: opcode = kX86Cmp32RT; break;
1677 case kOpMov: opcode = kX86Mov32RT; break;
1678 default:
1679 LOG(FATAL) << "Bad opcode: " << op;
1680 break;
1681 }
1682 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1683}
1684
1685void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1686 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001687 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001688 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001689 switch (op) {
1690 case kOpCmp: opcode = kX86Cmp64RT; break;
1691 case kOpMov: opcode = kX86Mov64RT; break;
1692 default:
1693 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1694 break;
1695 }
1696 } else {
1697 switch (op) {
1698 case kOpCmp: opcode = kX86Cmp32RT; break;
1699 case kOpMov: opcode = kX86Mov32RT; break;
1700 default:
1701 LOG(FATAL) << "Bad opcode: " << op;
1702 break;
1703 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001704 }
buzbee091cc402014-03-31 10:14:40 -07001705 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001706}
1707
1708/*
1709 * Generate array load
1710 */
1711void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001712 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001713 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001714 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001715 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001716 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001717
Mark Mendell343adb52013-12-18 06:02:17 -08001718 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001719 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001720 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1721 } else {
1722 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1723 }
1724
Mark Mendell343adb52013-12-18 06:02:17 -08001725 bool constant_index = rl_index.is_const;
1726 int32_t constant_index_value = 0;
1727 if (!constant_index) {
1728 rl_index = LoadValue(rl_index, kCoreReg);
1729 } else {
1730 constant_index_value = mir_graph_->ConstantValue(rl_index);
1731 // If index is constant, just fold it into the data offset
1732 data_offset += constant_index_value << scale;
1733 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001734 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001735 }
1736
Brian Carlstrom7940e442013-07-12 13:46:57 -07001737 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001738 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001739
1740 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001741 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001742 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001743 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001744 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001745 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001746 }
Mark Mendell343adb52013-12-18 06:02:17 -08001747 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001748 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001749 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001750 StoreValueWide(rl_dest, rl_result);
1751 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001752 StoreValue(rl_dest, rl_result);
1753 }
1754}
1755
1756/*
1757 * Generate array store
1758 *
1759 */
1760void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001761 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001762 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001763 int len_offset = mirror::Array::LengthOffset().Int32Value();
1764 int data_offset;
1765
buzbee695d13a2014-04-19 13:32:20 -07001766 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001767 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1768 } else {
1769 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1770 }
1771
buzbeea0cd2d72014-06-01 09:33:49 -07001772 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001773 bool constant_index = rl_index.is_const;
1774 int32_t constant_index_value = 0;
1775 if (!constant_index) {
1776 rl_index = LoadValue(rl_index, kCoreReg);
1777 } else {
1778 // If index is constant, just fold it into the data offset
1779 constant_index_value = mir_graph_->ConstantValue(rl_index);
1780 data_offset += constant_index_value << scale;
1781 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001782 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001783 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001784
1785 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001786 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001787
1788 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001789 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001790 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001791 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001792 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001793 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001794 }
buzbee695d13a2014-04-19 13:32:20 -07001795 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001796 rl_src = LoadValueWide(rl_src, reg_class);
1797 } else {
1798 rl_src = LoadValue(rl_src, reg_class);
1799 }
1800 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001801 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001802 RegStorage temp = AllocTemp();
1803 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001804 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001805 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001806 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001807 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001808 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001809 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001810 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001811 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001812 }
buzbee2700f7e2014-03-07 09:46:20 -08001813 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001814 }
1815}
1816
Mark Mendell4708dcd2014-01-22 09:05:18 -08001817RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1818 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001819 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001820 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001821 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1822 switch (opcode) {
1823 case Instruction::SHL_LONG:
1824 case Instruction::SHL_LONG_2ADDR:
1825 op = kOpLsl;
1826 break;
1827 case Instruction::SHR_LONG:
1828 case Instruction::SHR_LONG_2ADDR:
1829 op = kOpAsr;
1830 break;
1831 case Instruction::USHR_LONG:
1832 case Instruction::USHR_LONG_2ADDR:
1833 op = kOpLsr;
1834 break;
1835 default:
1836 LOG(FATAL) << "Unexpected case";
1837 }
1838 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1839 } else {
1840 switch (opcode) {
1841 case Instruction::SHL_LONG:
1842 case Instruction::SHL_LONG_2ADDR:
1843 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1844 if (shift_amount == 32) {
1845 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1846 LoadConstant(rl_result.reg.GetLow(), 0);
1847 } else if (shift_amount > 31) {
1848 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1849 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1850 LoadConstant(rl_result.reg.GetLow(), 0);
1851 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001852 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001853 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1854 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1855 shift_amount);
1856 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1857 }
1858 break;
1859 case Instruction::SHR_LONG:
1860 case Instruction::SHR_LONG_2ADDR:
1861 if (shift_amount == 32) {
1862 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1863 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1864 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1865 } else if (shift_amount > 31) {
1866 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1867 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1868 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1869 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1870 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001871 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001872 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1873 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1874 shift_amount);
1875 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1876 }
1877 break;
1878 case Instruction::USHR_LONG:
1879 case Instruction::USHR_LONG_2ADDR:
1880 if (shift_amount == 32) {
1881 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1882 LoadConstant(rl_result.reg.GetHigh(), 0);
1883 } else if (shift_amount > 31) {
1884 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1885 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1886 LoadConstant(rl_result.reg.GetHigh(), 0);
1887 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001888 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001889 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1890 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1891 shift_amount);
1892 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1893 }
1894 break;
1895 default:
1896 LOG(FATAL) << "Unexpected case";
1897 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001898 }
1899 return rl_result;
1900}
1901
Brian Carlstrom7940e442013-07-12 13:46:57 -07001902void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001903 RegLocation rl_src, RegLocation rl_shift) {
1904 // Per spec, we only care about low 6 bits of shift amount.
1905 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1906 if (shift_amount == 0) {
1907 rl_src = LoadValueWide(rl_src, kCoreReg);
1908 StoreValueWide(rl_dest, rl_src);
1909 return;
1910 } else if (shift_amount == 1 &&
1911 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1912 // Need to handle this here to avoid calling StoreValueWide twice.
1913 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1914 return;
1915 }
1916 if (BadOverlap(rl_src, rl_dest)) {
1917 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1918 return;
1919 }
1920 rl_src = LoadValueWide(rl_src, kCoreReg);
1921 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1922 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001923}
1924
1925void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001926 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001927 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001928 switch (opcode) {
1929 case Instruction::ADD_LONG:
1930 case Instruction::AND_LONG:
1931 case Instruction::OR_LONG:
1932 case Instruction::XOR_LONG:
1933 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001934 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001935 } else {
1936 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001937 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001938 }
1939 break;
1940 case Instruction::SUB_LONG:
1941 case Instruction::SUB_LONG_2ADDR:
1942 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001943 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001944 } else {
1945 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001946 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001947 }
1948 break;
1949 case Instruction::ADD_LONG_2ADDR:
1950 case Instruction::OR_LONG_2ADDR:
1951 case Instruction::XOR_LONG_2ADDR:
1952 case Instruction::AND_LONG_2ADDR:
1953 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001954 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001955 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001956 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001957 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001958 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001959 } else {
1960 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001961 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001962 }
1963 break;
1964 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07001965 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001966 break;
1967 }
Chao-ying Fua0147762014-06-06 18:38:49 -07001968
1969 if (!isConstSuccess) {
1970 // Default - bail to non-const handler.
1971 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1972 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001973}
1974
1975bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
1976 switch (op) {
1977 case Instruction::AND_LONG_2ADDR:
1978 case Instruction::AND_LONG:
1979 return value == -1;
1980 case Instruction::OR_LONG:
1981 case Instruction::OR_LONG_2ADDR:
1982 case Instruction::XOR_LONG:
1983 case Instruction::XOR_LONG_2ADDR:
1984 return value == 0;
1985 default:
1986 return false;
1987 }
1988}
1989
1990X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
1991 bool is_high_op) {
1992 bool rhs_in_mem = rhs.location != kLocPhysReg;
1993 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07001994 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001995 DCHECK(!rhs_in_mem || !dest_in_mem);
1996 switch (op) {
1997 case Instruction::ADD_LONG:
1998 case Instruction::ADD_LONG_2ADDR:
1999 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002000 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002001 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002002 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002003 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002004 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002005 case Instruction::SUB_LONG:
2006 case Instruction::SUB_LONG_2ADDR:
2007 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002008 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002009 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002010 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002011 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002012 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002013 case Instruction::AND_LONG_2ADDR:
2014 case Instruction::AND_LONG:
2015 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002016 return is64Bit ? kX86And64MR : kX86And32MR;
2017 }
2018 if (is64Bit) {
2019 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002020 }
2021 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2022 case Instruction::OR_LONG:
2023 case Instruction::OR_LONG_2ADDR:
2024 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002025 return is64Bit ? kX86Or64MR : kX86Or32MR;
2026 }
2027 if (is64Bit) {
2028 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002029 }
2030 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2031 case Instruction::XOR_LONG:
2032 case Instruction::XOR_LONG_2ADDR:
2033 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002034 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2035 }
2036 if (is64Bit) {
2037 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002038 }
2039 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2040 default:
2041 LOG(FATAL) << "Unexpected opcode: " << op;
2042 return kX86Add32RR;
2043 }
2044}
2045
2046X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2047 int32_t value) {
2048 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002049 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002050 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002051 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002052 switch (op) {
2053 case Instruction::ADD_LONG:
2054 case Instruction::ADD_LONG_2ADDR:
2055 if (byte_imm) {
2056 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002057 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002058 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002059 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002060 }
2061 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002062 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002063 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002064 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002065 case Instruction::SUB_LONG:
2066 case Instruction::SUB_LONG_2ADDR:
2067 if (byte_imm) {
2068 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002069 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002070 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002071 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002072 }
2073 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002074 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002075 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002076 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002077 case Instruction::AND_LONG_2ADDR:
2078 case Instruction::AND_LONG:
2079 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002080 if (is64Bit) {
2081 return in_mem ? kX86And64MI8 : kX86And64RI8;
2082 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002083 return in_mem ? kX86And32MI8 : kX86And32RI8;
2084 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002085 if (is64Bit) {
2086 return in_mem ? kX86And64MI : kX86And64RI;
2087 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002088 return in_mem ? kX86And32MI : kX86And32RI;
2089 case Instruction::OR_LONG:
2090 case Instruction::OR_LONG_2ADDR:
2091 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002092 if (is64Bit) {
2093 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2094 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002095 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2096 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002097 if (is64Bit) {
2098 return in_mem ? kX86Or64MI : kX86Or64RI;
2099 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002100 return in_mem ? kX86Or32MI : kX86Or32RI;
2101 case Instruction::XOR_LONG:
2102 case Instruction::XOR_LONG_2ADDR:
2103 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002104 if (is64Bit) {
2105 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2106 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002107 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2108 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002109 if (is64Bit) {
2110 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2111 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002112 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2113 default:
2114 LOG(FATAL) << "Unexpected opcode: " << op;
2115 return kX86Add32MI;
2116 }
2117}
2118
Chao-ying Fua0147762014-06-06 18:38:49 -07002119bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002120 DCHECK(rl_src.is_const);
2121 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002122
Elena Sayapinadd644502014-07-01 18:39:52 +07002123 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002124 // We can do with imm only if it fits 32 bit
2125 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2126 return false;
2127 }
2128
2129 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2130
2131 if ((rl_dest.location == kLocDalvikFrame) ||
2132 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002133 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002134 int displacement = SRegOffset(rl_dest.s_reg_low);
2135
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002136 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002137 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2138 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2139 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2140 true /* is_load */, true /* is64bit */);
2141 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2142 false /* is_load */, true /* is64bit */);
2143 return true;
2144 }
2145
2146 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2147 DCHECK_EQ(rl_result.location, kLocPhysReg);
2148 DCHECK(!rl_result.reg.IsFloat());
2149
2150 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2151 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2152
2153 StoreValueWide(rl_dest, rl_result);
2154 return true;
2155 }
2156
Mark Mendelle02d48f2014-01-15 11:19:23 -08002157 int32_t val_lo = Low32Bits(val);
2158 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002159 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002160
2161 // Can we just do this into memory?
2162 if ((rl_dest.location == kLocDalvikFrame) ||
2163 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002164 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002165 int displacement = SRegOffset(rl_dest.s_reg_low);
2166
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002167 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002168 if (!IsNoOp(op, val_lo)) {
2169 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002170 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002171 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002172 true /* is_load */, true /* is64bit */);
2173 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002174 false /* is_load */, true /* is64bit */);
2175 }
2176 if (!IsNoOp(op, val_hi)) {
2177 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002178 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002179 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002180 true /* is_load */, true /* is64bit */);
2181 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002182 false /* is_load */, true /* is64bit */);
2183 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002184 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002185 }
2186
2187 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2188 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002189 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002190
2191 if (!IsNoOp(op, val_lo)) {
2192 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002193 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002194 }
2195 if (!IsNoOp(op, val_hi)) {
2196 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002197 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002198 }
2199 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002200 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002201}
2202
Chao-ying Fua0147762014-06-06 18:38:49 -07002203bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002204 RegLocation rl_src2, Instruction::Code op) {
2205 DCHECK(rl_src2.is_const);
2206 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002207
Elena Sayapinadd644502014-07-01 18:39:52 +07002208 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002209 // We can do with imm only if it fits 32 bit
2210 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2211 return false;
2212 }
2213 if (rl_dest.location == kLocPhysReg &&
2214 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2215 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002216 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002217 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2218 StoreFinalValueWide(rl_dest, rl_dest);
2219 return true;
2220 }
2221
2222 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2223 // We need the values to be in a temporary
2224 RegLocation rl_result = ForceTempWide(rl_src1);
2225
2226 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2227 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2228
2229 StoreFinalValueWide(rl_dest, rl_result);
2230 return true;
2231 }
2232
Mark Mendelle02d48f2014-01-15 11:19:23 -08002233 int32_t val_lo = Low32Bits(val);
2234 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002235 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2236 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002237
2238 // Can we do this directly into the destination registers?
2239 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002240 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002241 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002242 if (!IsNoOp(op, val_lo)) {
2243 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002244 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002245 }
2246 if (!IsNoOp(op, val_hi)) {
2247 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002248 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002249 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002250
2251 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002252 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002253 }
2254
2255 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2256 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2257
2258 // We need the values to be in a temporary
2259 RegLocation rl_result = ForceTempWide(rl_src1);
2260 if (!IsNoOp(op, val_lo)) {
2261 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002262 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002263 }
2264 if (!IsNoOp(op, val_hi)) {
2265 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002266 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002267 }
2268
2269 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002270 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002271}
2272
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002273// For final classes there are no sub-classes to check and so we can answer the instance-of
2274// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2275void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2276 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002277 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002278 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002279 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002280
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002281 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002282 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
2283 if (result_reg == object_32reg || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002284 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002285 }
2286
2287 // Assume that there is no match.
2288 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002289 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002290
Mark Mendellade54a22014-06-09 12:49:55 -04002291 // We will use this register to compare to memory below.
2292 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2293 // For this reason, force allocation of a 32 bit register to use, so that the
2294 // compare to memory will be done using a 32 bit comparision.
2295 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2296 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002297
2298 // If Method* is already in a register, we can save a copy.
2299 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002300 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2301 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002302
2303 if (rl_method.location == kLocPhysReg) {
2304 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002305 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002306 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002307 } else {
buzbee695d13a2014-04-19 13:32:20 -07002308 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002309 check_class, kNotVolatile);
2310 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002311 }
2312 } else {
2313 LoadCurrMethodDirect(check_class);
2314 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002315 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002316 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002317 } else {
buzbee695d13a2014-04-19 13:32:20 -07002318 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002319 check_class, kNotVolatile);
2320 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002321 }
2322 }
2323
2324 // Compare the computed class to the class in the object.
2325 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002326 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002327
2328 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002329 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002330
2331 LIR* target = NewLIR0(kPseudoTargetLabel);
2332 null_branchover->target = target;
2333 FreeTemp(check_class);
2334 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002335 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002336 FreeTemp(result_reg);
2337 }
2338 StoreValue(rl_dest, rl_result);
2339}
2340
Mark Mendell6607d972014-02-10 06:54:18 -08002341void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2342 bool type_known_abstract, bool use_declaring_class,
2343 bool can_assume_type_is_in_dex_cache,
2344 uint32_t type_idx, RegLocation rl_dest,
2345 RegLocation rl_src) {
2346 FlushAllRegs();
2347 // May generate a call - use explicit registers.
2348 LockCallTemps();
Chao-ying Fua77ee512014-07-01 17:43:41 -07002349 RegStorage method_reg = TargetRefReg(kArg1); // kArg1 gets current Method*.
2350 LoadCurrMethodDirect(method_reg);
2351 RegStorage class_reg = TargetRefReg(kArg2); // kArg2 will hold the Class*.
2352 RegStorage ref_reg = TargetRefReg(kArg0); // kArg2 will hold the ref.
Mark Mendell6607d972014-02-10 06:54:18 -08002353 // Reference must end up in kArg0.
2354 if (needs_access_check) {
2355 // Check we have access to type_idx and if not throw IllegalAccessError,
2356 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002357 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002358 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2359 type_idx, true);
2360 } else {
2361 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2362 type_idx, true);
2363 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002364 OpRegCopy(class_reg, TargetRefReg(kRet0));
2365 LoadValueDirectFixed(rl_src, ref_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002366 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002367 LoadValueDirectFixed(rl_src, ref_reg);
2368 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002369 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002370 } else {
2371 // Load dex cache entry into class_reg (kArg2).
Chao-ying Fua77ee512014-07-01 17:43:41 -07002372 LoadValueDirectFixed(rl_src, ref_reg);
2373 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002374 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002375 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002376 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2377 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Andreas Gampe3c12c512014-06-24 18:46:29 +00002378 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002379 if (!can_assume_type_is_in_dex_cache) {
2380 // Need to test presence of type in dex cache at runtime.
2381 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2382 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002383 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002384 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2385 } else {
2386 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2387 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002388 OpRegCopy(class_reg, TargetRefReg(kRet0)); // Align usage with fast path.
2389 LoadValueDirectFixed(rl_src, ref_reg); /* Reload Ref. */
Mark Mendell6607d972014-02-10 06:54:18 -08002390 // Rejoin code paths
2391 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2392 hop_branch->target = hop_target;
2393 }
2394 }
2395 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002396 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002397
Alexei Zavjalov95455002014-06-09 23:27:46 +07002398 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
Elena Sayapinadd644502014-07-01 18:39:52 +07002399 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002400 OpRegCopy(rl_result.reg, ref_reg);
Alexei Zavjalov95455002014-06-09 23:27:46 +07002401 }
2402
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002403 // For 32-bit, SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002404 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002405
2406 // Is the class NULL?
Chao-ying Fua77ee512014-07-01 17:43:41 -07002407 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002408
Chao-ying Fua77ee512014-07-01 17:43:41 -07002409 RegStorage ref_class_reg = TargetRefReg(kArg1); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002410 /* Load object->klass_. */
2411 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002412 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(), ref_class_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +00002413 kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002414 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2415 LIR* branchover = nullptr;
2416 if (type_known_final) {
2417 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002418 LoadConstant(rl_result.reg, 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002419 OpRegReg(kOpCmp, ref_class_reg, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002420 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002421 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002422 } else {
2423 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002424 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002425 branchover = OpCmpBranch(kCondEq, ref_class_reg, class_reg, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002426 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002427 OpRegCopy(TargetRefReg(kArg0), class_reg);
buzbee33ae5582014-06-12 14:56:32 -07002428 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002429 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2430 } else {
2431 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2432 }
Mark Mendell6607d972014-02-10 06:54:18 -08002433 }
2434 // TODO: only clobber when type isn't final?
2435 ClobberCallerSave();
2436 /* Branch targets here. */
2437 LIR* target = NewLIR0(kPseudoTargetLabel);
2438 StoreValue(rl_dest, rl_result);
2439 branch1->target = target;
2440 if (branchover != nullptr) {
2441 branchover->target = target;
2442 }
2443}
2444
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002445void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2446 RegLocation rl_lhs, RegLocation rl_rhs) {
2447 OpKind op = kOpBkpt;
2448 bool is_div_rem = false;
2449 bool unary = false;
2450 bool shift_op = false;
2451 bool is_two_addr = false;
2452 RegLocation rl_result;
2453 switch (opcode) {
2454 case Instruction::NEG_INT:
2455 op = kOpNeg;
2456 unary = true;
2457 break;
2458 case Instruction::NOT_INT:
2459 op = kOpMvn;
2460 unary = true;
2461 break;
2462 case Instruction::ADD_INT_2ADDR:
2463 is_two_addr = true;
2464 // Fallthrough
2465 case Instruction::ADD_INT:
2466 op = kOpAdd;
2467 break;
2468 case Instruction::SUB_INT_2ADDR:
2469 is_two_addr = true;
2470 // Fallthrough
2471 case Instruction::SUB_INT:
2472 op = kOpSub;
2473 break;
2474 case Instruction::MUL_INT_2ADDR:
2475 is_two_addr = true;
2476 // Fallthrough
2477 case Instruction::MUL_INT:
2478 op = kOpMul;
2479 break;
2480 case Instruction::DIV_INT_2ADDR:
2481 is_two_addr = true;
2482 // Fallthrough
2483 case Instruction::DIV_INT:
2484 op = kOpDiv;
2485 is_div_rem = true;
2486 break;
2487 /* NOTE: returns in kArg1 */
2488 case Instruction::REM_INT_2ADDR:
2489 is_two_addr = true;
2490 // Fallthrough
2491 case Instruction::REM_INT:
2492 op = kOpRem;
2493 is_div_rem = true;
2494 break;
2495 case Instruction::AND_INT_2ADDR:
2496 is_two_addr = true;
2497 // Fallthrough
2498 case Instruction::AND_INT:
2499 op = kOpAnd;
2500 break;
2501 case Instruction::OR_INT_2ADDR:
2502 is_two_addr = true;
2503 // Fallthrough
2504 case Instruction::OR_INT:
2505 op = kOpOr;
2506 break;
2507 case Instruction::XOR_INT_2ADDR:
2508 is_two_addr = true;
2509 // Fallthrough
2510 case Instruction::XOR_INT:
2511 op = kOpXor;
2512 break;
2513 case Instruction::SHL_INT_2ADDR:
2514 is_two_addr = true;
2515 // Fallthrough
2516 case Instruction::SHL_INT:
2517 shift_op = true;
2518 op = kOpLsl;
2519 break;
2520 case Instruction::SHR_INT_2ADDR:
2521 is_two_addr = true;
2522 // Fallthrough
2523 case Instruction::SHR_INT:
2524 shift_op = true;
2525 op = kOpAsr;
2526 break;
2527 case Instruction::USHR_INT_2ADDR:
2528 is_two_addr = true;
2529 // Fallthrough
2530 case Instruction::USHR_INT:
2531 shift_op = true;
2532 op = kOpLsr;
2533 break;
2534 default:
2535 LOG(FATAL) << "Invalid word arith op: " << opcode;
2536 }
2537
Mark Mendelle87f9b52014-04-30 14:13:18 -04002538 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002539 if (!is_two_addr &&
2540 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2541 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002542 is_two_addr = true;
2543 }
2544
2545 if (!GenerateTwoOperandInstructions()) {
2546 is_two_addr = false;
2547 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002548
2549 // Get the div/rem stuff out of the way.
2550 if (is_div_rem) {
2551 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2552 StoreValue(rl_dest, rl_result);
2553 return;
2554 }
2555
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002556 // If we generate any memory access below, it will reference a dalvik reg.
2557 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2558
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002559 if (unary) {
2560 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002561 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002562 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002563 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002564 } else {
2565 if (shift_op) {
2566 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002567 RegStorage t_reg = TargetReg(kCount, false); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002568 LoadValueDirectFixed(rl_rhs, t_reg);
2569 if (is_two_addr) {
2570 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002571 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002572 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2573 if (rl_result.location != kLocPhysReg) {
2574 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002575 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002576 FreeTemp(t_reg);
2577 return;
buzbee091cc402014-03-31 10:14:40 -07002578 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002579 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002580 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002581 FreeTemp(t_reg);
2582 StoreFinalValue(rl_dest, rl_result);
2583 return;
2584 }
2585 }
2586 // Three address form, or we can't do directly.
2587 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2588 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002589 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002590 FreeTemp(t_reg);
2591 } else {
2592 // Multiply is 3 operand only (sort of).
2593 if (is_two_addr && op != kOpMul) {
2594 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002595 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002596 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002597 // Ensure res is in a core reg
2598 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002599 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002600 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002601 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002602 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002603 StoreFinalValue(rl_dest, rl_result);
2604 return;
buzbee091cc402014-03-31 10:14:40 -07002605 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002606 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002607 StoreFinalValue(rl_dest, rl_result);
2608 return;
2609 }
2610 }
2611 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002612 // It might happen rl_rhs and rl_dest are the same VR
2613 // in this case rl_dest is in reg after LoadValue while
2614 // rl_result is not updated yet, so do this
2615 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002616 if (rl_result.location != kLocPhysReg) {
2617 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002618 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002619 return;
buzbee091cc402014-03-31 10:14:40 -07002620 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002621 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002622 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002623 StoreFinalValue(rl_dest, rl_result);
2624 return;
2625 } else {
2626 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2627 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002628 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002629 }
2630 } else {
2631 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002632 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2633 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002634 // We can't optimize with FP registers.
2635 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2636 // Something is difficult, so fall back to the standard case.
2637 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2638 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2639 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002640 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002641 } else {
2642 // We can optimize by moving to result and using memory operands.
2643 if (rl_rhs.location != kLocPhysReg) {
2644 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002645 // We should be careful with order here
2646 // If rl_dest and rl_lhs points to the same VR we should load first
2647 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002648 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2649 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002650 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2651 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002652 // No-op if these are the same.
2653 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002654 } else {
2655 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002656 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002657 }
buzbee2700f7e2014-03-07 09:46:20 -08002658 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002659 } else if (rl_lhs.location != kLocPhysReg) {
2660 // RHS is in a register; LHS is in memory.
2661 if (op != kOpSub) {
2662 // Force RHS into result and operate on memory.
2663 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002664 OpRegCopy(rl_result.reg, rl_rhs.reg);
2665 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002666 } else {
2667 // Subtraction isn't commutative.
2668 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2669 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2670 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002671 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002672 }
2673 } else {
2674 // Both are in registers.
2675 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2676 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2677 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002678 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002679 }
2680 }
2681 }
2682 }
2683 }
2684 StoreValue(rl_dest, rl_result);
2685}
2686
2687bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2688 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002689 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002690 return false;
2691 }
buzbee091cc402014-03-31 10:14:40 -07002692 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002693 return false;
2694 }
2695
2696 // Everything will be fine :-).
2697 return true;
2698}
Chao-ying Fua0147762014-06-06 18:38:49 -07002699
2700void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002701 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002702 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2703 return;
2704 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002705 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002706 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2707 if (rl_src.location == kLocPhysReg) {
2708 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2709 } else {
2710 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002711 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002712 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2713 displacement + LOWORD_OFFSET);
2714 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2715 true /* is_load */, true /* is_64bit */);
2716 }
2717 StoreValueWide(rl_dest, rl_result);
2718}
2719
2720void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2721 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002722 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002723 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2724 return;
2725 }
2726
2727 bool is_two_addr = false;
2728 OpKind op = kOpBkpt;
2729 RegLocation rl_result;
2730
2731 switch (opcode) {
2732 case Instruction::SHL_LONG_2ADDR:
2733 is_two_addr = true;
2734 // Fallthrough
2735 case Instruction::SHL_LONG:
2736 op = kOpLsl;
2737 break;
2738 case Instruction::SHR_LONG_2ADDR:
2739 is_two_addr = true;
2740 // Fallthrough
2741 case Instruction::SHR_LONG:
2742 op = kOpAsr;
2743 break;
2744 case Instruction::USHR_LONG_2ADDR:
2745 is_two_addr = true;
2746 // Fallthrough
2747 case Instruction::USHR_LONG:
2748 op = kOpLsr;
2749 break;
2750 default:
2751 op = kOpBkpt;
2752 }
2753
2754 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002755 RegStorage t_reg = TargetReg(kCount, false); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002756 LoadValueDirectFixed(rl_shift, t_reg);
2757 if (is_two_addr) {
2758 // Can we do this directly into memory?
2759 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2760 if (rl_result.location != kLocPhysReg) {
2761 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002762 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002763 OpMemReg(op, rl_result, t_reg.GetReg());
2764 } else if (!rl_result.reg.IsFloat()) {
2765 // Can do this directly into the result register
2766 OpRegReg(op, rl_result.reg, t_reg);
2767 StoreFinalValueWide(rl_dest, rl_result);
2768 }
2769 } else {
2770 // Three address form, or we can't do directly.
2771 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2772 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2773 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2774 StoreFinalValueWide(rl_dest, rl_result);
2775 }
2776
2777 FreeTemp(t_reg);
2778}
2779
Brian Carlstrom7940e442013-07-12 13:46:57 -07002780} // namespace art