blob: 53725125891e77b521318d9fb5937029abd34b3a [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "mirror/array.h"
23#include "x86_lir.h"
24
25namespace art {
26
27/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070028 * Compare two 64-bit values
29 * x = y return 0
30 * x < y return -1
31 * x > y return 1
32 */
33void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070034 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070035 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070036 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
37 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
38 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070039 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070040 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
41 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
42 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
43 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
44 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070045
Chao-ying Fua0147762014-06-06 18:38:49 -070046 StoreValue(rl_dest, rl_result);
47 FreeTemp(temp_reg);
48 return;
49 }
50
Brian Carlstrom7940e442013-07-12 13:46:57 -070051 FlushAllRegs();
52 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070053 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
54 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080055 LoadValueDirectWideFixed(rl_src1, r_tmp1);
56 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080058 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
59 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070060 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
61 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080062 OpReg(kOpNeg, rs_r2); // r2 = -r2
63 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070064 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080066 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 RegLocation rl_result = LocCReturn();
68 StoreValue(rl_dest, rl_result);
69}
70
71X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
72 switch (cond) {
73 case kCondEq: return kX86CondEq;
74 case kCondNe: return kX86CondNe;
75 case kCondCs: return kX86CondC;
76 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000077 case kCondUlt: return kX86CondC;
78 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 case kCondMi: return kX86CondS;
80 case kCondPl: return kX86CondNs;
81 case kCondVs: return kX86CondO;
82 case kCondVc: return kX86CondNo;
83 case kCondHi: return kX86CondA;
84 case kCondLs: return kX86CondBe;
85 case kCondGe: return kX86CondGe;
86 case kCondLt: return kX86CondL;
87 case kCondGt: return kX86CondG;
88 case kCondLe: return kX86CondLe;
89 case kCondAl:
90 case kCondNv: LOG(FATAL) << "Should not reach here";
91 }
92 return kX86CondO;
93}
94
buzbee2700f7e2014-03-07 09:46:20 -080095LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070096 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 X86ConditionCode cc = X86ConditionEncoding(cond);
98 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
99 cc);
100 branch->target = target;
101 return branch;
102}
103
buzbee2700f7e2014-03-07 09:46:20 -0800104LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700105 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
107 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700108 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700110 if (reg.Is64Bit()) {
111 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
112 } else {
113 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
114 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 }
116 X86ConditionCode cc = X86ConditionEncoding(cond);
117 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
118 branch->target = target;
119 return branch;
120}
121
buzbee2700f7e2014-03-07 09:46:20 -0800122LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
123 // If src or dest is a pair, we'll be using low reg.
124 if (r_dest.IsPair()) {
125 r_dest = r_dest.GetLow();
126 }
127 if (r_src.IsPair()) {
128 r_src = r_src.GetLow();
129 }
buzbee091cc402014-03-31 10:14:40 -0700130 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700132 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800133 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800134 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 res->flags.is_nop = true;
136 }
137 return res;
138}
139
buzbee7a11ab02014-04-28 20:02:38 -0700140void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
141 if (r_dest != r_src) {
142 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
143 AppendLIR(res);
144 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145}
146
buzbee2700f7e2014-03-07 09:46:20 -0800147void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700148 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700149 bool dest_fp = r_dest.IsFloat();
150 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700151 if (dest_fp) {
152 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700153 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700155 // TODO: Prevent this from happening in the code. The result is often
156 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700157 if (!r_src.IsPair()) {
158 DCHECK(!r_dest.IsPair());
159 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
160 } else {
161 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
162 RegStorage r_tmp = AllocTempDouble();
163 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
164 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
165 FreeTemp(r_tmp);
166 }
buzbee7a11ab02014-04-28 20:02:38 -0700167 }
168 } else {
169 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700170 if (!r_dest.IsPair()) {
171 DCHECK(!r_src.IsPair());
172 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700173 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700174 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
175 RegStorage temp_reg = AllocTempDouble();
176 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
177 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
178 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
179 }
180 } else {
181 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
182 if (!r_src.IsPair()) {
183 // Just copy the register directly.
184 OpRegCopy(r_dest, r_src);
185 } else {
186 // Handle overlap
187 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
188 r_src.GetLowReg() == r_dest.GetHighReg()) {
189 // Deal with cycles.
190 RegStorage temp_reg = AllocTemp();
191 OpRegCopy(temp_reg, r_dest.GetHigh());
192 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
193 OpRegCopy(r_dest.GetLow(), temp_reg);
194 FreeTemp(temp_reg);
195 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
196 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
197 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
198 } else {
199 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
200 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
201 }
buzbee7a11ab02014-04-28 20:02:38 -0700202 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203 }
204 }
205 }
206}
207
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700208void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800209 RegLocation rl_result;
210 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
211 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700212 // Avoid using float regs here.
213 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
214 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
215 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000216 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800217
218 // The kMirOpSelect has two variants, one for constants and one for moves.
219 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
220
221 if (is_constant_case) {
222 int true_val = mir->dalvikInsn.vB;
223 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700224 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800225
226 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000227 * For ccode == kCondEq:
228 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800229 * 1) When the true case is zero and result_reg is not same as src_reg:
230 * xor result_reg, result_reg
231 * cmp $0, src_reg
232 * mov t1, $false_case
233 * cmovnz result_reg, t1
234 * 2) When the false case is zero and result_reg is not same as src_reg:
235 * xor result_reg, result_reg
236 * cmp $0, src_reg
237 * mov t1, $true_case
238 * cmovz result_reg, t1
239 * 3) All other cases (we do compare first to set eflags):
240 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000241 * mov result_reg, $false_case
242 * mov t1, $true_case
243 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800244 */
buzbeea0cd2d72014-06-01 09:33:49 -0700245 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
246 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800247 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700248 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800249 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
250 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
251 const bool catch_all_case = !(true_zero_case || false_zero_case);
252
253 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800254 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800255 }
256
257 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800258 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800259 }
260
261 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800262 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800263 }
264
265 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000266 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
267 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700268 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800269 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
270
buzbee2700f7e2014-03-07 09:46:20 -0800271 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800272
273 FreeTemp(temp1_reg);
274 }
275 } else {
276 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
277 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700278 rl_true = LoadValue(rl_true, result_reg_class);
279 rl_false = LoadValue(rl_false, result_reg_class);
280 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800281
282 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000283 * For ccode == kCondEq:
284 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800285 * 1) When true case is already in place:
286 * cmp $0, src_reg
287 * cmovnz result_reg, false_reg
288 * 2) When false case is already in place:
289 * cmp $0, src_reg
290 * cmovz result_reg, true_reg
291 * 3) When neither cases are in place:
292 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000293 * mov result_reg, false_reg
294 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800295 */
296
297 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800298 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800299
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000300 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800301 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000302 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800303 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800304 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800305 OpRegCopy(rl_result.reg, rl_false.reg);
306 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800307 }
308 }
309
310 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311}
312
313void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700314 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
316 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000317 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800318
319 if (rl_src1.is_const) {
320 std::swap(rl_src1, rl_src2);
321 ccode = FlipComparisonOrder(ccode);
322 }
323 if (rl_src2.is_const) {
324 // Do special compare/branch against simple const operand
325 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
326 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
327 return;
328 }
329
Elena Sayapinadd644502014-07-01 18:39:52 +0700330 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700331 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
332 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
333
334 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
335 OpCondBranch(ccode, taken);
336 return;
337 }
338
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 FlushAllRegs();
340 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700341 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
342 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800343 LoadValueDirectWideFixed(rl_src1, r_tmp1);
344 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700345
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 // Swap operands and condition code to prevent use of zero flag.
347 if (ccode == kCondLe || ccode == kCondGt) {
348 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800349 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
350 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 } else {
352 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800353 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
354 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700355 }
356 switch (ccode) {
357 case kCondEq:
358 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800359 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 break;
361 case kCondLe:
362 ccode = kCondGe;
363 break;
364 case kCondGt:
365 ccode = kCondLt;
366 break;
367 case kCondLt:
368 case kCondGe:
369 break;
370 default:
371 LOG(FATAL) << "Unexpected ccode: " << ccode;
372 }
373 OpCondBranch(ccode, taken);
374}
375
Mark Mendell412d4f82013-12-18 13:32:36 -0800376void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
377 int64_t val, ConditionCode ccode) {
378 int32_t val_lo = Low32Bits(val);
379 int32_t val_hi = High32Bits(val);
380 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800381 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400382 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700383
Elena Sayapinadd644502014-07-01 18:39:52 +0700384 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700385 if (is_equality_test && val == 0) {
386 // We can simplify of comparing for ==, != to 0.
387 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
388 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
389 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
390 } else {
391 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
392 LoadConstantWide(tmp, val);
393 OpRegReg(kOpCmp, rl_src1.reg, tmp);
394 FreeTemp(tmp);
395 }
396 OpCondBranch(ccode, taken);
397 return;
398 }
399
Mark Mendell752e2052014-05-01 10:19:04 -0400400 if (is_equality_test && val != 0) {
401 rl_src1 = ForceTempWide(rl_src1);
402 }
buzbee2700f7e2014-03-07 09:46:20 -0800403 RegStorage low_reg = rl_src1.reg.GetLow();
404 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800405
Mark Mendell752e2052014-05-01 10:19:04 -0400406 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400408 if (val == 0) {
409 if (IsTemp(low_reg)) {
410 OpRegReg(kOpOr, low_reg, high_reg);
411 // We have now changed it; ignore the old values.
412 Clobber(rl_src1.reg);
413 } else {
414 RegStorage t_reg = AllocTemp();
415 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
416 FreeTemp(t_reg);
417 }
418 OpCondBranch(ccode, taken);
419 return;
420 }
421
422 // Need to compute the actual value for ==, !=.
423 OpRegImm(kOpSub, low_reg, val_lo);
424 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
425 OpRegReg(kOpOr, high_reg, low_reg);
426 Clobber(rl_src1.reg);
427 } else if (ccode == kCondLe || ccode == kCondGt) {
428 // Swap operands and condition code to prevent use of zero flag.
429 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
430 LoadConstantWide(tmp, val);
431 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
432 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
433 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
434 FreeTemp(tmp);
435 } else {
436 // We can use a compare for the low word to set CF.
437 OpRegImm(kOpCmp, low_reg, val_lo);
438 if (IsTemp(high_reg)) {
439 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
440 // We have now changed it; ignore the old values.
441 Clobber(rl_src1.reg);
442 } else {
443 // mov temp_reg, high_reg; sbb temp_reg, high_constant
444 RegStorage t_reg = AllocTemp();
445 OpRegCopy(t_reg, high_reg);
446 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
447 FreeTemp(t_reg);
448 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800449 }
450
Mark Mendell752e2052014-05-01 10:19:04 -0400451 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800452}
453
Mark Mendell2bf31e62014-01-23 12:13:40 -0800454void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
455 // It does not make sense to calculate magic and shift for zero divisor.
456 DCHECK_NE(divisor, 0);
457
458 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
459 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
460 * The magic number M and shift S can be calculated in the following way:
461 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
462 * where divisor(d) >=2.
463 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
464 * where divisor(d) <= -2.
465 * Thus nc can be calculated like:
466 * nc = 2^31 + 2^31 % d - 1, where d >= 2
467 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
468 *
469 * So the shift p is the smallest p satisfying
470 * 2^p > nc * (d - 2^p % d), where d >= 2
471 * 2^p > nc * (d + 2^p % d), where d <= -2.
472 *
473 * the magic number M is calcuated by
474 * M = (2^p + d - 2^p % d) / d, where d >= 2
475 * M = (2^p - d - 2^p % d) / d, where d <= -2.
476 *
477 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
478 * the shift number S.
479 */
480
481 int32_t p = 31;
482 const uint32_t two31 = 0x80000000U;
483
484 // Initialize the computations.
485 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
486 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
487 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
488 uint32_t quotient1 = two31 / abs_nc;
489 uint32_t remainder1 = two31 % abs_nc;
490 uint32_t quotient2 = two31 / abs_d;
491 uint32_t remainder2 = two31 % abs_d;
492
493 /*
494 * To avoid handling both positive and negative divisor, Hacker's Delight
495 * introduces a method to handle these 2 cases together to avoid duplication.
496 */
497 uint32_t delta;
498 do {
499 p++;
500 quotient1 = 2 * quotient1;
501 remainder1 = 2 * remainder1;
502 if (remainder1 >= abs_nc) {
503 quotient1++;
504 remainder1 = remainder1 - abs_nc;
505 }
506 quotient2 = 2 * quotient2;
507 remainder2 = 2 * remainder2;
508 if (remainder2 >= abs_d) {
509 quotient2++;
510 remainder2 = remainder2 - abs_d;
511 }
512 delta = abs_d - remainder2;
513 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
514
515 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
516 shift = p - 32;
517}
518
buzbee2700f7e2014-03-07 09:46:20 -0800519RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
521 return rl_dest;
522}
523
Mark Mendell2bf31e62014-01-23 12:13:40 -0800524RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
525 int imm, bool is_div) {
526 // Use a multiply (and fixup) to perform an int div/rem by a constant.
527
528 // We have to use fixed registers, so flush all the temps.
529 FlushAllRegs();
530 LockCallTemps(); // Prepare for explicit register usage.
531
532 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700533 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800534
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700535 // handle div/rem by 1 special case.
536 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800537 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700538 // x / 1 == x.
539 StoreValue(rl_result, rl_src);
540 } else {
541 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800542 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700543 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000544 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700545 }
546 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
547 if (is_div) {
548 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800549 LoadValueDirectFixed(rl_src, rs_r0);
550 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800551 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
552
553 // for x != MIN_INT, x / -1 == -x.
554 NewLIR1(kX86Neg32R, r0);
555
556 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
557 // The target for cmp/jmp above.
558 minint_branch->target = NewLIR0(kPseudoTargetLabel);
559 // EAX already contains the right value (0x80000000),
560 branch_around->target = NewLIR0(kPseudoTargetLabel);
561 } else {
562 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800563 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800564 }
565 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000566 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700568 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800569 // Use H.S.Warren's Hacker's Delight Chapter 10 and
570 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
571 int magic, shift;
572 CalculateMagicAndShift(imm, magic, shift);
573
574 /*
575 * For imm >= 2,
576 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
577 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
578 * For imm <= -2,
579 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
580 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
581 * We implement this algorithm in the following way:
582 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
583 * 2. if imm > 0 and magic < 0, add numerator to EDX
584 * if imm < 0 and magic > 0, sub numerator from EDX
585 * 3. if S !=0, SAR S bits for EDX
586 * 4. add 1 to EDX if EDX < 0
587 * 5. Thus, EDX is the quotient
588 */
589
590 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800591 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800592 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
593 // We will need the value later.
594 if (rl_src.location == kLocPhysReg) {
595 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700596 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800597 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800598 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800599 numerator_reg = rs_r1;
600 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800601 }
buzbee2700f7e2014-03-07 09:46:20 -0800602 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800603 } else {
604 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800605 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800606 }
607
608 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800609 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800610
611 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700612 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800613
614 if (imm > 0 && magic < 0) {
615 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800616 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700617 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800619 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700620 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 }
622
623 // Do we need the shift?
624 if (shift != 0) {
625 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700626 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800627 }
628
629 // Add 1 to EDX if EDX < 0.
630
631 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800632 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800633
634 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700635 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636
637 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700638 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800639
640 // Quotient is in EDX.
641 if (!is_div) {
642 // We need to compute the remainder.
643 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800644 DCHECK(numerator_reg.Valid());
645 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800648 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800649
650 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700651 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800652
653 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000654 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800655 }
656 }
657
658 return rl_result;
659}
660
buzbee2700f7e2014-03-07 09:46:20 -0800661RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
662 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
664 return rl_dest;
665}
666
Mark Mendell2bf31e62014-01-23 12:13:40 -0800667RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
668 RegLocation rl_src2, bool is_div, bool check_zero) {
669 // We have to use fixed registers, so flush all the temps.
670 FlushAllRegs();
671 LockCallTemps(); // Prepare for explicit register usage.
672
673 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800674 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675
676 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800677 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800678
679 // Copy LHS sign bit into EDX.
680 NewLIR0(kx86Cdq32Da);
681
682 if (check_zero) {
683 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700684 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685 }
686
687 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800688 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800689 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
690
691 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800692 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800693 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
694
695 // In 0x80000000/-1 case.
696 if (!is_div) {
697 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800698 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800699 }
700 LIR* done = NewLIR1(kX86Jmp8, 0);
701
702 // Expected case.
703 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
704 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700705 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800706 done->target = NewLIR0(kPseudoTargetLabel);
707
708 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700709 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800710 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000711 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800712 }
713 return rl_result;
714}
715
Serban Constantinescu23abec92014-07-02 16:13:38 +0100716bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700717 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800718
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700719 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100720 return false;
721 }
722
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800723 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700725 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
726 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
727 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800728
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700729 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700730 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800731
732 /*
733 * If the result register is the same as the second element, then we need to be careful.
734 * The reason is that the first copy will inadvertently clobber the second element with
735 * the first one thus yielding the wrong result. Thus we do a swap in that case.
736 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000737 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800738 std::swap(rl_src1, rl_src2);
739 }
740
741 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800742 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800743
744 // If the integers are both in the same register, then there is nothing else to do
745 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000746 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800747 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800748 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800749
750 // Conditionally move the other integer into the destination register.
751 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800752 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800753 }
754
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700755 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000756 StoreValueWide(rl_dest, rl_result);
757 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000758 StoreValue(rl_dest, rl_result);
759 }
760 return true;
761}
762
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700763bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
764 return false;
765// Turned off until tests available in Art.
766//
767// RegLocation rl_src_address = info->args[0]; // long address
768// RegLocation rl_address;
769// if (!cu_->target64) {
770// rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
771// rl_address = LoadValue(rl_src_address, kCoreReg);
772// } else {
773// rl_address = LoadValueWide(rl_src_address, kCoreReg);
774// }
775// RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
776// RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
777// // Unaligned access is allowed on x86.
778// LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
779// if (size == k64) {
780// StoreValueWide(rl_dest, rl_result);
781// } else {
782// DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
783// StoreValue(rl_dest, rl_result);
784// }
785// return true;
786}
787
Vladimir Markoe508a202013-11-04 15:24:22 +0000788bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700789 return false;
790// Turned off until tests available in Art.
791//
792// RegLocation rl_src_address = info->args[0]; // long address
793// RegLocation rl_address;
794// if (!cu_->target64) {
795// rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
796// rl_address = LoadValue(rl_src_address, kCoreReg);
797// } else {
798// rl_address = LoadValueWide(rl_src_address, kCoreReg);
799// }
800// RegLocation rl_src_value = info->args[2]; // [size] value
801// if (size == k64) {
802// // Unaligned access is allowed on x86.
803// RegLocation rl_value = LoadValueWide(rl_src_value, kCoreReg);
804// StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
805// } else {
806// DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
807// // Unaligned access is allowed on x86.
808// RegLocation rl_value = LoadValue(rl_src_value, kCoreReg);
809// StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
810// }
811// return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000812}
813
buzbee2700f7e2014-03-07 09:46:20 -0800814void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
815 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700816}
817
Ian Rogersdd7624d2014-03-14 17:43:00 -0700818void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700819 DCHECK_EQ(kX86, cu_->instruction_set);
820 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
821}
822
823void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
824 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700825 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700826}
827
buzbee2700f7e2014-03-07 09:46:20 -0800828static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
829 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700830}
831
Vladimir Marko1c282e22013-11-21 14:49:47 +0000832bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700833 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700834 if (cu_->instruction_set == kX86_64) {
835 return false; // TODO: Verify working on x86-64.
836 }
837
Vladimir Markoc29bb612013-11-27 16:47:25 +0000838 // Unused - RegLocation rl_src_unsafe = info->args[0];
839 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
840 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800841 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Markoc29bb612013-11-27 16:47:25 +0000842 RegLocation rl_src_expected = info->args[4]; // int, long or Object
843 // If is_long, high half is in info->args[5]
844 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
845 // If is_long, high half is in info->args[7]
846
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700847 if (is_long && cu_->target64) {
848 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
849 FlushReg(rs_r0);
850 Clobber(rs_r0);
851 LockTemp(rs_r0);
852
853 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
854 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
855 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
856 LoadValueDirectWide(rl_src_expected, rs_r0);
857 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
858
859 // After a store we need to insert barrier in case of potential load. Since the
860 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
861 GenMemBarrier(kStoreLoad);
862
863 FreeTemp(rs_r0);
864 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700865 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
866 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000867 FlushAllRegs();
868 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700869 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
870 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800871 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
872 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700873 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100874 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
875 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
876 DCHECK(!obj_in_si || !obj_in_di);
877 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
878 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
879 DCHECK(!off_in_si || !off_in_di);
880 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
881 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
882 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
883 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
884 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
885 if (push_di) {
886 NewLIR1(kX86Push32R, rs_rDI.GetReg());
887 MarkTemp(rs_rDI);
888 LockTemp(rs_rDI);
889 }
890 if (push_si) {
891 NewLIR1(kX86Push32R, rs_rSI.GetReg());
892 MarkTemp(rs_rSI);
893 LockTemp(rs_rSI);
894 }
895 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
896 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
897 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700898 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100899 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
900 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
901 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
902 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
903 }
904 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700905 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100906 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
907 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
908 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
909 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
910 }
911 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800912
913 // After a store we need to insert barrier in case of potential load. Since the
914 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
915 GenMemBarrier(kStoreLoad);
916
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100917
918 if (push_si) {
919 FreeTemp(rs_rSI);
920 UnmarkTemp(rs_rSI);
921 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
922 }
923 if (push_di) {
924 FreeTemp(rs_rDI);
925 UnmarkTemp(rs_rDI);
926 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
927 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000928 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000929 } else {
930 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800931 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700932 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800933 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000934
buzbeea0cd2d72014-06-01 09:33:49 -0700935 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
936 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000937
938 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
939 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700940 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800941 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700942 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000943 }
944
945 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800946 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000947 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000948
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800949 // After a store we need to insert barrier in case of potential load. Since the
950 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
951 GenMemBarrier(kStoreLoad);
952
buzbee091cc402014-03-31 10:14:40 -0700953 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000954 }
955
956 // Convert ZF to boolean
957 RegLocation rl_dest = InlineTarget(info); // boolean place for result
958 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700959 RegStorage result_reg = rl_result.reg;
960
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700961 // For 32-bit, SETcc only works with EAX..EDX.
962 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700963 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700964 }
965 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
966 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
967 if (IsTemp(result_reg)) {
968 FreeTemp(result_reg);
969 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000970 StoreValue(rl_dest, rl_result);
971 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700972}
973
buzbee2700f7e2014-03-07 09:46:20 -0800974LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800975 CHECK(base_of_code_ != nullptr);
976
977 // Address the start of the method
978 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700979 if (rl_method.wide) {
980 LoadValueDirectWideFixed(rl_method, reg);
981 } else {
982 LoadValueDirectFixed(rl_method, reg);
983 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800984 store_method_addr_used_ = true;
985
986 // Load the proper value from the literal area.
987 // We don't know the proper offset for the value, so pick one that will force
988 // 4 byte offset. We will fix this up in the assembler later to have the right
989 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100990 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -0800991 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
992 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800993 res->target = target;
994 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800995 store_method_addr_used_ = true;
996 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700997}
998
buzbee2700f7e2014-03-07 09:46:20 -0800999LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001000 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1001 return NULL;
1002}
1003
buzbee2700f7e2014-03-07 09:46:20 -08001004LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001005 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1006 return NULL;
1007}
1008
1009void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1010 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001011 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001012 RegStorage t_reg = AllocTemp();
1013 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1014 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001015 FreeTemp(t_reg);
1016 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001017 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001018 }
1019}
1020
Mingyao Yange643a172014-04-08 11:02:52 -07001021void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001022 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001023 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001024
Chao-ying Fua0147762014-06-06 18:38:49 -07001025 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1026 } else {
1027 DCHECK(reg.IsPair());
1028
1029 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1030 RegStorage t_reg = AllocTemp();
1031 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1032 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1033 // The temp is no longer needed so free it at this time.
1034 FreeTemp(t_reg);
1035 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001036
1037 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001038 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001039}
1040
Mingyao Yang80365d92014-04-18 12:10:58 -07001041void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1042 RegStorage array_base,
1043 int len_offset) {
1044 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1045 public:
1046 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1047 RegStorage index, RegStorage array_base, int32_t len_offset)
1048 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1049 index_(index), array_base_(array_base), len_offset_(len_offset) {
1050 }
1051
1052 void Compile() OVERRIDE {
1053 m2l_->ResetRegPool();
1054 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001055 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001056
1057 RegStorage new_index = index_;
1058 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001059 // TODO: clean-up to check not a number but with type
Chao-ying Fua77ee512014-07-01 17:43:41 -07001060 if (index_ == m2l_->TargetReg(kArg1, false)) {
1061 if (array_base_ == m2l_->TargetRefReg(kArg0)) {
1062 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, false), index_);
1063 new_index = m2l_->TargetReg(kArg2, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001064 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001065 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, false), index_);
1066 new_index = m2l_->TargetReg(kArg0, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001067 }
1068 }
1069 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001070 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001071 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001072 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001073 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001074 } else {
1075 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001076 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001077 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001078 }
1079
1080 private:
1081 const RegStorage index_;
1082 const RegStorage array_base_;
1083 const int32_t len_offset_;
1084 };
1085
1086 OpRegMem(kOpCmp, index, array_base, len_offset);
1087 LIR* branch = OpCondBranch(kCondUge, nullptr);
1088 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1089 index, array_base, len_offset));
1090}
1091
1092void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1093 RegStorage array_base,
1094 int32_t len_offset) {
1095 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1096 public:
1097 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1098 int32_t index, RegStorage array_base, int32_t len_offset)
1099 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1100 index_(index), array_base_(array_base), len_offset_(len_offset) {
1101 }
1102
1103 void Compile() OVERRIDE {
1104 m2l_->ResetRegPool();
1105 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001106 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001107
1108 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001109 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
1110 m2l_->LoadConstant(m2l_->TargetReg(kArg0, false), index_);
buzbee33ae5582014-06-12 14:56:32 -07001111 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001112 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001113 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001114 } else {
1115 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001116 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001117 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001118 }
1119
1120 private:
1121 const int32_t index_;
1122 const RegStorage array_base_;
1123 const int32_t len_offset_;
1124 };
1125
1126 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1127 LIR* branch = OpCondBranch(kCondLs, nullptr);
1128 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1129 index, array_base, len_offset));
1130}
1131
Brian Carlstrom7940e442013-07-12 13:46:57 -07001132// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001133LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001134 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001135 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1136 } else {
1137 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1138 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001139 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1140}
1141
1142// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001143LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001144 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001145 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001146}
1147
buzbee11b63d12013-08-27 07:34:17 -07001148bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001149 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001150 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1151 return false;
1152}
1153
Ian Rogerse2143c02014-03-28 08:47:16 -07001154bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1155 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1156 return false;
1157}
1158
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001159LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001160 LOG(FATAL) << "Unexpected use of OpIT in x86";
1161 return NULL;
1162}
1163
Dave Allison3da67a52014-04-02 17:03:45 -07001164void X86Mir2Lir::OpEndIT(LIR* it) {
1165 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1166}
1167
buzbee2700f7e2014-03-07 09:46:20 -08001168void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001169 switch (val) {
1170 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001171 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001172 break;
1173 case 1:
1174 OpRegCopy(dest, src);
1175 break;
1176 default:
1177 OpRegRegImm(kOpMul, dest, src, val);
1178 break;
1179 }
1180}
1181
buzbee2700f7e2014-03-07 09:46:20 -08001182void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001183 // All memory accesses below reference dalvik regs.
1184 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1185
Mark Mendell4708dcd2014-01-22 09:05:18 -08001186 LIR *m;
1187 switch (val) {
1188 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001189 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001190 break;
1191 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001192 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001193 break;
1194 default:
buzbee091cc402014-03-31 10:14:40 -07001195 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1196 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001197 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1198 break;
1199 }
1200}
1201
Mark Mendelle02d48f2014-01-15 11:19:23 -08001202void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001203 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001204 // All memory accesses below reference dalvik regs.
1205 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1206
Elena Sayapinadd644502014-07-01 18:39:52 +07001207 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001208 if (rl_src1.is_const) {
1209 std::swap(rl_src1, rl_src2);
1210 }
1211 // Are we multiplying by a constant?
1212 if (rl_src2.is_const) {
1213 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1214 if (val == 0) {
1215 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1216 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1217 StoreValueWide(rl_dest, rl_result);
1218 return;
1219 } else if (val == 1) {
1220 StoreValueWide(rl_dest, rl_src1);
1221 return;
1222 } else if (val == 2) {
1223 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1224 return;
1225 } else if (IsPowerOfTwo(val)) {
1226 int shift_amount = LowestSetBit(val);
1227 if (!BadOverlap(rl_src1, rl_dest)) {
1228 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1229 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1230 rl_src1, shift_amount);
1231 StoreValueWide(rl_dest, rl_result);
1232 return;
1233 }
1234 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001235 }
1236 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1237 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1238 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1239 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1240 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1241 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1242 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1243 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1244 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1245 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1246 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1247 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1248 } else {
1249 OpRegCopy(rl_result.reg, rl_src1.reg);
1250 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1251 }
1252 StoreValueWide(rl_dest, rl_result);
1253 return;
1254 }
1255
Mark Mendell4708dcd2014-01-22 09:05:18 -08001256 if (rl_src1.is_const) {
1257 std::swap(rl_src1, rl_src2);
1258 }
1259 // Are we multiplying by a constant?
1260 if (rl_src2.is_const) {
1261 // Do special compare/branch against simple const operand
1262 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1263 if (val == 0) {
1264 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001265 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1266 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001267 StoreValueWide(rl_dest, rl_result);
1268 return;
1269 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001270 StoreValueWide(rl_dest, rl_src1);
1271 return;
1272 } else if (val == 2) {
1273 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1274 return;
1275 } else if (IsPowerOfTwo(val)) {
1276 int shift_amount = LowestSetBit(val);
1277 if (!BadOverlap(rl_src1, rl_dest)) {
1278 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1279 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1280 rl_src1, shift_amount);
1281 StoreValueWide(rl_dest, rl_result);
1282 return;
1283 }
1284 }
1285
1286 // Okay, just bite the bullet and do it.
1287 int32_t val_lo = Low32Bits(val);
1288 int32_t val_hi = High32Bits(val);
1289 FlushAllRegs();
1290 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001291 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001292 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1293 int displacement = SRegOffset(rl_src1.s_reg_low);
1294
1295 // ECX <- 1H * 2L
1296 // EAX <- 1L * 2H
1297 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001298 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1299 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001300 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001301 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1302 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001303 }
1304
1305 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001306 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001307
1308 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001309 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001310
1311 // EDX:EAX <- 2L * 1L (double precision)
1312 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001313 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001314 } else {
buzbee091cc402014-03-31 10:14:40 -07001315 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001316 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1317 true /* is_load */, true /* is_64bit */);
1318 }
1319
1320 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001321 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001322
1323 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001324 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1325 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001326 StoreValueWide(rl_dest, rl_result);
1327 return;
1328 }
1329
1330 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001331 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1332 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1333 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1334
Mark Mendell4708dcd2014-01-22 09:05:18 -08001335 FlushAllRegs();
1336 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001337 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1338 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001339
1340 // At this point, the VRs are in their home locations.
1341 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1342 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1343
1344 // ECX <- 1H
1345 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001346 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001347 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001348 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1349 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001350 }
1351
Mark Mendellde99bba2014-02-14 12:15:02 -08001352 if (is_square) {
1353 // Take advantage of the fact that the values are the same.
1354 // ECX <- ECX * 2L (1H * 2L)
1355 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001356 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001357 } else {
1358 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001359 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1360 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001361 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1362 true /* is_load */, true /* is_64bit */);
1363 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001364
Mark Mendellde99bba2014-02-14 12:15:02 -08001365 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001366 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001367 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001368 // EAX <- 2H
1369 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001370 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001371 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001372 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1373 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001374 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001375
Mark Mendellde99bba2014-02-14 12:15:02 -08001376 // EAX <- EAX * 1L (2H * 1L)
1377 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001378 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001379 } else {
1380 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001381 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1382 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001383 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1384 true /* is_load */, true /* is_64bit */);
1385 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001386
Mark Mendellde99bba2014-02-14 12:15:02 -08001387 // ECX <- ECX * 2L (1H * 2L)
1388 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001389 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001390 } else {
1391 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001392 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1393 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001394 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1395 true /* is_load */, true /* is_64bit */);
1396 }
1397
1398 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001399 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001400 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001401
1402 // EAX <- 2L
1403 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001404 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001405 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001406 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1407 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001408 }
1409
1410 // EDX:EAX <- 2L * 1L (double precision)
1411 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001412 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001413 } else {
1414 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001415 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001416 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1417 true /* is_load */, true /* is_64bit */);
1418 }
1419
1420 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001421 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001422
1423 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001424 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001425 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001426 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001427}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001428
1429void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1430 Instruction::Code op) {
1431 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1432 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1433 if (rl_src.location == kLocPhysReg) {
1434 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001435 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001436 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001437 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1438 } else {
1439 rl_src = LoadValueWide(rl_src, kCoreReg);
1440 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1441 // The registers are the same, so we would clobber it before the use.
1442 RegStorage temp_reg = AllocTemp();
1443 OpRegCopy(temp_reg, rl_dest.reg);
1444 rl_src.reg.SetHighReg(temp_reg.GetReg());
1445 }
1446 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001447
Chao-ying Fua0147762014-06-06 18:38:49 -07001448 x86op = GetOpcode(op, rl_dest, rl_src, true);
1449 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1450 FreeTemp(rl_src.reg); // ???
1451 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001452 return;
1453 }
1454
1455 // RHS is in memory.
1456 DCHECK((rl_src.location == kLocDalvikFrame) ||
1457 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001458 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001459 int displacement = SRegOffset(rl_src.s_reg_low);
1460
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001461 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001462 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001463 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1464 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001465 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001466 x86op = GetOpcode(op, rl_dest, rl_src, true);
1467 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001468 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1469 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001470 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001471}
1472
Mark Mendelle02d48f2014-01-15 11:19:23 -08001473void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001474 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001475 if (rl_dest.location == kLocPhysReg) {
1476 // Ensure we are in a register pair
1477 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1478
buzbee30adc732014-05-09 15:10:18 -07001479 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001480 GenLongRegOrMemOp(rl_result, rl_src, op);
1481 StoreFinalValueWide(rl_dest, rl_result);
1482 return;
1483 }
1484
1485 // It wasn't in registers, so it better be in memory.
1486 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1487 (rl_dest.location == kLocCompilerTemp));
1488 rl_src = LoadValueWide(rl_src, kCoreReg);
1489
1490 // Operate directly into memory.
1491 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001492 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001493 int displacement = SRegOffset(rl_dest.s_reg_low);
1494
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001495 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001496 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001497 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001498 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001499 true /* is_load */, true /* is64bit */);
1500 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001501 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001502 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001503 x86op = GetOpcode(op, rl_dest, rl_src, true);
1504 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001505 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1506 true /* is_load */, true /* is64bit */);
1507 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1508 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001509 }
buzbee2700f7e2014-03-07 09:46:20 -08001510 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001511}
1512
Mark Mendelle02d48f2014-01-15 11:19:23 -08001513void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1514 RegLocation rl_src2, Instruction::Code op,
1515 bool is_commutative) {
1516 // Is this really a 2 operand operation?
1517 switch (op) {
1518 case Instruction::ADD_LONG_2ADDR:
1519 case Instruction::SUB_LONG_2ADDR:
1520 case Instruction::AND_LONG_2ADDR:
1521 case Instruction::OR_LONG_2ADDR:
1522 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001523 if (GenerateTwoOperandInstructions()) {
1524 GenLongArith(rl_dest, rl_src2, op);
1525 return;
1526 }
1527 break;
1528
Mark Mendelle02d48f2014-01-15 11:19:23 -08001529 default:
1530 break;
1531 }
1532
1533 if (rl_dest.location == kLocPhysReg) {
1534 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1535
1536 // We are about to clobber the LHS, so it needs to be a temp.
1537 rl_result = ForceTempWide(rl_result);
1538
1539 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001540 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001541 GenLongRegOrMemOp(rl_result, rl_src2, op);
1542
1543 // And now record that the result is in the temp.
1544 StoreFinalValueWide(rl_dest, rl_result);
1545 return;
1546 }
1547
1548 // It wasn't in registers, so it better be in memory.
1549 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1550 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001551 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1552 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001553
1554 // Get one of the source operands into temporary register.
1555 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001556 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001557 if (IsTemp(rl_src1.reg)) {
1558 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1559 } else if (is_commutative) {
1560 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1561 // We need at least one of them to be a temporary.
1562 if (!IsTemp(rl_src2.reg)) {
1563 rl_src1 = ForceTempWide(rl_src1);
1564 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1565 } else {
1566 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1567 StoreFinalValueWide(rl_dest, rl_src2);
1568 return;
1569 }
1570 } else {
1571 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001572 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001573 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001574 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001575 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001576 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1577 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1578 } else if (is_commutative) {
1579 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1580 // We need at least one of them to be a temporary.
1581 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1582 rl_src1 = ForceTempWide(rl_src1);
1583 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1584 } else {
1585 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1586 StoreFinalValueWide(rl_dest, rl_src2);
1587 return;
1588 }
1589 } else {
1590 // Need LHS to be the temp.
1591 rl_src1 = ForceTempWide(rl_src1);
1592 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1593 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001594 }
1595
1596 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001597}
1598
Mark Mendelle02d48f2014-01-15 11:19:23 -08001599void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001600 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001601 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1602}
1603
1604void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1605 RegLocation rl_src1, RegLocation rl_src2) {
1606 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1607}
1608
1609void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1610 RegLocation rl_src1, RegLocation rl_src2) {
1611 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1612}
1613
1614void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1615 RegLocation rl_src1, RegLocation rl_src2) {
1616 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1617}
1618
1619void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1620 RegLocation rl_src1, RegLocation rl_src2) {
1621 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001622}
1623
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001624void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001625 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001626 rl_src = LoadValueWide(rl_src, kCoreReg);
1627 RegLocation rl_result;
1628 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1629 OpRegCopy(rl_result.reg, rl_src.reg);
1630 OpReg(kOpNot, rl_result.reg);
1631 StoreValueWide(rl_dest, rl_result);
1632 } else {
1633 LOG(FATAL) << "Unexpected use GenNotLong()";
1634 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001635}
1636
1637void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1638 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001639 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001640 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1641 return;
1642 }
1643
1644 // We have to use fixed registers, so flush all the temps.
1645 FlushAllRegs();
1646 LockCallTemps(); // Prepare for explicit register usage.
1647
1648 // Load LHS into RAX.
1649 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1650
1651 // Load RHS into RCX.
1652 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1653
1654 // Copy LHS sign bit into RDX.
1655 NewLIR0(kx86Cqo64Da);
1656
1657 // Handle division by zero case.
1658 GenDivZeroCheckWide(rs_r1q);
1659
1660 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1661 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1662 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1663
1664 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001665 LoadConstantWide(rs_r6q, 0x8000000000000000);
1666 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001667 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1668
1669 // In 0x8000000000000000/-1 case.
1670 if (!is_div) {
1671 // For DIV, RAX is already right. For REM, we need RDX 0.
1672 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1673 }
1674 LIR* done = NewLIR1(kX86Jmp8, 0);
1675
1676 // Expected case.
1677 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1678 minint_branch->target = minus_one_branch->target;
1679 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1680 done->target = NewLIR0(kPseudoTargetLabel);
1681
1682 // Result is in RAX for div and RDX for rem.
1683 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1684 if (!is_div) {
1685 rl_result.reg.SetReg(r2q);
1686 }
1687
1688 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001689}
1690
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001691void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001692 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001693 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001694 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001695 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1696 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1697 } else {
1698 rl_result = ForceTempWide(rl_src);
1699 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1700 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1701 // The registers are the same, so we would clobber it before the use.
1702 RegStorage temp_reg = AllocTemp();
1703 OpRegCopy(temp_reg, rl_result.reg);
1704 rl_result.reg.SetHighReg(temp_reg.GetReg());
1705 }
1706 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1707 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1708 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001709 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001710 StoreValueWide(rl_dest, rl_result);
1711}
1712
buzbee091cc402014-03-31 10:14:40 -07001713void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001714 DCHECK_EQ(kX86, cu_->instruction_set);
1715 X86OpCode opcode = kX86Bkpt;
1716 switch (op) {
1717 case kOpCmp: opcode = kX86Cmp32RT; break;
1718 case kOpMov: opcode = kX86Mov32RT; break;
1719 default:
1720 LOG(FATAL) << "Bad opcode: " << op;
1721 break;
1722 }
1723 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1724}
1725
1726void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1727 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001728 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001729 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001730 switch (op) {
1731 case kOpCmp: opcode = kX86Cmp64RT; break;
1732 case kOpMov: opcode = kX86Mov64RT; break;
1733 default:
1734 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1735 break;
1736 }
1737 } else {
1738 switch (op) {
1739 case kOpCmp: opcode = kX86Cmp32RT; break;
1740 case kOpMov: opcode = kX86Mov32RT; break;
1741 default:
1742 LOG(FATAL) << "Bad opcode: " << op;
1743 break;
1744 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001745 }
buzbee091cc402014-03-31 10:14:40 -07001746 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001747}
1748
1749/*
1750 * Generate array load
1751 */
1752void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001753 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001754 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001755 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001756 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001757 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001758
Mark Mendell343adb52013-12-18 06:02:17 -08001759 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001760 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001761 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1762 } else {
1763 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1764 }
1765
Mark Mendell343adb52013-12-18 06:02:17 -08001766 bool constant_index = rl_index.is_const;
1767 int32_t constant_index_value = 0;
1768 if (!constant_index) {
1769 rl_index = LoadValue(rl_index, kCoreReg);
1770 } else {
1771 constant_index_value = mir_graph_->ConstantValue(rl_index);
1772 // If index is constant, just fold it into the data offset
1773 data_offset += constant_index_value << scale;
1774 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001775 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001776 }
1777
Brian Carlstrom7940e442013-07-12 13:46:57 -07001778 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001779 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001780
1781 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001782 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001783 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001784 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001785 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001786 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001787 }
Mark Mendell343adb52013-12-18 06:02:17 -08001788 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001789 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001790 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001791 StoreValueWide(rl_dest, rl_result);
1792 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001793 StoreValue(rl_dest, rl_result);
1794 }
1795}
1796
1797/*
1798 * Generate array store
1799 *
1800 */
1801void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001802 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001803 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001804 int len_offset = mirror::Array::LengthOffset().Int32Value();
1805 int data_offset;
1806
buzbee695d13a2014-04-19 13:32:20 -07001807 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001808 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1809 } else {
1810 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1811 }
1812
buzbeea0cd2d72014-06-01 09:33:49 -07001813 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001814 bool constant_index = rl_index.is_const;
1815 int32_t constant_index_value = 0;
1816 if (!constant_index) {
1817 rl_index = LoadValue(rl_index, kCoreReg);
1818 } else {
1819 // If index is constant, just fold it into the data offset
1820 constant_index_value = mir_graph_->ConstantValue(rl_index);
1821 data_offset += constant_index_value << scale;
1822 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001823 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001824 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001825
1826 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001827 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001828
1829 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001830 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001831 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001832 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001833 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001834 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001835 }
buzbee695d13a2014-04-19 13:32:20 -07001836 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001837 rl_src = LoadValueWide(rl_src, reg_class);
1838 } else {
1839 rl_src = LoadValue(rl_src, reg_class);
1840 }
1841 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001842 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001843 RegStorage temp = AllocTemp();
1844 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001845 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001846 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001847 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001848 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001849 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001850 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001851 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001852 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001853 }
buzbee2700f7e2014-03-07 09:46:20 -08001854 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001855 }
1856}
1857
Mark Mendell4708dcd2014-01-22 09:05:18 -08001858RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1859 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001860 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001861 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001862 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1863 switch (opcode) {
1864 case Instruction::SHL_LONG:
1865 case Instruction::SHL_LONG_2ADDR:
1866 op = kOpLsl;
1867 break;
1868 case Instruction::SHR_LONG:
1869 case Instruction::SHR_LONG_2ADDR:
1870 op = kOpAsr;
1871 break;
1872 case Instruction::USHR_LONG:
1873 case Instruction::USHR_LONG_2ADDR:
1874 op = kOpLsr;
1875 break;
1876 default:
1877 LOG(FATAL) << "Unexpected case";
1878 }
1879 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1880 } else {
1881 switch (opcode) {
1882 case Instruction::SHL_LONG:
1883 case Instruction::SHL_LONG_2ADDR:
1884 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1885 if (shift_amount == 32) {
1886 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1887 LoadConstant(rl_result.reg.GetLow(), 0);
1888 } else if (shift_amount > 31) {
1889 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1890 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1891 LoadConstant(rl_result.reg.GetLow(), 0);
1892 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001893 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001894 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1895 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1896 shift_amount);
1897 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1898 }
1899 break;
1900 case Instruction::SHR_LONG:
1901 case Instruction::SHR_LONG_2ADDR:
1902 if (shift_amount == 32) {
1903 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1904 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1905 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1906 } else if (shift_amount > 31) {
1907 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1908 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1909 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1910 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1911 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001912 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001913 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1914 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1915 shift_amount);
1916 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1917 }
1918 break;
1919 case Instruction::USHR_LONG:
1920 case Instruction::USHR_LONG_2ADDR:
1921 if (shift_amount == 32) {
1922 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1923 LoadConstant(rl_result.reg.GetHigh(), 0);
1924 } else if (shift_amount > 31) {
1925 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1926 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1927 LoadConstant(rl_result.reg.GetHigh(), 0);
1928 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001929 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001930 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1931 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1932 shift_amount);
1933 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1934 }
1935 break;
1936 default:
1937 LOG(FATAL) << "Unexpected case";
1938 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001939 }
1940 return rl_result;
1941}
1942
Brian Carlstrom7940e442013-07-12 13:46:57 -07001943void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001944 RegLocation rl_src, RegLocation rl_shift) {
1945 // Per spec, we only care about low 6 bits of shift amount.
1946 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1947 if (shift_amount == 0) {
1948 rl_src = LoadValueWide(rl_src, kCoreReg);
1949 StoreValueWide(rl_dest, rl_src);
1950 return;
1951 } else if (shift_amount == 1 &&
1952 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1953 // Need to handle this here to avoid calling StoreValueWide twice.
1954 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1955 return;
1956 }
1957 if (BadOverlap(rl_src, rl_dest)) {
1958 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1959 return;
1960 }
1961 rl_src = LoadValueWide(rl_src, kCoreReg);
1962 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1963 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001964}
1965
1966void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001967 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001968 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001969 switch (opcode) {
1970 case Instruction::ADD_LONG:
1971 case Instruction::AND_LONG:
1972 case Instruction::OR_LONG:
1973 case Instruction::XOR_LONG:
1974 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001975 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001976 } else {
1977 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001978 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001979 }
1980 break;
1981 case Instruction::SUB_LONG:
1982 case Instruction::SUB_LONG_2ADDR:
1983 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001984 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001985 } else {
1986 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001987 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001988 }
1989 break;
1990 case Instruction::ADD_LONG_2ADDR:
1991 case Instruction::OR_LONG_2ADDR:
1992 case Instruction::XOR_LONG_2ADDR:
1993 case Instruction::AND_LONG_2ADDR:
1994 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001995 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001996 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001997 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001998 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001999 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002000 } else {
2001 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002002 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002003 }
2004 break;
2005 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002006 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002007 break;
2008 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002009
2010 if (!isConstSuccess) {
2011 // Default - bail to non-const handler.
2012 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2013 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002014}
2015
2016bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2017 switch (op) {
2018 case Instruction::AND_LONG_2ADDR:
2019 case Instruction::AND_LONG:
2020 return value == -1;
2021 case Instruction::OR_LONG:
2022 case Instruction::OR_LONG_2ADDR:
2023 case Instruction::XOR_LONG:
2024 case Instruction::XOR_LONG_2ADDR:
2025 return value == 0;
2026 default:
2027 return false;
2028 }
2029}
2030
2031X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2032 bool is_high_op) {
2033 bool rhs_in_mem = rhs.location != kLocPhysReg;
2034 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002035 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002036 DCHECK(!rhs_in_mem || !dest_in_mem);
2037 switch (op) {
2038 case Instruction::ADD_LONG:
2039 case Instruction::ADD_LONG_2ADDR:
2040 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002041 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002042 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002043 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002044 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002045 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002046 case Instruction::SUB_LONG:
2047 case Instruction::SUB_LONG_2ADDR:
2048 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002049 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002050 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002051 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002052 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002053 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002054 case Instruction::AND_LONG_2ADDR:
2055 case Instruction::AND_LONG:
2056 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002057 return is64Bit ? kX86And64MR : kX86And32MR;
2058 }
2059 if (is64Bit) {
2060 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002061 }
2062 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2063 case Instruction::OR_LONG:
2064 case Instruction::OR_LONG_2ADDR:
2065 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002066 return is64Bit ? kX86Or64MR : kX86Or32MR;
2067 }
2068 if (is64Bit) {
2069 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002070 }
2071 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2072 case Instruction::XOR_LONG:
2073 case Instruction::XOR_LONG_2ADDR:
2074 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002075 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2076 }
2077 if (is64Bit) {
2078 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002079 }
2080 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2081 default:
2082 LOG(FATAL) << "Unexpected opcode: " << op;
2083 return kX86Add32RR;
2084 }
2085}
2086
2087X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2088 int32_t value) {
2089 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002090 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002091 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002092 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002093 switch (op) {
2094 case Instruction::ADD_LONG:
2095 case Instruction::ADD_LONG_2ADDR:
2096 if (byte_imm) {
2097 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002098 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002099 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002100 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002101 }
2102 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002103 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002104 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002105 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002106 case Instruction::SUB_LONG:
2107 case Instruction::SUB_LONG_2ADDR:
2108 if (byte_imm) {
2109 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002110 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002111 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002112 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002113 }
2114 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002115 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002116 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002117 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002118 case Instruction::AND_LONG_2ADDR:
2119 case Instruction::AND_LONG:
2120 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002121 if (is64Bit) {
2122 return in_mem ? kX86And64MI8 : kX86And64RI8;
2123 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002124 return in_mem ? kX86And32MI8 : kX86And32RI8;
2125 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002126 if (is64Bit) {
2127 return in_mem ? kX86And64MI : kX86And64RI;
2128 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002129 return in_mem ? kX86And32MI : kX86And32RI;
2130 case Instruction::OR_LONG:
2131 case Instruction::OR_LONG_2ADDR:
2132 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002133 if (is64Bit) {
2134 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2135 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002136 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2137 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002138 if (is64Bit) {
2139 return in_mem ? kX86Or64MI : kX86Or64RI;
2140 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002141 return in_mem ? kX86Or32MI : kX86Or32RI;
2142 case Instruction::XOR_LONG:
2143 case Instruction::XOR_LONG_2ADDR:
2144 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002145 if (is64Bit) {
2146 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2147 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002148 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2149 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002150 if (is64Bit) {
2151 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2152 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002153 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2154 default:
2155 LOG(FATAL) << "Unexpected opcode: " << op;
2156 return kX86Add32MI;
2157 }
2158}
2159
Chao-ying Fua0147762014-06-06 18:38:49 -07002160bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002161 DCHECK(rl_src.is_const);
2162 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002163
Elena Sayapinadd644502014-07-01 18:39:52 +07002164 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002165 // We can do with imm only if it fits 32 bit
2166 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2167 return false;
2168 }
2169
2170 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2171
2172 if ((rl_dest.location == kLocDalvikFrame) ||
2173 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002174 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002175 int displacement = SRegOffset(rl_dest.s_reg_low);
2176
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002177 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002178 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2179 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2180 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2181 true /* is_load */, true /* is64bit */);
2182 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2183 false /* is_load */, true /* is64bit */);
2184 return true;
2185 }
2186
2187 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2188 DCHECK_EQ(rl_result.location, kLocPhysReg);
2189 DCHECK(!rl_result.reg.IsFloat());
2190
2191 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2192 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2193
2194 StoreValueWide(rl_dest, rl_result);
2195 return true;
2196 }
2197
Mark Mendelle02d48f2014-01-15 11:19:23 -08002198 int32_t val_lo = Low32Bits(val);
2199 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002200 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002201
2202 // Can we just do this into memory?
2203 if ((rl_dest.location == kLocDalvikFrame) ||
2204 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002205 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002206 int displacement = SRegOffset(rl_dest.s_reg_low);
2207
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002208 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002209 if (!IsNoOp(op, val_lo)) {
2210 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002211 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002212 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002213 true /* is_load */, true /* is64bit */);
2214 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002215 false /* is_load */, true /* is64bit */);
2216 }
2217 if (!IsNoOp(op, val_hi)) {
2218 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002219 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002220 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002221 true /* is_load */, true /* is64bit */);
2222 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002223 false /* is_load */, true /* is64bit */);
2224 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002225 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002226 }
2227
2228 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2229 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002230 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002231
2232 if (!IsNoOp(op, val_lo)) {
2233 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002234 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002235 }
2236 if (!IsNoOp(op, val_hi)) {
2237 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002238 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002239 }
2240 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002241 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002242}
2243
Chao-ying Fua0147762014-06-06 18:38:49 -07002244bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002245 RegLocation rl_src2, Instruction::Code op) {
2246 DCHECK(rl_src2.is_const);
2247 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002248
Elena Sayapinadd644502014-07-01 18:39:52 +07002249 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002250 // We can do with imm only if it fits 32 bit
2251 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2252 return false;
2253 }
2254 if (rl_dest.location == kLocPhysReg &&
2255 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2256 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002257 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002258 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2259 StoreFinalValueWide(rl_dest, rl_dest);
2260 return true;
2261 }
2262
2263 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2264 // We need the values to be in a temporary
2265 RegLocation rl_result = ForceTempWide(rl_src1);
2266
2267 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2268 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2269
2270 StoreFinalValueWide(rl_dest, rl_result);
2271 return true;
2272 }
2273
Mark Mendelle02d48f2014-01-15 11:19:23 -08002274 int32_t val_lo = Low32Bits(val);
2275 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002276 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2277 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002278
2279 // Can we do this directly into the destination registers?
2280 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002281 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002282 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002283 if (!IsNoOp(op, val_lo)) {
2284 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002285 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002286 }
2287 if (!IsNoOp(op, val_hi)) {
2288 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002289 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002290 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002291
2292 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002293 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002294 }
2295
2296 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2297 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2298
2299 // We need the values to be in a temporary
2300 RegLocation rl_result = ForceTempWide(rl_src1);
2301 if (!IsNoOp(op, val_lo)) {
2302 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002303 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002304 }
2305 if (!IsNoOp(op, val_hi)) {
2306 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002307 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002308 }
2309
2310 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002311 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002312}
2313
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002314// For final classes there are no sub-classes to check and so we can answer the instance-of
2315// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2316void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2317 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002318 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002319 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002320 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002321
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002322 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002323 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
2324 if (result_reg == object_32reg || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002325 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002326 }
2327
2328 // Assume that there is no match.
2329 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002330 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002331
Mark Mendellade54a22014-06-09 12:49:55 -04002332 // We will use this register to compare to memory below.
2333 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2334 // For this reason, force allocation of a 32 bit register to use, so that the
2335 // compare to memory will be done using a 32 bit comparision.
2336 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2337 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002338
2339 // If Method* is already in a register, we can save a copy.
2340 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002341 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2342 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002343
2344 if (rl_method.location == kLocPhysReg) {
2345 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002346 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002347 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002348 } else {
buzbee695d13a2014-04-19 13:32:20 -07002349 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002350 check_class, kNotVolatile);
2351 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002352 }
2353 } else {
2354 LoadCurrMethodDirect(check_class);
2355 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002356 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002357 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002358 } else {
buzbee695d13a2014-04-19 13:32:20 -07002359 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002360 check_class, kNotVolatile);
2361 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002362 }
2363 }
2364
2365 // Compare the computed class to the class in the object.
2366 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002367 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002368
2369 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002370 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002371
2372 LIR* target = NewLIR0(kPseudoTargetLabel);
2373 null_branchover->target = target;
2374 FreeTemp(check_class);
2375 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002376 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002377 FreeTemp(result_reg);
2378 }
2379 StoreValue(rl_dest, rl_result);
2380}
2381
Mark Mendell6607d972014-02-10 06:54:18 -08002382void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2383 bool type_known_abstract, bool use_declaring_class,
2384 bool can_assume_type_is_in_dex_cache,
2385 uint32_t type_idx, RegLocation rl_dest,
2386 RegLocation rl_src) {
2387 FlushAllRegs();
2388 // May generate a call - use explicit registers.
2389 LockCallTemps();
Chao-ying Fua77ee512014-07-01 17:43:41 -07002390 RegStorage method_reg = TargetRefReg(kArg1); // kArg1 gets current Method*.
2391 LoadCurrMethodDirect(method_reg);
2392 RegStorage class_reg = TargetRefReg(kArg2); // kArg2 will hold the Class*.
2393 RegStorage ref_reg = TargetRefReg(kArg0); // kArg2 will hold the ref.
Mark Mendell6607d972014-02-10 06:54:18 -08002394 // Reference must end up in kArg0.
2395 if (needs_access_check) {
2396 // Check we have access to type_idx and if not throw IllegalAccessError,
2397 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002398 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002399 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2400 type_idx, true);
2401 } else {
2402 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2403 type_idx, true);
2404 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002405 OpRegCopy(class_reg, TargetRefReg(kRet0));
2406 LoadValueDirectFixed(rl_src, ref_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002407 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002408 LoadValueDirectFixed(rl_src, ref_reg);
2409 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002410 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002411 } else {
2412 // Load dex cache entry into class_reg (kArg2).
Chao-ying Fua77ee512014-07-01 17:43:41 -07002413 LoadValueDirectFixed(rl_src, ref_reg);
2414 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002415 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002416 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002417 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2418 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Andreas Gampe3c12c512014-06-24 18:46:29 +00002419 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002420 if (!can_assume_type_is_in_dex_cache) {
2421 // Need to test presence of type in dex cache at runtime.
2422 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2423 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002424 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002425 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2426 } else {
2427 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2428 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002429 OpRegCopy(class_reg, TargetRefReg(kRet0)); // Align usage with fast path.
2430 LoadValueDirectFixed(rl_src, ref_reg); /* Reload Ref. */
Mark Mendell6607d972014-02-10 06:54:18 -08002431 // Rejoin code paths
2432 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2433 hop_branch->target = hop_target;
2434 }
2435 }
2436 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002437 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002438
Alexei Zavjalov95455002014-06-09 23:27:46 +07002439 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
Elena Sayapinadd644502014-07-01 18:39:52 +07002440 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002441 OpRegCopy(rl_result.reg, ref_reg);
Alexei Zavjalov95455002014-06-09 23:27:46 +07002442 }
2443
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002444 // For 32-bit, SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002445 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002446
2447 // Is the class NULL?
Chao-ying Fua77ee512014-07-01 17:43:41 -07002448 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002449
Chao-ying Fua77ee512014-07-01 17:43:41 -07002450 RegStorage ref_class_reg = TargetRefReg(kArg1); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002451 /* Load object->klass_. */
2452 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002453 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(), ref_class_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +00002454 kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002455 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2456 LIR* branchover = nullptr;
2457 if (type_known_final) {
2458 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002459 LoadConstant(rl_result.reg, 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002460 OpRegReg(kOpCmp, ref_class_reg, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002461 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002462 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002463 } else {
2464 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002465 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002466 branchover = OpCmpBranch(kCondEq, ref_class_reg, class_reg, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002467 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002468 OpRegCopy(TargetRefReg(kArg0), class_reg);
buzbee33ae5582014-06-12 14:56:32 -07002469 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002470 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2471 } else {
2472 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2473 }
Mark Mendell6607d972014-02-10 06:54:18 -08002474 }
2475 // TODO: only clobber when type isn't final?
2476 ClobberCallerSave();
2477 /* Branch targets here. */
2478 LIR* target = NewLIR0(kPseudoTargetLabel);
2479 StoreValue(rl_dest, rl_result);
2480 branch1->target = target;
2481 if (branchover != nullptr) {
2482 branchover->target = target;
2483 }
2484}
2485
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002486void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2487 RegLocation rl_lhs, RegLocation rl_rhs) {
2488 OpKind op = kOpBkpt;
2489 bool is_div_rem = false;
2490 bool unary = false;
2491 bool shift_op = false;
2492 bool is_two_addr = false;
2493 RegLocation rl_result;
2494 switch (opcode) {
2495 case Instruction::NEG_INT:
2496 op = kOpNeg;
2497 unary = true;
2498 break;
2499 case Instruction::NOT_INT:
2500 op = kOpMvn;
2501 unary = true;
2502 break;
2503 case Instruction::ADD_INT_2ADDR:
2504 is_two_addr = true;
2505 // Fallthrough
2506 case Instruction::ADD_INT:
2507 op = kOpAdd;
2508 break;
2509 case Instruction::SUB_INT_2ADDR:
2510 is_two_addr = true;
2511 // Fallthrough
2512 case Instruction::SUB_INT:
2513 op = kOpSub;
2514 break;
2515 case Instruction::MUL_INT_2ADDR:
2516 is_two_addr = true;
2517 // Fallthrough
2518 case Instruction::MUL_INT:
2519 op = kOpMul;
2520 break;
2521 case Instruction::DIV_INT_2ADDR:
2522 is_two_addr = true;
2523 // Fallthrough
2524 case Instruction::DIV_INT:
2525 op = kOpDiv;
2526 is_div_rem = true;
2527 break;
2528 /* NOTE: returns in kArg1 */
2529 case Instruction::REM_INT_2ADDR:
2530 is_two_addr = true;
2531 // Fallthrough
2532 case Instruction::REM_INT:
2533 op = kOpRem;
2534 is_div_rem = true;
2535 break;
2536 case Instruction::AND_INT_2ADDR:
2537 is_two_addr = true;
2538 // Fallthrough
2539 case Instruction::AND_INT:
2540 op = kOpAnd;
2541 break;
2542 case Instruction::OR_INT_2ADDR:
2543 is_two_addr = true;
2544 // Fallthrough
2545 case Instruction::OR_INT:
2546 op = kOpOr;
2547 break;
2548 case Instruction::XOR_INT_2ADDR:
2549 is_two_addr = true;
2550 // Fallthrough
2551 case Instruction::XOR_INT:
2552 op = kOpXor;
2553 break;
2554 case Instruction::SHL_INT_2ADDR:
2555 is_two_addr = true;
2556 // Fallthrough
2557 case Instruction::SHL_INT:
2558 shift_op = true;
2559 op = kOpLsl;
2560 break;
2561 case Instruction::SHR_INT_2ADDR:
2562 is_two_addr = true;
2563 // Fallthrough
2564 case Instruction::SHR_INT:
2565 shift_op = true;
2566 op = kOpAsr;
2567 break;
2568 case Instruction::USHR_INT_2ADDR:
2569 is_two_addr = true;
2570 // Fallthrough
2571 case Instruction::USHR_INT:
2572 shift_op = true;
2573 op = kOpLsr;
2574 break;
2575 default:
2576 LOG(FATAL) << "Invalid word arith op: " << opcode;
2577 }
2578
Mark Mendelle87f9b52014-04-30 14:13:18 -04002579 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002580 if (!is_two_addr &&
2581 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2582 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002583 is_two_addr = true;
2584 }
2585
2586 if (!GenerateTwoOperandInstructions()) {
2587 is_two_addr = false;
2588 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002589
2590 // Get the div/rem stuff out of the way.
2591 if (is_div_rem) {
2592 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2593 StoreValue(rl_dest, rl_result);
2594 return;
2595 }
2596
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002597 // If we generate any memory access below, it will reference a dalvik reg.
2598 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2599
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002600 if (unary) {
2601 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002602 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002603 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002604 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002605 } else {
2606 if (shift_op) {
2607 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002608 RegStorage t_reg = TargetReg(kCount, false); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002609 LoadValueDirectFixed(rl_rhs, t_reg);
2610 if (is_two_addr) {
2611 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002612 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002613 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2614 if (rl_result.location != kLocPhysReg) {
2615 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002616 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002617 FreeTemp(t_reg);
2618 return;
buzbee091cc402014-03-31 10:14:40 -07002619 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002620 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002621 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002622 FreeTemp(t_reg);
2623 StoreFinalValue(rl_dest, rl_result);
2624 return;
2625 }
2626 }
2627 // Three address form, or we can't do directly.
2628 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2629 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002630 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002631 FreeTemp(t_reg);
2632 } else {
2633 // Multiply is 3 operand only (sort of).
2634 if (is_two_addr && op != kOpMul) {
2635 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002636 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002637 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002638 // Ensure res is in a core reg
2639 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002640 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002641 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002642 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002643 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002644 StoreFinalValue(rl_dest, rl_result);
2645 return;
buzbee091cc402014-03-31 10:14:40 -07002646 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002647 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002648 StoreFinalValue(rl_dest, rl_result);
2649 return;
2650 }
2651 }
2652 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002653 // It might happen rl_rhs and rl_dest are the same VR
2654 // in this case rl_dest is in reg after LoadValue while
2655 // rl_result is not updated yet, so do this
2656 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002657 if (rl_result.location != kLocPhysReg) {
2658 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002659 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002660 return;
buzbee091cc402014-03-31 10:14:40 -07002661 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002662 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002663 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002664 StoreFinalValue(rl_dest, rl_result);
2665 return;
2666 } else {
2667 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2668 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002669 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002670 }
2671 } else {
2672 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002673 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2674 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002675 // We can't optimize with FP registers.
2676 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2677 // Something is difficult, so fall back to the standard case.
2678 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2679 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2680 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002681 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002682 } else {
2683 // We can optimize by moving to result and using memory operands.
2684 if (rl_rhs.location != kLocPhysReg) {
2685 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002686 // We should be careful with order here
2687 // If rl_dest and rl_lhs points to the same VR we should load first
2688 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002689 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2690 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002691 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2692 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002693 // No-op if these are the same.
2694 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002695 } else {
2696 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002697 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002698 }
buzbee2700f7e2014-03-07 09:46:20 -08002699 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002700 } else if (rl_lhs.location != kLocPhysReg) {
2701 // RHS is in a register; LHS is in memory.
2702 if (op != kOpSub) {
2703 // Force RHS into result and operate on memory.
2704 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002705 OpRegCopy(rl_result.reg, rl_rhs.reg);
2706 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002707 } else {
2708 // Subtraction isn't commutative.
2709 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2710 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2711 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002712 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002713 }
2714 } else {
2715 // Both are in registers.
2716 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2717 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2718 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002719 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002720 }
2721 }
2722 }
2723 }
2724 }
2725 StoreValue(rl_dest, rl_result);
2726}
2727
2728bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2729 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002730 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002731 return false;
2732 }
buzbee091cc402014-03-31 10:14:40 -07002733 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002734 return false;
2735 }
2736
2737 // Everything will be fine :-).
2738 return true;
2739}
Chao-ying Fua0147762014-06-06 18:38:49 -07002740
2741void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002742 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002743 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2744 return;
2745 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002746 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002747 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2748 if (rl_src.location == kLocPhysReg) {
2749 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2750 } else {
2751 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002752 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002753 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2754 displacement + LOWORD_OFFSET);
2755 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2756 true /* is_load */, true /* is_64bit */);
2757 }
2758 StoreValueWide(rl_dest, rl_result);
2759}
2760
2761void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2762 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002763 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002764 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2765 return;
2766 }
2767
2768 bool is_two_addr = false;
2769 OpKind op = kOpBkpt;
2770 RegLocation rl_result;
2771
2772 switch (opcode) {
2773 case Instruction::SHL_LONG_2ADDR:
2774 is_two_addr = true;
2775 // Fallthrough
2776 case Instruction::SHL_LONG:
2777 op = kOpLsl;
2778 break;
2779 case Instruction::SHR_LONG_2ADDR:
2780 is_two_addr = true;
2781 // Fallthrough
2782 case Instruction::SHR_LONG:
2783 op = kOpAsr;
2784 break;
2785 case Instruction::USHR_LONG_2ADDR:
2786 is_two_addr = true;
2787 // Fallthrough
2788 case Instruction::USHR_LONG:
2789 op = kOpLsr;
2790 break;
2791 default:
2792 op = kOpBkpt;
2793 }
2794
2795 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002796 RegStorage t_reg = TargetReg(kCount, false); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002797 LoadValueDirectFixed(rl_shift, t_reg);
2798 if (is_two_addr) {
2799 // Can we do this directly into memory?
2800 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2801 if (rl_result.location != kLocPhysReg) {
2802 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002803 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002804 OpMemReg(op, rl_result, t_reg.GetReg());
2805 } else if (!rl_result.reg.IsFloat()) {
2806 // Can do this directly into the result register
2807 OpRegReg(op, rl_result.reg, t_reg);
2808 StoreFinalValueWide(rl_dest, rl_result);
2809 }
2810 } else {
2811 // Three address form, or we can't do directly.
2812 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2813 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2814 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2815 StoreFinalValueWide(rl_dest, rl_result);
2816 }
2817
2818 FreeTemp(t_reg);
2819}
2820
Brian Carlstrom7940e442013-07-12 13:46:57 -07002821} // namespace art