blob: 4ecc5d86739ffd95465178d619360fe376d8fa7d [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "mirror/array.h"
23#include "x86_lir.h"
24
25namespace art {
26
27/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070028 * Compare two 64-bit values
29 * x = y return 0
30 * x < y return -1
31 * x > y return 1
32 */
33void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070034 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070035 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070036 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
37 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
38 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070039 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070040 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
41 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
42 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
43 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
44 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070045
Chao-ying Fua0147762014-06-06 18:38:49 -070046 StoreValue(rl_dest, rl_result);
47 FreeTemp(temp_reg);
48 return;
49 }
50
Brian Carlstrom7940e442013-07-12 13:46:57 -070051 FlushAllRegs();
52 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070053 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
54 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080055 LoadValueDirectWideFixed(rl_src1, r_tmp1);
56 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080058 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
59 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070060 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
61 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080062 OpReg(kOpNeg, rs_r2); // r2 = -r2
63 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070064 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080066 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 RegLocation rl_result = LocCReturn();
68 StoreValue(rl_dest, rl_result);
69}
70
71X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
72 switch (cond) {
73 case kCondEq: return kX86CondEq;
74 case kCondNe: return kX86CondNe;
75 case kCondCs: return kX86CondC;
76 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000077 case kCondUlt: return kX86CondC;
78 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 case kCondMi: return kX86CondS;
80 case kCondPl: return kX86CondNs;
81 case kCondVs: return kX86CondO;
82 case kCondVc: return kX86CondNo;
83 case kCondHi: return kX86CondA;
84 case kCondLs: return kX86CondBe;
85 case kCondGe: return kX86CondGe;
86 case kCondLt: return kX86CondL;
87 case kCondGt: return kX86CondG;
88 case kCondLe: return kX86CondLe;
89 case kCondAl:
90 case kCondNv: LOG(FATAL) << "Should not reach here";
91 }
92 return kX86CondO;
93}
94
buzbee2700f7e2014-03-07 09:46:20 -080095LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070096 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 X86ConditionCode cc = X86ConditionEncoding(cond);
98 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
99 cc);
100 branch->target = target;
101 return branch;
102}
103
buzbee2700f7e2014-03-07 09:46:20 -0800104LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700105 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
107 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700108 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700110 if (reg.Is64Bit()) {
111 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
112 } else {
113 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
114 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 }
116 X86ConditionCode cc = X86ConditionEncoding(cond);
117 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
118 branch->target = target;
119 return branch;
120}
121
buzbee2700f7e2014-03-07 09:46:20 -0800122LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
123 // If src or dest is a pair, we'll be using low reg.
124 if (r_dest.IsPair()) {
125 r_dest = r_dest.GetLow();
126 }
127 if (r_src.IsPair()) {
128 r_src = r_src.GetLow();
129 }
buzbee091cc402014-03-31 10:14:40 -0700130 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700132 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800133 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800134 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 res->flags.is_nop = true;
136 }
137 return res;
138}
139
buzbee7a11ab02014-04-28 20:02:38 -0700140void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
141 if (r_dest != r_src) {
142 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
143 AppendLIR(res);
144 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145}
146
buzbee2700f7e2014-03-07 09:46:20 -0800147void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700148 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700149 bool dest_fp = r_dest.IsFloat();
150 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700151 if (dest_fp) {
152 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700153 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700155 // TODO: Prevent this from happening in the code. The result is often
156 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700157 if (!r_src.IsPair()) {
158 DCHECK(!r_dest.IsPair());
159 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
160 } else {
161 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
162 RegStorage r_tmp = AllocTempDouble();
163 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
164 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
165 FreeTemp(r_tmp);
166 }
buzbee7a11ab02014-04-28 20:02:38 -0700167 }
168 } else {
169 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700170 if (!r_dest.IsPair()) {
171 DCHECK(!r_src.IsPair());
172 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700173 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700174 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
175 RegStorage temp_reg = AllocTempDouble();
176 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
177 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
178 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
179 }
180 } else {
181 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
182 if (!r_src.IsPair()) {
183 // Just copy the register directly.
184 OpRegCopy(r_dest, r_src);
185 } else {
186 // Handle overlap
187 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
188 r_src.GetLowReg() == r_dest.GetHighReg()) {
189 // Deal with cycles.
190 RegStorage temp_reg = AllocTemp();
191 OpRegCopy(temp_reg, r_dest.GetHigh());
192 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
193 OpRegCopy(r_dest.GetLow(), temp_reg);
194 FreeTemp(temp_reg);
195 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
196 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
197 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
198 } else {
199 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
200 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
201 }
buzbee7a11ab02014-04-28 20:02:38 -0700202 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203 }
204 }
205 }
206}
207
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700208void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800209 RegLocation rl_result;
210 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
211 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700212 // Avoid using float regs here.
213 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
214 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
215 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000216 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800217
218 // The kMirOpSelect has two variants, one for constants and one for moves.
219 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
220
221 if (is_constant_case) {
222 int true_val = mir->dalvikInsn.vB;
223 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700224 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800225
226 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000227 * For ccode == kCondEq:
228 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800229 * 1) When the true case is zero and result_reg is not same as src_reg:
230 * xor result_reg, result_reg
231 * cmp $0, src_reg
232 * mov t1, $false_case
233 * cmovnz result_reg, t1
234 * 2) When the false case is zero and result_reg is not same as src_reg:
235 * xor result_reg, result_reg
236 * cmp $0, src_reg
237 * mov t1, $true_case
238 * cmovz result_reg, t1
239 * 3) All other cases (we do compare first to set eflags):
240 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000241 * mov result_reg, $false_case
242 * mov t1, $true_case
243 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800244 */
buzbeea0cd2d72014-06-01 09:33:49 -0700245 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
246 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800247 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700248 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800249 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
250 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
251 const bool catch_all_case = !(true_zero_case || false_zero_case);
252
253 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800254 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800255 }
256
257 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800258 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800259 }
260
261 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800262 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800263 }
264
265 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000266 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
267 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700268 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800269 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
270
buzbee2700f7e2014-03-07 09:46:20 -0800271 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800272
273 FreeTemp(temp1_reg);
274 }
275 } else {
276 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
277 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700278 rl_true = LoadValue(rl_true, result_reg_class);
279 rl_false = LoadValue(rl_false, result_reg_class);
280 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800281
282 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000283 * For ccode == kCondEq:
284 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800285 * 1) When true case is already in place:
286 * cmp $0, src_reg
287 * cmovnz result_reg, false_reg
288 * 2) When false case is already in place:
289 * cmp $0, src_reg
290 * cmovz result_reg, true_reg
291 * 3) When neither cases are in place:
292 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000293 * mov result_reg, false_reg
294 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800295 */
296
297 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800298 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800299
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000300 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800301 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000302 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800303 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800304 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800305 OpRegCopy(rl_result.reg, rl_false.reg);
306 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800307 }
308 }
309
310 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311}
312
313void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700314 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
316 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000317 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800318
319 if (rl_src1.is_const) {
320 std::swap(rl_src1, rl_src2);
321 ccode = FlipComparisonOrder(ccode);
322 }
323 if (rl_src2.is_const) {
324 // Do special compare/branch against simple const operand
325 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
326 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
327 return;
328 }
329
Elena Sayapinadd644502014-07-01 18:39:52 +0700330 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700331 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
332 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
333
334 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
335 OpCondBranch(ccode, taken);
336 return;
337 }
338
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 FlushAllRegs();
340 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700341 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
342 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800343 LoadValueDirectWideFixed(rl_src1, r_tmp1);
344 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700345
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 // Swap operands and condition code to prevent use of zero flag.
347 if (ccode == kCondLe || ccode == kCondGt) {
348 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800349 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
350 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 } else {
352 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800353 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
354 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700355 }
356 switch (ccode) {
357 case kCondEq:
358 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800359 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 break;
361 case kCondLe:
362 ccode = kCondGe;
363 break;
364 case kCondGt:
365 ccode = kCondLt;
366 break;
367 case kCondLt:
368 case kCondGe:
369 break;
370 default:
371 LOG(FATAL) << "Unexpected ccode: " << ccode;
372 }
373 OpCondBranch(ccode, taken);
374}
375
Mark Mendell412d4f82013-12-18 13:32:36 -0800376void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
377 int64_t val, ConditionCode ccode) {
378 int32_t val_lo = Low32Bits(val);
379 int32_t val_hi = High32Bits(val);
380 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800381 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400382 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700383
Elena Sayapinadd644502014-07-01 18:39:52 +0700384 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700385 if (is_equality_test && val == 0) {
386 // We can simplify of comparing for ==, != to 0.
387 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
388 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
389 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
390 } else {
391 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
392 LoadConstantWide(tmp, val);
393 OpRegReg(kOpCmp, rl_src1.reg, tmp);
394 FreeTemp(tmp);
395 }
396 OpCondBranch(ccode, taken);
397 return;
398 }
399
Mark Mendell752e2052014-05-01 10:19:04 -0400400 if (is_equality_test && val != 0) {
401 rl_src1 = ForceTempWide(rl_src1);
402 }
buzbee2700f7e2014-03-07 09:46:20 -0800403 RegStorage low_reg = rl_src1.reg.GetLow();
404 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800405
Mark Mendell752e2052014-05-01 10:19:04 -0400406 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400408 if (val == 0) {
409 if (IsTemp(low_reg)) {
410 OpRegReg(kOpOr, low_reg, high_reg);
411 // We have now changed it; ignore the old values.
412 Clobber(rl_src1.reg);
413 } else {
414 RegStorage t_reg = AllocTemp();
415 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
416 FreeTemp(t_reg);
417 }
418 OpCondBranch(ccode, taken);
419 return;
420 }
421
422 // Need to compute the actual value for ==, !=.
423 OpRegImm(kOpSub, low_reg, val_lo);
424 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
425 OpRegReg(kOpOr, high_reg, low_reg);
426 Clobber(rl_src1.reg);
427 } else if (ccode == kCondLe || ccode == kCondGt) {
428 // Swap operands and condition code to prevent use of zero flag.
429 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
430 LoadConstantWide(tmp, val);
431 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
432 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
433 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
434 FreeTemp(tmp);
435 } else {
436 // We can use a compare for the low word to set CF.
437 OpRegImm(kOpCmp, low_reg, val_lo);
438 if (IsTemp(high_reg)) {
439 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
440 // We have now changed it; ignore the old values.
441 Clobber(rl_src1.reg);
442 } else {
443 // mov temp_reg, high_reg; sbb temp_reg, high_constant
444 RegStorage t_reg = AllocTemp();
445 OpRegCopy(t_reg, high_reg);
446 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
447 FreeTemp(t_reg);
448 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800449 }
450
Mark Mendell752e2052014-05-01 10:19:04 -0400451 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800452}
453
Mark Mendell2bf31e62014-01-23 12:13:40 -0800454void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
455 // It does not make sense to calculate magic and shift for zero divisor.
456 DCHECK_NE(divisor, 0);
457
458 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
459 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
460 * The magic number M and shift S can be calculated in the following way:
461 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
462 * where divisor(d) >=2.
463 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
464 * where divisor(d) <= -2.
465 * Thus nc can be calculated like:
466 * nc = 2^31 + 2^31 % d - 1, where d >= 2
467 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
468 *
469 * So the shift p is the smallest p satisfying
470 * 2^p > nc * (d - 2^p % d), where d >= 2
471 * 2^p > nc * (d + 2^p % d), where d <= -2.
472 *
473 * the magic number M is calcuated by
474 * M = (2^p + d - 2^p % d) / d, where d >= 2
475 * M = (2^p - d - 2^p % d) / d, where d <= -2.
476 *
477 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
478 * the shift number S.
479 */
480
481 int32_t p = 31;
482 const uint32_t two31 = 0x80000000U;
483
484 // Initialize the computations.
485 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
486 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
487 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
488 uint32_t quotient1 = two31 / abs_nc;
489 uint32_t remainder1 = two31 % abs_nc;
490 uint32_t quotient2 = two31 / abs_d;
491 uint32_t remainder2 = two31 % abs_d;
492
493 /*
494 * To avoid handling both positive and negative divisor, Hacker's Delight
495 * introduces a method to handle these 2 cases together to avoid duplication.
496 */
497 uint32_t delta;
498 do {
499 p++;
500 quotient1 = 2 * quotient1;
501 remainder1 = 2 * remainder1;
502 if (remainder1 >= abs_nc) {
503 quotient1++;
504 remainder1 = remainder1 - abs_nc;
505 }
506 quotient2 = 2 * quotient2;
507 remainder2 = 2 * remainder2;
508 if (remainder2 >= abs_d) {
509 quotient2++;
510 remainder2 = remainder2 - abs_d;
511 }
512 delta = abs_d - remainder2;
513 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
514
515 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
516 shift = p - 32;
517}
518
buzbee2700f7e2014-03-07 09:46:20 -0800519RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
521 return rl_dest;
522}
523
Mark Mendell2bf31e62014-01-23 12:13:40 -0800524RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
525 int imm, bool is_div) {
526 // Use a multiply (and fixup) to perform an int div/rem by a constant.
527
528 // We have to use fixed registers, so flush all the temps.
529 FlushAllRegs();
530 LockCallTemps(); // Prepare for explicit register usage.
531
532 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700533 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800534
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700535 // handle div/rem by 1 special case.
536 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800537 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700538 // x / 1 == x.
539 StoreValue(rl_result, rl_src);
540 } else {
541 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800542 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700543 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000544 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700545 }
546 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
547 if (is_div) {
548 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800549 LoadValueDirectFixed(rl_src, rs_r0);
550 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800551 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
552
553 // for x != MIN_INT, x / -1 == -x.
554 NewLIR1(kX86Neg32R, r0);
555
556 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
557 // The target for cmp/jmp above.
558 minint_branch->target = NewLIR0(kPseudoTargetLabel);
559 // EAX already contains the right value (0x80000000),
560 branch_around->target = NewLIR0(kPseudoTargetLabel);
561 } else {
562 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800563 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800564 }
565 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000566 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700568 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800569 // Use H.S.Warren's Hacker's Delight Chapter 10 and
570 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
571 int magic, shift;
572 CalculateMagicAndShift(imm, magic, shift);
573
574 /*
575 * For imm >= 2,
576 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
577 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
578 * For imm <= -2,
579 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
580 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
581 * We implement this algorithm in the following way:
582 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
583 * 2. if imm > 0 and magic < 0, add numerator to EDX
584 * if imm < 0 and magic > 0, sub numerator from EDX
585 * 3. if S !=0, SAR S bits for EDX
586 * 4. add 1 to EDX if EDX < 0
587 * 5. Thus, EDX is the quotient
588 */
589
590 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800591 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800592 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
593 // We will need the value later.
594 if (rl_src.location == kLocPhysReg) {
595 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700596 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800597 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800598 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800599 numerator_reg = rs_r1;
600 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800601 }
buzbee2700f7e2014-03-07 09:46:20 -0800602 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800603 } else {
604 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800605 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800606 }
607
608 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800609 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800610
611 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700612 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800613
614 if (imm > 0 && magic < 0) {
615 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800616 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700617 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800619 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700620 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 }
622
623 // Do we need the shift?
624 if (shift != 0) {
625 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700626 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800627 }
628
629 // Add 1 to EDX if EDX < 0.
630
631 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800632 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800633
634 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700635 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636
637 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700638 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800639
640 // Quotient is in EDX.
641 if (!is_div) {
642 // We need to compute the remainder.
643 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800644 DCHECK(numerator_reg.Valid());
645 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800648 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800649
650 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700651 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800652
653 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000654 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800655 }
656 }
657
658 return rl_result;
659}
660
buzbee2700f7e2014-03-07 09:46:20 -0800661RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
662 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
664 return rl_dest;
665}
666
Mark Mendell2bf31e62014-01-23 12:13:40 -0800667RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
668 RegLocation rl_src2, bool is_div, bool check_zero) {
669 // We have to use fixed registers, so flush all the temps.
670 FlushAllRegs();
671 LockCallTemps(); // Prepare for explicit register usage.
672
673 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800674 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675
676 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800677 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800678
679 // Copy LHS sign bit into EDX.
680 NewLIR0(kx86Cdq32Da);
681
682 if (check_zero) {
683 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700684 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685 }
686
687 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800688 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800689 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
690
691 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800692 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800693 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
694
695 // In 0x80000000/-1 case.
696 if (!is_div) {
697 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800698 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800699 }
700 LIR* done = NewLIR1(kX86Jmp8, 0);
701
702 // Expected case.
703 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
704 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700705 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800706 done->target = NewLIR0(kPseudoTargetLabel);
707
708 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700709 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800710 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000711 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800712 }
713 return rl_result;
714}
715
Serban Constantinescu23abec92014-07-02 16:13:38 +0100716bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700717 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800718
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700719 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100720 return false;
721 }
722
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800723 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700725 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
726 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
727 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800728
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700729 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700730 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800731
732 /*
733 * If the result register is the same as the second element, then we need to be careful.
734 * The reason is that the first copy will inadvertently clobber the second element with
735 * the first one thus yielding the wrong result. Thus we do a swap in that case.
736 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000737 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800738 std::swap(rl_src1, rl_src2);
739 }
740
741 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800742 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800743
744 // If the integers are both in the same register, then there is nothing else to do
745 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000746 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800747 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800748 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800749
750 // Conditionally move the other integer into the destination register.
751 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800752 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800753 }
754
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700755 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000756 StoreValueWide(rl_dest, rl_result);
757 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000758 StoreValue(rl_dest, rl_result);
759 }
760 return true;
761}
762
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700763bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700764 RegLocation rl_src_address = info->args[0]; // long address
765 RegLocation rl_address;
766 if (!cu_->target64) {
767 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
768 rl_address = LoadValue(rl_src_address, kCoreReg);
769 } else {
770 rl_address = LoadValueWide(rl_src_address, kCoreReg);
771 }
772 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
773 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
774 // Unaligned access is allowed on x86.
775 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
776 if (size == k64) {
777 StoreValueWide(rl_dest, rl_result);
778 } else {
779 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
780 StoreValue(rl_dest, rl_result);
781 }
782 return true;
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700783}
784
Vladimir Markoe508a202013-11-04 15:24:22 +0000785bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700786 RegLocation rl_src_address = info->args[0]; // long address
787 RegLocation rl_address;
788 if (!cu_->target64) {
789 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
790 rl_address = LoadValue(rl_src_address, kCoreReg);
791 } else {
792 rl_address = LoadValueWide(rl_src_address, kCoreReg);
793 }
794 RegLocation rl_src_value = info->args[2]; // [size] value
795 RegLocation rl_value;
796 if (size == k64) {
797 // Unaligned access is allowed on x86.
798 rl_value = LoadValueWide(rl_src_value, kCoreReg);
799 } else {
800 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
801 // In 32-bit mode the only EAX..EDX registers can be used with Mov8MR.
802 if (!cu_->target64 && size == kSignedByte) {
803 rl_src_value = UpdateLocTyped(rl_src_value, kCoreReg);
804 if (rl_src_value.location == kLocPhysReg && !IsByteRegister(rl_src_value.reg)) {
805 RegStorage temp = AllocateByteRegister();
806 OpRegCopy(temp, rl_src_value.reg);
807 rl_value.reg = temp;
808 } else {
809 rl_value = LoadValue(rl_src_value, kCoreReg);
810 }
811 } else {
812 rl_value = LoadValue(rl_src_value, kCoreReg);
813 }
814 }
815 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
816 return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000817}
818
buzbee2700f7e2014-03-07 09:46:20 -0800819void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
820 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700821}
822
Ian Rogersdd7624d2014-03-14 17:43:00 -0700823void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700824 DCHECK_EQ(kX86, cu_->instruction_set);
825 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
826}
827
828void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
829 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700830 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700831}
832
buzbee2700f7e2014-03-07 09:46:20 -0800833static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
834 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700835}
836
Vladimir Marko1c282e22013-11-21 14:49:47 +0000837bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700838 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000839 // Unused - RegLocation rl_src_unsafe = info->args[0];
840 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
841 RegLocation rl_src_offset = info->args[2]; // long low
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700842 if (!cu_->target64) {
843 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
844 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000845 RegLocation rl_src_expected = info->args[4]; // int, long or Object
846 // If is_long, high half is in info->args[5]
847 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
848 // If is_long, high half is in info->args[7]
849
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700850 if (is_long && cu_->target64) {
851 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700852 FlushReg(rs_r0q);
853 Clobber(rs_r0q);
854 LockTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700855
856 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
857 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700858 RegLocation rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
859 LoadValueDirectWide(rl_src_expected, rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700860 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
861
862 // After a store we need to insert barrier in case of potential load. Since the
863 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
Hans Boehm48f5c472014-06-27 14:50:10 -0700864 GenMemBarrier(kAnyAny);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700865
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700866 FreeTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700867 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700868 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
869 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000870 FlushAllRegs();
871 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700872 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
873 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800874 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
875 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700876 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100877 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
878 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
879 DCHECK(!obj_in_si || !obj_in_di);
880 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
881 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
882 DCHECK(!off_in_si || !off_in_di);
883 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
884 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
885 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
886 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
887 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
888 if (push_di) {
889 NewLIR1(kX86Push32R, rs_rDI.GetReg());
890 MarkTemp(rs_rDI);
891 LockTemp(rs_rDI);
892 }
893 if (push_si) {
894 NewLIR1(kX86Push32R, rs_rSI.GetReg());
895 MarkTemp(rs_rSI);
896 LockTemp(rs_rSI);
897 }
898 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
899 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
900 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700901 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100902 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
903 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
904 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
905 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
906 }
907 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700908 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100909 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
910 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
911 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
912 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
913 }
914 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800915
Hans Boehm48f5c472014-06-27 14:50:10 -0700916 // After a store we need to insert barrier to prevent reordering with either
917 // earlier or later memory accesses. Since
918 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
919 // and it will be associated with the cmpxchg instruction, preventing both.
920 GenMemBarrier(kAnyAny);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100921
922 if (push_si) {
923 FreeTemp(rs_rSI);
924 UnmarkTemp(rs_rSI);
925 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
926 }
927 if (push_di) {
928 FreeTemp(rs_rDI);
929 UnmarkTemp(rs_rDI);
930 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
931 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000932 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000933 } else {
934 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800935 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700936 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800937 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000938
buzbeea0cd2d72014-06-01 09:33:49 -0700939 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
940 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000941
942 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
943 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700944 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800945 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700946 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000947 }
948
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700949 RegLocation rl_offset;
950 if (cu_->target64) {
951 rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
952 } else {
953 rl_offset = LoadValue(rl_src_offset, kCoreReg);
954 }
buzbee2700f7e2014-03-07 09:46:20 -0800955 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000956 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000957
Hans Boehm48f5c472014-06-27 14:50:10 -0700958 // After a store we need to insert barrier to prevent reordering with either
959 // earlier or later memory accesses. Since
960 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
961 // and it will be associated with the cmpxchg instruction, preventing both.
962 GenMemBarrier(kAnyAny);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800963
buzbee091cc402014-03-31 10:14:40 -0700964 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000965 }
966
967 // Convert ZF to boolean
968 RegLocation rl_dest = InlineTarget(info); // boolean place for result
969 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700970 RegStorage result_reg = rl_result.reg;
971
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700972 // For 32-bit, SETcc only works with EAX..EDX.
973 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700974 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700975 }
976 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
977 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
978 if (IsTemp(result_reg)) {
979 FreeTemp(result_reg);
980 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000981 StoreValue(rl_dest, rl_result);
982 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700983}
984
buzbee2700f7e2014-03-07 09:46:20 -0800985LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800986 CHECK(base_of_code_ != nullptr);
987
988 // Address the start of the method
989 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700990 if (rl_method.wide) {
991 LoadValueDirectWideFixed(rl_method, reg);
992 } else {
993 LoadValueDirectFixed(rl_method, reg);
994 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800995 store_method_addr_used_ = true;
996
997 // Load the proper value from the literal area.
998 // We don't know the proper offset for the value, so pick one that will force
999 // 4 byte offset. We will fix this up in the assembler later to have the right
1000 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001001 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -08001002 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
1003 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001004 res->target = target;
1005 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001006 store_method_addr_used_ = true;
1007 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001008}
1009
buzbee2700f7e2014-03-07 09:46:20 -08001010LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001011 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1012 return NULL;
1013}
1014
buzbee2700f7e2014-03-07 09:46:20 -08001015LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001016 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1017 return NULL;
1018}
1019
1020void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1021 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001022 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001023 RegStorage t_reg = AllocTemp();
1024 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1025 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001026 FreeTemp(t_reg);
1027 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001028 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001029 }
1030}
1031
Mingyao Yange643a172014-04-08 11:02:52 -07001032void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001033 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001034 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001035
Chao-ying Fua0147762014-06-06 18:38:49 -07001036 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1037 } else {
1038 DCHECK(reg.IsPair());
1039
1040 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1041 RegStorage t_reg = AllocTemp();
1042 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1043 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1044 // The temp is no longer needed so free it at this time.
1045 FreeTemp(t_reg);
1046 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001047
1048 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001049 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001050}
1051
Mingyao Yang80365d92014-04-18 12:10:58 -07001052void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1053 RegStorage array_base,
1054 int len_offset) {
1055 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1056 public:
1057 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1058 RegStorage index, RegStorage array_base, int32_t len_offset)
1059 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1060 index_(index), array_base_(array_base), len_offset_(len_offset) {
1061 }
1062
1063 void Compile() OVERRIDE {
1064 m2l_->ResetRegPool();
1065 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001066 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001067
1068 RegStorage new_index = index_;
1069 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001070 // TODO: clean-up to check not a number but with type
Chao-ying Fua77ee512014-07-01 17:43:41 -07001071 if (index_ == m2l_->TargetReg(kArg1, false)) {
1072 if (array_base_ == m2l_->TargetRefReg(kArg0)) {
1073 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, false), index_);
1074 new_index = m2l_->TargetReg(kArg2, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001075 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001076 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, false), index_);
1077 new_index = m2l_->TargetReg(kArg0, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001078 }
1079 }
1080 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001081 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001082 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001083 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001084 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001085 } else {
1086 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001087 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001088 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001089 }
1090
1091 private:
1092 const RegStorage index_;
1093 const RegStorage array_base_;
1094 const int32_t len_offset_;
1095 };
1096
1097 OpRegMem(kOpCmp, index, array_base, len_offset);
1098 LIR* branch = OpCondBranch(kCondUge, nullptr);
1099 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1100 index, array_base, len_offset));
1101}
1102
1103void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1104 RegStorage array_base,
1105 int32_t len_offset) {
1106 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1107 public:
1108 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1109 int32_t index, RegStorage array_base, int32_t len_offset)
1110 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1111 index_(index), array_base_(array_base), len_offset_(len_offset) {
1112 }
1113
1114 void Compile() OVERRIDE {
1115 m2l_->ResetRegPool();
1116 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001117 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001118
1119 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001120 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
1121 m2l_->LoadConstant(m2l_->TargetReg(kArg0, false), index_);
buzbee33ae5582014-06-12 14:56:32 -07001122 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001123 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001124 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001125 } else {
1126 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001127 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001128 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001129 }
1130
1131 private:
1132 const int32_t index_;
1133 const RegStorage array_base_;
1134 const int32_t len_offset_;
1135 };
1136
1137 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1138 LIR* branch = OpCondBranch(kCondLs, nullptr);
1139 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1140 index, array_base, len_offset));
1141}
1142
Brian Carlstrom7940e442013-07-12 13:46:57 -07001143// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001144LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001145 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001146 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1147 } else {
1148 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1149 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001150 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1151}
1152
1153// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001154LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001155 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001156 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001157}
1158
buzbee11b63d12013-08-27 07:34:17 -07001159bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001160 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001161 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1162 return false;
1163}
1164
Ian Rogerse2143c02014-03-28 08:47:16 -07001165bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1166 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1167 return false;
1168}
1169
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001170LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001171 LOG(FATAL) << "Unexpected use of OpIT in x86";
1172 return NULL;
1173}
1174
Dave Allison3da67a52014-04-02 17:03:45 -07001175void X86Mir2Lir::OpEndIT(LIR* it) {
1176 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1177}
1178
buzbee2700f7e2014-03-07 09:46:20 -08001179void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001180 switch (val) {
1181 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001182 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001183 break;
1184 case 1:
1185 OpRegCopy(dest, src);
1186 break;
1187 default:
1188 OpRegRegImm(kOpMul, dest, src, val);
1189 break;
1190 }
1191}
1192
buzbee2700f7e2014-03-07 09:46:20 -08001193void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001194 // All memory accesses below reference dalvik regs.
1195 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1196
Mark Mendell4708dcd2014-01-22 09:05:18 -08001197 LIR *m;
1198 switch (val) {
1199 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001200 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001201 break;
1202 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001203 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001204 break;
1205 default:
buzbee091cc402014-03-31 10:14:40 -07001206 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1207 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001208 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1209 break;
1210 }
1211}
1212
Mark Mendelle02d48f2014-01-15 11:19:23 -08001213void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001214 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001215 // All memory accesses below reference dalvik regs.
1216 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1217
Elena Sayapinadd644502014-07-01 18:39:52 +07001218 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001219 if (rl_src1.is_const) {
1220 std::swap(rl_src1, rl_src2);
1221 }
1222 // Are we multiplying by a constant?
1223 if (rl_src2.is_const) {
1224 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1225 if (val == 0) {
1226 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1227 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1228 StoreValueWide(rl_dest, rl_result);
1229 return;
1230 } else if (val == 1) {
1231 StoreValueWide(rl_dest, rl_src1);
1232 return;
1233 } else if (val == 2) {
1234 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1235 return;
1236 } else if (IsPowerOfTwo(val)) {
1237 int shift_amount = LowestSetBit(val);
1238 if (!BadOverlap(rl_src1, rl_dest)) {
1239 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1240 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1241 rl_src1, shift_amount);
1242 StoreValueWide(rl_dest, rl_result);
1243 return;
1244 }
1245 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001246 }
1247 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1248 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1249 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1250 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1251 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1252 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1253 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1254 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1255 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1256 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1257 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1258 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1259 } else {
1260 OpRegCopy(rl_result.reg, rl_src1.reg);
1261 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1262 }
1263 StoreValueWide(rl_dest, rl_result);
1264 return;
1265 }
1266
Mark Mendell4708dcd2014-01-22 09:05:18 -08001267 if (rl_src1.is_const) {
1268 std::swap(rl_src1, rl_src2);
1269 }
1270 // Are we multiplying by a constant?
1271 if (rl_src2.is_const) {
1272 // Do special compare/branch against simple const operand
1273 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1274 if (val == 0) {
1275 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001276 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1277 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001278 StoreValueWide(rl_dest, rl_result);
1279 return;
1280 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001281 StoreValueWide(rl_dest, rl_src1);
1282 return;
1283 } else if (val == 2) {
1284 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1285 return;
1286 } else if (IsPowerOfTwo(val)) {
1287 int shift_amount = LowestSetBit(val);
1288 if (!BadOverlap(rl_src1, rl_dest)) {
1289 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1290 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1291 rl_src1, shift_amount);
1292 StoreValueWide(rl_dest, rl_result);
1293 return;
1294 }
1295 }
1296
1297 // Okay, just bite the bullet and do it.
1298 int32_t val_lo = Low32Bits(val);
1299 int32_t val_hi = High32Bits(val);
1300 FlushAllRegs();
1301 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001302 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001303 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1304 int displacement = SRegOffset(rl_src1.s_reg_low);
1305
1306 // ECX <- 1H * 2L
1307 // EAX <- 1L * 2H
1308 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001309 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1310 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001311 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001312 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1313 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001314 }
1315
1316 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001317 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001318
1319 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001320 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001321
1322 // EDX:EAX <- 2L * 1L (double precision)
1323 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001324 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001325 } else {
buzbee091cc402014-03-31 10:14:40 -07001326 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001327 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1328 true /* is_load */, true /* is_64bit */);
1329 }
1330
1331 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001332 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001333
1334 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001335 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1336 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001337 StoreValueWide(rl_dest, rl_result);
1338 return;
1339 }
1340
1341 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001342 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1343 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1344 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1345
Mark Mendell4708dcd2014-01-22 09:05:18 -08001346 FlushAllRegs();
1347 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001348 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1349 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001350
1351 // At this point, the VRs are in their home locations.
1352 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1353 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1354
1355 // ECX <- 1H
1356 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001357 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001358 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001359 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1360 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001361 }
1362
Mark Mendellde99bba2014-02-14 12:15:02 -08001363 if (is_square) {
1364 // Take advantage of the fact that the values are the same.
1365 // ECX <- ECX * 2L (1H * 2L)
1366 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001367 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001368 } else {
1369 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001370 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1371 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001372 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1373 true /* is_load */, true /* is_64bit */);
1374 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001375
Mark Mendellde99bba2014-02-14 12:15:02 -08001376 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001377 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001378 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001379 // EAX <- 2H
1380 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001381 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001382 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001383 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1384 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001385 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001386
Mark Mendellde99bba2014-02-14 12:15:02 -08001387 // EAX <- EAX * 1L (2H * 1L)
1388 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001389 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001390 } else {
1391 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001392 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1393 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001394 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1395 true /* is_load */, true /* is_64bit */);
1396 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001397
Mark Mendellde99bba2014-02-14 12:15:02 -08001398 // ECX <- ECX * 2L (1H * 2L)
1399 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001400 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001401 } else {
1402 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001403 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1404 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001405 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1406 true /* is_load */, true /* is_64bit */);
1407 }
1408
1409 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001410 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001411 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001412
1413 // EAX <- 2L
1414 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001415 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001416 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001417 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1418 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001419 }
1420
1421 // EDX:EAX <- 2L * 1L (double precision)
1422 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001423 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001424 } else {
1425 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001426 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001427 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1428 true /* is_load */, true /* is_64bit */);
1429 }
1430
1431 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001432 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001433
1434 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001435 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001436 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001437 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001438}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001439
1440void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1441 Instruction::Code op) {
1442 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1443 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1444 if (rl_src.location == kLocPhysReg) {
1445 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001446 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001447 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001448 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1449 } else {
1450 rl_src = LoadValueWide(rl_src, kCoreReg);
1451 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1452 // The registers are the same, so we would clobber it before the use.
1453 RegStorage temp_reg = AllocTemp();
1454 OpRegCopy(temp_reg, rl_dest.reg);
1455 rl_src.reg.SetHighReg(temp_reg.GetReg());
1456 }
1457 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001458
Chao-ying Fua0147762014-06-06 18:38:49 -07001459 x86op = GetOpcode(op, rl_dest, rl_src, true);
1460 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1461 FreeTemp(rl_src.reg); // ???
1462 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001463 return;
1464 }
1465
1466 // RHS is in memory.
1467 DCHECK((rl_src.location == kLocDalvikFrame) ||
1468 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001469 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001470 int displacement = SRegOffset(rl_src.s_reg_low);
1471
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001472 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001473 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001474 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1475 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001476 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001477 x86op = GetOpcode(op, rl_dest, rl_src, true);
1478 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001479 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1480 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001481 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001482}
1483
Mark Mendelle02d48f2014-01-15 11:19:23 -08001484void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001485 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001486 if (rl_dest.location == kLocPhysReg) {
1487 // Ensure we are in a register pair
1488 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1489
buzbee30adc732014-05-09 15:10:18 -07001490 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001491 GenLongRegOrMemOp(rl_result, rl_src, op);
1492 StoreFinalValueWide(rl_dest, rl_result);
1493 return;
1494 }
1495
1496 // It wasn't in registers, so it better be in memory.
1497 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1498 (rl_dest.location == kLocCompilerTemp));
1499 rl_src = LoadValueWide(rl_src, kCoreReg);
1500
1501 // Operate directly into memory.
1502 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001503 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001504 int displacement = SRegOffset(rl_dest.s_reg_low);
1505
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001506 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001507 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001508 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001509 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001510 true /* is_load */, true /* is64bit */);
1511 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001512 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001513 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001514 x86op = GetOpcode(op, rl_dest, rl_src, true);
1515 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001516 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1517 true /* is_load */, true /* is64bit */);
1518 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1519 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001520 }
buzbee2700f7e2014-03-07 09:46:20 -08001521 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001522}
1523
Mark Mendelle02d48f2014-01-15 11:19:23 -08001524void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1525 RegLocation rl_src2, Instruction::Code op,
1526 bool is_commutative) {
1527 // Is this really a 2 operand operation?
1528 switch (op) {
1529 case Instruction::ADD_LONG_2ADDR:
1530 case Instruction::SUB_LONG_2ADDR:
1531 case Instruction::AND_LONG_2ADDR:
1532 case Instruction::OR_LONG_2ADDR:
1533 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001534 if (GenerateTwoOperandInstructions()) {
1535 GenLongArith(rl_dest, rl_src2, op);
1536 return;
1537 }
1538 break;
1539
Mark Mendelle02d48f2014-01-15 11:19:23 -08001540 default:
1541 break;
1542 }
1543
1544 if (rl_dest.location == kLocPhysReg) {
1545 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1546
1547 // We are about to clobber the LHS, so it needs to be a temp.
1548 rl_result = ForceTempWide(rl_result);
1549
1550 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001551 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001552 GenLongRegOrMemOp(rl_result, rl_src2, op);
1553
1554 // And now record that the result is in the temp.
1555 StoreFinalValueWide(rl_dest, rl_result);
1556 return;
1557 }
1558
1559 // It wasn't in registers, so it better be in memory.
1560 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1561 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001562 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1563 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001564
1565 // Get one of the source operands into temporary register.
1566 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001567 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001568 if (IsTemp(rl_src1.reg)) {
1569 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1570 } else if (is_commutative) {
1571 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1572 // We need at least one of them to be a temporary.
1573 if (!IsTemp(rl_src2.reg)) {
1574 rl_src1 = ForceTempWide(rl_src1);
1575 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1576 } else {
1577 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1578 StoreFinalValueWide(rl_dest, rl_src2);
1579 return;
1580 }
1581 } else {
1582 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001583 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001584 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001585 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001586 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001587 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1588 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1589 } else if (is_commutative) {
1590 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1591 // We need at least one of them to be a temporary.
1592 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1593 rl_src1 = ForceTempWide(rl_src1);
1594 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1595 } else {
1596 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1597 StoreFinalValueWide(rl_dest, rl_src2);
1598 return;
1599 }
1600 } else {
1601 // Need LHS to be the temp.
1602 rl_src1 = ForceTempWide(rl_src1);
1603 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1604 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001605 }
1606
1607 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001608}
1609
Mark Mendelle02d48f2014-01-15 11:19:23 -08001610void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001611 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001612 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1613}
1614
1615void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1616 RegLocation rl_src1, RegLocation rl_src2) {
1617 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1618}
1619
1620void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1621 RegLocation rl_src1, RegLocation rl_src2) {
1622 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1623}
1624
1625void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1626 RegLocation rl_src1, RegLocation rl_src2) {
1627 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1628}
1629
1630void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1631 RegLocation rl_src1, RegLocation rl_src2) {
1632 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001633}
1634
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001635void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001636 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001637 rl_src = LoadValueWide(rl_src, kCoreReg);
1638 RegLocation rl_result;
1639 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1640 OpRegCopy(rl_result.reg, rl_src.reg);
1641 OpReg(kOpNot, rl_result.reg);
1642 StoreValueWide(rl_dest, rl_result);
1643 } else {
1644 LOG(FATAL) << "Unexpected use GenNotLong()";
1645 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001646}
1647
1648void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1649 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001650 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001651 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1652 return;
1653 }
1654
1655 // We have to use fixed registers, so flush all the temps.
1656 FlushAllRegs();
1657 LockCallTemps(); // Prepare for explicit register usage.
1658
1659 // Load LHS into RAX.
1660 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1661
1662 // Load RHS into RCX.
1663 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1664
1665 // Copy LHS sign bit into RDX.
1666 NewLIR0(kx86Cqo64Da);
1667
1668 // Handle division by zero case.
1669 GenDivZeroCheckWide(rs_r1q);
1670
1671 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1672 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1673 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1674
1675 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001676 LoadConstantWide(rs_r6q, 0x8000000000000000);
1677 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001678 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1679
1680 // In 0x8000000000000000/-1 case.
1681 if (!is_div) {
1682 // For DIV, RAX is already right. For REM, we need RDX 0.
1683 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1684 }
1685 LIR* done = NewLIR1(kX86Jmp8, 0);
1686
1687 // Expected case.
1688 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1689 minint_branch->target = minus_one_branch->target;
1690 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1691 done->target = NewLIR0(kPseudoTargetLabel);
1692
1693 // Result is in RAX for div and RDX for rem.
1694 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1695 if (!is_div) {
1696 rl_result.reg.SetReg(r2q);
1697 }
1698
1699 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001700}
1701
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001702void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001703 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001704 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001705 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001706 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1707 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1708 } else {
1709 rl_result = ForceTempWide(rl_src);
1710 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1711 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1712 // The registers are the same, so we would clobber it before the use.
1713 RegStorage temp_reg = AllocTemp();
1714 OpRegCopy(temp_reg, rl_result.reg);
1715 rl_result.reg.SetHighReg(temp_reg.GetReg());
1716 }
1717 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1718 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1719 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001720 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001721 StoreValueWide(rl_dest, rl_result);
1722}
1723
buzbee091cc402014-03-31 10:14:40 -07001724void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001725 DCHECK_EQ(kX86, cu_->instruction_set);
1726 X86OpCode opcode = kX86Bkpt;
1727 switch (op) {
1728 case kOpCmp: opcode = kX86Cmp32RT; break;
1729 case kOpMov: opcode = kX86Mov32RT; break;
1730 default:
1731 LOG(FATAL) << "Bad opcode: " << op;
1732 break;
1733 }
1734 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1735}
1736
1737void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1738 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001739 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001740 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001741 switch (op) {
1742 case kOpCmp: opcode = kX86Cmp64RT; break;
1743 case kOpMov: opcode = kX86Mov64RT; break;
1744 default:
1745 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1746 break;
1747 }
1748 } else {
1749 switch (op) {
1750 case kOpCmp: opcode = kX86Cmp32RT; break;
1751 case kOpMov: opcode = kX86Mov32RT; break;
1752 default:
1753 LOG(FATAL) << "Bad opcode: " << op;
1754 break;
1755 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001756 }
buzbee091cc402014-03-31 10:14:40 -07001757 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001758}
1759
1760/*
1761 * Generate array load
1762 */
1763void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001764 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001765 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001766 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001767 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001768 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001769
Mark Mendell343adb52013-12-18 06:02:17 -08001770 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001771 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001772 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1773 } else {
1774 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1775 }
1776
Mark Mendell343adb52013-12-18 06:02:17 -08001777 bool constant_index = rl_index.is_const;
1778 int32_t constant_index_value = 0;
1779 if (!constant_index) {
1780 rl_index = LoadValue(rl_index, kCoreReg);
1781 } else {
1782 constant_index_value = mir_graph_->ConstantValue(rl_index);
1783 // If index is constant, just fold it into the data offset
1784 data_offset += constant_index_value << scale;
1785 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001786 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001787 }
1788
Brian Carlstrom7940e442013-07-12 13:46:57 -07001789 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001790 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001791
1792 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001793 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001794 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001795 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001796 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001797 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001798 }
Mark Mendell343adb52013-12-18 06:02:17 -08001799 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001800 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001801 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001802 StoreValueWide(rl_dest, rl_result);
1803 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001804 StoreValue(rl_dest, rl_result);
1805 }
1806}
1807
1808/*
1809 * Generate array store
1810 *
1811 */
1812void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001813 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001814 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001815 int len_offset = mirror::Array::LengthOffset().Int32Value();
1816 int data_offset;
1817
buzbee695d13a2014-04-19 13:32:20 -07001818 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001819 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1820 } else {
1821 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1822 }
1823
buzbeea0cd2d72014-06-01 09:33:49 -07001824 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001825 bool constant_index = rl_index.is_const;
1826 int32_t constant_index_value = 0;
1827 if (!constant_index) {
1828 rl_index = LoadValue(rl_index, kCoreReg);
1829 } else {
1830 // If index is constant, just fold it into the data offset
1831 constant_index_value = mir_graph_->ConstantValue(rl_index);
1832 data_offset += constant_index_value << scale;
1833 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001834 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001835 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001836
1837 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001838 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001839
1840 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001841 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001842 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001843 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001844 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001845 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001846 }
buzbee695d13a2014-04-19 13:32:20 -07001847 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001848 rl_src = LoadValueWide(rl_src, reg_class);
1849 } else {
1850 rl_src = LoadValue(rl_src, reg_class);
1851 }
1852 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001853 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001854 RegStorage temp = AllocTemp();
1855 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001856 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001857 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001858 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001859 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001860 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001861 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001862 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001863 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001864 }
buzbee2700f7e2014-03-07 09:46:20 -08001865 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001866 }
1867}
1868
Mark Mendell4708dcd2014-01-22 09:05:18 -08001869RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1870 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001871 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001872 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001873 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1874 switch (opcode) {
1875 case Instruction::SHL_LONG:
1876 case Instruction::SHL_LONG_2ADDR:
1877 op = kOpLsl;
1878 break;
1879 case Instruction::SHR_LONG:
1880 case Instruction::SHR_LONG_2ADDR:
1881 op = kOpAsr;
1882 break;
1883 case Instruction::USHR_LONG:
1884 case Instruction::USHR_LONG_2ADDR:
1885 op = kOpLsr;
1886 break;
1887 default:
1888 LOG(FATAL) << "Unexpected case";
1889 }
1890 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1891 } else {
1892 switch (opcode) {
1893 case Instruction::SHL_LONG:
1894 case Instruction::SHL_LONG_2ADDR:
1895 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1896 if (shift_amount == 32) {
1897 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1898 LoadConstant(rl_result.reg.GetLow(), 0);
1899 } else if (shift_amount > 31) {
1900 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1901 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1902 LoadConstant(rl_result.reg.GetLow(), 0);
1903 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001904 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001905 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1906 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1907 shift_amount);
1908 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1909 }
1910 break;
1911 case Instruction::SHR_LONG:
1912 case Instruction::SHR_LONG_2ADDR:
1913 if (shift_amount == 32) {
1914 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1915 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1916 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1917 } else if (shift_amount > 31) {
1918 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1919 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1920 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1921 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1922 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001923 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001924 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1925 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1926 shift_amount);
1927 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1928 }
1929 break;
1930 case Instruction::USHR_LONG:
1931 case Instruction::USHR_LONG_2ADDR:
1932 if (shift_amount == 32) {
1933 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1934 LoadConstant(rl_result.reg.GetHigh(), 0);
1935 } else if (shift_amount > 31) {
1936 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1937 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1938 LoadConstant(rl_result.reg.GetHigh(), 0);
1939 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001940 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001941 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1942 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1943 shift_amount);
1944 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1945 }
1946 break;
1947 default:
1948 LOG(FATAL) << "Unexpected case";
1949 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001950 }
1951 return rl_result;
1952}
1953
Brian Carlstrom7940e442013-07-12 13:46:57 -07001954void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001955 RegLocation rl_src, RegLocation rl_shift) {
1956 // Per spec, we only care about low 6 bits of shift amount.
1957 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1958 if (shift_amount == 0) {
1959 rl_src = LoadValueWide(rl_src, kCoreReg);
1960 StoreValueWide(rl_dest, rl_src);
1961 return;
1962 } else if (shift_amount == 1 &&
1963 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1964 // Need to handle this here to avoid calling StoreValueWide twice.
1965 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1966 return;
1967 }
1968 if (BadOverlap(rl_src, rl_dest)) {
1969 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1970 return;
1971 }
1972 rl_src = LoadValueWide(rl_src, kCoreReg);
1973 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1974 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001975}
1976
1977void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001978 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001979 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001980 switch (opcode) {
1981 case Instruction::ADD_LONG:
1982 case Instruction::AND_LONG:
1983 case Instruction::OR_LONG:
1984 case Instruction::XOR_LONG:
1985 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001986 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001987 } else {
1988 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001989 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001990 }
1991 break;
1992 case Instruction::SUB_LONG:
1993 case Instruction::SUB_LONG_2ADDR:
1994 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001995 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001996 } else {
1997 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001998 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001999 }
2000 break;
2001 case Instruction::ADD_LONG_2ADDR:
2002 case Instruction::OR_LONG_2ADDR:
2003 case Instruction::XOR_LONG_2ADDR:
2004 case Instruction::AND_LONG_2ADDR:
2005 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002006 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002007 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002008 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07002009 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002010 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002011 } else {
2012 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002013 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002014 }
2015 break;
2016 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002017 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002018 break;
2019 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002020
2021 if (!isConstSuccess) {
2022 // Default - bail to non-const handler.
2023 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2024 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002025}
2026
2027bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2028 switch (op) {
2029 case Instruction::AND_LONG_2ADDR:
2030 case Instruction::AND_LONG:
2031 return value == -1;
2032 case Instruction::OR_LONG:
2033 case Instruction::OR_LONG_2ADDR:
2034 case Instruction::XOR_LONG:
2035 case Instruction::XOR_LONG_2ADDR:
2036 return value == 0;
2037 default:
2038 return false;
2039 }
2040}
2041
2042X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2043 bool is_high_op) {
2044 bool rhs_in_mem = rhs.location != kLocPhysReg;
2045 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002046 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002047 DCHECK(!rhs_in_mem || !dest_in_mem);
2048 switch (op) {
2049 case Instruction::ADD_LONG:
2050 case Instruction::ADD_LONG_2ADDR:
2051 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002052 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002053 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002054 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002055 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002056 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002057 case Instruction::SUB_LONG:
2058 case Instruction::SUB_LONG_2ADDR:
2059 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002060 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002061 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002062 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002063 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002064 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002065 case Instruction::AND_LONG_2ADDR:
2066 case Instruction::AND_LONG:
2067 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002068 return is64Bit ? kX86And64MR : kX86And32MR;
2069 }
2070 if (is64Bit) {
2071 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002072 }
2073 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2074 case Instruction::OR_LONG:
2075 case Instruction::OR_LONG_2ADDR:
2076 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002077 return is64Bit ? kX86Or64MR : kX86Or32MR;
2078 }
2079 if (is64Bit) {
2080 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002081 }
2082 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2083 case Instruction::XOR_LONG:
2084 case Instruction::XOR_LONG_2ADDR:
2085 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002086 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2087 }
2088 if (is64Bit) {
2089 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002090 }
2091 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2092 default:
2093 LOG(FATAL) << "Unexpected opcode: " << op;
2094 return kX86Add32RR;
2095 }
2096}
2097
2098X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2099 int32_t value) {
2100 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002101 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002102 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002103 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002104 switch (op) {
2105 case Instruction::ADD_LONG:
2106 case Instruction::ADD_LONG_2ADDR:
2107 if (byte_imm) {
2108 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002109 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002110 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002111 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002112 }
2113 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002114 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002115 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002116 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002117 case Instruction::SUB_LONG:
2118 case Instruction::SUB_LONG_2ADDR:
2119 if (byte_imm) {
2120 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002121 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002122 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002123 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002124 }
2125 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002126 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002127 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002128 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002129 case Instruction::AND_LONG_2ADDR:
2130 case Instruction::AND_LONG:
2131 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002132 if (is64Bit) {
2133 return in_mem ? kX86And64MI8 : kX86And64RI8;
2134 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002135 return in_mem ? kX86And32MI8 : kX86And32RI8;
2136 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002137 if (is64Bit) {
2138 return in_mem ? kX86And64MI : kX86And64RI;
2139 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002140 return in_mem ? kX86And32MI : kX86And32RI;
2141 case Instruction::OR_LONG:
2142 case Instruction::OR_LONG_2ADDR:
2143 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002144 if (is64Bit) {
2145 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2146 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002147 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2148 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002149 if (is64Bit) {
2150 return in_mem ? kX86Or64MI : kX86Or64RI;
2151 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002152 return in_mem ? kX86Or32MI : kX86Or32RI;
2153 case Instruction::XOR_LONG:
2154 case Instruction::XOR_LONG_2ADDR:
2155 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002156 if (is64Bit) {
2157 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2158 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002159 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2160 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002161 if (is64Bit) {
2162 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2163 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002164 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2165 default:
2166 LOG(FATAL) << "Unexpected opcode: " << op;
2167 return kX86Add32MI;
2168 }
2169}
2170
Chao-ying Fua0147762014-06-06 18:38:49 -07002171bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002172 DCHECK(rl_src.is_const);
2173 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002174
Elena Sayapinadd644502014-07-01 18:39:52 +07002175 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002176 // We can do with imm only if it fits 32 bit
2177 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2178 return false;
2179 }
2180
2181 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2182
2183 if ((rl_dest.location == kLocDalvikFrame) ||
2184 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002185 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002186 int displacement = SRegOffset(rl_dest.s_reg_low);
2187
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002188 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002189 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2190 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2191 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2192 true /* is_load */, true /* is64bit */);
2193 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2194 false /* is_load */, true /* is64bit */);
2195 return true;
2196 }
2197
2198 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2199 DCHECK_EQ(rl_result.location, kLocPhysReg);
2200 DCHECK(!rl_result.reg.IsFloat());
2201
2202 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2203 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2204
2205 StoreValueWide(rl_dest, rl_result);
2206 return true;
2207 }
2208
Mark Mendelle02d48f2014-01-15 11:19:23 -08002209 int32_t val_lo = Low32Bits(val);
2210 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002211 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002212
2213 // Can we just do this into memory?
2214 if ((rl_dest.location == kLocDalvikFrame) ||
2215 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002216 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002217 int displacement = SRegOffset(rl_dest.s_reg_low);
2218
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002219 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002220 if (!IsNoOp(op, val_lo)) {
2221 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002222 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002223 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002224 true /* is_load */, true /* is64bit */);
2225 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002226 false /* is_load */, true /* is64bit */);
2227 }
2228 if (!IsNoOp(op, val_hi)) {
2229 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002230 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002231 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002232 true /* is_load */, true /* is64bit */);
2233 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002234 false /* is_load */, true /* is64bit */);
2235 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002236 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002237 }
2238
2239 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2240 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002241 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002242
2243 if (!IsNoOp(op, val_lo)) {
2244 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002245 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002246 }
2247 if (!IsNoOp(op, val_hi)) {
2248 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002249 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002250 }
2251 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002252 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002253}
2254
Chao-ying Fua0147762014-06-06 18:38:49 -07002255bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002256 RegLocation rl_src2, Instruction::Code op) {
2257 DCHECK(rl_src2.is_const);
2258 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002259
Elena Sayapinadd644502014-07-01 18:39:52 +07002260 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002261 // We can do with imm only if it fits 32 bit
2262 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2263 return false;
2264 }
2265 if (rl_dest.location == kLocPhysReg &&
2266 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2267 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002268 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002269 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2270 StoreFinalValueWide(rl_dest, rl_dest);
2271 return true;
2272 }
2273
2274 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2275 // We need the values to be in a temporary
2276 RegLocation rl_result = ForceTempWide(rl_src1);
2277
2278 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2279 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2280
2281 StoreFinalValueWide(rl_dest, rl_result);
2282 return true;
2283 }
2284
Mark Mendelle02d48f2014-01-15 11:19:23 -08002285 int32_t val_lo = Low32Bits(val);
2286 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002287 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2288 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002289
2290 // Can we do this directly into the destination registers?
2291 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002292 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002293 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002294 if (!IsNoOp(op, val_lo)) {
2295 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002296 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002297 }
2298 if (!IsNoOp(op, val_hi)) {
2299 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002300 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002301 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002302
2303 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002304 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002305 }
2306
2307 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2308 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2309
2310 // We need the values to be in a temporary
2311 RegLocation rl_result = ForceTempWide(rl_src1);
2312 if (!IsNoOp(op, val_lo)) {
2313 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002314 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002315 }
2316 if (!IsNoOp(op, val_hi)) {
2317 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002318 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002319 }
2320
2321 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002322 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002323}
2324
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002325// For final classes there are no sub-classes to check and so we can answer the instance-of
2326// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2327void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2328 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002329 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002330 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002331 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002332
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002333 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002334 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
Dmitry Petrochenko407f5c12014-07-01 01:21:38 +07002335 if (result_reg.GetRegNum() == object_32reg.GetRegNum() || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002336 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002337 }
2338
2339 // Assume that there is no match.
2340 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002341 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002342
Mark Mendellade54a22014-06-09 12:49:55 -04002343 // We will use this register to compare to memory below.
2344 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2345 // For this reason, force allocation of a 32 bit register to use, so that the
2346 // compare to memory will be done using a 32 bit comparision.
2347 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2348 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002349
2350 // If Method* is already in a register, we can save a copy.
2351 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002352 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2353 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002354
2355 if (rl_method.location == kLocPhysReg) {
2356 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002357 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002358 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002359 } else {
buzbee695d13a2014-04-19 13:32:20 -07002360 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002361 check_class, kNotVolatile);
2362 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002363 }
2364 } else {
2365 LoadCurrMethodDirect(check_class);
2366 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002367 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002368 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002369 } else {
buzbee695d13a2014-04-19 13:32:20 -07002370 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002371 check_class, kNotVolatile);
2372 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002373 }
2374 }
2375
2376 // Compare the computed class to the class in the object.
2377 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002378 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002379
2380 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002381 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002382
2383 LIR* target = NewLIR0(kPseudoTargetLabel);
2384 null_branchover->target = target;
2385 FreeTemp(check_class);
2386 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002387 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002388 FreeTemp(result_reg);
2389 }
2390 StoreValue(rl_dest, rl_result);
2391}
2392
Mark Mendell6607d972014-02-10 06:54:18 -08002393void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2394 bool type_known_abstract, bool use_declaring_class,
2395 bool can_assume_type_is_in_dex_cache,
2396 uint32_t type_idx, RegLocation rl_dest,
2397 RegLocation rl_src) {
2398 FlushAllRegs();
2399 // May generate a call - use explicit registers.
2400 LockCallTemps();
Chao-ying Fua77ee512014-07-01 17:43:41 -07002401 RegStorage method_reg = TargetRefReg(kArg1); // kArg1 gets current Method*.
2402 LoadCurrMethodDirect(method_reg);
2403 RegStorage class_reg = TargetRefReg(kArg2); // kArg2 will hold the Class*.
2404 RegStorage ref_reg = TargetRefReg(kArg0); // kArg2 will hold the ref.
Mark Mendell6607d972014-02-10 06:54:18 -08002405 // Reference must end up in kArg0.
2406 if (needs_access_check) {
2407 // Check we have access to type_idx and if not throw IllegalAccessError,
2408 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002409 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002410 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2411 type_idx, true);
2412 } else {
2413 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2414 type_idx, true);
2415 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002416 OpRegCopy(class_reg, TargetRefReg(kRet0));
2417 LoadValueDirectFixed(rl_src, ref_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002418 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002419 LoadValueDirectFixed(rl_src, ref_reg);
2420 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002421 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002422 } else {
2423 // Load dex cache entry into class_reg (kArg2).
Chao-ying Fua77ee512014-07-01 17:43:41 -07002424 LoadValueDirectFixed(rl_src, ref_reg);
2425 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002426 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002427 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002428 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2429 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Andreas Gampe3c12c512014-06-24 18:46:29 +00002430 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002431 if (!can_assume_type_is_in_dex_cache) {
2432 // Need to test presence of type in dex cache at runtime.
2433 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2434 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002435 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002436 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2437 } else {
2438 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2439 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002440 OpRegCopy(class_reg, TargetRefReg(kRet0)); // Align usage with fast path.
2441 LoadValueDirectFixed(rl_src, ref_reg); /* Reload Ref. */
Mark Mendell6607d972014-02-10 06:54:18 -08002442 // Rejoin code paths
2443 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2444 hop_branch->target = hop_target;
2445 }
2446 }
2447 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002448 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002449
Alexei Zavjalov95455002014-06-09 23:27:46 +07002450 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
Elena Sayapinadd644502014-07-01 18:39:52 +07002451 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002452 OpRegCopy(rl_result.reg, ref_reg);
Alexei Zavjalov95455002014-06-09 23:27:46 +07002453 }
2454
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002455 // For 32-bit, SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002456 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002457
2458 // Is the class NULL?
Chao-ying Fua77ee512014-07-01 17:43:41 -07002459 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002460
Chao-ying Fua77ee512014-07-01 17:43:41 -07002461 RegStorage ref_class_reg = TargetRefReg(kArg1); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002462 /* Load object->klass_. */
2463 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002464 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(), ref_class_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +00002465 kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002466 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2467 LIR* branchover = nullptr;
2468 if (type_known_final) {
2469 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002470 LoadConstant(rl_result.reg, 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002471 OpRegReg(kOpCmp, ref_class_reg, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002472 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002473 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002474 } else {
2475 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002476 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002477 branchover = OpCmpBranch(kCondEq, ref_class_reg, class_reg, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002478 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002479 OpRegCopy(TargetRefReg(kArg0), class_reg);
buzbee33ae5582014-06-12 14:56:32 -07002480 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002481 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2482 } else {
2483 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2484 }
Mark Mendell6607d972014-02-10 06:54:18 -08002485 }
2486 // TODO: only clobber when type isn't final?
2487 ClobberCallerSave();
2488 /* Branch targets here. */
2489 LIR* target = NewLIR0(kPseudoTargetLabel);
2490 StoreValue(rl_dest, rl_result);
2491 branch1->target = target;
2492 if (branchover != nullptr) {
2493 branchover->target = target;
2494 }
2495}
2496
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002497void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2498 RegLocation rl_lhs, RegLocation rl_rhs) {
2499 OpKind op = kOpBkpt;
2500 bool is_div_rem = false;
2501 bool unary = false;
2502 bool shift_op = false;
2503 bool is_two_addr = false;
2504 RegLocation rl_result;
2505 switch (opcode) {
2506 case Instruction::NEG_INT:
2507 op = kOpNeg;
2508 unary = true;
2509 break;
2510 case Instruction::NOT_INT:
2511 op = kOpMvn;
2512 unary = true;
2513 break;
2514 case Instruction::ADD_INT_2ADDR:
2515 is_two_addr = true;
2516 // Fallthrough
2517 case Instruction::ADD_INT:
2518 op = kOpAdd;
2519 break;
2520 case Instruction::SUB_INT_2ADDR:
2521 is_two_addr = true;
2522 // Fallthrough
2523 case Instruction::SUB_INT:
2524 op = kOpSub;
2525 break;
2526 case Instruction::MUL_INT_2ADDR:
2527 is_two_addr = true;
2528 // Fallthrough
2529 case Instruction::MUL_INT:
2530 op = kOpMul;
2531 break;
2532 case Instruction::DIV_INT_2ADDR:
2533 is_two_addr = true;
2534 // Fallthrough
2535 case Instruction::DIV_INT:
2536 op = kOpDiv;
2537 is_div_rem = true;
2538 break;
2539 /* NOTE: returns in kArg1 */
2540 case Instruction::REM_INT_2ADDR:
2541 is_two_addr = true;
2542 // Fallthrough
2543 case Instruction::REM_INT:
2544 op = kOpRem;
2545 is_div_rem = true;
2546 break;
2547 case Instruction::AND_INT_2ADDR:
2548 is_two_addr = true;
2549 // Fallthrough
2550 case Instruction::AND_INT:
2551 op = kOpAnd;
2552 break;
2553 case Instruction::OR_INT_2ADDR:
2554 is_two_addr = true;
2555 // Fallthrough
2556 case Instruction::OR_INT:
2557 op = kOpOr;
2558 break;
2559 case Instruction::XOR_INT_2ADDR:
2560 is_two_addr = true;
2561 // Fallthrough
2562 case Instruction::XOR_INT:
2563 op = kOpXor;
2564 break;
2565 case Instruction::SHL_INT_2ADDR:
2566 is_two_addr = true;
2567 // Fallthrough
2568 case Instruction::SHL_INT:
2569 shift_op = true;
2570 op = kOpLsl;
2571 break;
2572 case Instruction::SHR_INT_2ADDR:
2573 is_two_addr = true;
2574 // Fallthrough
2575 case Instruction::SHR_INT:
2576 shift_op = true;
2577 op = kOpAsr;
2578 break;
2579 case Instruction::USHR_INT_2ADDR:
2580 is_two_addr = true;
2581 // Fallthrough
2582 case Instruction::USHR_INT:
2583 shift_op = true;
2584 op = kOpLsr;
2585 break;
2586 default:
2587 LOG(FATAL) << "Invalid word arith op: " << opcode;
2588 }
2589
Mark Mendelle87f9b52014-04-30 14:13:18 -04002590 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002591 if (!is_two_addr &&
2592 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2593 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002594 is_two_addr = true;
2595 }
2596
2597 if (!GenerateTwoOperandInstructions()) {
2598 is_two_addr = false;
2599 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002600
2601 // Get the div/rem stuff out of the way.
2602 if (is_div_rem) {
2603 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2604 StoreValue(rl_dest, rl_result);
2605 return;
2606 }
2607
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002608 // If we generate any memory access below, it will reference a dalvik reg.
2609 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2610
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002611 if (unary) {
2612 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002613 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002614 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002615 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002616 } else {
2617 if (shift_op) {
2618 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002619 RegStorage t_reg = TargetReg(kCount, false); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002620 LoadValueDirectFixed(rl_rhs, t_reg);
2621 if (is_two_addr) {
2622 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002623 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002624 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2625 if (rl_result.location != kLocPhysReg) {
2626 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002627 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002628 FreeTemp(t_reg);
2629 return;
buzbee091cc402014-03-31 10:14:40 -07002630 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002631 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002632 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002633 FreeTemp(t_reg);
2634 StoreFinalValue(rl_dest, rl_result);
2635 return;
2636 }
2637 }
2638 // Three address form, or we can't do directly.
2639 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2640 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002641 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002642 FreeTemp(t_reg);
2643 } else {
2644 // Multiply is 3 operand only (sort of).
2645 if (is_two_addr && op != kOpMul) {
2646 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002647 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002648 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002649 // Ensure res is in a core reg
2650 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002651 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002652 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002653 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002654 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002655 StoreFinalValue(rl_dest, rl_result);
2656 return;
buzbee091cc402014-03-31 10:14:40 -07002657 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002658 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002659 StoreFinalValue(rl_dest, rl_result);
2660 return;
2661 }
2662 }
2663 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002664 // It might happen rl_rhs and rl_dest are the same VR
2665 // in this case rl_dest is in reg after LoadValue while
2666 // rl_result is not updated yet, so do this
2667 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002668 if (rl_result.location != kLocPhysReg) {
2669 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002670 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002671 return;
buzbee091cc402014-03-31 10:14:40 -07002672 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002673 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002674 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002675 StoreFinalValue(rl_dest, rl_result);
2676 return;
2677 } else {
2678 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2679 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002680 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002681 }
2682 } else {
2683 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002684 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2685 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002686 // We can't optimize with FP registers.
2687 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2688 // Something is difficult, so fall back to the standard case.
2689 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2690 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2691 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002692 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002693 } else {
2694 // We can optimize by moving to result and using memory operands.
2695 if (rl_rhs.location != kLocPhysReg) {
2696 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002697 // We should be careful with order here
2698 // If rl_dest and rl_lhs points to the same VR we should load first
2699 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002700 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2701 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002702 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2703 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002704 // No-op if these are the same.
2705 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002706 } else {
2707 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002708 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002709 }
buzbee2700f7e2014-03-07 09:46:20 -08002710 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002711 } else if (rl_lhs.location != kLocPhysReg) {
2712 // RHS is in a register; LHS is in memory.
2713 if (op != kOpSub) {
2714 // Force RHS into result and operate on memory.
2715 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002716 OpRegCopy(rl_result.reg, rl_rhs.reg);
2717 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002718 } else {
2719 // Subtraction isn't commutative.
2720 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2721 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2722 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002723 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002724 }
2725 } else {
2726 // Both are in registers.
2727 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2728 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2729 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002730 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002731 }
2732 }
2733 }
2734 }
2735 }
2736 StoreValue(rl_dest, rl_result);
2737}
2738
2739bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2740 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002741 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002742 return false;
2743 }
buzbee091cc402014-03-31 10:14:40 -07002744 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002745 return false;
2746 }
2747
2748 // Everything will be fine :-).
2749 return true;
2750}
Chao-ying Fua0147762014-06-06 18:38:49 -07002751
2752void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002753 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002754 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2755 return;
2756 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002757 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002758 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2759 if (rl_src.location == kLocPhysReg) {
2760 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2761 } else {
2762 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002763 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002764 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2765 displacement + LOWORD_OFFSET);
2766 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2767 true /* is_load */, true /* is_64bit */);
2768 }
2769 StoreValueWide(rl_dest, rl_result);
2770}
2771
2772void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2773 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002774 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002775 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2776 return;
2777 }
2778
2779 bool is_two_addr = false;
2780 OpKind op = kOpBkpt;
2781 RegLocation rl_result;
2782
2783 switch (opcode) {
2784 case Instruction::SHL_LONG_2ADDR:
2785 is_two_addr = true;
2786 // Fallthrough
2787 case Instruction::SHL_LONG:
2788 op = kOpLsl;
2789 break;
2790 case Instruction::SHR_LONG_2ADDR:
2791 is_two_addr = true;
2792 // Fallthrough
2793 case Instruction::SHR_LONG:
2794 op = kOpAsr;
2795 break;
2796 case Instruction::USHR_LONG_2ADDR:
2797 is_two_addr = true;
2798 // Fallthrough
2799 case Instruction::USHR_LONG:
2800 op = kOpLsr;
2801 break;
2802 default:
2803 op = kOpBkpt;
2804 }
2805
2806 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002807 RegStorage t_reg = TargetReg(kCount, false); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002808 LoadValueDirectFixed(rl_shift, t_reg);
2809 if (is_two_addr) {
2810 // Can we do this directly into memory?
2811 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2812 if (rl_result.location != kLocPhysReg) {
2813 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002814 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002815 OpMemReg(op, rl_result, t_reg.GetReg());
2816 } else if (!rl_result.reg.IsFloat()) {
2817 // Can do this directly into the result register
2818 OpRegReg(op, rl_result.reg, t_reg);
2819 StoreFinalValueWide(rl_dest, rl_result);
2820 }
2821 } else {
2822 // Three address form, or we can't do directly.
2823 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2824 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2825 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2826 StoreFinalValueWide(rl_dest, rl_result);
2827 }
2828
2829 FreeTemp(t_reg);
2830}
2831
Brian Carlstrom7940e442013-07-12 13:46:57 -07002832} // namespace art