blob: b416a7b54821634297e30b207a6a81112edc1a83 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "mirror/array.h"
23#include "x86_lir.h"
24
25namespace art {
26
27/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070028 * Compare two 64-bit values
29 * x = y return 0
30 * x < y return -1
31 * x > y return 1
32 */
33void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070034 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070035 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070036 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
37 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
38 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070039 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070040 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
41 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
42 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
43 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
44 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070045
Chao-ying Fua0147762014-06-06 18:38:49 -070046 StoreValue(rl_dest, rl_result);
47 FreeTemp(temp_reg);
48 return;
49 }
50
Brian Carlstrom7940e442013-07-12 13:46:57 -070051 FlushAllRegs();
52 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070053 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
54 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080055 LoadValueDirectWideFixed(rl_src1, r_tmp1);
56 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070057 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080058 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
59 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070060 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
61 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080062 OpReg(kOpNeg, rs_r2); // r2 = -r2
63 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070064 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080066 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 RegLocation rl_result = LocCReturn();
68 StoreValue(rl_dest, rl_result);
69}
70
71X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
72 switch (cond) {
73 case kCondEq: return kX86CondEq;
74 case kCondNe: return kX86CondNe;
75 case kCondCs: return kX86CondC;
76 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000077 case kCondUlt: return kX86CondC;
78 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 case kCondMi: return kX86CondS;
80 case kCondPl: return kX86CondNs;
81 case kCondVs: return kX86CondO;
82 case kCondVc: return kX86CondNo;
83 case kCondHi: return kX86CondA;
84 case kCondLs: return kX86CondBe;
85 case kCondGe: return kX86CondGe;
86 case kCondLt: return kX86CondL;
87 case kCondGt: return kX86CondG;
88 case kCondLe: return kX86CondLe;
89 case kCondAl:
90 case kCondNv: LOG(FATAL) << "Should not reach here";
91 }
92 return kX86CondO;
93}
94
buzbee2700f7e2014-03-07 09:46:20 -080095LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070096 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 X86ConditionCode cc = X86ConditionEncoding(cond);
98 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
99 cc);
100 branch->target = target;
101 return branch;
102}
103
buzbee2700f7e2014-03-07 09:46:20 -0800104LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700105 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
107 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700108 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700110 if (reg.Is64Bit()) {
111 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
112 } else {
113 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
114 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115 }
116 X86ConditionCode cc = X86ConditionEncoding(cond);
117 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
118 branch->target = target;
119 return branch;
120}
121
buzbee2700f7e2014-03-07 09:46:20 -0800122LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
123 // If src or dest is a pair, we'll be using low reg.
124 if (r_dest.IsPair()) {
125 r_dest = r_dest.GetLow();
126 }
127 if (r_src.IsPair()) {
128 r_src = r_src.GetLow();
129 }
buzbee091cc402014-03-31 10:14:40 -0700130 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700132 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800133 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800134 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 res->flags.is_nop = true;
136 }
137 return res;
138}
139
buzbee7a11ab02014-04-28 20:02:38 -0700140void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
141 if (r_dest != r_src) {
142 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
143 AppendLIR(res);
144 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145}
146
buzbee2700f7e2014-03-07 09:46:20 -0800147void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700148 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700149 bool dest_fp = r_dest.IsFloat();
150 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700151 if (dest_fp) {
152 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700153 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700155 // TODO: Prevent this from happening in the code. The result is often
156 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700157 if (!r_src.IsPair()) {
158 DCHECK(!r_dest.IsPair());
159 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
160 } else {
161 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
162 RegStorage r_tmp = AllocTempDouble();
163 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
164 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
165 FreeTemp(r_tmp);
166 }
buzbee7a11ab02014-04-28 20:02:38 -0700167 }
168 } else {
169 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700170 if (!r_dest.IsPair()) {
171 DCHECK(!r_src.IsPair());
172 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700173 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700174 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
175 RegStorage temp_reg = AllocTempDouble();
176 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
177 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
178 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
179 }
180 } else {
181 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
182 if (!r_src.IsPair()) {
183 // Just copy the register directly.
184 OpRegCopy(r_dest, r_src);
185 } else {
186 // Handle overlap
187 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
188 r_src.GetLowReg() == r_dest.GetHighReg()) {
189 // Deal with cycles.
190 RegStorage temp_reg = AllocTemp();
191 OpRegCopy(temp_reg, r_dest.GetHigh());
192 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
193 OpRegCopy(r_dest.GetLow(), temp_reg);
194 FreeTemp(temp_reg);
195 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
196 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
197 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
198 } else {
199 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
200 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
201 }
buzbee7a11ab02014-04-28 20:02:38 -0700202 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203 }
204 }
205 }
206}
207
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700208void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800209 RegLocation rl_result;
210 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
211 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700212 // Avoid using float regs here.
213 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
214 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
215 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000216 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800217
218 // The kMirOpSelect has two variants, one for constants and one for moves.
219 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
220
221 if (is_constant_case) {
222 int true_val = mir->dalvikInsn.vB;
223 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700224 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800225
226 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000227 * For ccode == kCondEq:
228 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800229 * 1) When the true case is zero and result_reg is not same as src_reg:
230 * xor result_reg, result_reg
231 * cmp $0, src_reg
232 * mov t1, $false_case
233 * cmovnz result_reg, t1
234 * 2) When the false case is zero and result_reg is not same as src_reg:
235 * xor result_reg, result_reg
236 * cmp $0, src_reg
237 * mov t1, $true_case
238 * cmovz result_reg, t1
239 * 3) All other cases (we do compare first to set eflags):
240 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000241 * mov result_reg, $false_case
242 * mov t1, $true_case
243 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800244 */
buzbeea0cd2d72014-06-01 09:33:49 -0700245 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
246 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800247 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700248 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800249 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
250 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
251 const bool catch_all_case = !(true_zero_case || false_zero_case);
252
253 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800254 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800255 }
256
257 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800258 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800259 }
260
261 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800262 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800263 }
264
265 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000266 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
267 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700268 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800269 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
270
buzbee2700f7e2014-03-07 09:46:20 -0800271 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800272
273 FreeTemp(temp1_reg);
274 }
275 } else {
276 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
277 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700278 rl_true = LoadValue(rl_true, result_reg_class);
279 rl_false = LoadValue(rl_false, result_reg_class);
280 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800281
282 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000283 * For ccode == kCondEq:
284 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800285 * 1) When true case is already in place:
286 * cmp $0, src_reg
287 * cmovnz result_reg, false_reg
288 * 2) When false case is already in place:
289 * cmp $0, src_reg
290 * cmovz result_reg, true_reg
291 * 3) When neither cases are in place:
292 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000293 * mov result_reg, false_reg
294 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800295 */
296
297 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800298 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800299
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000300 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800301 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000302 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800303 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800304 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800305 OpRegCopy(rl_result.reg, rl_false.reg);
306 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800307 }
308 }
309
310 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311}
312
313void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700314 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
316 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000317 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800318
319 if (rl_src1.is_const) {
320 std::swap(rl_src1, rl_src2);
321 ccode = FlipComparisonOrder(ccode);
322 }
323 if (rl_src2.is_const) {
324 // Do special compare/branch against simple const operand
325 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
326 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
327 return;
328 }
329
Elena Sayapinadd644502014-07-01 18:39:52 +0700330 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700331 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
332 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
333
334 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
335 OpCondBranch(ccode, taken);
336 return;
337 }
338
Brian Carlstrom7940e442013-07-12 13:46:57 -0700339 FlushAllRegs();
340 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700341 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
342 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800343 LoadValueDirectWideFixed(rl_src1, r_tmp1);
344 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700345
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 // Swap operands and condition code to prevent use of zero flag.
347 if (ccode == kCondLe || ccode == kCondGt) {
348 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800349 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
350 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700351 } else {
352 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800353 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
354 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700355 }
356 switch (ccode) {
357 case kCondEq:
358 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800359 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 break;
361 case kCondLe:
362 ccode = kCondGe;
363 break;
364 case kCondGt:
365 ccode = kCondLt;
366 break;
367 case kCondLt:
368 case kCondGe:
369 break;
370 default:
371 LOG(FATAL) << "Unexpected ccode: " << ccode;
372 }
373 OpCondBranch(ccode, taken);
374}
375
Mark Mendell412d4f82013-12-18 13:32:36 -0800376void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
377 int64_t val, ConditionCode ccode) {
378 int32_t val_lo = Low32Bits(val);
379 int32_t val_hi = High32Bits(val);
380 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800381 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400382 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700383
Elena Sayapinadd644502014-07-01 18:39:52 +0700384 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700385 if (is_equality_test && val == 0) {
386 // We can simplify of comparing for ==, != to 0.
387 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
388 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
389 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
390 } else {
391 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
392 LoadConstantWide(tmp, val);
393 OpRegReg(kOpCmp, rl_src1.reg, tmp);
394 FreeTemp(tmp);
395 }
396 OpCondBranch(ccode, taken);
397 return;
398 }
399
Mark Mendell752e2052014-05-01 10:19:04 -0400400 if (is_equality_test && val != 0) {
401 rl_src1 = ForceTempWide(rl_src1);
402 }
buzbee2700f7e2014-03-07 09:46:20 -0800403 RegStorage low_reg = rl_src1.reg.GetLow();
404 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800405
Mark Mendell752e2052014-05-01 10:19:04 -0400406 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400408 if (val == 0) {
409 if (IsTemp(low_reg)) {
410 OpRegReg(kOpOr, low_reg, high_reg);
411 // We have now changed it; ignore the old values.
412 Clobber(rl_src1.reg);
413 } else {
414 RegStorage t_reg = AllocTemp();
415 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
416 FreeTemp(t_reg);
417 }
418 OpCondBranch(ccode, taken);
419 return;
420 }
421
422 // Need to compute the actual value for ==, !=.
423 OpRegImm(kOpSub, low_reg, val_lo);
424 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
425 OpRegReg(kOpOr, high_reg, low_reg);
426 Clobber(rl_src1.reg);
427 } else if (ccode == kCondLe || ccode == kCondGt) {
428 // Swap operands and condition code to prevent use of zero flag.
429 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
430 LoadConstantWide(tmp, val);
431 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
432 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
433 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
434 FreeTemp(tmp);
435 } else {
436 // We can use a compare for the low word to set CF.
437 OpRegImm(kOpCmp, low_reg, val_lo);
438 if (IsTemp(high_reg)) {
439 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
440 // We have now changed it; ignore the old values.
441 Clobber(rl_src1.reg);
442 } else {
443 // mov temp_reg, high_reg; sbb temp_reg, high_constant
444 RegStorage t_reg = AllocTemp();
445 OpRegCopy(t_reg, high_reg);
446 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
447 FreeTemp(t_reg);
448 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800449 }
450
Mark Mendell752e2052014-05-01 10:19:04 -0400451 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800452}
453
Mark Mendell2bf31e62014-01-23 12:13:40 -0800454void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
455 // It does not make sense to calculate magic and shift for zero divisor.
456 DCHECK_NE(divisor, 0);
457
458 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
459 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
460 * The magic number M and shift S can be calculated in the following way:
461 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
462 * where divisor(d) >=2.
463 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
464 * where divisor(d) <= -2.
465 * Thus nc can be calculated like:
466 * nc = 2^31 + 2^31 % d - 1, where d >= 2
467 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
468 *
469 * So the shift p is the smallest p satisfying
470 * 2^p > nc * (d - 2^p % d), where d >= 2
471 * 2^p > nc * (d + 2^p % d), where d <= -2.
472 *
473 * the magic number M is calcuated by
474 * M = (2^p + d - 2^p % d) / d, where d >= 2
475 * M = (2^p - d - 2^p % d) / d, where d <= -2.
476 *
477 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
478 * the shift number S.
479 */
480
481 int32_t p = 31;
482 const uint32_t two31 = 0x80000000U;
483
484 // Initialize the computations.
485 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
486 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
487 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
488 uint32_t quotient1 = two31 / abs_nc;
489 uint32_t remainder1 = two31 % abs_nc;
490 uint32_t quotient2 = two31 / abs_d;
491 uint32_t remainder2 = two31 % abs_d;
492
493 /*
494 * To avoid handling both positive and negative divisor, Hacker's Delight
495 * introduces a method to handle these 2 cases together to avoid duplication.
496 */
497 uint32_t delta;
498 do {
499 p++;
500 quotient1 = 2 * quotient1;
501 remainder1 = 2 * remainder1;
502 if (remainder1 >= abs_nc) {
503 quotient1++;
504 remainder1 = remainder1 - abs_nc;
505 }
506 quotient2 = 2 * quotient2;
507 remainder2 = 2 * remainder2;
508 if (remainder2 >= abs_d) {
509 quotient2++;
510 remainder2 = remainder2 - abs_d;
511 }
512 delta = abs_d - remainder2;
513 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
514
515 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
516 shift = p - 32;
517}
518
buzbee2700f7e2014-03-07 09:46:20 -0800519RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
521 return rl_dest;
522}
523
Mark Mendell2bf31e62014-01-23 12:13:40 -0800524RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
525 int imm, bool is_div) {
526 // Use a multiply (and fixup) to perform an int div/rem by a constant.
527
528 // We have to use fixed registers, so flush all the temps.
529 FlushAllRegs();
530 LockCallTemps(); // Prepare for explicit register usage.
531
532 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700533 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800534
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700535 // handle div/rem by 1 special case.
536 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800537 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700538 // x / 1 == x.
539 StoreValue(rl_result, rl_src);
540 } else {
541 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800542 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700543 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000544 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700545 }
546 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
547 if (is_div) {
548 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800549 LoadValueDirectFixed(rl_src, rs_r0);
550 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800551 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
552
553 // for x != MIN_INT, x / -1 == -x.
554 NewLIR1(kX86Neg32R, r0);
555
556 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
557 // The target for cmp/jmp above.
558 minint_branch->target = NewLIR0(kPseudoTargetLabel);
559 // EAX already contains the right value (0x80000000),
560 branch_around->target = NewLIR0(kPseudoTargetLabel);
561 } else {
562 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800563 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800564 }
565 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000566 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700568 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800569 // Use H.S.Warren's Hacker's Delight Chapter 10 and
570 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
571 int magic, shift;
572 CalculateMagicAndShift(imm, magic, shift);
573
574 /*
575 * For imm >= 2,
576 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
577 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
578 * For imm <= -2,
579 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
580 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
581 * We implement this algorithm in the following way:
582 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
583 * 2. if imm > 0 and magic < 0, add numerator to EDX
584 * if imm < 0 and magic > 0, sub numerator from EDX
585 * 3. if S !=0, SAR S bits for EDX
586 * 4. add 1 to EDX if EDX < 0
587 * 5. Thus, EDX is the quotient
588 */
589
590 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800591 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800592 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
593 // We will need the value later.
594 if (rl_src.location == kLocPhysReg) {
595 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700596 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800597 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800598 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800599 numerator_reg = rs_r1;
600 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800601 }
buzbee2700f7e2014-03-07 09:46:20 -0800602 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800603 } else {
604 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800605 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800606 }
607
608 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800609 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800610
611 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700612 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800613
614 if (imm > 0 && magic < 0) {
615 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800616 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700617 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800618 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800619 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700620 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800621 }
622
623 // Do we need the shift?
624 if (shift != 0) {
625 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700626 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800627 }
628
629 // Add 1 to EDX if EDX < 0.
630
631 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800632 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800633
634 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700635 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636
637 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700638 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800639
640 // Quotient is in EDX.
641 if (!is_div) {
642 // We need to compute the remainder.
643 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800644 DCHECK(numerator_reg.Valid());
645 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800648 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800649
650 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700651 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800652
653 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000654 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800655 }
656 }
657
658 return rl_result;
659}
660
buzbee2700f7e2014-03-07 09:46:20 -0800661RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
662 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
664 return rl_dest;
665}
666
Mark Mendell2bf31e62014-01-23 12:13:40 -0800667RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
668 RegLocation rl_src2, bool is_div, bool check_zero) {
669 // We have to use fixed registers, so flush all the temps.
670 FlushAllRegs();
671 LockCallTemps(); // Prepare for explicit register usage.
672
673 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800674 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675
676 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800677 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800678
679 // Copy LHS sign bit into EDX.
680 NewLIR0(kx86Cdq32Da);
681
682 if (check_zero) {
683 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700684 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685 }
686
687 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800688 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800689 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
690
691 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800692 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800693 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
694
695 // In 0x80000000/-1 case.
696 if (!is_div) {
697 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800698 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800699 }
700 LIR* done = NewLIR1(kX86Jmp8, 0);
701
702 // Expected case.
703 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
704 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700705 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800706 done->target = NewLIR0(kPseudoTargetLabel);
707
708 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700709 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800710 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000711 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800712 }
713 return rl_result;
714}
715
Serban Constantinescu23abec92014-07-02 16:13:38 +0100716bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700717 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800718
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700719 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100720 return false;
721 }
722
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800723 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700725 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
726 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
727 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800728
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700729 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700730 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800731
732 /*
733 * If the result register is the same as the second element, then we need to be careful.
734 * The reason is that the first copy will inadvertently clobber the second element with
735 * the first one thus yielding the wrong result. Thus we do a swap in that case.
736 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000737 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800738 std::swap(rl_src1, rl_src2);
739 }
740
741 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800742 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800743
744 // If the integers are both in the same register, then there is nothing else to do
745 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000746 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800747 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800748 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800749
750 // Conditionally move the other integer into the destination register.
751 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800752 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800753 }
754
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700755 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000756 StoreValueWide(rl_dest, rl_result);
757 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000758 StoreValue(rl_dest, rl_result);
759 }
760 return true;
761}
762
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700763bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700764 RegLocation rl_src_address = info->args[0]; // long address
765 RegLocation rl_address;
766 if (!cu_->target64) {
767 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
768 rl_address = LoadValue(rl_src_address, kCoreReg);
769 } else {
770 rl_address = LoadValueWide(rl_src_address, kCoreReg);
771 }
772 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
773 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
774 // Unaligned access is allowed on x86.
775 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
776 if (size == k64) {
777 StoreValueWide(rl_dest, rl_result);
778 } else {
779 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
780 StoreValue(rl_dest, rl_result);
781 }
782 return true;
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700783}
784
Vladimir Markoe508a202013-11-04 15:24:22 +0000785bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700786 RegLocation rl_src_address = info->args[0]; // long address
787 RegLocation rl_address;
788 if (!cu_->target64) {
789 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
790 rl_address = LoadValue(rl_src_address, kCoreReg);
791 } else {
792 rl_address = LoadValueWide(rl_src_address, kCoreReg);
793 }
794 RegLocation rl_src_value = info->args[2]; // [size] value
795 RegLocation rl_value;
796 if (size == k64) {
797 // Unaligned access is allowed on x86.
798 rl_value = LoadValueWide(rl_src_value, kCoreReg);
799 } else {
800 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
801 // In 32-bit mode the only EAX..EDX registers can be used with Mov8MR.
802 if (!cu_->target64 && size == kSignedByte) {
803 rl_src_value = UpdateLocTyped(rl_src_value, kCoreReg);
804 if (rl_src_value.location == kLocPhysReg && !IsByteRegister(rl_src_value.reg)) {
805 RegStorage temp = AllocateByteRegister();
806 OpRegCopy(temp, rl_src_value.reg);
807 rl_value.reg = temp;
808 } else {
809 rl_value = LoadValue(rl_src_value, kCoreReg);
810 }
811 } else {
812 rl_value = LoadValue(rl_src_value, kCoreReg);
813 }
814 }
815 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
816 return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000817}
818
buzbee2700f7e2014-03-07 09:46:20 -0800819void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
820 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700821}
822
Ian Rogersdd7624d2014-03-14 17:43:00 -0700823void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700824 DCHECK_EQ(kX86, cu_->instruction_set);
825 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
826}
827
828void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
829 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700830 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700831}
832
buzbee2700f7e2014-03-07 09:46:20 -0800833static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
834 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700835}
836
Vladimir Marko1c282e22013-11-21 14:49:47 +0000837bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700838 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700839 if (cu_->instruction_set == kX86_64) {
840 return false; // TODO: Verify working on x86-64.
841 }
842
Vladimir Markoc29bb612013-11-27 16:47:25 +0000843 // Unused - RegLocation rl_src_unsafe = info->args[0];
844 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
845 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800846 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Markoc29bb612013-11-27 16:47:25 +0000847 RegLocation rl_src_expected = info->args[4]; // int, long or Object
848 // If is_long, high half is in info->args[5]
849 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
850 // If is_long, high half is in info->args[7]
851
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700852 if (is_long && cu_->target64) {
853 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
854 FlushReg(rs_r0);
855 Clobber(rs_r0);
856 LockTemp(rs_r0);
857
858 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
859 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
860 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
861 LoadValueDirectWide(rl_src_expected, rs_r0);
862 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
863
864 // After a store we need to insert barrier in case of potential load. Since the
865 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
866 GenMemBarrier(kStoreLoad);
867
868 FreeTemp(rs_r0);
869 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700870 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
871 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000872 FlushAllRegs();
873 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700874 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
875 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800876 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
877 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700878 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100879 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
880 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
881 DCHECK(!obj_in_si || !obj_in_di);
882 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
883 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
884 DCHECK(!off_in_si || !off_in_di);
885 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
886 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
887 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
888 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
889 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
890 if (push_di) {
891 NewLIR1(kX86Push32R, rs_rDI.GetReg());
892 MarkTemp(rs_rDI);
893 LockTemp(rs_rDI);
894 }
895 if (push_si) {
896 NewLIR1(kX86Push32R, rs_rSI.GetReg());
897 MarkTemp(rs_rSI);
898 LockTemp(rs_rSI);
899 }
900 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
901 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
902 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700903 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100904 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
905 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
906 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
907 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
908 }
909 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700910 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100911 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
912 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
913 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
914 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
915 }
916 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800917
918 // After a store we need to insert barrier in case of potential load. Since the
919 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
920 GenMemBarrier(kStoreLoad);
921
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100922
923 if (push_si) {
924 FreeTemp(rs_rSI);
925 UnmarkTemp(rs_rSI);
926 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
927 }
928 if (push_di) {
929 FreeTemp(rs_rDI);
930 UnmarkTemp(rs_rDI);
931 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
932 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000933 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000934 } else {
935 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800936 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700937 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800938 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000939
buzbeea0cd2d72014-06-01 09:33:49 -0700940 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
941 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000942
943 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
944 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700945 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800946 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700947 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000948 }
949
950 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800951 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000952 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000953
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800954 // After a store we need to insert barrier in case of potential load. Since the
955 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
956 GenMemBarrier(kStoreLoad);
957
buzbee091cc402014-03-31 10:14:40 -0700958 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000959 }
960
961 // Convert ZF to boolean
962 RegLocation rl_dest = InlineTarget(info); // boolean place for result
963 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700964 RegStorage result_reg = rl_result.reg;
965
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700966 // For 32-bit, SETcc only works with EAX..EDX.
967 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700968 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700969 }
970 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
971 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
972 if (IsTemp(result_reg)) {
973 FreeTemp(result_reg);
974 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000975 StoreValue(rl_dest, rl_result);
976 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700977}
978
buzbee2700f7e2014-03-07 09:46:20 -0800979LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800980 CHECK(base_of_code_ != nullptr);
981
982 // Address the start of the method
983 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700984 if (rl_method.wide) {
985 LoadValueDirectWideFixed(rl_method, reg);
986 } else {
987 LoadValueDirectFixed(rl_method, reg);
988 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800989 store_method_addr_used_ = true;
990
991 // Load the proper value from the literal area.
992 // We don't know the proper offset for the value, so pick one that will force
993 // 4 byte offset. We will fix this up in the assembler later to have the right
994 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100995 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -0800996 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
997 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800998 res->target = target;
999 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001000 store_method_addr_used_ = true;
1001 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001002}
1003
buzbee2700f7e2014-03-07 09:46:20 -08001004LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001005 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1006 return NULL;
1007}
1008
buzbee2700f7e2014-03-07 09:46:20 -08001009LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001010 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1011 return NULL;
1012}
1013
1014void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1015 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001016 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001017 RegStorage t_reg = AllocTemp();
1018 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1019 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001020 FreeTemp(t_reg);
1021 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001022 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001023 }
1024}
1025
Mingyao Yange643a172014-04-08 11:02:52 -07001026void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001027 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001028 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001029
Chao-ying Fua0147762014-06-06 18:38:49 -07001030 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1031 } else {
1032 DCHECK(reg.IsPair());
1033
1034 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1035 RegStorage t_reg = AllocTemp();
1036 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1037 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1038 // The temp is no longer needed so free it at this time.
1039 FreeTemp(t_reg);
1040 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001041
1042 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001043 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001044}
1045
Mingyao Yang80365d92014-04-18 12:10:58 -07001046void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1047 RegStorage array_base,
1048 int len_offset) {
1049 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1050 public:
1051 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1052 RegStorage index, RegStorage array_base, int32_t len_offset)
1053 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1054 index_(index), array_base_(array_base), len_offset_(len_offset) {
1055 }
1056
1057 void Compile() OVERRIDE {
1058 m2l_->ResetRegPool();
1059 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001060 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001061
1062 RegStorage new_index = index_;
1063 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001064 // TODO: clean-up to check not a number but with type
Chao-ying Fua77ee512014-07-01 17:43:41 -07001065 if (index_ == m2l_->TargetReg(kArg1, false)) {
1066 if (array_base_ == m2l_->TargetRefReg(kArg0)) {
1067 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, false), index_);
1068 new_index = m2l_->TargetReg(kArg2, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001069 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001070 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, false), index_);
1071 new_index = m2l_->TargetReg(kArg0, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001072 }
1073 }
1074 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001075 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001076 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001077 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001078 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001079 } else {
1080 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001081 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001082 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001083 }
1084
1085 private:
1086 const RegStorage index_;
1087 const RegStorage array_base_;
1088 const int32_t len_offset_;
1089 };
1090
1091 OpRegMem(kOpCmp, index, array_base, len_offset);
1092 LIR* branch = OpCondBranch(kCondUge, nullptr);
1093 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1094 index, array_base, len_offset));
1095}
1096
1097void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1098 RegStorage array_base,
1099 int32_t len_offset) {
1100 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1101 public:
1102 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1103 int32_t index, RegStorage array_base, int32_t len_offset)
1104 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1105 index_(index), array_base_(array_base), len_offset_(len_offset) {
1106 }
1107
1108 void Compile() OVERRIDE {
1109 m2l_->ResetRegPool();
1110 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001111 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001112
1113 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001114 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
1115 m2l_->LoadConstant(m2l_->TargetReg(kArg0, false), index_);
buzbee33ae5582014-06-12 14:56:32 -07001116 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001117 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001118 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001119 } else {
1120 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001121 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001122 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001123 }
1124
1125 private:
1126 const int32_t index_;
1127 const RegStorage array_base_;
1128 const int32_t len_offset_;
1129 };
1130
1131 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1132 LIR* branch = OpCondBranch(kCondLs, nullptr);
1133 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1134 index, array_base, len_offset));
1135}
1136
Brian Carlstrom7940e442013-07-12 13:46:57 -07001137// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001138LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001139 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001140 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1141 } else {
1142 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1143 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001144 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1145}
1146
1147// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001148LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001149 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001150 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001151}
1152
buzbee11b63d12013-08-27 07:34:17 -07001153bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001154 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001155 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1156 return false;
1157}
1158
Ian Rogerse2143c02014-03-28 08:47:16 -07001159bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1160 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1161 return false;
1162}
1163
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001164LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001165 LOG(FATAL) << "Unexpected use of OpIT in x86";
1166 return NULL;
1167}
1168
Dave Allison3da67a52014-04-02 17:03:45 -07001169void X86Mir2Lir::OpEndIT(LIR* it) {
1170 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1171}
1172
buzbee2700f7e2014-03-07 09:46:20 -08001173void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001174 switch (val) {
1175 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001176 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001177 break;
1178 case 1:
1179 OpRegCopy(dest, src);
1180 break;
1181 default:
1182 OpRegRegImm(kOpMul, dest, src, val);
1183 break;
1184 }
1185}
1186
buzbee2700f7e2014-03-07 09:46:20 -08001187void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001188 // All memory accesses below reference dalvik regs.
1189 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1190
Mark Mendell4708dcd2014-01-22 09:05:18 -08001191 LIR *m;
1192 switch (val) {
1193 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001194 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001195 break;
1196 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001197 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001198 break;
1199 default:
buzbee091cc402014-03-31 10:14:40 -07001200 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1201 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001202 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1203 break;
1204 }
1205}
1206
Mark Mendelle02d48f2014-01-15 11:19:23 -08001207void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001208 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001209 // All memory accesses below reference dalvik regs.
1210 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1211
Elena Sayapinadd644502014-07-01 18:39:52 +07001212 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001213 if (rl_src1.is_const) {
1214 std::swap(rl_src1, rl_src2);
1215 }
1216 // Are we multiplying by a constant?
1217 if (rl_src2.is_const) {
1218 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1219 if (val == 0) {
1220 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1221 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1222 StoreValueWide(rl_dest, rl_result);
1223 return;
1224 } else if (val == 1) {
1225 StoreValueWide(rl_dest, rl_src1);
1226 return;
1227 } else if (val == 2) {
1228 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1229 return;
1230 } else if (IsPowerOfTwo(val)) {
1231 int shift_amount = LowestSetBit(val);
1232 if (!BadOverlap(rl_src1, rl_dest)) {
1233 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1234 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1235 rl_src1, shift_amount);
1236 StoreValueWide(rl_dest, rl_result);
1237 return;
1238 }
1239 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001240 }
1241 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1242 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1243 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1244 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1245 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1246 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1247 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1248 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1249 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1250 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1251 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1252 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1253 } else {
1254 OpRegCopy(rl_result.reg, rl_src1.reg);
1255 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1256 }
1257 StoreValueWide(rl_dest, rl_result);
1258 return;
1259 }
1260
Mark Mendell4708dcd2014-01-22 09:05:18 -08001261 if (rl_src1.is_const) {
1262 std::swap(rl_src1, rl_src2);
1263 }
1264 // Are we multiplying by a constant?
1265 if (rl_src2.is_const) {
1266 // Do special compare/branch against simple const operand
1267 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1268 if (val == 0) {
1269 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001270 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1271 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001272 StoreValueWide(rl_dest, rl_result);
1273 return;
1274 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001275 StoreValueWide(rl_dest, rl_src1);
1276 return;
1277 } else if (val == 2) {
1278 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1279 return;
1280 } else if (IsPowerOfTwo(val)) {
1281 int shift_amount = LowestSetBit(val);
1282 if (!BadOverlap(rl_src1, rl_dest)) {
1283 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1284 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1285 rl_src1, shift_amount);
1286 StoreValueWide(rl_dest, rl_result);
1287 return;
1288 }
1289 }
1290
1291 // Okay, just bite the bullet and do it.
1292 int32_t val_lo = Low32Bits(val);
1293 int32_t val_hi = High32Bits(val);
1294 FlushAllRegs();
1295 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001296 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001297 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1298 int displacement = SRegOffset(rl_src1.s_reg_low);
1299
1300 // ECX <- 1H * 2L
1301 // EAX <- 1L * 2H
1302 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001303 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1304 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001305 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001306 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1307 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001308 }
1309
1310 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001311 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001312
1313 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001314 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001315
1316 // EDX:EAX <- 2L * 1L (double precision)
1317 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001318 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001319 } else {
buzbee091cc402014-03-31 10:14:40 -07001320 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001321 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1322 true /* is_load */, true /* is_64bit */);
1323 }
1324
1325 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001326 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001327
1328 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001329 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1330 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001331 StoreValueWide(rl_dest, rl_result);
1332 return;
1333 }
1334
1335 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001336 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1337 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1338 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1339
Mark Mendell4708dcd2014-01-22 09:05:18 -08001340 FlushAllRegs();
1341 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001342 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1343 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001344
1345 // At this point, the VRs are in their home locations.
1346 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1347 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1348
1349 // ECX <- 1H
1350 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001351 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001352 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001353 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1354 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001355 }
1356
Mark Mendellde99bba2014-02-14 12:15:02 -08001357 if (is_square) {
1358 // Take advantage of the fact that the values are the same.
1359 // ECX <- ECX * 2L (1H * 2L)
1360 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001361 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001362 } else {
1363 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001364 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1365 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001366 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1367 true /* is_load */, true /* is_64bit */);
1368 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001369
Mark Mendellde99bba2014-02-14 12:15:02 -08001370 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001371 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001372 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001373 // EAX <- 2H
1374 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001375 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001376 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001377 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1378 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001379 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001380
Mark Mendellde99bba2014-02-14 12:15:02 -08001381 // EAX <- EAX * 1L (2H * 1L)
1382 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001383 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001384 } else {
1385 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001386 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1387 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001388 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1389 true /* is_load */, true /* is_64bit */);
1390 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001391
Mark Mendellde99bba2014-02-14 12:15:02 -08001392 // ECX <- ECX * 2L (1H * 2L)
1393 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001394 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001395 } else {
1396 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001397 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1398 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001399 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1400 true /* is_load */, true /* is_64bit */);
1401 }
1402
1403 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001404 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001405 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001406
1407 // EAX <- 2L
1408 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001409 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001410 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001411 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1412 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001413 }
1414
1415 // EDX:EAX <- 2L * 1L (double precision)
1416 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001417 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001418 } else {
1419 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001420 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001421 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1422 true /* is_load */, true /* is_64bit */);
1423 }
1424
1425 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001426 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001427
1428 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001429 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001430 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001431 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001432}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001433
1434void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1435 Instruction::Code op) {
1436 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1437 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1438 if (rl_src.location == kLocPhysReg) {
1439 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001440 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001441 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001442 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1443 } else {
1444 rl_src = LoadValueWide(rl_src, kCoreReg);
1445 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1446 // The registers are the same, so we would clobber it before the use.
1447 RegStorage temp_reg = AllocTemp();
1448 OpRegCopy(temp_reg, rl_dest.reg);
1449 rl_src.reg.SetHighReg(temp_reg.GetReg());
1450 }
1451 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001452
Chao-ying Fua0147762014-06-06 18:38:49 -07001453 x86op = GetOpcode(op, rl_dest, rl_src, true);
1454 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1455 FreeTemp(rl_src.reg); // ???
1456 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001457 return;
1458 }
1459
1460 // RHS is in memory.
1461 DCHECK((rl_src.location == kLocDalvikFrame) ||
1462 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001463 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001464 int displacement = SRegOffset(rl_src.s_reg_low);
1465
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001466 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001467 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001468 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1469 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001470 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001471 x86op = GetOpcode(op, rl_dest, rl_src, true);
1472 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001473 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1474 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001475 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001476}
1477
Mark Mendelle02d48f2014-01-15 11:19:23 -08001478void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001479 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001480 if (rl_dest.location == kLocPhysReg) {
1481 // Ensure we are in a register pair
1482 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1483
buzbee30adc732014-05-09 15:10:18 -07001484 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001485 GenLongRegOrMemOp(rl_result, rl_src, op);
1486 StoreFinalValueWide(rl_dest, rl_result);
1487 return;
1488 }
1489
1490 // It wasn't in registers, so it better be in memory.
1491 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1492 (rl_dest.location == kLocCompilerTemp));
1493 rl_src = LoadValueWide(rl_src, kCoreReg);
1494
1495 // Operate directly into memory.
1496 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001497 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001498 int displacement = SRegOffset(rl_dest.s_reg_low);
1499
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001500 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001501 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001502 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001503 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001504 true /* is_load */, true /* is64bit */);
1505 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001506 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001507 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001508 x86op = GetOpcode(op, rl_dest, rl_src, true);
1509 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001510 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1511 true /* is_load */, true /* is64bit */);
1512 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1513 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001514 }
buzbee2700f7e2014-03-07 09:46:20 -08001515 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001516}
1517
Mark Mendelle02d48f2014-01-15 11:19:23 -08001518void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1519 RegLocation rl_src2, Instruction::Code op,
1520 bool is_commutative) {
1521 // Is this really a 2 operand operation?
1522 switch (op) {
1523 case Instruction::ADD_LONG_2ADDR:
1524 case Instruction::SUB_LONG_2ADDR:
1525 case Instruction::AND_LONG_2ADDR:
1526 case Instruction::OR_LONG_2ADDR:
1527 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001528 if (GenerateTwoOperandInstructions()) {
1529 GenLongArith(rl_dest, rl_src2, op);
1530 return;
1531 }
1532 break;
1533
Mark Mendelle02d48f2014-01-15 11:19:23 -08001534 default:
1535 break;
1536 }
1537
1538 if (rl_dest.location == kLocPhysReg) {
1539 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1540
1541 // We are about to clobber the LHS, so it needs to be a temp.
1542 rl_result = ForceTempWide(rl_result);
1543
1544 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001545 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001546 GenLongRegOrMemOp(rl_result, rl_src2, op);
1547
1548 // And now record that the result is in the temp.
1549 StoreFinalValueWide(rl_dest, rl_result);
1550 return;
1551 }
1552
1553 // It wasn't in registers, so it better be in memory.
1554 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1555 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001556 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1557 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001558
1559 // Get one of the source operands into temporary register.
1560 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001561 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001562 if (IsTemp(rl_src1.reg)) {
1563 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1564 } else if (is_commutative) {
1565 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1566 // We need at least one of them to be a temporary.
1567 if (!IsTemp(rl_src2.reg)) {
1568 rl_src1 = ForceTempWide(rl_src1);
1569 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1570 } else {
1571 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1572 StoreFinalValueWide(rl_dest, rl_src2);
1573 return;
1574 }
1575 } else {
1576 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001577 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001578 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001579 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001580 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001581 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1582 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1583 } else if (is_commutative) {
1584 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1585 // We need at least one of them to be a temporary.
1586 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1587 rl_src1 = ForceTempWide(rl_src1);
1588 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1589 } else {
1590 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1591 StoreFinalValueWide(rl_dest, rl_src2);
1592 return;
1593 }
1594 } else {
1595 // Need LHS to be the temp.
1596 rl_src1 = ForceTempWide(rl_src1);
1597 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1598 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001599 }
1600
1601 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001602}
1603
Mark Mendelle02d48f2014-01-15 11:19:23 -08001604void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001605 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001606 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1607}
1608
1609void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1610 RegLocation rl_src1, RegLocation rl_src2) {
1611 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1612}
1613
1614void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1615 RegLocation rl_src1, RegLocation rl_src2) {
1616 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1617}
1618
1619void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1620 RegLocation rl_src1, RegLocation rl_src2) {
1621 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1622}
1623
1624void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1625 RegLocation rl_src1, RegLocation rl_src2) {
1626 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001627}
1628
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001629void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001630 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001631 rl_src = LoadValueWide(rl_src, kCoreReg);
1632 RegLocation rl_result;
1633 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1634 OpRegCopy(rl_result.reg, rl_src.reg);
1635 OpReg(kOpNot, rl_result.reg);
1636 StoreValueWide(rl_dest, rl_result);
1637 } else {
1638 LOG(FATAL) << "Unexpected use GenNotLong()";
1639 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001640}
1641
1642void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1643 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001644 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001645 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1646 return;
1647 }
1648
1649 // We have to use fixed registers, so flush all the temps.
1650 FlushAllRegs();
1651 LockCallTemps(); // Prepare for explicit register usage.
1652
1653 // Load LHS into RAX.
1654 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1655
1656 // Load RHS into RCX.
1657 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1658
1659 // Copy LHS sign bit into RDX.
1660 NewLIR0(kx86Cqo64Da);
1661
1662 // Handle division by zero case.
1663 GenDivZeroCheckWide(rs_r1q);
1664
1665 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1666 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1667 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1668
1669 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001670 LoadConstantWide(rs_r6q, 0x8000000000000000);
1671 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001672 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1673
1674 // In 0x8000000000000000/-1 case.
1675 if (!is_div) {
1676 // For DIV, RAX is already right. For REM, we need RDX 0.
1677 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1678 }
1679 LIR* done = NewLIR1(kX86Jmp8, 0);
1680
1681 // Expected case.
1682 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1683 minint_branch->target = minus_one_branch->target;
1684 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1685 done->target = NewLIR0(kPseudoTargetLabel);
1686
1687 // Result is in RAX for div and RDX for rem.
1688 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1689 if (!is_div) {
1690 rl_result.reg.SetReg(r2q);
1691 }
1692
1693 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001694}
1695
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001696void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001697 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001698 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001699 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001700 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1701 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1702 } else {
1703 rl_result = ForceTempWide(rl_src);
1704 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1705 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1706 // The registers are the same, so we would clobber it before the use.
1707 RegStorage temp_reg = AllocTemp();
1708 OpRegCopy(temp_reg, rl_result.reg);
1709 rl_result.reg.SetHighReg(temp_reg.GetReg());
1710 }
1711 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1712 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1713 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001714 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001715 StoreValueWide(rl_dest, rl_result);
1716}
1717
buzbee091cc402014-03-31 10:14:40 -07001718void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001719 DCHECK_EQ(kX86, cu_->instruction_set);
1720 X86OpCode opcode = kX86Bkpt;
1721 switch (op) {
1722 case kOpCmp: opcode = kX86Cmp32RT; break;
1723 case kOpMov: opcode = kX86Mov32RT; break;
1724 default:
1725 LOG(FATAL) << "Bad opcode: " << op;
1726 break;
1727 }
1728 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1729}
1730
1731void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1732 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001733 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001734 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001735 switch (op) {
1736 case kOpCmp: opcode = kX86Cmp64RT; break;
1737 case kOpMov: opcode = kX86Mov64RT; break;
1738 default:
1739 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1740 break;
1741 }
1742 } else {
1743 switch (op) {
1744 case kOpCmp: opcode = kX86Cmp32RT; break;
1745 case kOpMov: opcode = kX86Mov32RT; break;
1746 default:
1747 LOG(FATAL) << "Bad opcode: " << op;
1748 break;
1749 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001750 }
buzbee091cc402014-03-31 10:14:40 -07001751 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001752}
1753
1754/*
1755 * Generate array load
1756 */
1757void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001758 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001759 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001760 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001761 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001762 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001763
Mark Mendell343adb52013-12-18 06:02:17 -08001764 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001765 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001766 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1767 } else {
1768 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1769 }
1770
Mark Mendell343adb52013-12-18 06:02:17 -08001771 bool constant_index = rl_index.is_const;
1772 int32_t constant_index_value = 0;
1773 if (!constant_index) {
1774 rl_index = LoadValue(rl_index, kCoreReg);
1775 } else {
1776 constant_index_value = mir_graph_->ConstantValue(rl_index);
1777 // If index is constant, just fold it into the data offset
1778 data_offset += constant_index_value << scale;
1779 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001780 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001781 }
1782
Brian Carlstrom7940e442013-07-12 13:46:57 -07001783 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001784 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001785
1786 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001787 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001788 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001789 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001790 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001791 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001792 }
Mark Mendell343adb52013-12-18 06:02:17 -08001793 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001794 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001795 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001796 StoreValueWide(rl_dest, rl_result);
1797 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001798 StoreValue(rl_dest, rl_result);
1799 }
1800}
1801
1802/*
1803 * Generate array store
1804 *
1805 */
1806void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001807 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001808 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001809 int len_offset = mirror::Array::LengthOffset().Int32Value();
1810 int data_offset;
1811
buzbee695d13a2014-04-19 13:32:20 -07001812 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001813 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1814 } else {
1815 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1816 }
1817
buzbeea0cd2d72014-06-01 09:33:49 -07001818 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001819 bool constant_index = rl_index.is_const;
1820 int32_t constant_index_value = 0;
1821 if (!constant_index) {
1822 rl_index = LoadValue(rl_index, kCoreReg);
1823 } else {
1824 // If index is constant, just fold it into the data offset
1825 constant_index_value = mir_graph_->ConstantValue(rl_index);
1826 data_offset += constant_index_value << scale;
1827 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001828 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001829 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001830
1831 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001832 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001833
1834 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001835 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001836 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001837 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001838 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001839 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001840 }
buzbee695d13a2014-04-19 13:32:20 -07001841 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001842 rl_src = LoadValueWide(rl_src, reg_class);
1843 } else {
1844 rl_src = LoadValue(rl_src, reg_class);
1845 }
1846 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001847 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001848 RegStorage temp = AllocTemp();
1849 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001850 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001851 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001852 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001853 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001854 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001855 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001856 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001857 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001858 }
buzbee2700f7e2014-03-07 09:46:20 -08001859 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001860 }
1861}
1862
Mark Mendell4708dcd2014-01-22 09:05:18 -08001863RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1864 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001865 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001866 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001867 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1868 switch (opcode) {
1869 case Instruction::SHL_LONG:
1870 case Instruction::SHL_LONG_2ADDR:
1871 op = kOpLsl;
1872 break;
1873 case Instruction::SHR_LONG:
1874 case Instruction::SHR_LONG_2ADDR:
1875 op = kOpAsr;
1876 break;
1877 case Instruction::USHR_LONG:
1878 case Instruction::USHR_LONG_2ADDR:
1879 op = kOpLsr;
1880 break;
1881 default:
1882 LOG(FATAL) << "Unexpected case";
1883 }
1884 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1885 } else {
1886 switch (opcode) {
1887 case Instruction::SHL_LONG:
1888 case Instruction::SHL_LONG_2ADDR:
1889 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1890 if (shift_amount == 32) {
1891 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1892 LoadConstant(rl_result.reg.GetLow(), 0);
1893 } else if (shift_amount > 31) {
1894 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1895 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1896 LoadConstant(rl_result.reg.GetLow(), 0);
1897 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001898 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001899 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1900 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1901 shift_amount);
1902 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1903 }
1904 break;
1905 case Instruction::SHR_LONG:
1906 case Instruction::SHR_LONG_2ADDR:
1907 if (shift_amount == 32) {
1908 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1909 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1910 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1911 } else if (shift_amount > 31) {
1912 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1913 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1914 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1915 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1916 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001917 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001918 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1919 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1920 shift_amount);
1921 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1922 }
1923 break;
1924 case Instruction::USHR_LONG:
1925 case Instruction::USHR_LONG_2ADDR:
1926 if (shift_amount == 32) {
1927 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1928 LoadConstant(rl_result.reg.GetHigh(), 0);
1929 } else if (shift_amount > 31) {
1930 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1931 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1932 LoadConstant(rl_result.reg.GetHigh(), 0);
1933 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001934 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001935 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1936 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1937 shift_amount);
1938 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1939 }
1940 break;
1941 default:
1942 LOG(FATAL) << "Unexpected case";
1943 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001944 }
1945 return rl_result;
1946}
1947
Brian Carlstrom7940e442013-07-12 13:46:57 -07001948void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001949 RegLocation rl_src, RegLocation rl_shift) {
1950 // Per spec, we only care about low 6 bits of shift amount.
1951 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1952 if (shift_amount == 0) {
1953 rl_src = LoadValueWide(rl_src, kCoreReg);
1954 StoreValueWide(rl_dest, rl_src);
1955 return;
1956 } else if (shift_amount == 1 &&
1957 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1958 // Need to handle this here to avoid calling StoreValueWide twice.
1959 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1960 return;
1961 }
1962 if (BadOverlap(rl_src, rl_dest)) {
1963 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1964 return;
1965 }
1966 rl_src = LoadValueWide(rl_src, kCoreReg);
1967 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1968 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001969}
1970
1971void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001972 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001973 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001974 switch (opcode) {
1975 case Instruction::ADD_LONG:
1976 case Instruction::AND_LONG:
1977 case Instruction::OR_LONG:
1978 case Instruction::XOR_LONG:
1979 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001980 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001981 } else {
1982 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001983 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001984 }
1985 break;
1986 case Instruction::SUB_LONG:
1987 case Instruction::SUB_LONG_2ADDR:
1988 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001989 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001990 } else {
1991 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001992 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001993 }
1994 break;
1995 case Instruction::ADD_LONG_2ADDR:
1996 case Instruction::OR_LONG_2ADDR:
1997 case Instruction::XOR_LONG_2ADDR:
1998 case Instruction::AND_LONG_2ADDR:
1999 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002000 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002001 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002002 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07002003 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002004 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002005 } else {
2006 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002007 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002008 }
2009 break;
2010 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002011 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002012 break;
2013 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002014
2015 if (!isConstSuccess) {
2016 // Default - bail to non-const handler.
2017 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2018 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002019}
2020
2021bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2022 switch (op) {
2023 case Instruction::AND_LONG_2ADDR:
2024 case Instruction::AND_LONG:
2025 return value == -1;
2026 case Instruction::OR_LONG:
2027 case Instruction::OR_LONG_2ADDR:
2028 case Instruction::XOR_LONG:
2029 case Instruction::XOR_LONG_2ADDR:
2030 return value == 0;
2031 default:
2032 return false;
2033 }
2034}
2035
2036X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2037 bool is_high_op) {
2038 bool rhs_in_mem = rhs.location != kLocPhysReg;
2039 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002040 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002041 DCHECK(!rhs_in_mem || !dest_in_mem);
2042 switch (op) {
2043 case Instruction::ADD_LONG:
2044 case Instruction::ADD_LONG_2ADDR:
2045 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002046 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002047 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002048 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002049 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002050 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002051 case Instruction::SUB_LONG:
2052 case Instruction::SUB_LONG_2ADDR:
2053 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002054 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002055 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002056 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002057 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002058 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002059 case Instruction::AND_LONG_2ADDR:
2060 case Instruction::AND_LONG:
2061 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002062 return is64Bit ? kX86And64MR : kX86And32MR;
2063 }
2064 if (is64Bit) {
2065 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002066 }
2067 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2068 case Instruction::OR_LONG:
2069 case Instruction::OR_LONG_2ADDR:
2070 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002071 return is64Bit ? kX86Or64MR : kX86Or32MR;
2072 }
2073 if (is64Bit) {
2074 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002075 }
2076 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2077 case Instruction::XOR_LONG:
2078 case Instruction::XOR_LONG_2ADDR:
2079 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002080 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2081 }
2082 if (is64Bit) {
2083 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002084 }
2085 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2086 default:
2087 LOG(FATAL) << "Unexpected opcode: " << op;
2088 return kX86Add32RR;
2089 }
2090}
2091
2092X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2093 int32_t value) {
2094 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002095 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002096 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002097 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002098 switch (op) {
2099 case Instruction::ADD_LONG:
2100 case Instruction::ADD_LONG_2ADDR:
2101 if (byte_imm) {
2102 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002103 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002104 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002105 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002106 }
2107 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002108 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002109 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002110 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002111 case Instruction::SUB_LONG:
2112 case Instruction::SUB_LONG_2ADDR:
2113 if (byte_imm) {
2114 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002115 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002116 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002117 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002118 }
2119 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002120 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002121 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002122 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002123 case Instruction::AND_LONG_2ADDR:
2124 case Instruction::AND_LONG:
2125 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002126 if (is64Bit) {
2127 return in_mem ? kX86And64MI8 : kX86And64RI8;
2128 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002129 return in_mem ? kX86And32MI8 : kX86And32RI8;
2130 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002131 if (is64Bit) {
2132 return in_mem ? kX86And64MI : kX86And64RI;
2133 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002134 return in_mem ? kX86And32MI : kX86And32RI;
2135 case Instruction::OR_LONG:
2136 case Instruction::OR_LONG_2ADDR:
2137 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002138 if (is64Bit) {
2139 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2140 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002141 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2142 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002143 if (is64Bit) {
2144 return in_mem ? kX86Or64MI : kX86Or64RI;
2145 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002146 return in_mem ? kX86Or32MI : kX86Or32RI;
2147 case Instruction::XOR_LONG:
2148 case Instruction::XOR_LONG_2ADDR:
2149 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002150 if (is64Bit) {
2151 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2152 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002153 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2154 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002155 if (is64Bit) {
2156 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2157 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002158 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2159 default:
2160 LOG(FATAL) << "Unexpected opcode: " << op;
2161 return kX86Add32MI;
2162 }
2163}
2164
Chao-ying Fua0147762014-06-06 18:38:49 -07002165bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002166 DCHECK(rl_src.is_const);
2167 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002168
Elena Sayapinadd644502014-07-01 18:39:52 +07002169 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002170 // We can do with imm only if it fits 32 bit
2171 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2172 return false;
2173 }
2174
2175 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2176
2177 if ((rl_dest.location == kLocDalvikFrame) ||
2178 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002179 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002180 int displacement = SRegOffset(rl_dest.s_reg_low);
2181
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002182 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002183 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2184 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2185 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2186 true /* is_load */, true /* is64bit */);
2187 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2188 false /* is_load */, true /* is64bit */);
2189 return true;
2190 }
2191
2192 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2193 DCHECK_EQ(rl_result.location, kLocPhysReg);
2194 DCHECK(!rl_result.reg.IsFloat());
2195
2196 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2197 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2198
2199 StoreValueWide(rl_dest, rl_result);
2200 return true;
2201 }
2202
Mark Mendelle02d48f2014-01-15 11:19:23 -08002203 int32_t val_lo = Low32Bits(val);
2204 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002205 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002206
2207 // Can we just do this into memory?
2208 if ((rl_dest.location == kLocDalvikFrame) ||
2209 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002210 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002211 int displacement = SRegOffset(rl_dest.s_reg_low);
2212
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002213 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002214 if (!IsNoOp(op, val_lo)) {
2215 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002216 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002217 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002218 true /* is_load */, true /* is64bit */);
2219 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002220 false /* is_load */, true /* is64bit */);
2221 }
2222 if (!IsNoOp(op, val_hi)) {
2223 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002224 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002225 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002226 true /* is_load */, true /* is64bit */);
2227 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002228 false /* is_load */, true /* is64bit */);
2229 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002230 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002231 }
2232
2233 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2234 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002235 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002236
2237 if (!IsNoOp(op, val_lo)) {
2238 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002239 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002240 }
2241 if (!IsNoOp(op, val_hi)) {
2242 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002243 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002244 }
2245 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002246 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002247}
2248
Chao-ying Fua0147762014-06-06 18:38:49 -07002249bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002250 RegLocation rl_src2, Instruction::Code op) {
2251 DCHECK(rl_src2.is_const);
2252 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002253
Elena Sayapinadd644502014-07-01 18:39:52 +07002254 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002255 // We can do with imm only if it fits 32 bit
2256 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2257 return false;
2258 }
2259 if (rl_dest.location == kLocPhysReg &&
2260 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2261 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002262 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002263 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2264 StoreFinalValueWide(rl_dest, rl_dest);
2265 return true;
2266 }
2267
2268 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2269 // We need the values to be in a temporary
2270 RegLocation rl_result = ForceTempWide(rl_src1);
2271
2272 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2273 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2274
2275 StoreFinalValueWide(rl_dest, rl_result);
2276 return true;
2277 }
2278
Mark Mendelle02d48f2014-01-15 11:19:23 -08002279 int32_t val_lo = Low32Bits(val);
2280 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002281 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2282 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002283
2284 // Can we do this directly into the destination registers?
2285 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002286 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002287 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002288 if (!IsNoOp(op, val_lo)) {
2289 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002290 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002291 }
2292 if (!IsNoOp(op, val_hi)) {
2293 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002294 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002295 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002296
2297 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002298 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002299 }
2300
2301 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2302 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2303
2304 // We need the values to be in a temporary
2305 RegLocation rl_result = ForceTempWide(rl_src1);
2306 if (!IsNoOp(op, val_lo)) {
2307 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002308 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002309 }
2310 if (!IsNoOp(op, val_hi)) {
2311 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002312 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002313 }
2314
2315 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002316 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002317}
2318
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002319// For final classes there are no sub-classes to check and so we can answer the instance-of
2320// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2321void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2322 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002323 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002324 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002325 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002326
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002327 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002328 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
Dmitry Petrochenko407f5c12014-07-01 01:21:38 +07002329 if (result_reg.GetRegNum() == object_32reg.GetRegNum() || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002330 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002331 }
2332
2333 // Assume that there is no match.
2334 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002335 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002336
Mark Mendellade54a22014-06-09 12:49:55 -04002337 // We will use this register to compare to memory below.
2338 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2339 // For this reason, force allocation of a 32 bit register to use, so that the
2340 // compare to memory will be done using a 32 bit comparision.
2341 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2342 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002343
2344 // If Method* is already in a register, we can save a copy.
2345 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002346 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2347 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002348
2349 if (rl_method.location == kLocPhysReg) {
2350 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002351 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002352 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002353 } else {
buzbee695d13a2014-04-19 13:32:20 -07002354 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002355 check_class, kNotVolatile);
2356 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002357 }
2358 } else {
2359 LoadCurrMethodDirect(check_class);
2360 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002361 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002362 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002363 } else {
buzbee695d13a2014-04-19 13:32:20 -07002364 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002365 check_class, kNotVolatile);
2366 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002367 }
2368 }
2369
2370 // Compare the computed class to the class in the object.
2371 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002372 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002373
2374 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002375 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002376
2377 LIR* target = NewLIR0(kPseudoTargetLabel);
2378 null_branchover->target = target;
2379 FreeTemp(check_class);
2380 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002381 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002382 FreeTemp(result_reg);
2383 }
2384 StoreValue(rl_dest, rl_result);
2385}
2386
Mark Mendell6607d972014-02-10 06:54:18 -08002387void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2388 bool type_known_abstract, bool use_declaring_class,
2389 bool can_assume_type_is_in_dex_cache,
2390 uint32_t type_idx, RegLocation rl_dest,
2391 RegLocation rl_src) {
2392 FlushAllRegs();
2393 // May generate a call - use explicit registers.
2394 LockCallTemps();
Chao-ying Fua77ee512014-07-01 17:43:41 -07002395 RegStorage method_reg = TargetRefReg(kArg1); // kArg1 gets current Method*.
2396 LoadCurrMethodDirect(method_reg);
2397 RegStorage class_reg = TargetRefReg(kArg2); // kArg2 will hold the Class*.
2398 RegStorage ref_reg = TargetRefReg(kArg0); // kArg2 will hold the ref.
Mark Mendell6607d972014-02-10 06:54:18 -08002399 // Reference must end up in kArg0.
2400 if (needs_access_check) {
2401 // Check we have access to type_idx and if not throw IllegalAccessError,
2402 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002403 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002404 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2405 type_idx, true);
2406 } else {
2407 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2408 type_idx, true);
2409 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002410 OpRegCopy(class_reg, TargetRefReg(kRet0));
2411 LoadValueDirectFixed(rl_src, ref_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002412 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002413 LoadValueDirectFixed(rl_src, ref_reg);
2414 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002415 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002416 } else {
2417 // Load dex cache entry into class_reg (kArg2).
Chao-ying Fua77ee512014-07-01 17:43:41 -07002418 LoadValueDirectFixed(rl_src, ref_reg);
2419 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002420 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002421 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002422 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2423 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Andreas Gampe3c12c512014-06-24 18:46:29 +00002424 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002425 if (!can_assume_type_is_in_dex_cache) {
2426 // Need to test presence of type in dex cache at runtime.
2427 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2428 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002429 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002430 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2431 } else {
2432 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2433 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002434 OpRegCopy(class_reg, TargetRefReg(kRet0)); // Align usage with fast path.
2435 LoadValueDirectFixed(rl_src, ref_reg); /* Reload Ref. */
Mark Mendell6607d972014-02-10 06:54:18 -08002436 // Rejoin code paths
2437 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2438 hop_branch->target = hop_target;
2439 }
2440 }
2441 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002442 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002443
Alexei Zavjalov95455002014-06-09 23:27:46 +07002444 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
Elena Sayapinadd644502014-07-01 18:39:52 +07002445 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002446 OpRegCopy(rl_result.reg, ref_reg);
Alexei Zavjalov95455002014-06-09 23:27:46 +07002447 }
2448
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002449 // For 32-bit, SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002450 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002451
2452 // Is the class NULL?
Chao-ying Fua77ee512014-07-01 17:43:41 -07002453 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002454
Chao-ying Fua77ee512014-07-01 17:43:41 -07002455 RegStorage ref_class_reg = TargetRefReg(kArg1); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002456 /* Load object->klass_. */
2457 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002458 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(), ref_class_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +00002459 kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002460 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2461 LIR* branchover = nullptr;
2462 if (type_known_final) {
2463 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002464 LoadConstant(rl_result.reg, 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002465 OpRegReg(kOpCmp, ref_class_reg, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002466 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002467 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002468 } else {
2469 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002470 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002471 branchover = OpCmpBranch(kCondEq, ref_class_reg, class_reg, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002472 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002473 OpRegCopy(TargetRefReg(kArg0), class_reg);
buzbee33ae5582014-06-12 14:56:32 -07002474 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002475 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2476 } else {
2477 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2478 }
Mark Mendell6607d972014-02-10 06:54:18 -08002479 }
2480 // TODO: only clobber when type isn't final?
2481 ClobberCallerSave();
2482 /* Branch targets here. */
2483 LIR* target = NewLIR0(kPseudoTargetLabel);
2484 StoreValue(rl_dest, rl_result);
2485 branch1->target = target;
2486 if (branchover != nullptr) {
2487 branchover->target = target;
2488 }
2489}
2490
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002491void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2492 RegLocation rl_lhs, RegLocation rl_rhs) {
2493 OpKind op = kOpBkpt;
2494 bool is_div_rem = false;
2495 bool unary = false;
2496 bool shift_op = false;
2497 bool is_two_addr = false;
2498 RegLocation rl_result;
2499 switch (opcode) {
2500 case Instruction::NEG_INT:
2501 op = kOpNeg;
2502 unary = true;
2503 break;
2504 case Instruction::NOT_INT:
2505 op = kOpMvn;
2506 unary = true;
2507 break;
2508 case Instruction::ADD_INT_2ADDR:
2509 is_two_addr = true;
2510 // Fallthrough
2511 case Instruction::ADD_INT:
2512 op = kOpAdd;
2513 break;
2514 case Instruction::SUB_INT_2ADDR:
2515 is_two_addr = true;
2516 // Fallthrough
2517 case Instruction::SUB_INT:
2518 op = kOpSub;
2519 break;
2520 case Instruction::MUL_INT_2ADDR:
2521 is_two_addr = true;
2522 // Fallthrough
2523 case Instruction::MUL_INT:
2524 op = kOpMul;
2525 break;
2526 case Instruction::DIV_INT_2ADDR:
2527 is_two_addr = true;
2528 // Fallthrough
2529 case Instruction::DIV_INT:
2530 op = kOpDiv;
2531 is_div_rem = true;
2532 break;
2533 /* NOTE: returns in kArg1 */
2534 case Instruction::REM_INT_2ADDR:
2535 is_two_addr = true;
2536 // Fallthrough
2537 case Instruction::REM_INT:
2538 op = kOpRem;
2539 is_div_rem = true;
2540 break;
2541 case Instruction::AND_INT_2ADDR:
2542 is_two_addr = true;
2543 // Fallthrough
2544 case Instruction::AND_INT:
2545 op = kOpAnd;
2546 break;
2547 case Instruction::OR_INT_2ADDR:
2548 is_two_addr = true;
2549 // Fallthrough
2550 case Instruction::OR_INT:
2551 op = kOpOr;
2552 break;
2553 case Instruction::XOR_INT_2ADDR:
2554 is_two_addr = true;
2555 // Fallthrough
2556 case Instruction::XOR_INT:
2557 op = kOpXor;
2558 break;
2559 case Instruction::SHL_INT_2ADDR:
2560 is_two_addr = true;
2561 // Fallthrough
2562 case Instruction::SHL_INT:
2563 shift_op = true;
2564 op = kOpLsl;
2565 break;
2566 case Instruction::SHR_INT_2ADDR:
2567 is_two_addr = true;
2568 // Fallthrough
2569 case Instruction::SHR_INT:
2570 shift_op = true;
2571 op = kOpAsr;
2572 break;
2573 case Instruction::USHR_INT_2ADDR:
2574 is_two_addr = true;
2575 // Fallthrough
2576 case Instruction::USHR_INT:
2577 shift_op = true;
2578 op = kOpLsr;
2579 break;
2580 default:
2581 LOG(FATAL) << "Invalid word arith op: " << opcode;
2582 }
2583
Mark Mendelle87f9b52014-04-30 14:13:18 -04002584 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002585 if (!is_two_addr &&
2586 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2587 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002588 is_two_addr = true;
2589 }
2590
2591 if (!GenerateTwoOperandInstructions()) {
2592 is_two_addr = false;
2593 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002594
2595 // Get the div/rem stuff out of the way.
2596 if (is_div_rem) {
2597 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2598 StoreValue(rl_dest, rl_result);
2599 return;
2600 }
2601
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002602 // If we generate any memory access below, it will reference a dalvik reg.
2603 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2604
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002605 if (unary) {
2606 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002607 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002608 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002609 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002610 } else {
2611 if (shift_op) {
2612 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002613 RegStorage t_reg = TargetReg(kCount, false); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002614 LoadValueDirectFixed(rl_rhs, t_reg);
2615 if (is_two_addr) {
2616 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002617 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002618 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2619 if (rl_result.location != kLocPhysReg) {
2620 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002621 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002622 FreeTemp(t_reg);
2623 return;
buzbee091cc402014-03-31 10:14:40 -07002624 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002625 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002626 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002627 FreeTemp(t_reg);
2628 StoreFinalValue(rl_dest, rl_result);
2629 return;
2630 }
2631 }
2632 // Three address form, or we can't do directly.
2633 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2634 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002635 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002636 FreeTemp(t_reg);
2637 } else {
2638 // Multiply is 3 operand only (sort of).
2639 if (is_two_addr && op != kOpMul) {
2640 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002641 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002642 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002643 // Ensure res is in a core reg
2644 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002645 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002646 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002647 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002648 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002649 StoreFinalValue(rl_dest, rl_result);
2650 return;
buzbee091cc402014-03-31 10:14:40 -07002651 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002652 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002653 StoreFinalValue(rl_dest, rl_result);
2654 return;
2655 }
2656 }
2657 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002658 // It might happen rl_rhs and rl_dest are the same VR
2659 // in this case rl_dest is in reg after LoadValue while
2660 // rl_result is not updated yet, so do this
2661 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002662 if (rl_result.location != kLocPhysReg) {
2663 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002664 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002665 return;
buzbee091cc402014-03-31 10:14:40 -07002666 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002667 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002668 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002669 StoreFinalValue(rl_dest, rl_result);
2670 return;
2671 } else {
2672 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2673 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002674 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002675 }
2676 } else {
2677 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002678 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2679 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002680 // We can't optimize with FP registers.
2681 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2682 // Something is difficult, so fall back to the standard case.
2683 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2684 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2685 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002686 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002687 } else {
2688 // We can optimize by moving to result and using memory operands.
2689 if (rl_rhs.location != kLocPhysReg) {
2690 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002691 // We should be careful with order here
2692 // If rl_dest and rl_lhs points to the same VR we should load first
2693 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002694 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2695 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002696 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2697 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002698 // No-op if these are the same.
2699 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002700 } else {
2701 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002702 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002703 }
buzbee2700f7e2014-03-07 09:46:20 -08002704 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002705 } else if (rl_lhs.location != kLocPhysReg) {
2706 // RHS is in a register; LHS is in memory.
2707 if (op != kOpSub) {
2708 // Force RHS into result and operate on memory.
2709 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002710 OpRegCopy(rl_result.reg, rl_rhs.reg);
2711 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002712 } else {
2713 // Subtraction isn't commutative.
2714 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2715 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2716 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002717 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002718 }
2719 } else {
2720 // Both are in registers.
2721 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2722 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2723 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002724 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002725 }
2726 }
2727 }
2728 }
2729 }
2730 StoreValue(rl_dest, rl_result);
2731}
2732
2733bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2734 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002735 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002736 return false;
2737 }
buzbee091cc402014-03-31 10:14:40 -07002738 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002739 return false;
2740 }
2741
2742 // Everything will be fine :-).
2743 return true;
2744}
Chao-ying Fua0147762014-06-06 18:38:49 -07002745
2746void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002747 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002748 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2749 return;
2750 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002751 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002752 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2753 if (rl_src.location == kLocPhysReg) {
2754 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2755 } else {
2756 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002757 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002758 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2759 displacement + LOWORD_OFFSET);
2760 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2761 true /* is_load */, true /* is_64bit */);
2762 }
2763 StoreValueWide(rl_dest, rl_result);
2764}
2765
2766void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2767 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002768 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002769 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2770 return;
2771 }
2772
2773 bool is_two_addr = false;
2774 OpKind op = kOpBkpt;
2775 RegLocation rl_result;
2776
2777 switch (opcode) {
2778 case Instruction::SHL_LONG_2ADDR:
2779 is_two_addr = true;
2780 // Fallthrough
2781 case Instruction::SHL_LONG:
2782 op = kOpLsl;
2783 break;
2784 case Instruction::SHR_LONG_2ADDR:
2785 is_two_addr = true;
2786 // Fallthrough
2787 case Instruction::SHR_LONG:
2788 op = kOpAsr;
2789 break;
2790 case Instruction::USHR_LONG_2ADDR:
2791 is_two_addr = true;
2792 // Fallthrough
2793 case Instruction::USHR_LONG:
2794 op = kOpLsr;
2795 break;
2796 default:
2797 op = kOpBkpt;
2798 }
2799
2800 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002801 RegStorage t_reg = TargetReg(kCount, false); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002802 LoadValueDirectFixed(rl_shift, t_reg);
2803 if (is_two_addr) {
2804 // Can we do this directly into memory?
2805 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2806 if (rl_result.location != kLocPhysReg) {
2807 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002808 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002809 OpMemReg(op, rl_result, t_reg.GetReg());
2810 } else if (!rl_result.reg.IsFloat()) {
2811 // Can do this directly into the result register
2812 OpRegReg(op, rl_result.reg, t_reg);
2813 StoreFinalValueWide(rl_dest, rl_result);
2814 }
2815 } else {
2816 // Three address form, or we can't do directly.
2817 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2818 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2819 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2820 StoreFinalValueWide(rl_dest, rl_result);
2821 }
2822
2823 FreeTemp(t_reg);
2824}
2825
Brian Carlstrom7940e442013-07-12 13:46:57 -07002826} // namespace art