blob: 1c63da40d3b75aaaf54abc3d40ab623cbe644848 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Mingyao Yang98d1cc82014-05-15 17:02:16 -070022#include "mirror/art_method.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "mirror/array.h"
24#include "x86_lir.h"
25
26namespace art {
27
28/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070029 * Compare two 64-bit values
30 * x = y return 0
31 * x < y return -1
32 * x > y return 1
33 */
34void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070035 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070036 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070037 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
38 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
39 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070040 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070041 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
42 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
43 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
44 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
45 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070046
Chao-ying Fua0147762014-06-06 18:38:49 -070047 StoreValue(rl_dest, rl_result);
48 FreeTemp(temp_reg);
49 return;
50 }
51
Brian Carlstrom7940e442013-07-12 13:46:57 -070052 FlushAllRegs();
53 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070054 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
55 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080056 LoadValueDirectWideFixed(rl_src1, r_tmp1);
57 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080059 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
60 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070061 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
62 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080063 OpReg(kOpNeg, rs_r2); // r2 = -r2
64 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070065 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080067 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070068 RegLocation rl_result = LocCReturn();
69 StoreValue(rl_dest, rl_result);
70}
71
72X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
73 switch (cond) {
74 case kCondEq: return kX86CondEq;
75 case kCondNe: return kX86CondNe;
76 case kCondCs: return kX86CondC;
77 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000078 case kCondUlt: return kX86CondC;
79 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 case kCondMi: return kX86CondS;
81 case kCondPl: return kX86CondNs;
82 case kCondVs: return kX86CondO;
83 case kCondVc: return kX86CondNo;
84 case kCondHi: return kX86CondA;
85 case kCondLs: return kX86CondBe;
86 case kCondGe: return kX86CondGe;
87 case kCondLt: return kX86CondL;
88 case kCondGt: return kX86CondG;
89 case kCondLe: return kX86CondLe;
90 case kCondAl:
91 case kCondNv: LOG(FATAL) << "Should not reach here";
92 }
93 return kX86CondO;
94}
95
buzbee2700f7e2014-03-07 09:46:20 -080096LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070097 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 X86ConditionCode cc = X86ConditionEncoding(cond);
99 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
100 cc);
101 branch->target = target;
102 return branch;
103}
104
buzbee2700f7e2014-03-07 09:46:20 -0800105LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700106 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
108 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700109 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700111 if (reg.Is64Bit()) {
112 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
113 } else {
114 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
115 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 }
117 X86ConditionCode cc = X86ConditionEncoding(cond);
118 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
119 branch->target = target;
120 return branch;
121}
122
buzbee2700f7e2014-03-07 09:46:20 -0800123LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
124 // If src or dest is a pair, we'll be using low reg.
125 if (r_dest.IsPair()) {
126 r_dest = r_dest.GetLow();
127 }
128 if (r_src.IsPair()) {
129 r_src = r_src.GetLow();
130 }
buzbee091cc402014-03-31 10:14:40 -0700131 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700133 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800134 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800135 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 res->flags.is_nop = true;
137 }
138 return res;
139}
140
buzbee7a11ab02014-04-28 20:02:38 -0700141void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
142 if (r_dest != r_src) {
143 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
144 AppendLIR(res);
145 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146}
147
buzbee2700f7e2014-03-07 09:46:20 -0800148void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700149 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700150 bool dest_fp = r_dest.IsFloat();
151 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700152 if (dest_fp) {
153 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700154 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700156 // TODO: Prevent this from happening in the code. The result is often
157 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700158 if (!r_src.IsPair()) {
159 DCHECK(!r_dest.IsPair());
160 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
161 } else {
162 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
163 RegStorage r_tmp = AllocTempDouble();
164 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
165 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
166 FreeTemp(r_tmp);
167 }
buzbee7a11ab02014-04-28 20:02:38 -0700168 }
169 } else {
170 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700171 if (!r_dest.IsPair()) {
172 DCHECK(!r_src.IsPair());
173 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700174 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700175 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
176 RegStorage temp_reg = AllocTempDouble();
177 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
178 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
179 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
180 }
181 } else {
182 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
183 if (!r_src.IsPair()) {
184 // Just copy the register directly.
185 OpRegCopy(r_dest, r_src);
186 } else {
187 // Handle overlap
188 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
189 r_src.GetLowReg() == r_dest.GetHighReg()) {
190 // Deal with cycles.
191 RegStorage temp_reg = AllocTemp();
192 OpRegCopy(temp_reg, r_dest.GetHigh());
193 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
194 OpRegCopy(r_dest.GetLow(), temp_reg);
195 FreeTemp(temp_reg);
196 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
197 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
198 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
199 } else {
200 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
201 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
202 }
buzbee7a11ab02014-04-28 20:02:38 -0700203 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204 }
205 }
206 }
207}
208
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700209void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800210 RegLocation rl_result;
211 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
212 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700213 // Avoid using float regs here.
214 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
215 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
216 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000217 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800218
219 // The kMirOpSelect has two variants, one for constants and one for moves.
220 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
221
222 if (is_constant_case) {
223 int true_val = mir->dalvikInsn.vB;
224 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700225 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800226
227 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000228 * For ccode == kCondEq:
229 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800230 * 1) When the true case is zero and result_reg is not same as src_reg:
231 * xor result_reg, result_reg
232 * cmp $0, src_reg
233 * mov t1, $false_case
234 * cmovnz result_reg, t1
235 * 2) When the false case is zero and result_reg is not same as src_reg:
236 * xor result_reg, result_reg
237 * cmp $0, src_reg
238 * mov t1, $true_case
239 * cmovz result_reg, t1
240 * 3) All other cases (we do compare first to set eflags):
241 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000242 * mov result_reg, $false_case
243 * mov t1, $true_case
244 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800245 */
buzbeea0cd2d72014-06-01 09:33:49 -0700246 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
247 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800248 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700249 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800250 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
251 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
252 const bool catch_all_case = !(true_zero_case || false_zero_case);
253
254 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800255 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800256 }
257
258 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800259 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800260 }
261
262 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800263 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800264 }
265
266 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000267 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
268 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700269 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800270 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
271
buzbee2700f7e2014-03-07 09:46:20 -0800272 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800273
274 FreeTemp(temp1_reg);
275 }
276 } else {
277 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
278 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700279 rl_true = LoadValue(rl_true, result_reg_class);
280 rl_false = LoadValue(rl_false, result_reg_class);
281 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800282
283 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000284 * For ccode == kCondEq:
285 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800286 * 1) When true case is already in place:
287 * cmp $0, src_reg
288 * cmovnz result_reg, false_reg
289 * 2) When false case is already in place:
290 * cmp $0, src_reg
291 * cmovz result_reg, true_reg
292 * 3) When neither cases are in place:
293 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000294 * mov result_reg, false_reg
295 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800296 */
297
298 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800299 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800300
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000301 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800302 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000303 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800304 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800305 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800306 OpRegCopy(rl_result.reg, rl_false.reg);
307 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800308 }
309 }
310
311 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700312}
313
314void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700315 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700316 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
317 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000318 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800319
320 if (rl_src1.is_const) {
321 std::swap(rl_src1, rl_src2);
322 ccode = FlipComparisonOrder(ccode);
323 }
324 if (rl_src2.is_const) {
325 // Do special compare/branch against simple const operand
326 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
327 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
328 return;
329 }
330
Elena Sayapinadd644502014-07-01 18:39:52 +0700331 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700332 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
333 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
334
335 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
336 OpCondBranch(ccode, taken);
337 return;
338 }
339
Brian Carlstrom7940e442013-07-12 13:46:57 -0700340 FlushAllRegs();
341 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700342 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
343 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800344 LoadValueDirectWideFixed(rl_src1, r_tmp1);
345 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700346
Brian Carlstrom7940e442013-07-12 13:46:57 -0700347 // Swap operands and condition code to prevent use of zero flag.
348 if (ccode == kCondLe || ccode == kCondGt) {
349 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800350 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
351 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700352 } else {
353 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800354 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
355 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700356 }
357 switch (ccode) {
358 case kCondEq:
359 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800360 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700361 break;
362 case kCondLe:
363 ccode = kCondGe;
364 break;
365 case kCondGt:
366 ccode = kCondLt;
367 break;
368 case kCondLt:
369 case kCondGe:
370 break;
371 default:
372 LOG(FATAL) << "Unexpected ccode: " << ccode;
373 }
374 OpCondBranch(ccode, taken);
375}
376
Mark Mendell412d4f82013-12-18 13:32:36 -0800377void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
378 int64_t val, ConditionCode ccode) {
379 int32_t val_lo = Low32Bits(val);
380 int32_t val_hi = High32Bits(val);
381 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800382 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400383 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700384
Elena Sayapinadd644502014-07-01 18:39:52 +0700385 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700386 if (is_equality_test && val == 0) {
387 // We can simplify of comparing for ==, != to 0.
388 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
389 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
390 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
391 } else {
392 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
393 LoadConstantWide(tmp, val);
394 OpRegReg(kOpCmp, rl_src1.reg, tmp);
395 FreeTemp(tmp);
396 }
397 OpCondBranch(ccode, taken);
398 return;
399 }
400
Mark Mendell752e2052014-05-01 10:19:04 -0400401 if (is_equality_test && val != 0) {
402 rl_src1 = ForceTempWide(rl_src1);
403 }
buzbee2700f7e2014-03-07 09:46:20 -0800404 RegStorage low_reg = rl_src1.reg.GetLow();
405 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800406
Mark Mendell752e2052014-05-01 10:19:04 -0400407 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700408 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400409 if (val == 0) {
410 if (IsTemp(low_reg)) {
411 OpRegReg(kOpOr, low_reg, high_reg);
412 // We have now changed it; ignore the old values.
413 Clobber(rl_src1.reg);
414 } else {
415 RegStorage t_reg = AllocTemp();
416 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
417 FreeTemp(t_reg);
418 }
419 OpCondBranch(ccode, taken);
420 return;
421 }
422
423 // Need to compute the actual value for ==, !=.
424 OpRegImm(kOpSub, low_reg, val_lo);
425 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
426 OpRegReg(kOpOr, high_reg, low_reg);
427 Clobber(rl_src1.reg);
428 } else if (ccode == kCondLe || ccode == kCondGt) {
429 // Swap operands and condition code to prevent use of zero flag.
430 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
431 LoadConstantWide(tmp, val);
432 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
433 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
434 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
435 FreeTemp(tmp);
436 } else {
437 // We can use a compare for the low word to set CF.
438 OpRegImm(kOpCmp, low_reg, val_lo);
439 if (IsTemp(high_reg)) {
440 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
441 // We have now changed it; ignore the old values.
442 Clobber(rl_src1.reg);
443 } else {
444 // mov temp_reg, high_reg; sbb temp_reg, high_constant
445 RegStorage t_reg = AllocTemp();
446 OpRegCopy(t_reg, high_reg);
447 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
448 FreeTemp(t_reg);
449 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800450 }
451
Mark Mendell752e2052014-05-01 10:19:04 -0400452 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800453}
454
Mark Mendell2bf31e62014-01-23 12:13:40 -0800455void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
456 // It does not make sense to calculate magic and shift for zero divisor.
457 DCHECK_NE(divisor, 0);
458
459 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
460 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
461 * The magic number M and shift S can be calculated in the following way:
462 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
463 * where divisor(d) >=2.
464 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
465 * where divisor(d) <= -2.
466 * Thus nc can be calculated like:
467 * nc = 2^31 + 2^31 % d - 1, where d >= 2
468 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
469 *
470 * So the shift p is the smallest p satisfying
471 * 2^p > nc * (d - 2^p % d), where d >= 2
472 * 2^p > nc * (d + 2^p % d), where d <= -2.
473 *
474 * the magic number M is calcuated by
475 * M = (2^p + d - 2^p % d) / d, where d >= 2
476 * M = (2^p - d - 2^p % d) / d, where d <= -2.
477 *
478 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
479 * the shift number S.
480 */
481
482 int32_t p = 31;
483 const uint32_t two31 = 0x80000000U;
484
485 // Initialize the computations.
486 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
487 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
488 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
489 uint32_t quotient1 = two31 / abs_nc;
490 uint32_t remainder1 = two31 % abs_nc;
491 uint32_t quotient2 = two31 / abs_d;
492 uint32_t remainder2 = two31 % abs_d;
493
494 /*
495 * To avoid handling both positive and negative divisor, Hacker's Delight
496 * introduces a method to handle these 2 cases together to avoid duplication.
497 */
498 uint32_t delta;
499 do {
500 p++;
501 quotient1 = 2 * quotient1;
502 remainder1 = 2 * remainder1;
503 if (remainder1 >= abs_nc) {
504 quotient1++;
505 remainder1 = remainder1 - abs_nc;
506 }
507 quotient2 = 2 * quotient2;
508 remainder2 = 2 * remainder2;
509 if (remainder2 >= abs_d) {
510 quotient2++;
511 remainder2 = remainder2 - abs_d;
512 }
513 delta = abs_d - remainder2;
514 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
515
516 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
517 shift = p - 32;
518}
519
buzbee2700f7e2014-03-07 09:46:20 -0800520RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700521 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
522 return rl_dest;
523}
524
Mark Mendell2bf31e62014-01-23 12:13:40 -0800525RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
526 int imm, bool is_div) {
527 // Use a multiply (and fixup) to perform an int div/rem by a constant.
528
529 // We have to use fixed registers, so flush all the temps.
530 FlushAllRegs();
531 LockCallTemps(); // Prepare for explicit register usage.
532
533 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700534 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800535
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700536 // handle div/rem by 1 special case.
537 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800538 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700539 // x / 1 == x.
540 StoreValue(rl_result, rl_src);
541 } else {
542 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800543 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700544 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000545 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700546 }
547 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
548 if (is_div) {
549 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800550 LoadValueDirectFixed(rl_src, rs_r0);
551 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800552 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
553
554 // for x != MIN_INT, x / -1 == -x.
555 NewLIR1(kX86Neg32R, r0);
556
557 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
558 // The target for cmp/jmp above.
559 minint_branch->target = NewLIR0(kPseudoTargetLabel);
560 // EAX already contains the right value (0x80000000),
561 branch_around->target = NewLIR0(kPseudoTargetLabel);
562 } else {
563 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800564 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800565 }
566 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000567 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800568 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700569 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800570 // Use H.S.Warren's Hacker's Delight Chapter 10 and
571 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
572 int magic, shift;
573 CalculateMagicAndShift(imm, magic, shift);
574
575 /*
576 * For imm >= 2,
577 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
578 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
579 * For imm <= -2,
580 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
581 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
582 * We implement this algorithm in the following way:
583 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
584 * 2. if imm > 0 and magic < 0, add numerator to EDX
585 * if imm < 0 and magic > 0, sub numerator from EDX
586 * 3. if S !=0, SAR S bits for EDX
587 * 4. add 1 to EDX if EDX < 0
588 * 5. Thus, EDX is the quotient
589 */
590
591 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800592 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800593 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
594 // We will need the value later.
595 if (rl_src.location == kLocPhysReg) {
596 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700597 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800598 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800599 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800600 numerator_reg = rs_r1;
601 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800602 }
buzbee2700f7e2014-03-07 09:46:20 -0800603 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800604 } else {
605 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800606 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800607 }
608
609 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800610 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800611
612 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700613 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800614
615 if (imm > 0 && magic < 0) {
616 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800617 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700618 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800619 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800620 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700621 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800622 }
623
624 // Do we need the shift?
625 if (shift != 0) {
626 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700627 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800628 }
629
630 // Add 1 to EDX if EDX < 0.
631
632 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800633 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800634
635 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700636 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800637
638 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700639 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800640
641 // Quotient is in EDX.
642 if (!is_div) {
643 // We need to compute the remainder.
644 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800645 DCHECK(numerator_reg.Valid());
646 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800647
648 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800649 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800650
651 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700652 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800653
654 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000655 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800656 }
657 }
658
659 return rl_result;
660}
661
buzbee2700f7e2014-03-07 09:46:20 -0800662RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
663 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
665 return rl_dest;
666}
667
Mark Mendell2bf31e62014-01-23 12:13:40 -0800668RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
669 RegLocation rl_src2, bool is_div, bool check_zero) {
670 // We have to use fixed registers, so flush all the temps.
671 FlushAllRegs();
672 LockCallTemps(); // Prepare for explicit register usage.
673
674 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800675 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800676
677 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800678 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800679
680 // Copy LHS sign bit into EDX.
681 NewLIR0(kx86Cdq32Da);
682
683 if (check_zero) {
684 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700685 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800686 }
687
688 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800689 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800690 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
691
692 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800693 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800694 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
695
696 // In 0x80000000/-1 case.
697 if (!is_div) {
698 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800699 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800700 }
701 LIR* done = NewLIR1(kX86Jmp8, 0);
702
703 // Expected case.
704 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
705 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700706 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800707 done->target = NewLIR0(kPseudoTargetLabel);
708
709 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700710 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800711 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000712 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800713 }
714 return rl_result;
715}
716
Serban Constantinescu23abec92014-07-02 16:13:38 +0100717bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700718 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800719
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700720 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100721 return false;
722 }
723
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800724 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700726 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
727 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
728 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800729
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700730 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700731 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800732
733 /*
734 * If the result register is the same as the second element, then we need to be careful.
735 * The reason is that the first copy will inadvertently clobber the second element with
736 * the first one thus yielding the wrong result. Thus we do a swap in that case.
737 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000738 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800739 std::swap(rl_src1, rl_src2);
740 }
741
742 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800743 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800744
745 // If the integers are both in the same register, then there is nothing else to do
746 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000747 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800748 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800749 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800750
751 // Conditionally move the other integer into the destination register.
752 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800753 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800754 }
755
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700756 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000757 StoreValueWide(rl_dest, rl_result);
758 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000759 StoreValue(rl_dest, rl_result);
760 }
761 return true;
762}
763
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700764bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700765 RegLocation rl_src_address = info->args[0]; // long address
766 RegLocation rl_address;
767 if (!cu_->target64) {
768 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
769 rl_address = LoadValue(rl_src_address, kCoreReg);
770 } else {
771 rl_address = LoadValueWide(rl_src_address, kCoreReg);
772 }
773 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
774 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
775 // Unaligned access is allowed on x86.
776 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
777 if (size == k64) {
778 StoreValueWide(rl_dest, rl_result);
779 } else {
780 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
781 StoreValue(rl_dest, rl_result);
782 }
783 return true;
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700784}
785
Vladimir Markoe508a202013-11-04 15:24:22 +0000786bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700787 RegLocation rl_src_address = info->args[0]; // long address
788 RegLocation rl_address;
789 if (!cu_->target64) {
790 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
791 rl_address = LoadValue(rl_src_address, kCoreReg);
792 } else {
793 rl_address = LoadValueWide(rl_src_address, kCoreReg);
794 }
795 RegLocation rl_src_value = info->args[2]; // [size] value
796 RegLocation rl_value;
797 if (size == k64) {
798 // Unaligned access is allowed on x86.
799 rl_value = LoadValueWide(rl_src_value, kCoreReg);
800 } else {
801 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
802 // In 32-bit mode the only EAX..EDX registers can be used with Mov8MR.
803 if (!cu_->target64 && size == kSignedByte) {
804 rl_src_value = UpdateLocTyped(rl_src_value, kCoreReg);
805 if (rl_src_value.location == kLocPhysReg && !IsByteRegister(rl_src_value.reg)) {
806 RegStorage temp = AllocateByteRegister();
807 OpRegCopy(temp, rl_src_value.reg);
808 rl_value.reg = temp;
809 } else {
810 rl_value = LoadValue(rl_src_value, kCoreReg);
811 }
812 } else {
813 rl_value = LoadValue(rl_src_value, kCoreReg);
814 }
815 }
816 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
817 return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000818}
819
buzbee2700f7e2014-03-07 09:46:20 -0800820void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
821 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700822}
823
Ian Rogersdd7624d2014-03-14 17:43:00 -0700824void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700825 DCHECK_EQ(kX86, cu_->instruction_set);
826 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
827}
828
829void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
830 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700831 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700832}
833
buzbee2700f7e2014-03-07 09:46:20 -0800834static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
835 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700836}
837
Vladimir Marko1c282e22013-11-21 14:49:47 +0000838bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700839 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000840 // Unused - RegLocation rl_src_unsafe = info->args[0];
841 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
842 RegLocation rl_src_offset = info->args[2]; // long low
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700843 if (!cu_->target64) {
844 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
845 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000846 RegLocation rl_src_expected = info->args[4]; // int, long or Object
847 // If is_long, high half is in info->args[5]
848 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
849 // If is_long, high half is in info->args[7]
850
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700851 if (is_long && cu_->target64) {
852 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700853 FlushReg(rs_r0q);
854 Clobber(rs_r0q);
855 LockTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700856
857 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
858 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700859 RegLocation rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
860 LoadValueDirectWide(rl_src_expected, rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700861 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
862
863 // After a store we need to insert barrier in case of potential load. Since the
864 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
Hans Boehm48f5c472014-06-27 14:50:10 -0700865 GenMemBarrier(kAnyAny);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700866
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700867 FreeTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700868 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700869 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
870 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000871 FlushAllRegs();
872 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700873 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
874 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800875 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
876 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700877 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100878 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
879 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
880 DCHECK(!obj_in_si || !obj_in_di);
881 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
882 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
883 DCHECK(!off_in_si || !off_in_di);
884 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
885 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
886 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
887 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
888 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
889 if (push_di) {
890 NewLIR1(kX86Push32R, rs_rDI.GetReg());
891 MarkTemp(rs_rDI);
892 LockTemp(rs_rDI);
893 }
894 if (push_si) {
895 NewLIR1(kX86Push32R, rs_rSI.GetReg());
896 MarkTemp(rs_rSI);
897 LockTemp(rs_rSI);
898 }
899 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
900 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
901 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700902 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100903 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
904 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
905 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
906 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
907 }
908 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700909 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100910 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
911 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
912 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
913 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
914 }
915 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800916
Hans Boehm48f5c472014-06-27 14:50:10 -0700917 // After a store we need to insert barrier to prevent reordering with either
918 // earlier or later memory accesses. Since
919 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
920 // and it will be associated with the cmpxchg instruction, preventing both.
921 GenMemBarrier(kAnyAny);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100922
923 if (push_si) {
924 FreeTemp(rs_rSI);
925 UnmarkTemp(rs_rSI);
926 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
927 }
928 if (push_di) {
929 FreeTemp(rs_rDI);
930 UnmarkTemp(rs_rDI);
931 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
932 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000933 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000934 } else {
935 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800936 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700937 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800938 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000939
buzbeea0cd2d72014-06-01 09:33:49 -0700940 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
941 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000942
943 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
944 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700945 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800946 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700947 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000948 }
949
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700950 RegLocation rl_offset;
951 if (cu_->target64) {
952 rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
953 } else {
954 rl_offset = LoadValue(rl_src_offset, kCoreReg);
955 }
buzbee2700f7e2014-03-07 09:46:20 -0800956 LoadValueDirect(rl_src_expected, rs_r0);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000957 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0, rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000958
Hans Boehm48f5c472014-06-27 14:50:10 -0700959 // After a store we need to insert barrier to prevent reordering with either
960 // earlier or later memory accesses. Since
961 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
962 // and it will be associated with the cmpxchg instruction, preventing both.
963 GenMemBarrier(kAnyAny);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800964
buzbee091cc402014-03-31 10:14:40 -0700965 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000966 }
967
968 // Convert ZF to boolean
969 RegLocation rl_dest = InlineTarget(info); // boolean place for result
970 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700971 RegStorage result_reg = rl_result.reg;
972
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700973 // For 32-bit, SETcc only works with EAX..EDX.
974 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700975 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700976 }
977 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
978 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
979 if (IsTemp(result_reg)) {
980 FreeTemp(result_reg);
981 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000982 StoreValue(rl_dest, rl_result);
983 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700984}
985
buzbee2700f7e2014-03-07 09:46:20 -0800986LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800987 CHECK(base_of_code_ != nullptr);
988
989 // Address the start of the method
990 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700991 if (rl_method.wide) {
992 LoadValueDirectWideFixed(rl_method, reg);
993 } else {
994 LoadValueDirectFixed(rl_method, reg);
995 }
Mark Mendell55d0eac2014-02-06 11:02:52 -0800996 store_method_addr_used_ = true;
997
998 // Load the proper value from the literal area.
999 // We don't know the proper offset for the value, so pick one that will force
1000 // 4 byte offset. We will fix this up in the assembler later to have the right
1001 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001002 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -08001003 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
1004 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001005 res->target = target;
1006 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001007 store_method_addr_used_ = true;
1008 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001009}
1010
buzbee2700f7e2014-03-07 09:46:20 -08001011LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001012 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1013 return NULL;
1014}
1015
buzbee2700f7e2014-03-07 09:46:20 -08001016LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001017 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1018 return NULL;
1019}
1020
1021void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1022 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001023 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001024 RegStorage t_reg = AllocTemp();
1025 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1026 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001027 FreeTemp(t_reg);
1028 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001029 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001030 }
1031}
1032
Mingyao Yange643a172014-04-08 11:02:52 -07001033void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001034 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001035 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001036
Chao-ying Fua0147762014-06-06 18:38:49 -07001037 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1038 } else {
1039 DCHECK(reg.IsPair());
1040
1041 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1042 RegStorage t_reg = AllocTemp();
1043 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1044 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1045 // The temp is no longer needed so free it at this time.
1046 FreeTemp(t_reg);
1047 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001048
1049 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001050 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001051}
1052
Mingyao Yang80365d92014-04-18 12:10:58 -07001053void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1054 RegStorage array_base,
1055 int len_offset) {
1056 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1057 public:
1058 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1059 RegStorage index, RegStorage array_base, int32_t len_offset)
1060 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1061 index_(index), array_base_(array_base), len_offset_(len_offset) {
1062 }
1063
1064 void Compile() OVERRIDE {
1065 m2l_->ResetRegPool();
1066 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001067 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001068
1069 RegStorage new_index = index_;
1070 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001071 // TODO: clean-up to check not a number but with type
Chao-ying Fua77ee512014-07-01 17:43:41 -07001072 if (index_ == m2l_->TargetReg(kArg1, false)) {
1073 if (array_base_ == m2l_->TargetRefReg(kArg0)) {
1074 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, false), index_);
1075 new_index = m2l_->TargetReg(kArg2, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001076 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001077 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, false), index_);
1078 new_index = m2l_->TargetReg(kArg0, false);
Mingyao Yang80365d92014-04-18 12:10:58 -07001079 }
1080 }
1081 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001082 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001083 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001084 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001085 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001086 } else {
1087 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001088 new_index, m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001089 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001090 }
1091
1092 private:
1093 const RegStorage index_;
1094 const RegStorage array_base_;
1095 const int32_t len_offset_;
1096 };
1097
1098 OpRegMem(kOpCmp, index, array_base, len_offset);
1099 LIR* branch = OpCondBranch(kCondUge, nullptr);
1100 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1101 index, array_base, len_offset));
1102}
1103
1104void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1105 RegStorage array_base,
1106 int32_t len_offset) {
1107 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1108 public:
1109 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1110 int32_t index, RegStorage array_base, int32_t len_offset)
1111 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1112 index_(index), array_base_(array_base), len_offset_(len_offset) {
1113 }
1114
1115 void Compile() OVERRIDE {
1116 m2l_->ResetRegPool();
1117 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001118 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001119
1120 // Load array length to kArg1.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001121 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, false), array_base_, len_offset_);
1122 m2l_->LoadConstant(m2l_->TargetReg(kArg0, false), index_);
buzbee33ae5582014-06-12 14:56:32 -07001123 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001124 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001125 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001126 } else {
1127 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Chao-ying Fua77ee512014-07-01 17:43:41 -07001128 m2l_->TargetReg(kArg0, false), m2l_->TargetReg(kArg1, false), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001129 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001130 }
1131
1132 private:
1133 const int32_t index_;
1134 const RegStorage array_base_;
1135 const int32_t len_offset_;
1136 };
1137
1138 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1139 LIR* branch = OpCondBranch(kCondLs, nullptr);
1140 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1141 index, array_base, len_offset));
1142}
1143
Brian Carlstrom7940e442013-07-12 13:46:57 -07001144// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001145LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001146 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001147 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1148 } else {
1149 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1150 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001151 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1152}
1153
1154// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001155LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001156 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001157 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001158}
1159
buzbee11b63d12013-08-27 07:34:17 -07001160bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001161 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001162 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1163 return false;
1164}
1165
Ian Rogerse2143c02014-03-28 08:47:16 -07001166bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1167 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1168 return false;
1169}
1170
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001171LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001172 LOG(FATAL) << "Unexpected use of OpIT in x86";
1173 return NULL;
1174}
1175
Dave Allison3da67a52014-04-02 17:03:45 -07001176void X86Mir2Lir::OpEndIT(LIR* it) {
1177 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1178}
1179
buzbee2700f7e2014-03-07 09:46:20 -08001180void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001181 switch (val) {
1182 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001183 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001184 break;
1185 case 1:
1186 OpRegCopy(dest, src);
1187 break;
1188 default:
1189 OpRegRegImm(kOpMul, dest, src, val);
1190 break;
1191 }
1192}
1193
buzbee2700f7e2014-03-07 09:46:20 -08001194void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001195 // All memory accesses below reference dalvik regs.
1196 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1197
Mark Mendell4708dcd2014-01-22 09:05:18 -08001198 LIR *m;
1199 switch (val) {
1200 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001201 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001202 break;
1203 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001204 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001205 break;
1206 default:
buzbee091cc402014-03-31 10:14:40 -07001207 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1208 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001209 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1210 break;
1211 }
1212}
1213
Mark Mendelle02d48f2014-01-15 11:19:23 -08001214void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001215 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001216 // All memory accesses below reference dalvik regs.
1217 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1218
Elena Sayapinadd644502014-07-01 18:39:52 +07001219 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001220 if (rl_src1.is_const) {
1221 std::swap(rl_src1, rl_src2);
1222 }
1223 // Are we multiplying by a constant?
1224 if (rl_src2.is_const) {
1225 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1226 if (val == 0) {
1227 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1228 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1229 StoreValueWide(rl_dest, rl_result);
1230 return;
1231 } else if (val == 1) {
1232 StoreValueWide(rl_dest, rl_src1);
1233 return;
1234 } else if (val == 2) {
1235 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1236 return;
1237 } else if (IsPowerOfTwo(val)) {
1238 int shift_amount = LowestSetBit(val);
1239 if (!BadOverlap(rl_src1, rl_dest)) {
1240 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1241 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1242 rl_src1, shift_amount);
1243 StoreValueWide(rl_dest, rl_result);
1244 return;
1245 }
1246 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001247 }
1248 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1249 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1250 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1251 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1252 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1253 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1254 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1255 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1256 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1257 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1258 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1259 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1260 } else {
1261 OpRegCopy(rl_result.reg, rl_src1.reg);
1262 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1263 }
1264 StoreValueWide(rl_dest, rl_result);
1265 return;
1266 }
1267
Mark Mendell4708dcd2014-01-22 09:05:18 -08001268 if (rl_src1.is_const) {
1269 std::swap(rl_src1, rl_src2);
1270 }
1271 // Are we multiplying by a constant?
1272 if (rl_src2.is_const) {
1273 // Do special compare/branch against simple const operand
1274 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1275 if (val == 0) {
1276 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001277 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1278 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001279 StoreValueWide(rl_dest, rl_result);
1280 return;
1281 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001282 StoreValueWide(rl_dest, rl_src1);
1283 return;
1284 } else if (val == 2) {
1285 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1286 return;
1287 } else if (IsPowerOfTwo(val)) {
1288 int shift_amount = LowestSetBit(val);
1289 if (!BadOverlap(rl_src1, rl_dest)) {
1290 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1291 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1292 rl_src1, shift_amount);
1293 StoreValueWide(rl_dest, rl_result);
1294 return;
1295 }
1296 }
1297
1298 // Okay, just bite the bullet and do it.
1299 int32_t val_lo = Low32Bits(val);
1300 int32_t val_hi = High32Bits(val);
1301 FlushAllRegs();
1302 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001303 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001304 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1305 int displacement = SRegOffset(rl_src1.s_reg_low);
1306
1307 // ECX <- 1H * 2L
1308 // EAX <- 1L * 2H
1309 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001310 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1311 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001312 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001313 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1314 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001315 }
1316
1317 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001318 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001319
1320 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001321 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001322
1323 // EDX:EAX <- 2L * 1L (double precision)
1324 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001325 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001326 } else {
buzbee091cc402014-03-31 10:14:40 -07001327 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001328 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1329 true /* is_load */, true /* is_64bit */);
1330 }
1331
1332 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001333 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001334
1335 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001336 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1337 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001338 StoreValueWide(rl_dest, rl_result);
1339 return;
1340 }
1341
1342 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001343 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1344 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1345 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1346
Mark Mendell4708dcd2014-01-22 09:05:18 -08001347 FlushAllRegs();
1348 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001349 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1350 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001351
1352 // At this point, the VRs are in their home locations.
1353 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1354 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1355
1356 // ECX <- 1H
1357 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001358 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001359 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001360 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1361 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001362 }
1363
Mark Mendellde99bba2014-02-14 12:15:02 -08001364 if (is_square) {
1365 // Take advantage of the fact that the values are the same.
1366 // ECX <- ECX * 2L (1H * 2L)
1367 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001368 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001369 } else {
1370 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001371 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1372 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001373 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1374 true /* is_load */, true /* is_64bit */);
1375 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001376
Mark Mendellde99bba2014-02-14 12:15:02 -08001377 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001378 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001379 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001380 // EAX <- 2H
1381 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001382 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001383 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001384 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1385 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001386 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001387
Mark Mendellde99bba2014-02-14 12:15:02 -08001388 // EAX <- EAX * 1L (2H * 1L)
1389 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001390 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001391 } else {
1392 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001393 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1394 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001395 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1396 true /* is_load */, true /* is_64bit */);
1397 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001398
Mark Mendellde99bba2014-02-14 12:15:02 -08001399 // ECX <- ECX * 2L (1H * 2L)
1400 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001401 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001402 } else {
1403 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001404 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1405 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001406 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1407 true /* is_load */, true /* is_64bit */);
1408 }
1409
1410 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001411 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001412 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001413
1414 // EAX <- 2L
1415 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001416 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001417 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001418 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1419 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001420 }
1421
1422 // EDX:EAX <- 2L * 1L (double precision)
1423 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001424 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001425 } else {
1426 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001427 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001428 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1429 true /* is_load */, true /* is_64bit */);
1430 }
1431
1432 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001433 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001434
1435 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001436 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001437 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001438 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001439}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001440
1441void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1442 Instruction::Code op) {
1443 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1444 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1445 if (rl_src.location == kLocPhysReg) {
1446 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001447 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001448 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001449 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1450 } else {
1451 rl_src = LoadValueWide(rl_src, kCoreReg);
1452 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1453 // The registers are the same, so we would clobber it before the use.
1454 RegStorage temp_reg = AllocTemp();
1455 OpRegCopy(temp_reg, rl_dest.reg);
1456 rl_src.reg.SetHighReg(temp_reg.GetReg());
1457 }
1458 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001459
Chao-ying Fua0147762014-06-06 18:38:49 -07001460 x86op = GetOpcode(op, rl_dest, rl_src, true);
1461 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1462 FreeTemp(rl_src.reg); // ???
1463 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001464 return;
1465 }
1466
1467 // RHS is in memory.
1468 DCHECK((rl_src.location == kLocDalvikFrame) ||
1469 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001470 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001471 int displacement = SRegOffset(rl_src.s_reg_low);
1472
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001473 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001474 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(), r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001475 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1476 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001477 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001478 x86op = GetOpcode(op, rl_dest, rl_src, true);
1479 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001480 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1481 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001482 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001483}
1484
Mark Mendelle02d48f2014-01-15 11:19:23 -08001485void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001486 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001487 if (rl_dest.location == kLocPhysReg) {
1488 // Ensure we are in a register pair
1489 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1490
buzbee30adc732014-05-09 15:10:18 -07001491 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001492 GenLongRegOrMemOp(rl_result, rl_src, op);
1493 StoreFinalValueWide(rl_dest, rl_result);
1494 return;
1495 }
1496
1497 // It wasn't in registers, so it better be in memory.
1498 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1499 (rl_dest.location == kLocCompilerTemp));
1500 rl_src = LoadValueWide(rl_src, kCoreReg);
1501
1502 // Operate directly into memory.
1503 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001504 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001505 int displacement = SRegOffset(rl_dest.s_reg_low);
1506
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001507 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001508 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001509 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001510 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001511 true /* is_load */, true /* is64bit */);
1512 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001513 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001514 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001515 x86op = GetOpcode(op, rl_dest, rl_src, true);
1516 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001517 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1518 true /* is_load */, true /* is64bit */);
1519 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1520 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001521 }
buzbee2700f7e2014-03-07 09:46:20 -08001522 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001523}
1524
Mark Mendelle02d48f2014-01-15 11:19:23 -08001525void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1526 RegLocation rl_src2, Instruction::Code op,
1527 bool is_commutative) {
1528 // Is this really a 2 operand operation?
1529 switch (op) {
1530 case Instruction::ADD_LONG_2ADDR:
1531 case Instruction::SUB_LONG_2ADDR:
1532 case Instruction::AND_LONG_2ADDR:
1533 case Instruction::OR_LONG_2ADDR:
1534 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001535 if (GenerateTwoOperandInstructions()) {
1536 GenLongArith(rl_dest, rl_src2, op);
1537 return;
1538 }
1539 break;
1540
Mark Mendelle02d48f2014-01-15 11:19:23 -08001541 default:
1542 break;
1543 }
1544
1545 if (rl_dest.location == kLocPhysReg) {
1546 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1547
1548 // We are about to clobber the LHS, so it needs to be a temp.
1549 rl_result = ForceTempWide(rl_result);
1550
1551 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001552 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001553 GenLongRegOrMemOp(rl_result, rl_src2, op);
1554
1555 // And now record that the result is in the temp.
1556 StoreFinalValueWide(rl_dest, rl_result);
1557 return;
1558 }
1559
1560 // It wasn't in registers, so it better be in memory.
1561 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1562 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001563 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1564 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001565
1566 // Get one of the source operands into temporary register.
1567 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001568 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001569 if (IsTemp(rl_src1.reg)) {
1570 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1571 } else if (is_commutative) {
1572 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1573 // We need at least one of them to be a temporary.
1574 if (!IsTemp(rl_src2.reg)) {
1575 rl_src1 = ForceTempWide(rl_src1);
1576 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1577 } else {
1578 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1579 StoreFinalValueWide(rl_dest, rl_src2);
1580 return;
1581 }
1582 } else {
1583 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001584 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001585 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001586 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001587 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001588 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1589 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1590 } else if (is_commutative) {
1591 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1592 // We need at least one of them to be a temporary.
1593 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1594 rl_src1 = ForceTempWide(rl_src1);
1595 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1596 } else {
1597 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1598 StoreFinalValueWide(rl_dest, rl_src2);
1599 return;
1600 }
1601 } else {
1602 // Need LHS to be the temp.
1603 rl_src1 = ForceTempWide(rl_src1);
1604 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1605 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001606 }
1607
1608 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001609}
1610
Mark Mendelle02d48f2014-01-15 11:19:23 -08001611void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001612 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001613 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1614}
1615
1616void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1617 RegLocation rl_src1, RegLocation rl_src2) {
1618 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1619}
1620
1621void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1622 RegLocation rl_src1, RegLocation rl_src2) {
1623 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1624}
1625
1626void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1627 RegLocation rl_src1, RegLocation rl_src2) {
1628 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1629}
1630
1631void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1632 RegLocation rl_src1, RegLocation rl_src2) {
1633 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001634}
1635
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001636void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001637 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001638 rl_src = LoadValueWide(rl_src, kCoreReg);
1639 RegLocation rl_result;
1640 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1641 OpRegCopy(rl_result.reg, rl_src.reg);
1642 OpReg(kOpNot, rl_result.reg);
1643 StoreValueWide(rl_dest, rl_result);
1644 } else {
1645 LOG(FATAL) << "Unexpected use GenNotLong()";
1646 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001647}
1648
1649void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1650 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001651 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001652 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1653 return;
1654 }
1655
1656 // We have to use fixed registers, so flush all the temps.
1657 FlushAllRegs();
1658 LockCallTemps(); // Prepare for explicit register usage.
1659
1660 // Load LHS into RAX.
1661 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1662
1663 // Load RHS into RCX.
1664 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1665
1666 // Copy LHS sign bit into RDX.
1667 NewLIR0(kx86Cqo64Da);
1668
1669 // Handle division by zero case.
1670 GenDivZeroCheckWide(rs_r1q);
1671
1672 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1673 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1674 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1675
1676 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001677 LoadConstantWide(rs_r6q, 0x8000000000000000);
1678 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001679 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1680
1681 // In 0x8000000000000000/-1 case.
1682 if (!is_div) {
1683 // For DIV, RAX is already right. For REM, we need RDX 0.
1684 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1685 }
1686 LIR* done = NewLIR1(kX86Jmp8, 0);
1687
1688 // Expected case.
1689 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1690 minint_branch->target = minus_one_branch->target;
1691 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1692 done->target = NewLIR0(kPseudoTargetLabel);
1693
1694 // Result is in RAX for div and RDX for rem.
1695 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1696 if (!is_div) {
1697 rl_result.reg.SetReg(r2q);
1698 }
1699
1700 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001701}
1702
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001703void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001704 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001705 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001706 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001707 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1708 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1709 } else {
1710 rl_result = ForceTempWide(rl_src);
1711 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1712 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1713 // The registers are the same, so we would clobber it before the use.
1714 RegStorage temp_reg = AllocTemp();
1715 OpRegCopy(temp_reg, rl_result.reg);
1716 rl_result.reg.SetHighReg(temp_reg.GetReg());
1717 }
1718 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1719 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1720 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001721 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001722 StoreValueWide(rl_dest, rl_result);
1723}
1724
buzbee091cc402014-03-31 10:14:40 -07001725void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001726 DCHECK_EQ(kX86, cu_->instruction_set);
1727 X86OpCode opcode = kX86Bkpt;
1728 switch (op) {
1729 case kOpCmp: opcode = kX86Cmp32RT; break;
1730 case kOpMov: opcode = kX86Mov32RT; break;
1731 default:
1732 LOG(FATAL) << "Bad opcode: " << op;
1733 break;
1734 }
1735 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1736}
1737
1738void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1739 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001740 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001741 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001742 switch (op) {
1743 case kOpCmp: opcode = kX86Cmp64RT; break;
1744 case kOpMov: opcode = kX86Mov64RT; break;
1745 default:
1746 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1747 break;
1748 }
1749 } else {
1750 switch (op) {
1751 case kOpCmp: opcode = kX86Cmp32RT; break;
1752 case kOpMov: opcode = kX86Mov32RT; break;
1753 default:
1754 LOG(FATAL) << "Bad opcode: " << op;
1755 break;
1756 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001757 }
buzbee091cc402014-03-31 10:14:40 -07001758 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001759}
1760
1761/*
1762 * Generate array load
1763 */
1764void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001765 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001766 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001767 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001768 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001769 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001770
Mark Mendell343adb52013-12-18 06:02:17 -08001771 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001772 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001773 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1774 } else {
1775 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1776 }
1777
Mark Mendell343adb52013-12-18 06:02:17 -08001778 bool constant_index = rl_index.is_const;
1779 int32_t constant_index_value = 0;
1780 if (!constant_index) {
1781 rl_index = LoadValue(rl_index, kCoreReg);
1782 } else {
1783 constant_index_value = mir_graph_->ConstantValue(rl_index);
1784 // If index is constant, just fold it into the data offset
1785 data_offset += constant_index_value << scale;
1786 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001787 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001788 }
1789
Brian Carlstrom7940e442013-07-12 13:46:57 -07001790 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001791 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001792
1793 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001794 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001795 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001796 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001797 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001798 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001799 }
Mark Mendell343adb52013-12-18 06:02:17 -08001800 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001801 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001802 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001803 StoreValueWide(rl_dest, rl_result);
1804 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001805 StoreValue(rl_dest, rl_result);
1806 }
1807}
1808
1809/*
1810 * Generate array store
1811 *
1812 */
1813void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001814 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001815 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001816 int len_offset = mirror::Array::LengthOffset().Int32Value();
1817 int data_offset;
1818
buzbee695d13a2014-04-19 13:32:20 -07001819 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001820 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1821 } else {
1822 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1823 }
1824
buzbeea0cd2d72014-06-01 09:33:49 -07001825 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001826 bool constant_index = rl_index.is_const;
1827 int32_t constant_index_value = 0;
1828 if (!constant_index) {
1829 rl_index = LoadValue(rl_index, kCoreReg);
1830 } else {
1831 // If index is constant, just fold it into the data offset
1832 constant_index_value = mir_graph_->ConstantValue(rl_index);
1833 data_offset += constant_index_value << scale;
1834 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001835 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001836 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001837
1838 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001839 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001840
1841 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001842 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001843 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001844 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001845 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001846 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001847 }
buzbee695d13a2014-04-19 13:32:20 -07001848 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001849 rl_src = LoadValueWide(rl_src, reg_class);
1850 } else {
1851 rl_src = LoadValue(rl_src, reg_class);
1852 }
1853 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001854 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001855 RegStorage temp = AllocTemp();
1856 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001857 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001858 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001859 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001860 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001861 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001862 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001863 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001864 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001865 }
buzbee2700f7e2014-03-07 09:46:20 -08001866 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001867 }
1868}
1869
Mark Mendell4708dcd2014-01-22 09:05:18 -08001870RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1871 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001872 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001873 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001874 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1875 switch (opcode) {
1876 case Instruction::SHL_LONG:
1877 case Instruction::SHL_LONG_2ADDR:
1878 op = kOpLsl;
1879 break;
1880 case Instruction::SHR_LONG:
1881 case Instruction::SHR_LONG_2ADDR:
1882 op = kOpAsr;
1883 break;
1884 case Instruction::USHR_LONG:
1885 case Instruction::USHR_LONG_2ADDR:
1886 op = kOpLsr;
1887 break;
1888 default:
1889 LOG(FATAL) << "Unexpected case";
1890 }
1891 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1892 } else {
1893 switch (opcode) {
1894 case Instruction::SHL_LONG:
1895 case Instruction::SHL_LONG_2ADDR:
1896 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1897 if (shift_amount == 32) {
1898 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1899 LoadConstant(rl_result.reg.GetLow(), 0);
1900 } else if (shift_amount > 31) {
1901 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1902 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1903 LoadConstant(rl_result.reg.GetLow(), 0);
1904 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001905 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001906 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1907 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1908 shift_amount);
1909 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1910 }
1911 break;
1912 case Instruction::SHR_LONG:
1913 case Instruction::SHR_LONG_2ADDR:
1914 if (shift_amount == 32) {
1915 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1916 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1917 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1918 } else if (shift_amount > 31) {
1919 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1920 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1921 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1922 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1923 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001924 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001925 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1926 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1927 shift_amount);
1928 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1929 }
1930 break;
1931 case Instruction::USHR_LONG:
1932 case Instruction::USHR_LONG_2ADDR:
1933 if (shift_amount == 32) {
1934 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1935 LoadConstant(rl_result.reg.GetHigh(), 0);
1936 } else if (shift_amount > 31) {
1937 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1938 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1939 LoadConstant(rl_result.reg.GetHigh(), 0);
1940 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001941 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001942 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1943 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1944 shift_amount);
1945 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1946 }
1947 break;
1948 default:
1949 LOG(FATAL) << "Unexpected case";
1950 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001951 }
1952 return rl_result;
1953}
1954
Brian Carlstrom7940e442013-07-12 13:46:57 -07001955void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001956 RegLocation rl_src, RegLocation rl_shift) {
1957 // Per spec, we only care about low 6 bits of shift amount.
1958 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1959 if (shift_amount == 0) {
1960 rl_src = LoadValueWide(rl_src, kCoreReg);
1961 StoreValueWide(rl_dest, rl_src);
1962 return;
1963 } else if (shift_amount == 1 &&
1964 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
1965 // Need to handle this here to avoid calling StoreValueWide twice.
1966 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
1967 return;
1968 }
1969 if (BadOverlap(rl_src, rl_dest)) {
1970 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1971 return;
1972 }
1973 rl_src = LoadValueWide(rl_src, kCoreReg);
1974 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
1975 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001976}
1977
1978void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001979 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001980 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001981 switch (opcode) {
1982 case Instruction::ADD_LONG:
1983 case Instruction::AND_LONG:
1984 case Instruction::OR_LONG:
1985 case Instruction::XOR_LONG:
1986 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001987 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001988 } else {
1989 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07001990 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001991 }
1992 break;
1993 case Instruction::SUB_LONG:
1994 case Instruction::SUB_LONG_2ADDR:
1995 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001996 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001997 } else {
1998 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07001999 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002000 }
2001 break;
2002 case Instruction::ADD_LONG_2ADDR:
2003 case Instruction::OR_LONG_2ADDR:
2004 case Instruction::XOR_LONG_2ADDR:
2005 case Instruction::AND_LONG_2ADDR:
2006 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002007 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002008 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002009 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07002010 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002011 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002012 } else {
2013 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002014 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002015 }
2016 break;
2017 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002018 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002019 break;
2020 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002021
2022 if (!isConstSuccess) {
2023 // Default - bail to non-const handler.
2024 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2025 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002026}
2027
2028bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2029 switch (op) {
2030 case Instruction::AND_LONG_2ADDR:
2031 case Instruction::AND_LONG:
2032 return value == -1;
2033 case Instruction::OR_LONG:
2034 case Instruction::OR_LONG_2ADDR:
2035 case Instruction::XOR_LONG:
2036 case Instruction::XOR_LONG_2ADDR:
2037 return value == 0;
2038 default:
2039 return false;
2040 }
2041}
2042
2043X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2044 bool is_high_op) {
2045 bool rhs_in_mem = rhs.location != kLocPhysReg;
2046 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002047 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002048 DCHECK(!rhs_in_mem || !dest_in_mem);
2049 switch (op) {
2050 case Instruction::ADD_LONG:
2051 case Instruction::ADD_LONG_2ADDR:
2052 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002053 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002054 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002055 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002056 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002057 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002058 case Instruction::SUB_LONG:
2059 case Instruction::SUB_LONG_2ADDR:
2060 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002061 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002062 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002063 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002064 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002065 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002066 case Instruction::AND_LONG_2ADDR:
2067 case Instruction::AND_LONG:
2068 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002069 return is64Bit ? kX86And64MR : kX86And32MR;
2070 }
2071 if (is64Bit) {
2072 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002073 }
2074 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2075 case Instruction::OR_LONG:
2076 case Instruction::OR_LONG_2ADDR:
2077 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002078 return is64Bit ? kX86Or64MR : kX86Or32MR;
2079 }
2080 if (is64Bit) {
2081 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002082 }
2083 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2084 case Instruction::XOR_LONG:
2085 case Instruction::XOR_LONG_2ADDR:
2086 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002087 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2088 }
2089 if (is64Bit) {
2090 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002091 }
2092 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2093 default:
2094 LOG(FATAL) << "Unexpected opcode: " << op;
2095 return kX86Add32RR;
2096 }
2097}
2098
2099X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2100 int32_t value) {
2101 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002102 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002103 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002104 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002105 switch (op) {
2106 case Instruction::ADD_LONG:
2107 case Instruction::ADD_LONG_2ADDR:
2108 if (byte_imm) {
2109 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002110 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002111 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002112 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002113 }
2114 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002115 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002116 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002117 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002118 case Instruction::SUB_LONG:
2119 case Instruction::SUB_LONG_2ADDR:
2120 if (byte_imm) {
2121 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002122 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002123 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002124 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002125 }
2126 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002127 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002128 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002129 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002130 case Instruction::AND_LONG_2ADDR:
2131 case Instruction::AND_LONG:
2132 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002133 if (is64Bit) {
2134 return in_mem ? kX86And64MI8 : kX86And64RI8;
2135 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002136 return in_mem ? kX86And32MI8 : kX86And32RI8;
2137 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002138 if (is64Bit) {
2139 return in_mem ? kX86And64MI : kX86And64RI;
2140 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002141 return in_mem ? kX86And32MI : kX86And32RI;
2142 case Instruction::OR_LONG:
2143 case Instruction::OR_LONG_2ADDR:
2144 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002145 if (is64Bit) {
2146 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2147 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002148 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2149 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002150 if (is64Bit) {
2151 return in_mem ? kX86Or64MI : kX86Or64RI;
2152 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002153 return in_mem ? kX86Or32MI : kX86Or32RI;
2154 case Instruction::XOR_LONG:
2155 case Instruction::XOR_LONG_2ADDR:
2156 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002157 if (is64Bit) {
2158 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2159 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002160 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2161 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002162 if (is64Bit) {
2163 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2164 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002165 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2166 default:
2167 LOG(FATAL) << "Unexpected opcode: " << op;
2168 return kX86Add32MI;
2169 }
2170}
2171
Chao-ying Fua0147762014-06-06 18:38:49 -07002172bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002173 DCHECK(rl_src.is_const);
2174 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002175
Elena Sayapinadd644502014-07-01 18:39:52 +07002176 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002177 // We can do with imm only if it fits 32 bit
2178 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2179 return false;
2180 }
2181
2182 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2183
2184 if ((rl_dest.location == kLocDalvikFrame) ||
2185 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002186 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002187 int displacement = SRegOffset(rl_dest.s_reg_low);
2188
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002189 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002190 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2191 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2192 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2193 true /* is_load */, true /* is64bit */);
2194 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2195 false /* is_load */, true /* is64bit */);
2196 return true;
2197 }
2198
2199 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2200 DCHECK_EQ(rl_result.location, kLocPhysReg);
2201 DCHECK(!rl_result.reg.IsFloat());
2202
2203 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2204 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2205
2206 StoreValueWide(rl_dest, rl_result);
2207 return true;
2208 }
2209
Mark Mendelle02d48f2014-01-15 11:19:23 -08002210 int32_t val_lo = Low32Bits(val);
2211 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002212 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002213
2214 // Can we just do this into memory?
2215 if ((rl_dest.location == kLocDalvikFrame) ||
2216 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002217 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002218 int displacement = SRegOffset(rl_dest.s_reg_low);
2219
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002220 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002221 if (!IsNoOp(op, val_lo)) {
2222 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002223 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002224 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002225 true /* is_load */, true /* is64bit */);
2226 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002227 false /* is_load */, true /* is64bit */);
2228 }
2229 if (!IsNoOp(op, val_hi)) {
2230 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002231 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002232 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002233 true /* is_load */, true /* is64bit */);
2234 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002235 false /* is_load */, true /* is64bit */);
2236 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002237 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002238 }
2239
2240 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2241 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002242 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002243
2244 if (!IsNoOp(op, val_lo)) {
2245 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002246 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002247 }
2248 if (!IsNoOp(op, val_hi)) {
2249 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002250 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002251 }
2252 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002253 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002254}
2255
Chao-ying Fua0147762014-06-06 18:38:49 -07002256bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002257 RegLocation rl_src2, Instruction::Code op) {
2258 DCHECK(rl_src2.is_const);
2259 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002260
Elena Sayapinadd644502014-07-01 18:39:52 +07002261 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002262 // We can do with imm only if it fits 32 bit
2263 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2264 return false;
2265 }
2266 if (rl_dest.location == kLocPhysReg &&
2267 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2268 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002269 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002270 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2271 StoreFinalValueWide(rl_dest, rl_dest);
2272 return true;
2273 }
2274
2275 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2276 // We need the values to be in a temporary
2277 RegLocation rl_result = ForceTempWide(rl_src1);
2278
2279 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2280 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2281
2282 StoreFinalValueWide(rl_dest, rl_result);
2283 return true;
2284 }
2285
Mark Mendelle02d48f2014-01-15 11:19:23 -08002286 int32_t val_lo = Low32Bits(val);
2287 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002288 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2289 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002290
2291 // Can we do this directly into the destination registers?
2292 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002293 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002294 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002295 if (!IsNoOp(op, val_lo)) {
2296 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002297 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002298 }
2299 if (!IsNoOp(op, val_hi)) {
2300 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002301 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002302 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002303
2304 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002305 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002306 }
2307
2308 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2309 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2310
2311 // We need the values to be in a temporary
2312 RegLocation rl_result = ForceTempWide(rl_src1);
2313 if (!IsNoOp(op, val_lo)) {
2314 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002315 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002316 }
2317 if (!IsNoOp(op, val_hi)) {
2318 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002319 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002320 }
2321
2322 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002323 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002324}
2325
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002326// For final classes there are no sub-classes to check and so we can answer the instance-of
2327// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2328void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2329 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002330 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002331 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002332 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002333
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002334 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002335 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
Dmitry Petrochenko407f5c12014-07-01 01:21:38 +07002336 if (result_reg.GetRegNum() == object_32reg.GetRegNum() || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002337 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002338 }
2339
2340 // Assume that there is no match.
2341 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002342 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002343
Mark Mendellade54a22014-06-09 12:49:55 -04002344 // We will use this register to compare to memory below.
2345 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2346 // For this reason, force allocation of a 32 bit register to use, so that the
2347 // compare to memory will be done using a 32 bit comparision.
2348 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2349 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002350
2351 // If Method* is already in a register, we can save a copy.
2352 RegLocation rl_method = mir_graph_->GetMethodLoc();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002353 int32_t offset_of_type = mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2354 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002355
2356 if (rl_method.location == kLocPhysReg) {
2357 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002358 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002359 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002360 } else {
buzbee695d13a2014-04-19 13:32:20 -07002361 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002362 check_class, kNotVolatile);
2363 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002364 }
2365 } else {
2366 LoadCurrMethodDirect(check_class);
2367 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002368 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002369 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002370 } else {
buzbee695d13a2014-04-19 13:32:20 -07002371 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002372 check_class, kNotVolatile);
2373 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002374 }
2375 }
2376
2377 // Compare the computed class to the class in the object.
2378 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002379 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002380
2381 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002382 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002383
2384 LIR* target = NewLIR0(kPseudoTargetLabel);
2385 null_branchover->target = target;
2386 FreeTemp(check_class);
2387 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002388 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002389 FreeTemp(result_reg);
2390 }
2391 StoreValue(rl_dest, rl_result);
2392}
2393
Mark Mendell6607d972014-02-10 06:54:18 -08002394void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2395 bool type_known_abstract, bool use_declaring_class,
2396 bool can_assume_type_is_in_dex_cache,
2397 uint32_t type_idx, RegLocation rl_dest,
2398 RegLocation rl_src) {
2399 FlushAllRegs();
2400 // May generate a call - use explicit registers.
2401 LockCallTemps();
Chao-ying Fua77ee512014-07-01 17:43:41 -07002402 RegStorage method_reg = TargetRefReg(kArg1); // kArg1 gets current Method*.
2403 LoadCurrMethodDirect(method_reg);
2404 RegStorage class_reg = TargetRefReg(kArg2); // kArg2 will hold the Class*.
2405 RegStorage ref_reg = TargetRefReg(kArg0); // kArg2 will hold the ref.
Mark Mendell6607d972014-02-10 06:54:18 -08002406 // Reference must end up in kArg0.
2407 if (needs_access_check) {
2408 // Check we have access to type_idx and if not throw IllegalAccessError,
2409 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002410 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002411 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2412 type_idx, true);
2413 } else {
2414 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2415 type_idx, true);
2416 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002417 OpRegCopy(class_reg, TargetRefReg(kRet0));
2418 LoadValueDirectFixed(rl_src, ref_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002419 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002420 LoadValueDirectFixed(rl_src, ref_reg);
2421 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002422 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002423 } else {
2424 // Load dex cache entry into class_reg (kArg2).
Chao-ying Fua77ee512014-07-01 17:43:41 -07002425 LoadValueDirectFixed(rl_src, ref_reg);
2426 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002427 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002428 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002429 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2430 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Andreas Gampe3c12c512014-06-24 18:46:29 +00002431 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002432 if (!can_assume_type_is_in_dex_cache) {
2433 // Need to test presence of type in dex cache at runtime.
2434 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2435 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002436 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002437 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2438 } else {
2439 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2440 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002441 OpRegCopy(class_reg, TargetRefReg(kRet0)); // Align usage with fast path.
2442 LoadValueDirectFixed(rl_src, ref_reg); /* Reload Ref. */
Mark Mendell6607d972014-02-10 06:54:18 -08002443 // Rejoin code paths
2444 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2445 hop_branch->target = hop_target;
2446 }
2447 }
2448 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002449 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002450
Alexei Zavjalov95455002014-06-09 23:27:46 +07002451 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
Elena Sayapinadd644502014-07-01 18:39:52 +07002452 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002453 OpRegCopy(rl_result.reg, ref_reg);
Alexei Zavjalov95455002014-06-09 23:27:46 +07002454 }
2455
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002456 // For 32-bit, SETcc only works with EAX..EDX.
buzbee091cc402014-03-31 10:14:40 -07002457 DCHECK_LT(rl_result.reg.GetRegNum(), 4);
Mark Mendell6607d972014-02-10 06:54:18 -08002458
2459 // Is the class NULL?
Chao-ying Fua77ee512014-07-01 17:43:41 -07002460 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002461
Chao-ying Fua77ee512014-07-01 17:43:41 -07002462 RegStorage ref_class_reg = TargetRefReg(kArg1); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002463 /* Load object->klass_. */
2464 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002465 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(), ref_class_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +00002466 kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002467 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2468 LIR* branchover = nullptr;
2469 if (type_known_final) {
2470 // Ensure top 3 bytes of result are 0.
buzbee2700f7e2014-03-07 09:46:20 -08002471 LoadConstant(rl_result.reg, 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002472 OpRegReg(kOpCmp, ref_class_reg, class_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002473 // Set the low byte of the result to 0 or 1 from the compare condition code.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002474 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondEq);
Mark Mendell6607d972014-02-10 06:54:18 -08002475 } else {
2476 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002477 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002478 branchover = OpCmpBranch(kCondEq, ref_class_reg, class_reg, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002479 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002480 OpRegCopy(TargetRefReg(kArg0), class_reg);
buzbee33ae5582014-06-12 14:56:32 -07002481 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002482 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2483 } else {
2484 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2485 }
Mark Mendell6607d972014-02-10 06:54:18 -08002486 }
2487 // TODO: only clobber when type isn't final?
2488 ClobberCallerSave();
2489 /* Branch targets here. */
2490 LIR* target = NewLIR0(kPseudoTargetLabel);
2491 StoreValue(rl_dest, rl_result);
2492 branch1->target = target;
2493 if (branchover != nullptr) {
2494 branchover->target = target;
2495 }
2496}
2497
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002498void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2499 RegLocation rl_lhs, RegLocation rl_rhs) {
2500 OpKind op = kOpBkpt;
2501 bool is_div_rem = false;
2502 bool unary = false;
2503 bool shift_op = false;
2504 bool is_two_addr = false;
2505 RegLocation rl_result;
2506 switch (opcode) {
2507 case Instruction::NEG_INT:
2508 op = kOpNeg;
2509 unary = true;
2510 break;
2511 case Instruction::NOT_INT:
2512 op = kOpMvn;
2513 unary = true;
2514 break;
2515 case Instruction::ADD_INT_2ADDR:
2516 is_two_addr = true;
2517 // Fallthrough
2518 case Instruction::ADD_INT:
2519 op = kOpAdd;
2520 break;
2521 case Instruction::SUB_INT_2ADDR:
2522 is_two_addr = true;
2523 // Fallthrough
2524 case Instruction::SUB_INT:
2525 op = kOpSub;
2526 break;
2527 case Instruction::MUL_INT_2ADDR:
2528 is_two_addr = true;
2529 // Fallthrough
2530 case Instruction::MUL_INT:
2531 op = kOpMul;
2532 break;
2533 case Instruction::DIV_INT_2ADDR:
2534 is_two_addr = true;
2535 // Fallthrough
2536 case Instruction::DIV_INT:
2537 op = kOpDiv;
2538 is_div_rem = true;
2539 break;
2540 /* NOTE: returns in kArg1 */
2541 case Instruction::REM_INT_2ADDR:
2542 is_two_addr = true;
2543 // Fallthrough
2544 case Instruction::REM_INT:
2545 op = kOpRem;
2546 is_div_rem = true;
2547 break;
2548 case Instruction::AND_INT_2ADDR:
2549 is_two_addr = true;
2550 // Fallthrough
2551 case Instruction::AND_INT:
2552 op = kOpAnd;
2553 break;
2554 case Instruction::OR_INT_2ADDR:
2555 is_two_addr = true;
2556 // Fallthrough
2557 case Instruction::OR_INT:
2558 op = kOpOr;
2559 break;
2560 case Instruction::XOR_INT_2ADDR:
2561 is_two_addr = true;
2562 // Fallthrough
2563 case Instruction::XOR_INT:
2564 op = kOpXor;
2565 break;
2566 case Instruction::SHL_INT_2ADDR:
2567 is_two_addr = true;
2568 // Fallthrough
2569 case Instruction::SHL_INT:
2570 shift_op = true;
2571 op = kOpLsl;
2572 break;
2573 case Instruction::SHR_INT_2ADDR:
2574 is_two_addr = true;
2575 // Fallthrough
2576 case Instruction::SHR_INT:
2577 shift_op = true;
2578 op = kOpAsr;
2579 break;
2580 case Instruction::USHR_INT_2ADDR:
2581 is_two_addr = true;
2582 // Fallthrough
2583 case Instruction::USHR_INT:
2584 shift_op = true;
2585 op = kOpLsr;
2586 break;
2587 default:
2588 LOG(FATAL) << "Invalid word arith op: " << opcode;
2589 }
2590
Mark Mendelle87f9b52014-04-30 14:13:18 -04002591 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002592 if (!is_two_addr &&
2593 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2594 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002595 is_two_addr = true;
2596 }
2597
2598 if (!GenerateTwoOperandInstructions()) {
2599 is_two_addr = false;
2600 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002601
2602 // Get the div/rem stuff out of the way.
2603 if (is_div_rem) {
2604 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2605 StoreValue(rl_dest, rl_result);
2606 return;
2607 }
2608
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002609 // If we generate any memory access below, it will reference a dalvik reg.
2610 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2611
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002612 if (unary) {
2613 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002614 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002615 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002616 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002617 } else {
2618 if (shift_op) {
2619 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002620 RegStorage t_reg = TargetReg(kCount, false); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002621 LoadValueDirectFixed(rl_rhs, t_reg);
2622 if (is_two_addr) {
2623 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002624 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002625 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2626 if (rl_result.location != kLocPhysReg) {
2627 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002628 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002629 FreeTemp(t_reg);
2630 return;
buzbee091cc402014-03-31 10:14:40 -07002631 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002632 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002633 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002634 FreeTemp(t_reg);
2635 StoreFinalValue(rl_dest, rl_result);
2636 return;
2637 }
2638 }
2639 // Three address form, or we can't do directly.
2640 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2641 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002642 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002643 FreeTemp(t_reg);
2644 } else {
2645 // Multiply is 3 operand only (sort of).
2646 if (is_two_addr && op != kOpMul) {
2647 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002648 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002649 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002650 // Ensure res is in a core reg
2651 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002652 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002653 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002654 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002655 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002656 StoreFinalValue(rl_dest, rl_result);
2657 return;
buzbee091cc402014-03-31 10:14:40 -07002658 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002659 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002660 StoreFinalValue(rl_dest, rl_result);
2661 return;
2662 }
2663 }
2664 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002665 // It might happen rl_rhs and rl_dest are the same VR
2666 // in this case rl_dest is in reg after LoadValue while
2667 // rl_result is not updated yet, so do this
2668 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002669 if (rl_result.location != kLocPhysReg) {
2670 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002671 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002672 return;
buzbee091cc402014-03-31 10:14:40 -07002673 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002674 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002675 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002676 StoreFinalValue(rl_dest, rl_result);
2677 return;
2678 } else {
2679 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2680 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002681 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002682 }
2683 } else {
2684 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002685 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2686 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002687 // We can't optimize with FP registers.
2688 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2689 // Something is difficult, so fall back to the standard case.
2690 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2691 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2692 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002693 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002694 } else {
2695 // We can optimize by moving to result and using memory operands.
2696 if (rl_rhs.location != kLocPhysReg) {
2697 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002698 // We should be careful with order here
2699 // If rl_dest and rl_lhs points to the same VR we should load first
2700 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002701 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2702 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002703 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2704 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002705 // No-op if these are the same.
2706 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002707 } else {
2708 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002709 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002710 }
buzbee2700f7e2014-03-07 09:46:20 -08002711 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002712 } else if (rl_lhs.location != kLocPhysReg) {
2713 // RHS is in a register; LHS is in memory.
2714 if (op != kOpSub) {
2715 // Force RHS into result and operate on memory.
2716 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002717 OpRegCopy(rl_result.reg, rl_rhs.reg);
2718 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002719 } else {
2720 // Subtraction isn't commutative.
2721 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2722 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2723 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002724 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002725 }
2726 } else {
2727 // Both are in registers.
2728 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2729 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2730 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002731 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002732 }
2733 }
2734 }
2735 }
2736 }
2737 StoreValue(rl_dest, rl_result);
2738}
2739
2740bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2741 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002742 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002743 return false;
2744 }
buzbee091cc402014-03-31 10:14:40 -07002745 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002746 return false;
2747 }
2748
2749 // Everything will be fine :-).
2750 return true;
2751}
Chao-ying Fua0147762014-06-06 18:38:49 -07002752
2753void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002754 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002755 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2756 return;
2757 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002758 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002759 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2760 if (rl_src.location == kLocPhysReg) {
2761 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2762 } else {
2763 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002764 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002765 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2766 displacement + LOWORD_OFFSET);
2767 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2768 true /* is_load */, true /* is_64bit */);
2769 }
2770 StoreValueWide(rl_dest, rl_result);
2771}
2772
2773void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2774 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002775 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002776 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2777 return;
2778 }
2779
2780 bool is_two_addr = false;
2781 OpKind op = kOpBkpt;
2782 RegLocation rl_result;
2783
2784 switch (opcode) {
2785 case Instruction::SHL_LONG_2ADDR:
2786 is_two_addr = true;
2787 // Fallthrough
2788 case Instruction::SHL_LONG:
2789 op = kOpLsl;
2790 break;
2791 case Instruction::SHR_LONG_2ADDR:
2792 is_two_addr = true;
2793 // Fallthrough
2794 case Instruction::SHR_LONG:
2795 op = kOpAsr;
2796 break;
2797 case Instruction::USHR_LONG_2ADDR:
2798 is_two_addr = true;
2799 // Fallthrough
2800 case Instruction::USHR_LONG:
2801 op = kOpLsr;
2802 break;
2803 default:
2804 op = kOpBkpt;
2805 }
2806
2807 // X86 doesn't require masking and must use ECX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002808 RegStorage t_reg = TargetReg(kCount, false); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002809 LoadValueDirectFixed(rl_shift, t_reg);
2810 if (is_two_addr) {
2811 // Can we do this directly into memory?
2812 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2813 if (rl_result.location != kLocPhysReg) {
2814 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002815 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002816 OpMemReg(op, rl_result, t_reg.GetReg());
2817 } else if (!rl_result.reg.IsFloat()) {
2818 // Can do this directly into the result register
2819 OpRegReg(op, rl_result.reg, t_reg);
2820 StoreFinalValueWide(rl_dest, rl_result);
2821 }
2822 } else {
2823 // Three address form, or we can't do directly.
2824 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2825 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2826 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2827 StoreFinalValueWide(rl_dest, rl_result);
2828 }
2829
2830 FreeTemp(t_reg);
2831}
2832
Brian Carlstrom7940e442013-07-12 13:46:57 -07002833} // namespace art