blob: b9abdbffb19711692946b6d9e8be1c4161f28db4 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Mingyao Yang98d1cc82014-05-15 17:02:16 -070022#include "mirror/art_method.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "mirror/array.h"
24#include "x86_lir.h"
25
26namespace art {
27
28/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070029 * Compare two 64-bit values
30 * x = y return 0
31 * x < y return -1
32 * x > y return 1
33 */
34void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070035 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070036 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070037 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
38 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
39 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070040 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070041 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
42 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
43 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
44 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
45 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070046
Chao-ying Fua0147762014-06-06 18:38:49 -070047 StoreValue(rl_dest, rl_result);
48 FreeTemp(temp_reg);
49 return;
50 }
51
Brian Carlstrom7940e442013-07-12 13:46:57 -070052 FlushAllRegs();
53 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070054 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
55 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080056 LoadValueDirectWideFixed(rl_src1, r_tmp1);
57 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080059 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
60 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070061 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
62 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080063 OpReg(kOpNeg, rs_r2); // r2 = -r2
64 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070065 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080067 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070068 RegLocation rl_result = LocCReturn();
69 StoreValue(rl_dest, rl_result);
70}
71
72X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
73 switch (cond) {
74 case kCondEq: return kX86CondEq;
75 case kCondNe: return kX86CondNe;
76 case kCondCs: return kX86CondC;
77 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000078 case kCondUlt: return kX86CondC;
79 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 case kCondMi: return kX86CondS;
81 case kCondPl: return kX86CondNs;
82 case kCondVs: return kX86CondO;
83 case kCondVc: return kX86CondNo;
84 case kCondHi: return kX86CondA;
85 case kCondLs: return kX86CondBe;
86 case kCondGe: return kX86CondGe;
87 case kCondLt: return kX86CondL;
88 case kCondGt: return kX86CondG;
89 case kCondLe: return kX86CondLe;
90 case kCondAl:
91 case kCondNv: LOG(FATAL) << "Should not reach here";
92 }
93 return kX86CondO;
94}
95
buzbee2700f7e2014-03-07 09:46:20 -080096LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070097 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 X86ConditionCode cc = X86ConditionEncoding(cond);
99 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
100 cc);
101 branch->target = target;
102 return branch;
103}
104
buzbee2700f7e2014-03-07 09:46:20 -0800105LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700106 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
108 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700109 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700111 if (reg.Is64Bit()) {
112 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
113 } else {
114 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
115 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 }
117 X86ConditionCode cc = X86ConditionEncoding(cond);
118 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
119 branch->target = target;
120 return branch;
121}
122
buzbee2700f7e2014-03-07 09:46:20 -0800123LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
124 // If src or dest is a pair, we'll be using low reg.
125 if (r_dest.IsPair()) {
126 r_dest = r_dest.GetLow();
127 }
128 if (r_src.IsPair()) {
129 r_src = r_src.GetLow();
130 }
buzbee091cc402014-03-31 10:14:40 -0700131 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700133 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800134 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800135 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 res->flags.is_nop = true;
137 }
138 return res;
139}
140
buzbee7a11ab02014-04-28 20:02:38 -0700141void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
142 if (r_dest != r_src) {
143 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
144 AppendLIR(res);
145 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146}
147
buzbee2700f7e2014-03-07 09:46:20 -0800148void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700149 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700150 bool dest_fp = r_dest.IsFloat();
151 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700152 if (dest_fp) {
153 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700154 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700156 // TODO: Prevent this from happening in the code. The result is often
157 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700158 if (!r_src.IsPair()) {
159 DCHECK(!r_dest.IsPair());
160 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
161 } else {
162 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
163 RegStorage r_tmp = AllocTempDouble();
164 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
165 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
166 FreeTemp(r_tmp);
167 }
buzbee7a11ab02014-04-28 20:02:38 -0700168 }
169 } else {
170 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700171 if (!r_dest.IsPair()) {
172 DCHECK(!r_src.IsPair());
173 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700174 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700175 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
176 RegStorage temp_reg = AllocTempDouble();
177 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
178 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
179 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
180 }
181 } else {
182 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
183 if (!r_src.IsPair()) {
184 // Just copy the register directly.
185 OpRegCopy(r_dest, r_src);
186 } else {
187 // Handle overlap
188 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
189 r_src.GetLowReg() == r_dest.GetHighReg()) {
190 // Deal with cycles.
191 RegStorage temp_reg = AllocTemp();
192 OpRegCopy(temp_reg, r_dest.GetHigh());
193 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
194 OpRegCopy(r_dest.GetLow(), temp_reg);
195 FreeTemp(temp_reg);
196 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
197 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
198 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
199 } else {
200 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
201 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
202 }
buzbee7a11ab02014-04-28 20:02:38 -0700203 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204 }
205 }
206 }
207}
208
Andreas Gampe90969af2014-07-15 23:02:11 -0700209void X86Mir2Lir::GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
210 int32_t true_val, int32_t false_val, RegStorage rs_dest,
211 int dest_reg_class) {
Serguei Katkov9ee45192014-07-17 14:39:03 +0700212 DCHECK(!left_op.IsPair() && !right_op.IsPair() && !rs_dest.IsPair());
213 DCHECK(!left_op.IsFloat() && !right_op.IsFloat() && !rs_dest.IsFloat());
214
215 // We really need this check for correctness, otherwise we will need to do more checks in
216 // non zero/one case
217 if (true_val == false_val) {
218 LoadConstantNoClobber(rs_dest, true_val);
219 return;
Andreas Gampe90969af2014-07-15 23:02:11 -0700220 }
221
Serguei Katkov9ee45192014-07-17 14:39:03 +0700222 const bool dest_intersect = IsSameReg(rs_dest, left_op) || IsSameReg(rs_dest, right_op);
223
224 const bool zero_one_case = (true_val == 0 && false_val == 1) || (true_val == 1 && false_val == 0);
225 if (zero_one_case && IsByteRegister(rs_dest)) {
226 if (!dest_intersect) {
227 LoadConstantNoClobber(rs_dest, 0);
228 }
229 OpRegReg(kOpCmp, left_op, right_op);
230 // Set the low byte of the result to 0 or 1 from the compare condition code.
231 NewLIR2(kX86Set8R, rs_dest.GetReg(),
232 X86ConditionEncoding(true_val == 1 ? code : FlipComparisonOrder(code)));
233 if (dest_intersect) {
234 NewLIR2(rs_dest.Is64Bit() ? kX86Movzx8qRR : kX86Movzx8RR, rs_dest.GetReg(), rs_dest.GetReg());
235 }
236 } else {
237 // Be careful rs_dest can be changed only after cmp because it can be the same as one of ops
238 // and it cannot use xor because it makes cc flags to be dirty
239 RegStorage temp_reg = AllocTypedTemp(false, dest_reg_class, false);
240 if (temp_reg.Valid()) {
241 if (false_val == 0 && dest_intersect) {
242 code = FlipComparisonOrder(code);
243 std::swap(true_val, false_val);
244 }
245 if (!dest_intersect) {
246 LoadConstantNoClobber(rs_dest, false_val);
247 }
248 LoadConstantNoClobber(temp_reg, true_val);
249 OpRegReg(kOpCmp, left_op, right_op);
250 if (dest_intersect) {
251 LoadConstantNoClobber(rs_dest, false_val);
252 DCHECK(!last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
253 }
254 OpCondRegReg(kOpCmov, code, rs_dest, temp_reg);
255 FreeTemp(temp_reg);
256 } else {
257 // slow path
258 LIR* cmp_branch = OpCmpBranch(code, left_op, right_op, nullptr);
259 LoadConstantNoClobber(rs_dest, false_val);
260 LIR* that_is_it = NewLIR1(kX86Jmp8, 0);
261 LIR* true_case = NewLIR0(kPseudoTargetLabel);
262 cmp_branch->target = true_case;
263 LoadConstantNoClobber(rs_dest, true_val);
264 LIR* end = NewLIR0(kPseudoTargetLabel);
265 that_is_it->target = end;
266 }
267 }
Andreas Gampe90969af2014-07-15 23:02:11 -0700268}
269
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700270void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800271 RegLocation rl_result;
272 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
273 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700274 // Avoid using float regs here.
275 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
276 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
277 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000278 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800279
280 // The kMirOpSelect has two variants, one for constants and one for moves.
281 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
282
283 if (is_constant_case) {
284 int true_val = mir->dalvikInsn.vB;
285 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700286 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800287
288 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000289 * For ccode == kCondEq:
290 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800291 * 1) When the true case is zero and result_reg is not same as src_reg:
292 * xor result_reg, result_reg
293 * cmp $0, src_reg
294 * mov t1, $false_case
295 * cmovnz result_reg, t1
296 * 2) When the false case is zero and result_reg is not same as src_reg:
297 * xor result_reg, result_reg
298 * cmp $0, src_reg
299 * mov t1, $true_case
300 * cmovz result_reg, t1
301 * 3) All other cases (we do compare first to set eflags):
302 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000303 * mov result_reg, $false_case
304 * mov t1, $true_case
305 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800306 */
buzbeea0cd2d72014-06-01 09:33:49 -0700307 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
308 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800309 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700310 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800311 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
312 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
313 const bool catch_all_case = !(true_zero_case || false_zero_case);
314
315 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800316 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800317 }
318
319 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800320 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800321 }
322
323 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800324 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800325 }
326
327 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000328 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
329 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700330 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800331 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
332
buzbee2700f7e2014-03-07 09:46:20 -0800333 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800334
335 FreeTemp(temp1_reg);
336 }
337 } else {
338 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
339 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700340 rl_true = LoadValue(rl_true, result_reg_class);
341 rl_false = LoadValue(rl_false, result_reg_class);
342 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800343
344 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000345 * For ccode == kCondEq:
346 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800347 * 1) When true case is already in place:
348 * cmp $0, src_reg
349 * cmovnz result_reg, false_reg
350 * 2) When false case is already in place:
351 * cmp $0, src_reg
352 * cmovz result_reg, true_reg
353 * 3) When neither cases are in place:
354 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000355 * mov result_reg, false_reg
356 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800357 */
358
359 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800360 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800361
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000362 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800363 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000364 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800365 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800366 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800367 OpRegCopy(rl_result.reg, rl_false.reg);
368 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800369 }
370 }
371
372 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700373}
374
375void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700376 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700377 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
378 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000379 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800380
381 if (rl_src1.is_const) {
382 std::swap(rl_src1, rl_src2);
383 ccode = FlipComparisonOrder(ccode);
384 }
385 if (rl_src2.is_const) {
386 // Do special compare/branch against simple const operand
387 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
388 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
389 return;
390 }
391
Elena Sayapinadd644502014-07-01 18:39:52 +0700392 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700393 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
394 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
395
396 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
397 OpCondBranch(ccode, taken);
398 return;
399 }
400
Brian Carlstrom7940e442013-07-12 13:46:57 -0700401 FlushAllRegs();
402 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700403 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
404 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800405 LoadValueDirectWideFixed(rl_src1, r_tmp1);
406 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700407
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408 // Swap operands and condition code to prevent use of zero flag.
409 if (ccode == kCondLe || ccode == kCondGt) {
410 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800411 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
412 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700413 } else {
414 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800415 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
416 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700417 }
418 switch (ccode) {
419 case kCondEq:
420 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800421 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700422 break;
423 case kCondLe:
424 ccode = kCondGe;
425 break;
426 case kCondGt:
427 ccode = kCondLt;
428 break;
429 case kCondLt:
430 case kCondGe:
431 break;
432 default:
433 LOG(FATAL) << "Unexpected ccode: " << ccode;
434 }
435 OpCondBranch(ccode, taken);
436}
437
Mark Mendell412d4f82013-12-18 13:32:36 -0800438void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
439 int64_t val, ConditionCode ccode) {
440 int32_t val_lo = Low32Bits(val);
441 int32_t val_hi = High32Bits(val);
442 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800443 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400444 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700445
Elena Sayapinadd644502014-07-01 18:39:52 +0700446 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700447 if (is_equality_test && val == 0) {
448 // We can simplify of comparing for ==, != to 0.
449 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
450 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
451 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
452 } else {
453 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
454 LoadConstantWide(tmp, val);
455 OpRegReg(kOpCmp, rl_src1.reg, tmp);
456 FreeTemp(tmp);
457 }
458 OpCondBranch(ccode, taken);
459 return;
460 }
461
Mark Mendell752e2052014-05-01 10:19:04 -0400462 if (is_equality_test && val != 0) {
463 rl_src1 = ForceTempWide(rl_src1);
464 }
buzbee2700f7e2014-03-07 09:46:20 -0800465 RegStorage low_reg = rl_src1.reg.GetLow();
466 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800467
Mark Mendell752e2052014-05-01 10:19:04 -0400468 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700469 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400470 if (val == 0) {
471 if (IsTemp(low_reg)) {
472 OpRegReg(kOpOr, low_reg, high_reg);
473 // We have now changed it; ignore the old values.
474 Clobber(rl_src1.reg);
475 } else {
476 RegStorage t_reg = AllocTemp();
477 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
478 FreeTemp(t_reg);
479 }
480 OpCondBranch(ccode, taken);
481 return;
482 }
483
484 // Need to compute the actual value for ==, !=.
485 OpRegImm(kOpSub, low_reg, val_lo);
486 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
487 OpRegReg(kOpOr, high_reg, low_reg);
488 Clobber(rl_src1.reg);
489 } else if (ccode == kCondLe || ccode == kCondGt) {
490 // Swap operands and condition code to prevent use of zero flag.
491 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
492 LoadConstantWide(tmp, val);
493 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
494 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
495 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
496 FreeTemp(tmp);
497 } else {
498 // We can use a compare for the low word to set CF.
499 OpRegImm(kOpCmp, low_reg, val_lo);
500 if (IsTemp(high_reg)) {
501 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
502 // We have now changed it; ignore the old values.
503 Clobber(rl_src1.reg);
504 } else {
505 // mov temp_reg, high_reg; sbb temp_reg, high_constant
506 RegStorage t_reg = AllocTemp();
507 OpRegCopy(t_reg, high_reg);
508 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
509 FreeTemp(t_reg);
510 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800511 }
512
Mark Mendell752e2052014-05-01 10:19:04 -0400513 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800514}
515
Mark Mendell2bf31e62014-01-23 12:13:40 -0800516void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
517 // It does not make sense to calculate magic and shift for zero divisor.
518 DCHECK_NE(divisor, 0);
519
520 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
521 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
522 * The magic number M and shift S can be calculated in the following way:
523 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
524 * where divisor(d) >=2.
525 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
526 * where divisor(d) <= -2.
527 * Thus nc can be calculated like:
528 * nc = 2^31 + 2^31 % d - 1, where d >= 2
529 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
530 *
531 * So the shift p is the smallest p satisfying
532 * 2^p > nc * (d - 2^p % d), where d >= 2
533 * 2^p > nc * (d + 2^p % d), where d <= -2.
534 *
535 * the magic number M is calcuated by
536 * M = (2^p + d - 2^p % d) / d, where d >= 2
537 * M = (2^p - d - 2^p % d) / d, where d <= -2.
538 *
539 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
540 * the shift number S.
541 */
542
543 int32_t p = 31;
544 const uint32_t two31 = 0x80000000U;
545
546 // Initialize the computations.
547 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
548 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
549 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
550 uint32_t quotient1 = two31 / abs_nc;
551 uint32_t remainder1 = two31 % abs_nc;
552 uint32_t quotient2 = two31 / abs_d;
553 uint32_t remainder2 = two31 % abs_d;
554
555 /*
556 * To avoid handling both positive and negative divisor, Hacker's Delight
557 * introduces a method to handle these 2 cases together to avoid duplication.
558 */
559 uint32_t delta;
560 do {
561 p++;
562 quotient1 = 2 * quotient1;
563 remainder1 = 2 * remainder1;
564 if (remainder1 >= abs_nc) {
565 quotient1++;
566 remainder1 = remainder1 - abs_nc;
567 }
568 quotient2 = 2 * quotient2;
569 remainder2 = 2 * remainder2;
570 if (remainder2 >= abs_d) {
571 quotient2++;
572 remainder2 = remainder2 - abs_d;
573 }
574 delta = abs_d - remainder2;
575 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
576
577 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
578 shift = p - 32;
579}
580
buzbee2700f7e2014-03-07 09:46:20 -0800581RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700582 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
583 return rl_dest;
584}
585
Mark Mendell2bf31e62014-01-23 12:13:40 -0800586RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
587 int imm, bool is_div) {
588 // Use a multiply (and fixup) to perform an int div/rem by a constant.
589
590 // We have to use fixed registers, so flush all the temps.
591 FlushAllRegs();
592 LockCallTemps(); // Prepare for explicit register usage.
593
594 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700595 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800596
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700597 // handle div/rem by 1 special case.
598 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800599 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700600 // x / 1 == x.
601 StoreValue(rl_result, rl_src);
602 } else {
603 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800604 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700605 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000606 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700607 }
608 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
609 if (is_div) {
610 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800611 LoadValueDirectFixed(rl_src, rs_r0);
612 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800613 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
614
615 // for x != MIN_INT, x / -1 == -x.
616 NewLIR1(kX86Neg32R, r0);
617
618 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
619 // The target for cmp/jmp above.
620 minint_branch->target = NewLIR0(kPseudoTargetLabel);
621 // EAX already contains the right value (0x80000000),
622 branch_around->target = NewLIR0(kPseudoTargetLabel);
623 } else {
624 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800625 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800626 }
627 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000628 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800629 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700630 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800631 // Use H.S.Warren's Hacker's Delight Chapter 10 and
632 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
633 int magic, shift;
634 CalculateMagicAndShift(imm, magic, shift);
635
636 /*
637 * For imm >= 2,
638 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
639 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
640 * For imm <= -2,
641 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
642 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
643 * We implement this algorithm in the following way:
644 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
645 * 2. if imm > 0 and magic < 0, add numerator to EDX
646 * if imm < 0 and magic > 0, sub numerator from EDX
647 * 3. if S !=0, SAR S bits for EDX
648 * 4. add 1 to EDX if EDX < 0
649 * 5. Thus, EDX is the quotient
650 */
651
652 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800653 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800654 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
655 // We will need the value later.
656 if (rl_src.location == kLocPhysReg) {
657 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700658 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800659 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800660 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800661 numerator_reg = rs_r1;
662 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800663 }
buzbee2700f7e2014-03-07 09:46:20 -0800664 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800665 } else {
666 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800667 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800668 }
669
670 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800671 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800672
673 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700674 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800675
676 if (imm > 0 && magic < 0) {
677 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800678 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700679 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800680 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800681 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700682 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800683 }
684
685 // Do we need the shift?
686 if (shift != 0) {
687 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700688 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800689 }
690
691 // Add 1 to EDX if EDX < 0.
692
693 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800694 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800695
696 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700697 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800698
699 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700700 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800701
702 // Quotient is in EDX.
703 if (!is_div) {
704 // We need to compute the remainder.
705 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800706 DCHECK(numerator_reg.Valid());
707 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800708
709 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800710 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800711
712 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700713 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800714
715 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000716 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800717 }
718 }
719
720 return rl_result;
721}
722
buzbee2700f7e2014-03-07 09:46:20 -0800723RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
724 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
726 return rl_dest;
727}
728
Mark Mendell2bf31e62014-01-23 12:13:40 -0800729RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
730 RegLocation rl_src2, bool is_div, bool check_zero) {
731 // We have to use fixed registers, so flush all the temps.
732 FlushAllRegs();
733 LockCallTemps(); // Prepare for explicit register usage.
734
735 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800736 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800737
738 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800739 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800740
741 // Copy LHS sign bit into EDX.
742 NewLIR0(kx86Cdq32Da);
743
744 if (check_zero) {
745 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700746 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800747 }
748
749 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800750 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800751 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
752
753 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800754 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800755 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
756
757 // In 0x80000000/-1 case.
758 if (!is_div) {
759 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800760 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800761 }
762 LIR* done = NewLIR1(kX86Jmp8, 0);
763
764 // Expected case.
765 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
766 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700767 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800768 done->target = NewLIR0(kPseudoTargetLabel);
769
770 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700771 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800772 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000773 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800774 }
775 return rl_result;
776}
777
Serban Constantinescu23abec92014-07-02 16:13:38 +0100778bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700779 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800780
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700781 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100782 return false;
783 }
784
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800785 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700786 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700787 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
788 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
789 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800790
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700791 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800793
794 /*
795 * If the result register is the same as the second element, then we need to be careful.
796 * The reason is that the first copy will inadvertently clobber the second element with
797 * the first one thus yielding the wrong result. Thus we do a swap in that case.
798 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000799 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800800 std::swap(rl_src1, rl_src2);
801 }
802
803 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800804 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800805
806 // If the integers are both in the same register, then there is nothing else to do
807 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000808 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800809 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800810 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800811
812 // Conditionally move the other integer into the destination register.
813 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800814 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800815 }
816
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700817 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000818 StoreValueWide(rl_dest, rl_result);
819 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000820 StoreValue(rl_dest, rl_result);
821 }
822 return true;
823}
824
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700825bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700826 RegLocation rl_src_address = info->args[0]; // long address
827 RegLocation rl_address;
828 if (!cu_->target64) {
829 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
830 rl_address = LoadValue(rl_src_address, kCoreReg);
831 } else {
832 rl_address = LoadValueWide(rl_src_address, kCoreReg);
833 }
834 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
835 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
836 // Unaligned access is allowed on x86.
837 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
838 if (size == k64) {
839 StoreValueWide(rl_dest, rl_result);
840 } else {
841 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
842 StoreValue(rl_dest, rl_result);
843 }
844 return true;
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700845}
846
Vladimir Markoe508a202013-11-04 15:24:22 +0000847bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700848 RegLocation rl_src_address = info->args[0]; // long address
849 RegLocation rl_address;
850 if (!cu_->target64) {
851 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
852 rl_address = LoadValue(rl_src_address, kCoreReg);
853 } else {
854 rl_address = LoadValueWide(rl_src_address, kCoreReg);
855 }
856 RegLocation rl_src_value = info->args[2]; // [size] value
857 RegLocation rl_value;
858 if (size == k64) {
859 // Unaligned access is allowed on x86.
860 rl_value = LoadValueWide(rl_src_value, kCoreReg);
861 } else {
862 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
863 // In 32-bit mode the only EAX..EDX registers can be used with Mov8MR.
864 if (!cu_->target64 && size == kSignedByte) {
865 rl_src_value = UpdateLocTyped(rl_src_value, kCoreReg);
866 if (rl_src_value.location == kLocPhysReg && !IsByteRegister(rl_src_value.reg)) {
867 RegStorage temp = AllocateByteRegister();
868 OpRegCopy(temp, rl_src_value.reg);
869 rl_value.reg = temp;
870 } else {
871 rl_value = LoadValue(rl_src_value, kCoreReg);
872 }
873 } else {
874 rl_value = LoadValue(rl_src_value, kCoreReg);
875 }
876 }
877 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
878 return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000879}
880
buzbee2700f7e2014-03-07 09:46:20 -0800881void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
882 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700883}
884
Ian Rogersdd7624d2014-03-14 17:43:00 -0700885void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700886 DCHECK_EQ(kX86, cu_->instruction_set);
887 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
888}
889
890void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
891 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700892 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700893}
894
buzbee2700f7e2014-03-07 09:46:20 -0800895static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
896 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700897}
898
Vladimir Marko1c282e22013-11-21 14:49:47 +0000899bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700900 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000901 // Unused - RegLocation rl_src_unsafe = info->args[0];
902 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
903 RegLocation rl_src_offset = info->args[2]; // long low
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700904 if (!cu_->target64) {
905 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
906 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000907 RegLocation rl_src_expected = info->args[4]; // int, long or Object
908 // If is_long, high half is in info->args[5]
909 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
910 // If is_long, high half is in info->args[7]
911
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700912 if (is_long && cu_->target64) {
913 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700914 FlushReg(rs_r0q);
915 Clobber(rs_r0q);
916 LockTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700917
918 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
919 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700920 RegLocation rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
921 LoadValueDirectWide(rl_src_expected, rs_r0q);
Andreas Gampeccc60262014-07-04 18:02:38 -0700922 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
923 rl_new_value.reg.GetReg());
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700924
925 // After a store we need to insert barrier in case of potential load. Since the
926 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
Hans Boehm48f5c472014-06-27 14:50:10 -0700927 GenMemBarrier(kAnyAny);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700928
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700929 FreeTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700930 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700931 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
932 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000933 FlushAllRegs();
934 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700935 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
936 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800937 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
938 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700939 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100940 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
941 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
942 DCHECK(!obj_in_si || !obj_in_di);
943 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
944 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
945 DCHECK(!off_in_si || !off_in_di);
946 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
947 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
948 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
949 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
950 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
951 if (push_di) {
952 NewLIR1(kX86Push32R, rs_rDI.GetReg());
953 MarkTemp(rs_rDI);
954 LockTemp(rs_rDI);
955 }
956 if (push_si) {
957 NewLIR1(kX86Push32R, rs_rSI.GetReg());
958 MarkTemp(rs_rSI);
959 LockTemp(rs_rSI);
960 }
961 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
962 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
963 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700964 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100965 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
966 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
967 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
968 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
969 }
970 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700971 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100972 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
973 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
974 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
975 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
976 }
977 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800978
Hans Boehm48f5c472014-06-27 14:50:10 -0700979 // After a store we need to insert barrier to prevent reordering with either
980 // earlier or later memory accesses. Since
981 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
982 // and it will be associated with the cmpxchg instruction, preventing both.
983 GenMemBarrier(kAnyAny);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100984
985 if (push_si) {
986 FreeTemp(rs_rSI);
987 UnmarkTemp(rs_rSI);
988 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
989 }
990 if (push_di) {
991 FreeTemp(rs_rDI);
992 UnmarkTemp(rs_rDI);
993 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
994 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000995 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000996 } else {
997 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800998 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700999 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -08001000 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001001
buzbeea0cd2d72014-06-01 09:33:49 -07001002 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
1003 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001004
1005 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
1006 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -07001007 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -08001008 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -07001009 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001010 }
1011
Chao-ying Fu021b60f2014-07-09 11:32:31 -07001012 RegLocation rl_offset;
1013 if (cu_->target64) {
1014 rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
1015 } else {
1016 rl_offset = LoadValue(rl_src_offset, kCoreReg);
1017 }
buzbee2700f7e2014-03-07 09:46:20 -08001018 LoadValueDirect(rl_src_expected, rs_r0);
Andreas Gampeccc60262014-07-04 18:02:38 -07001019 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
1020 rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +00001021
Hans Boehm48f5c472014-06-27 14:50:10 -07001022 // After a store we need to insert barrier to prevent reordering with either
1023 // earlier or later memory accesses. Since
1024 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
1025 // and it will be associated with the cmpxchg instruction, preventing both.
1026 GenMemBarrier(kAnyAny);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001027
buzbee091cc402014-03-31 10:14:40 -07001028 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001029 }
1030
1031 // Convert ZF to boolean
1032 RegLocation rl_dest = InlineTarget(info); // boolean place for result
1033 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001034 RegStorage result_reg = rl_result.reg;
1035
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001036 // For 32-bit, SETcc only works with EAX..EDX.
1037 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001038 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001039 }
1040 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
1041 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
1042 if (IsTemp(result_reg)) {
1043 FreeTemp(result_reg);
1044 }
Vladimir Markoc29bb612013-11-27 16:47:25 +00001045 StoreValue(rl_dest, rl_result);
1046 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001047}
1048
buzbee2700f7e2014-03-07 09:46:20 -08001049LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001050 CHECK(base_of_code_ != nullptr);
1051
1052 // Address the start of the method
1053 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001054 if (rl_method.wide) {
1055 LoadValueDirectWideFixed(rl_method, reg);
1056 } else {
1057 LoadValueDirectFixed(rl_method, reg);
1058 }
Mark Mendell55d0eac2014-02-06 11:02:52 -08001059 store_method_addr_used_ = true;
1060
1061 // Load the proper value from the literal area.
1062 // We don't know the proper offset for the value, so pick one that will force
1063 // 4 byte offset. We will fix this up in the assembler later to have the right
1064 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001065 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -08001066 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
1067 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001068 res->target = target;
1069 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001070 store_method_addr_used_ = true;
1071 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001072}
1073
buzbee2700f7e2014-03-07 09:46:20 -08001074LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001075 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1076 return NULL;
1077}
1078
buzbee2700f7e2014-03-07 09:46:20 -08001079LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001080 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1081 return NULL;
1082}
1083
1084void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1085 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001086 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001087 RegStorage t_reg = AllocTemp();
1088 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1089 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001090 FreeTemp(t_reg);
1091 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001092 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001093 }
1094}
1095
Mingyao Yange643a172014-04-08 11:02:52 -07001096void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001097 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001098 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001099
Chao-ying Fua0147762014-06-06 18:38:49 -07001100 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1101 } else {
1102 DCHECK(reg.IsPair());
1103
1104 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1105 RegStorage t_reg = AllocTemp();
1106 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1107 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1108 // The temp is no longer needed so free it at this time.
1109 FreeTemp(t_reg);
1110 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001111
1112 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001113 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001114}
1115
Mingyao Yang80365d92014-04-18 12:10:58 -07001116void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1117 RegStorage array_base,
1118 int len_offset) {
1119 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1120 public:
1121 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1122 RegStorage index, RegStorage array_base, int32_t len_offset)
1123 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1124 index_(index), array_base_(array_base), len_offset_(len_offset) {
1125 }
1126
1127 void Compile() OVERRIDE {
1128 m2l_->ResetRegPool();
1129 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001130 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001131
1132 RegStorage new_index = index_;
1133 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001134 // TODO: clean-up to check not a number but with type
Andreas Gampeccc60262014-07-04 18:02:38 -07001135 if (index_ == m2l_->TargetReg(kArg1, kNotWide)) {
1136 if (array_base_ == m2l_->TargetReg(kArg0, kRef)) {
1137 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, kNotWide), index_);
1138 new_index = m2l_->TargetReg(kArg2, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001139 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001140 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, kNotWide), index_);
1141 new_index = m2l_->TargetReg(kArg0, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001142 }
1143 }
1144 // Load array length to kArg1.
Andreas Gampe98430592014-07-27 19:44:50 -07001145 X86Mir2Lir* x86_m2l = static_cast<X86Mir2Lir*>(m2l_);
1146 x86_m2l->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
1147 x86_m2l->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, new_index,
1148 m2l_->TargetReg(kArg1, kNotWide), true);
Mingyao Yang80365d92014-04-18 12:10:58 -07001149 }
1150
1151 private:
1152 const RegStorage index_;
1153 const RegStorage array_base_;
1154 const int32_t len_offset_;
1155 };
1156
1157 OpRegMem(kOpCmp, index, array_base, len_offset);
Dave Allison69dfe512014-07-11 17:11:58 +00001158 MarkPossibleNullPointerException(0);
Mingyao Yang80365d92014-04-18 12:10:58 -07001159 LIR* branch = OpCondBranch(kCondUge, nullptr);
1160 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1161 index, array_base, len_offset));
1162}
1163
1164void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1165 RegStorage array_base,
1166 int32_t len_offset) {
1167 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1168 public:
1169 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1170 int32_t index, RegStorage array_base, int32_t len_offset)
1171 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1172 index_(index), array_base_(array_base), len_offset_(len_offset) {
1173 }
1174
1175 void Compile() OVERRIDE {
1176 m2l_->ResetRegPool();
1177 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001178 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001179
1180 // Load array length to kArg1.
Andreas Gampe98430592014-07-27 19:44:50 -07001181 X86Mir2Lir* x86_m2l = static_cast<X86Mir2Lir*>(m2l_);
1182 x86_m2l->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
1183 x86_m2l->LoadConstant(m2l_->TargetReg(kArg0, kNotWide), index_);
1184 x86_m2l->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, m2l_->TargetReg(kArg0, kNotWide),
1185 m2l_->TargetReg(kArg1, kNotWide), true);
Mingyao Yang80365d92014-04-18 12:10:58 -07001186 }
1187
1188 private:
1189 const int32_t index_;
1190 const RegStorage array_base_;
1191 const int32_t len_offset_;
1192 };
1193
1194 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
Dave Allison69dfe512014-07-11 17:11:58 +00001195 MarkPossibleNullPointerException(0);
Mingyao Yang80365d92014-04-18 12:10:58 -07001196 LIR* branch = OpCondBranch(kCondLs, nullptr);
1197 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1198 index, array_base, len_offset));
1199}
1200
Brian Carlstrom7940e442013-07-12 13:46:57 -07001201// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001202LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001203 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001204 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1205 } else {
1206 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1207 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001208 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1209}
1210
1211// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001212LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001213 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001214 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001215}
1216
buzbee11b63d12013-08-27 07:34:17 -07001217bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001218 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001219 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1220 return false;
1221}
1222
Ian Rogerse2143c02014-03-28 08:47:16 -07001223bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1224 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1225 return false;
1226}
1227
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001228LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001229 LOG(FATAL) << "Unexpected use of OpIT in x86";
1230 return NULL;
1231}
1232
Dave Allison3da67a52014-04-02 17:03:45 -07001233void X86Mir2Lir::OpEndIT(LIR* it) {
1234 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1235}
1236
buzbee2700f7e2014-03-07 09:46:20 -08001237void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001238 switch (val) {
1239 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001240 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001241 break;
1242 case 1:
1243 OpRegCopy(dest, src);
1244 break;
1245 default:
1246 OpRegRegImm(kOpMul, dest, src, val);
1247 break;
1248 }
1249}
1250
buzbee2700f7e2014-03-07 09:46:20 -08001251void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001252 // All memory accesses below reference dalvik regs.
1253 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1254
Mark Mendell4708dcd2014-01-22 09:05:18 -08001255 LIR *m;
1256 switch (val) {
1257 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001258 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001259 break;
1260 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001261 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001262 break;
1263 default:
buzbee091cc402014-03-31 10:14:40 -07001264 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1265 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001266 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1267 break;
1268 }
1269}
1270
Mark Mendelle02d48f2014-01-15 11:19:23 -08001271void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001272 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001273 // All memory accesses below reference dalvik regs.
1274 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1275
Elena Sayapinadd644502014-07-01 18:39:52 +07001276 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001277 if (rl_src1.is_const) {
1278 std::swap(rl_src1, rl_src2);
1279 }
1280 // Are we multiplying by a constant?
1281 if (rl_src2.is_const) {
1282 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1283 if (val == 0) {
1284 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1285 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1286 StoreValueWide(rl_dest, rl_result);
1287 return;
1288 } else if (val == 1) {
1289 StoreValueWide(rl_dest, rl_src1);
1290 return;
1291 } else if (val == 2) {
1292 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1293 return;
1294 } else if (IsPowerOfTwo(val)) {
1295 int shift_amount = LowestSetBit(val);
1296 if (!BadOverlap(rl_src1, rl_dest)) {
1297 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1298 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1299 rl_src1, shift_amount);
1300 StoreValueWide(rl_dest, rl_result);
1301 return;
1302 }
1303 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001304 }
1305 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1306 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1307 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1308 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1309 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1310 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1311 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1312 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1313 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1314 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1315 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1316 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1317 } else {
1318 OpRegCopy(rl_result.reg, rl_src1.reg);
1319 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1320 }
1321 StoreValueWide(rl_dest, rl_result);
1322 return;
1323 }
1324
Mark Mendell4708dcd2014-01-22 09:05:18 -08001325 if (rl_src1.is_const) {
1326 std::swap(rl_src1, rl_src2);
1327 }
1328 // Are we multiplying by a constant?
1329 if (rl_src2.is_const) {
1330 // Do special compare/branch against simple const operand
1331 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1332 if (val == 0) {
1333 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001334 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1335 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001336 StoreValueWide(rl_dest, rl_result);
1337 return;
1338 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001339 StoreValueWide(rl_dest, rl_src1);
1340 return;
1341 } else if (val == 2) {
1342 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1343 return;
1344 } else if (IsPowerOfTwo(val)) {
1345 int shift_amount = LowestSetBit(val);
1346 if (!BadOverlap(rl_src1, rl_dest)) {
1347 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1348 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1349 rl_src1, shift_amount);
1350 StoreValueWide(rl_dest, rl_result);
1351 return;
1352 }
1353 }
1354
1355 // Okay, just bite the bullet and do it.
1356 int32_t val_lo = Low32Bits(val);
1357 int32_t val_hi = High32Bits(val);
1358 FlushAllRegs();
1359 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001360 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001361 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1362 int displacement = SRegOffset(rl_src1.s_reg_low);
1363
1364 // ECX <- 1H * 2L
1365 // EAX <- 1L * 2H
1366 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001367 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1368 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001369 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001370 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1371 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001372 }
1373
1374 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001375 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001376
1377 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001378 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001379
1380 // EDX:EAX <- 2L * 1L (double precision)
1381 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001382 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001383 } else {
buzbee091cc402014-03-31 10:14:40 -07001384 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001385 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1386 true /* is_load */, true /* is_64bit */);
1387 }
1388
1389 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001390 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001391
1392 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001393 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1394 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001395 StoreValueWide(rl_dest, rl_result);
1396 return;
1397 }
1398
1399 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001400 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1401 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1402 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1403
Mark Mendell4708dcd2014-01-22 09:05:18 -08001404 FlushAllRegs();
1405 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001406 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1407 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001408
1409 // At this point, the VRs are in their home locations.
1410 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1411 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1412
1413 // ECX <- 1H
1414 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001415 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001416 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001417 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1418 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001419 }
1420
Mark Mendellde99bba2014-02-14 12:15:02 -08001421 if (is_square) {
1422 // Take advantage of the fact that the values are the same.
1423 // ECX <- ECX * 2L (1H * 2L)
1424 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001425 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001426 } else {
1427 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001428 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1429 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001430 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1431 true /* is_load */, true /* is_64bit */);
1432 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001433
Mark Mendellde99bba2014-02-14 12:15:02 -08001434 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001435 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001436 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001437 // EAX <- 2H
1438 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001439 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001440 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001441 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1442 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001443 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001444
Mark Mendellde99bba2014-02-14 12:15:02 -08001445 // EAX <- EAX * 1L (2H * 1L)
1446 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001447 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001448 } else {
1449 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001450 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1451 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001452 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1453 true /* is_load */, true /* is_64bit */);
1454 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001455
Mark Mendellde99bba2014-02-14 12:15:02 -08001456 // ECX <- ECX * 2L (1H * 2L)
1457 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001458 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001459 } else {
1460 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001461 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1462 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001463 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1464 true /* is_load */, true /* is_64bit */);
1465 }
1466
1467 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001468 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001469 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001470
1471 // EAX <- 2L
1472 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001473 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001474 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001475 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1476 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001477 }
1478
1479 // EDX:EAX <- 2L * 1L (double precision)
1480 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001481 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001482 } else {
1483 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001484 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001485 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1486 true /* is_load */, true /* is_64bit */);
1487 }
1488
1489 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001490 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001491
1492 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001493 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001494 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001495 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001496}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001497
1498void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1499 Instruction::Code op) {
1500 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1501 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1502 if (rl_src.location == kLocPhysReg) {
1503 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001504 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001505 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001506 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1507 } else {
1508 rl_src = LoadValueWide(rl_src, kCoreReg);
1509 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1510 // The registers are the same, so we would clobber it before the use.
1511 RegStorage temp_reg = AllocTemp();
1512 OpRegCopy(temp_reg, rl_dest.reg);
1513 rl_src.reg.SetHighReg(temp_reg.GetReg());
1514 }
1515 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001516
Chao-ying Fua0147762014-06-06 18:38:49 -07001517 x86op = GetOpcode(op, rl_dest, rl_src, true);
1518 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1519 FreeTemp(rl_src.reg); // ???
1520 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001521 return;
1522 }
1523
1524 // RHS is in memory.
1525 DCHECK((rl_src.location == kLocDalvikFrame) ||
1526 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001527 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001528 int displacement = SRegOffset(rl_src.s_reg_low);
1529
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001530 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampeccc60262014-07-04 18:02:38 -07001531 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(),
1532 r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001533 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1534 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001535 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001536 x86op = GetOpcode(op, rl_dest, rl_src, true);
1537 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001538 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1539 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001540 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001541}
1542
Mark Mendelle02d48f2014-01-15 11:19:23 -08001543void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001544 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001545 if (rl_dest.location == kLocPhysReg) {
1546 // Ensure we are in a register pair
1547 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1548
buzbee30adc732014-05-09 15:10:18 -07001549 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001550 GenLongRegOrMemOp(rl_result, rl_src, op);
1551 StoreFinalValueWide(rl_dest, rl_result);
1552 return;
1553 }
1554
1555 // It wasn't in registers, so it better be in memory.
1556 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1557 (rl_dest.location == kLocCompilerTemp));
1558 rl_src = LoadValueWide(rl_src, kCoreReg);
1559
1560 // Operate directly into memory.
1561 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001562 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001563 int displacement = SRegOffset(rl_dest.s_reg_low);
1564
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001565 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001566 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001567 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001568 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001569 true /* is_load */, true /* is64bit */);
1570 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001571 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001572 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001573 x86op = GetOpcode(op, rl_dest, rl_src, true);
1574 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001575 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1576 true /* is_load */, true /* is64bit */);
1577 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1578 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001579 }
buzbee2700f7e2014-03-07 09:46:20 -08001580 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001581}
1582
Mark Mendelle02d48f2014-01-15 11:19:23 -08001583void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1584 RegLocation rl_src2, Instruction::Code op,
1585 bool is_commutative) {
1586 // Is this really a 2 operand operation?
1587 switch (op) {
1588 case Instruction::ADD_LONG_2ADDR:
1589 case Instruction::SUB_LONG_2ADDR:
1590 case Instruction::AND_LONG_2ADDR:
1591 case Instruction::OR_LONG_2ADDR:
1592 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001593 if (GenerateTwoOperandInstructions()) {
1594 GenLongArith(rl_dest, rl_src2, op);
1595 return;
1596 }
1597 break;
1598
Mark Mendelle02d48f2014-01-15 11:19:23 -08001599 default:
1600 break;
1601 }
1602
1603 if (rl_dest.location == kLocPhysReg) {
1604 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1605
1606 // We are about to clobber the LHS, so it needs to be a temp.
1607 rl_result = ForceTempWide(rl_result);
1608
1609 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001610 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001611 GenLongRegOrMemOp(rl_result, rl_src2, op);
1612
1613 // And now record that the result is in the temp.
1614 StoreFinalValueWide(rl_dest, rl_result);
1615 return;
1616 }
1617
1618 // It wasn't in registers, so it better be in memory.
1619 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1620 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001621 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1622 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001623
1624 // Get one of the source operands into temporary register.
1625 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001626 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001627 if (IsTemp(rl_src1.reg)) {
1628 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1629 } else if (is_commutative) {
1630 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1631 // We need at least one of them to be a temporary.
1632 if (!IsTemp(rl_src2.reg)) {
1633 rl_src1 = ForceTempWide(rl_src1);
1634 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1635 } else {
1636 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1637 StoreFinalValueWide(rl_dest, rl_src2);
1638 return;
1639 }
1640 } else {
1641 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001642 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001643 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001644 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001645 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001646 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1647 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1648 } else if (is_commutative) {
1649 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1650 // We need at least one of them to be a temporary.
1651 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1652 rl_src1 = ForceTempWide(rl_src1);
1653 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1654 } else {
1655 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1656 StoreFinalValueWide(rl_dest, rl_src2);
1657 return;
1658 }
1659 } else {
1660 // Need LHS to be the temp.
1661 rl_src1 = ForceTempWide(rl_src1);
1662 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1663 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001664 }
1665
1666 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001667}
1668
Mark Mendelle02d48f2014-01-15 11:19:23 -08001669void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001670 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001671 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1672}
1673
1674void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1675 RegLocation rl_src1, RegLocation rl_src2) {
1676 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1677}
1678
1679void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1680 RegLocation rl_src1, RegLocation rl_src2) {
1681 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1682}
1683
1684void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1685 RegLocation rl_src1, RegLocation rl_src2) {
1686 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1687}
1688
1689void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1690 RegLocation rl_src1, RegLocation rl_src2) {
1691 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001692}
1693
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001694void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001695 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001696 rl_src = LoadValueWide(rl_src, kCoreReg);
1697 RegLocation rl_result;
1698 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1699 OpRegCopy(rl_result.reg, rl_src.reg);
1700 OpReg(kOpNot, rl_result.reg);
1701 StoreValueWide(rl_dest, rl_result);
1702 } else {
1703 LOG(FATAL) << "Unexpected use GenNotLong()";
1704 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001705}
1706
1707void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1708 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001709 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001710 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1711 return;
1712 }
1713
1714 // We have to use fixed registers, so flush all the temps.
1715 FlushAllRegs();
1716 LockCallTemps(); // Prepare for explicit register usage.
1717
1718 // Load LHS into RAX.
1719 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1720
1721 // Load RHS into RCX.
1722 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1723
1724 // Copy LHS sign bit into RDX.
1725 NewLIR0(kx86Cqo64Da);
1726
1727 // Handle division by zero case.
1728 GenDivZeroCheckWide(rs_r1q);
1729
1730 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1731 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1732 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1733
1734 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001735 LoadConstantWide(rs_r6q, 0x8000000000000000);
1736 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001737 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1738
1739 // In 0x8000000000000000/-1 case.
1740 if (!is_div) {
1741 // For DIV, RAX is already right. For REM, we need RDX 0.
1742 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1743 }
1744 LIR* done = NewLIR1(kX86Jmp8, 0);
1745
1746 // Expected case.
1747 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1748 minint_branch->target = minus_one_branch->target;
1749 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1750 done->target = NewLIR0(kPseudoTargetLabel);
1751
1752 // Result is in RAX for div and RDX for rem.
1753 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1754 if (!is_div) {
1755 rl_result.reg.SetReg(r2q);
1756 }
1757
1758 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001759}
1760
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001761void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001762 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001763 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001764 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001765 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1766 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1767 } else {
1768 rl_result = ForceTempWide(rl_src);
1769 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1770 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1771 // The registers are the same, so we would clobber it before the use.
1772 RegStorage temp_reg = AllocTemp();
1773 OpRegCopy(temp_reg, rl_result.reg);
1774 rl_result.reg.SetHighReg(temp_reg.GetReg());
1775 }
1776 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1777 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1778 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001779 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001780 StoreValueWide(rl_dest, rl_result);
1781}
1782
buzbee091cc402014-03-31 10:14:40 -07001783void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001784 DCHECK_EQ(kX86, cu_->instruction_set);
1785 X86OpCode opcode = kX86Bkpt;
1786 switch (op) {
1787 case kOpCmp: opcode = kX86Cmp32RT; break;
1788 case kOpMov: opcode = kX86Mov32RT; break;
1789 default:
1790 LOG(FATAL) << "Bad opcode: " << op;
1791 break;
1792 }
1793 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1794}
1795
1796void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1797 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001798 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001799 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001800 switch (op) {
1801 case kOpCmp: opcode = kX86Cmp64RT; break;
1802 case kOpMov: opcode = kX86Mov64RT; break;
1803 default:
1804 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1805 break;
1806 }
1807 } else {
1808 switch (op) {
1809 case kOpCmp: opcode = kX86Cmp32RT; break;
1810 case kOpMov: opcode = kX86Mov32RT; break;
1811 default:
1812 LOG(FATAL) << "Bad opcode: " << op;
1813 break;
1814 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001815 }
buzbee091cc402014-03-31 10:14:40 -07001816 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001817}
1818
1819/*
1820 * Generate array load
1821 */
1822void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001823 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001824 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001825 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001826 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001827 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001828
Mark Mendell343adb52013-12-18 06:02:17 -08001829 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001830 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001831 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1832 } else {
1833 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1834 }
1835
Mark Mendell343adb52013-12-18 06:02:17 -08001836 bool constant_index = rl_index.is_const;
1837 int32_t constant_index_value = 0;
1838 if (!constant_index) {
1839 rl_index = LoadValue(rl_index, kCoreReg);
1840 } else {
1841 constant_index_value = mir_graph_->ConstantValue(rl_index);
1842 // If index is constant, just fold it into the data offset
1843 data_offset += constant_index_value << scale;
1844 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001845 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001846 }
1847
Brian Carlstrom7940e442013-07-12 13:46:57 -07001848 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001849 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001850
1851 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001852 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001853 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001854 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001855 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001856 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001857 }
Mark Mendell343adb52013-12-18 06:02:17 -08001858 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001859 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001860 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001861 StoreValueWide(rl_dest, rl_result);
1862 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001863 StoreValue(rl_dest, rl_result);
1864 }
1865}
1866
1867/*
1868 * Generate array store
1869 *
1870 */
1871void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001872 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001873 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001874 int len_offset = mirror::Array::LengthOffset().Int32Value();
1875 int data_offset;
1876
buzbee695d13a2014-04-19 13:32:20 -07001877 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001878 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1879 } else {
1880 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1881 }
1882
buzbeea0cd2d72014-06-01 09:33:49 -07001883 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001884 bool constant_index = rl_index.is_const;
1885 int32_t constant_index_value = 0;
1886 if (!constant_index) {
1887 rl_index = LoadValue(rl_index, kCoreReg);
1888 } else {
1889 // If index is constant, just fold it into the data offset
1890 constant_index_value = mir_graph_->ConstantValue(rl_index);
1891 data_offset += constant_index_value << scale;
1892 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001893 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001894 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001895
1896 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001897 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001898
1899 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001900 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001901 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001902 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001903 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001904 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001905 }
buzbee695d13a2014-04-19 13:32:20 -07001906 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001907 rl_src = LoadValueWide(rl_src, reg_class);
1908 } else {
1909 rl_src = LoadValue(rl_src, reg_class);
1910 }
1911 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001912 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001913 RegStorage temp = AllocTemp();
1914 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001915 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001916 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001917 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001918 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001919 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001920 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001921 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001922 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001923 }
buzbee2700f7e2014-03-07 09:46:20 -08001924 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001925 }
1926}
1927
Mark Mendell4708dcd2014-01-22 09:05:18 -08001928RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1929 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001930 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001931 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001932 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1933 switch (opcode) {
1934 case Instruction::SHL_LONG:
1935 case Instruction::SHL_LONG_2ADDR:
1936 op = kOpLsl;
1937 break;
1938 case Instruction::SHR_LONG:
1939 case Instruction::SHR_LONG_2ADDR:
1940 op = kOpAsr;
1941 break;
1942 case Instruction::USHR_LONG:
1943 case Instruction::USHR_LONG_2ADDR:
1944 op = kOpLsr;
1945 break;
1946 default:
1947 LOG(FATAL) << "Unexpected case";
1948 }
1949 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1950 } else {
1951 switch (opcode) {
1952 case Instruction::SHL_LONG:
1953 case Instruction::SHL_LONG_2ADDR:
1954 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1955 if (shift_amount == 32) {
1956 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1957 LoadConstant(rl_result.reg.GetLow(), 0);
1958 } else if (shift_amount > 31) {
1959 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1960 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1961 LoadConstant(rl_result.reg.GetLow(), 0);
1962 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001963 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001964 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1965 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1966 shift_amount);
1967 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1968 }
1969 break;
1970 case Instruction::SHR_LONG:
1971 case Instruction::SHR_LONG_2ADDR:
1972 if (shift_amount == 32) {
1973 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1974 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1975 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1976 } else if (shift_amount > 31) {
1977 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1978 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1979 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1980 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1981 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001982 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001983 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1984 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1985 shift_amount);
1986 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1987 }
1988 break;
1989 case Instruction::USHR_LONG:
1990 case Instruction::USHR_LONG_2ADDR:
1991 if (shift_amount == 32) {
1992 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1993 LoadConstant(rl_result.reg.GetHigh(), 0);
1994 } else if (shift_amount > 31) {
1995 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1996 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1997 LoadConstant(rl_result.reg.GetHigh(), 0);
1998 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001999 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07002000 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
2001 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
2002 shift_amount);
2003 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
2004 }
2005 break;
2006 default:
2007 LOG(FATAL) << "Unexpected case";
2008 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08002009 }
2010 return rl_result;
2011}
2012
Brian Carlstrom7940e442013-07-12 13:46:57 -07002013void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08002014 RegLocation rl_src, RegLocation rl_shift) {
2015 // Per spec, we only care about low 6 bits of shift amount.
2016 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
2017 if (shift_amount == 0) {
2018 rl_src = LoadValueWide(rl_src, kCoreReg);
2019 StoreValueWide(rl_dest, rl_src);
2020 return;
2021 } else if (shift_amount == 1 &&
2022 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
2023 // Need to handle this here to avoid calling StoreValueWide twice.
2024 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
2025 return;
2026 }
2027 if (BadOverlap(rl_src, rl_dest)) {
2028 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
2029 return;
2030 }
2031 rl_src = LoadValueWide(rl_src, kCoreReg);
2032 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
2033 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002034}
2035
2036void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002037 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002038 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002039 switch (opcode) {
2040 case Instruction::ADD_LONG:
2041 case Instruction::AND_LONG:
2042 case Instruction::OR_LONG:
2043 case Instruction::XOR_LONG:
2044 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002045 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002046 } else {
2047 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002048 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002049 }
2050 break;
2051 case Instruction::SUB_LONG:
2052 case Instruction::SUB_LONG_2ADDR:
2053 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002054 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002055 } else {
2056 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002057 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002058 }
2059 break;
2060 case Instruction::ADD_LONG_2ADDR:
2061 case Instruction::OR_LONG_2ADDR:
2062 case Instruction::XOR_LONG_2ADDR:
2063 case Instruction::AND_LONG_2ADDR:
2064 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002065 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002066 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002067 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07002068 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002069 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002070 } else {
2071 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002072 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002073 }
2074 break;
2075 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002076 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002077 break;
2078 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002079
2080 if (!isConstSuccess) {
2081 // Default - bail to non-const handler.
2082 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2083 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002084}
2085
2086bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2087 switch (op) {
2088 case Instruction::AND_LONG_2ADDR:
2089 case Instruction::AND_LONG:
2090 return value == -1;
2091 case Instruction::OR_LONG:
2092 case Instruction::OR_LONG_2ADDR:
2093 case Instruction::XOR_LONG:
2094 case Instruction::XOR_LONG_2ADDR:
2095 return value == 0;
2096 default:
2097 return false;
2098 }
2099}
2100
2101X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2102 bool is_high_op) {
2103 bool rhs_in_mem = rhs.location != kLocPhysReg;
2104 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002105 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002106 DCHECK(!rhs_in_mem || !dest_in_mem);
2107 switch (op) {
2108 case Instruction::ADD_LONG:
2109 case Instruction::ADD_LONG_2ADDR:
2110 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002111 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002112 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002113 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002114 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002115 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002116 case Instruction::SUB_LONG:
2117 case Instruction::SUB_LONG_2ADDR:
2118 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002119 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002120 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002121 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002122 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002123 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002124 case Instruction::AND_LONG_2ADDR:
2125 case Instruction::AND_LONG:
2126 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002127 return is64Bit ? kX86And64MR : kX86And32MR;
2128 }
2129 if (is64Bit) {
2130 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002131 }
2132 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2133 case Instruction::OR_LONG:
2134 case Instruction::OR_LONG_2ADDR:
2135 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002136 return is64Bit ? kX86Or64MR : kX86Or32MR;
2137 }
2138 if (is64Bit) {
2139 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002140 }
2141 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2142 case Instruction::XOR_LONG:
2143 case Instruction::XOR_LONG_2ADDR:
2144 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002145 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2146 }
2147 if (is64Bit) {
2148 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002149 }
2150 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2151 default:
2152 LOG(FATAL) << "Unexpected opcode: " << op;
2153 return kX86Add32RR;
2154 }
2155}
2156
2157X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2158 int32_t value) {
2159 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002160 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002161 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002162 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002163 switch (op) {
2164 case Instruction::ADD_LONG:
2165 case Instruction::ADD_LONG_2ADDR:
2166 if (byte_imm) {
2167 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002168 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002169 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002170 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002171 }
2172 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002173 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002174 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002175 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002176 case Instruction::SUB_LONG:
2177 case Instruction::SUB_LONG_2ADDR:
2178 if (byte_imm) {
2179 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002180 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002181 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002182 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002183 }
2184 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002185 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002186 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002187 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002188 case Instruction::AND_LONG_2ADDR:
2189 case Instruction::AND_LONG:
2190 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002191 if (is64Bit) {
2192 return in_mem ? kX86And64MI8 : kX86And64RI8;
2193 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002194 return in_mem ? kX86And32MI8 : kX86And32RI8;
2195 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002196 if (is64Bit) {
2197 return in_mem ? kX86And64MI : kX86And64RI;
2198 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002199 return in_mem ? kX86And32MI : kX86And32RI;
2200 case Instruction::OR_LONG:
2201 case Instruction::OR_LONG_2ADDR:
2202 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002203 if (is64Bit) {
2204 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2205 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002206 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2207 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002208 if (is64Bit) {
2209 return in_mem ? kX86Or64MI : kX86Or64RI;
2210 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002211 return in_mem ? kX86Or32MI : kX86Or32RI;
2212 case Instruction::XOR_LONG:
2213 case Instruction::XOR_LONG_2ADDR:
2214 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002215 if (is64Bit) {
2216 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2217 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002218 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2219 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002220 if (is64Bit) {
2221 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2222 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002223 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2224 default:
2225 LOG(FATAL) << "Unexpected opcode: " << op;
2226 return kX86Add32MI;
2227 }
2228}
2229
Chao-ying Fua0147762014-06-06 18:38:49 -07002230bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002231 DCHECK(rl_src.is_const);
2232 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002233
Elena Sayapinadd644502014-07-01 18:39:52 +07002234 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002235 // We can do with imm only if it fits 32 bit
2236 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2237 return false;
2238 }
2239
2240 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2241
2242 if ((rl_dest.location == kLocDalvikFrame) ||
2243 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002244 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002245 int displacement = SRegOffset(rl_dest.s_reg_low);
2246
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002247 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002248 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2249 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2250 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2251 true /* is_load */, true /* is64bit */);
2252 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2253 false /* is_load */, true /* is64bit */);
2254 return true;
2255 }
2256
2257 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2258 DCHECK_EQ(rl_result.location, kLocPhysReg);
2259 DCHECK(!rl_result.reg.IsFloat());
2260
2261 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2262 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2263
2264 StoreValueWide(rl_dest, rl_result);
2265 return true;
2266 }
2267
Mark Mendelle02d48f2014-01-15 11:19:23 -08002268 int32_t val_lo = Low32Bits(val);
2269 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002270 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002271
2272 // Can we just do this into memory?
2273 if ((rl_dest.location == kLocDalvikFrame) ||
2274 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002275 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002276 int displacement = SRegOffset(rl_dest.s_reg_low);
2277
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002278 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002279 if (!IsNoOp(op, val_lo)) {
2280 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002281 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002282 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002283 true /* is_load */, true /* is64bit */);
2284 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002285 false /* is_load */, true /* is64bit */);
2286 }
2287 if (!IsNoOp(op, val_hi)) {
2288 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002289 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002290 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002291 true /* is_load */, true /* is64bit */);
2292 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002293 false /* is_load */, true /* is64bit */);
2294 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002295 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002296 }
2297
2298 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2299 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002300 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002301
2302 if (!IsNoOp(op, val_lo)) {
2303 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002304 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002305 }
2306 if (!IsNoOp(op, val_hi)) {
2307 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002308 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002309 }
2310 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002311 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002312}
2313
Chao-ying Fua0147762014-06-06 18:38:49 -07002314bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002315 RegLocation rl_src2, Instruction::Code op) {
2316 DCHECK(rl_src2.is_const);
2317 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002318
Elena Sayapinadd644502014-07-01 18:39:52 +07002319 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002320 // We can do with imm only if it fits 32 bit
2321 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2322 return false;
2323 }
2324 if (rl_dest.location == kLocPhysReg &&
2325 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2326 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002327 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002328 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2329 StoreFinalValueWide(rl_dest, rl_dest);
2330 return true;
2331 }
2332
2333 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2334 // We need the values to be in a temporary
2335 RegLocation rl_result = ForceTempWide(rl_src1);
2336
2337 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2338 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2339
2340 StoreFinalValueWide(rl_dest, rl_result);
2341 return true;
2342 }
2343
Mark Mendelle02d48f2014-01-15 11:19:23 -08002344 int32_t val_lo = Low32Bits(val);
2345 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002346 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2347 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002348
2349 // Can we do this directly into the destination registers?
2350 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002351 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002352 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002353 if (!IsNoOp(op, val_lo)) {
2354 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002355 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002356 }
2357 if (!IsNoOp(op, val_hi)) {
2358 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002359 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002360 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002361
2362 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002363 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002364 }
2365
2366 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2367 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2368
2369 // We need the values to be in a temporary
2370 RegLocation rl_result = ForceTempWide(rl_src1);
2371 if (!IsNoOp(op, val_lo)) {
2372 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002373 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002374 }
2375 if (!IsNoOp(op, val_hi)) {
2376 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002377 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002378 }
2379
2380 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002381 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002382}
2383
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002384// For final classes there are no sub-classes to check and so we can answer the instance-of
2385// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2386void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2387 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002388 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002389 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002390 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002391
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002392 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002393 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
Dmitry Petrochenko407f5c12014-07-01 01:21:38 +07002394 if (result_reg.GetRegNum() == object_32reg.GetRegNum() || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002395 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002396 }
2397
2398 // Assume that there is no match.
2399 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002400 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002401
Mark Mendellade54a22014-06-09 12:49:55 -04002402 // We will use this register to compare to memory below.
2403 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2404 // For this reason, force allocation of a 32 bit register to use, so that the
2405 // compare to memory will be done using a 32 bit comparision.
2406 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2407 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002408
2409 // If Method* is already in a register, we can save a copy.
2410 RegLocation rl_method = mir_graph_->GetMethodLoc();
Andreas Gampeccc60262014-07-04 18:02:38 -07002411 int32_t offset_of_type = mirror::Array::DataOffset(
2412 sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2413 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002414
2415 if (rl_method.location == kLocPhysReg) {
2416 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002417 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002418 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002419 } else {
buzbee695d13a2014-04-19 13:32:20 -07002420 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002421 check_class, kNotVolatile);
2422 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002423 }
2424 } else {
2425 LoadCurrMethodDirect(check_class);
2426 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002427 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002428 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002429 } else {
buzbee695d13a2014-04-19 13:32:20 -07002430 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002431 check_class, kNotVolatile);
2432 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002433 }
2434 }
2435
2436 // Compare the computed class to the class in the object.
2437 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002438 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002439
2440 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002441 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002442
2443 LIR* target = NewLIR0(kPseudoTargetLabel);
2444 null_branchover->target = target;
2445 FreeTemp(check_class);
2446 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002447 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002448 FreeTemp(result_reg);
2449 }
2450 StoreValue(rl_dest, rl_result);
2451}
2452
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002453void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2454 RegLocation rl_lhs, RegLocation rl_rhs) {
2455 OpKind op = kOpBkpt;
2456 bool is_div_rem = false;
2457 bool unary = false;
2458 bool shift_op = false;
2459 bool is_two_addr = false;
2460 RegLocation rl_result;
2461 switch (opcode) {
2462 case Instruction::NEG_INT:
2463 op = kOpNeg;
2464 unary = true;
2465 break;
2466 case Instruction::NOT_INT:
2467 op = kOpMvn;
2468 unary = true;
2469 break;
2470 case Instruction::ADD_INT_2ADDR:
2471 is_two_addr = true;
2472 // Fallthrough
2473 case Instruction::ADD_INT:
2474 op = kOpAdd;
2475 break;
2476 case Instruction::SUB_INT_2ADDR:
2477 is_two_addr = true;
2478 // Fallthrough
2479 case Instruction::SUB_INT:
2480 op = kOpSub;
2481 break;
2482 case Instruction::MUL_INT_2ADDR:
2483 is_two_addr = true;
2484 // Fallthrough
2485 case Instruction::MUL_INT:
2486 op = kOpMul;
2487 break;
2488 case Instruction::DIV_INT_2ADDR:
2489 is_two_addr = true;
2490 // Fallthrough
2491 case Instruction::DIV_INT:
2492 op = kOpDiv;
2493 is_div_rem = true;
2494 break;
2495 /* NOTE: returns in kArg1 */
2496 case Instruction::REM_INT_2ADDR:
2497 is_two_addr = true;
2498 // Fallthrough
2499 case Instruction::REM_INT:
2500 op = kOpRem;
2501 is_div_rem = true;
2502 break;
2503 case Instruction::AND_INT_2ADDR:
2504 is_two_addr = true;
2505 // Fallthrough
2506 case Instruction::AND_INT:
2507 op = kOpAnd;
2508 break;
2509 case Instruction::OR_INT_2ADDR:
2510 is_two_addr = true;
2511 // Fallthrough
2512 case Instruction::OR_INT:
2513 op = kOpOr;
2514 break;
2515 case Instruction::XOR_INT_2ADDR:
2516 is_two_addr = true;
2517 // Fallthrough
2518 case Instruction::XOR_INT:
2519 op = kOpXor;
2520 break;
2521 case Instruction::SHL_INT_2ADDR:
2522 is_two_addr = true;
2523 // Fallthrough
2524 case Instruction::SHL_INT:
2525 shift_op = true;
2526 op = kOpLsl;
2527 break;
2528 case Instruction::SHR_INT_2ADDR:
2529 is_two_addr = true;
2530 // Fallthrough
2531 case Instruction::SHR_INT:
2532 shift_op = true;
2533 op = kOpAsr;
2534 break;
2535 case Instruction::USHR_INT_2ADDR:
2536 is_two_addr = true;
2537 // Fallthrough
2538 case Instruction::USHR_INT:
2539 shift_op = true;
2540 op = kOpLsr;
2541 break;
2542 default:
2543 LOG(FATAL) << "Invalid word arith op: " << opcode;
2544 }
2545
Mark Mendelle87f9b52014-04-30 14:13:18 -04002546 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002547 if (!is_two_addr &&
2548 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2549 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002550 is_two_addr = true;
2551 }
2552
2553 if (!GenerateTwoOperandInstructions()) {
2554 is_two_addr = false;
2555 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002556
2557 // Get the div/rem stuff out of the way.
2558 if (is_div_rem) {
2559 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2560 StoreValue(rl_dest, rl_result);
2561 return;
2562 }
2563
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002564 // If we generate any memory access below, it will reference a dalvik reg.
2565 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2566
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002567 if (unary) {
2568 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002569 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002570 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002571 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002572 } else {
2573 if (shift_op) {
2574 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002575 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002576 LoadValueDirectFixed(rl_rhs, t_reg);
2577 if (is_two_addr) {
2578 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002579 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002580 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2581 if (rl_result.location != kLocPhysReg) {
2582 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002583 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002584 FreeTemp(t_reg);
2585 return;
buzbee091cc402014-03-31 10:14:40 -07002586 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002587 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002588 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002589 FreeTemp(t_reg);
2590 StoreFinalValue(rl_dest, rl_result);
2591 return;
2592 }
2593 }
2594 // Three address form, or we can't do directly.
2595 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2596 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002597 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002598 FreeTemp(t_reg);
2599 } else {
2600 // Multiply is 3 operand only (sort of).
2601 if (is_two_addr && op != kOpMul) {
2602 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002603 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002604 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002605 // Ensure res is in a core reg
2606 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002607 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002608 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002609 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002610 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002611 StoreFinalValue(rl_dest, rl_result);
2612 return;
buzbee091cc402014-03-31 10:14:40 -07002613 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002614 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002615 StoreFinalValue(rl_dest, rl_result);
2616 return;
2617 }
2618 }
2619 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002620 // It might happen rl_rhs and rl_dest are the same VR
2621 // in this case rl_dest is in reg after LoadValue while
2622 // rl_result is not updated yet, so do this
2623 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002624 if (rl_result.location != kLocPhysReg) {
2625 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002626 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002627 return;
buzbee091cc402014-03-31 10:14:40 -07002628 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002629 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002630 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002631 StoreFinalValue(rl_dest, rl_result);
2632 return;
2633 } else {
2634 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2635 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002636 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002637 }
2638 } else {
2639 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002640 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2641 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002642 // We can't optimize with FP registers.
2643 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2644 // Something is difficult, so fall back to the standard case.
2645 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2646 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2647 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002648 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002649 } else {
2650 // We can optimize by moving to result and using memory operands.
2651 if (rl_rhs.location != kLocPhysReg) {
2652 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002653 // We should be careful with order here
2654 // If rl_dest and rl_lhs points to the same VR we should load first
2655 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002656 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2657 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002658 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2659 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002660 // No-op if these are the same.
2661 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002662 } else {
2663 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002664 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002665 }
buzbee2700f7e2014-03-07 09:46:20 -08002666 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002667 } else if (rl_lhs.location != kLocPhysReg) {
2668 // RHS is in a register; LHS is in memory.
2669 if (op != kOpSub) {
2670 // Force RHS into result and operate on memory.
2671 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002672 OpRegCopy(rl_result.reg, rl_rhs.reg);
2673 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002674 } else {
2675 // Subtraction isn't commutative.
2676 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2677 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2678 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002679 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002680 }
2681 } else {
2682 // Both are in registers.
2683 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2684 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2685 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002686 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002687 }
2688 }
2689 }
2690 }
2691 }
2692 StoreValue(rl_dest, rl_result);
2693}
2694
2695bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2696 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002697 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002698 return false;
2699 }
buzbee091cc402014-03-31 10:14:40 -07002700 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002701 return false;
2702 }
2703
2704 // Everything will be fine :-).
2705 return true;
2706}
Chao-ying Fua0147762014-06-06 18:38:49 -07002707
2708void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002709 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002710 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2711 return;
2712 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002713 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002714 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2715 if (rl_src.location == kLocPhysReg) {
2716 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2717 } else {
2718 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002719 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002720 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2721 displacement + LOWORD_OFFSET);
2722 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2723 true /* is_load */, true /* is_64bit */);
2724 }
2725 StoreValueWide(rl_dest, rl_result);
2726}
2727
2728void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2729 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002730 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002731 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2732 return;
2733 }
2734
2735 bool is_two_addr = false;
2736 OpKind op = kOpBkpt;
2737 RegLocation rl_result;
2738
2739 switch (opcode) {
2740 case Instruction::SHL_LONG_2ADDR:
2741 is_two_addr = true;
2742 // Fallthrough
2743 case Instruction::SHL_LONG:
2744 op = kOpLsl;
2745 break;
2746 case Instruction::SHR_LONG_2ADDR:
2747 is_two_addr = true;
2748 // Fallthrough
2749 case Instruction::SHR_LONG:
2750 op = kOpAsr;
2751 break;
2752 case Instruction::USHR_LONG_2ADDR:
2753 is_two_addr = true;
2754 // Fallthrough
2755 case Instruction::USHR_LONG:
2756 op = kOpLsr;
2757 break;
2758 default:
2759 op = kOpBkpt;
2760 }
2761
2762 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002763 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002764 LoadValueDirectFixed(rl_shift, t_reg);
2765 if (is_two_addr) {
2766 // Can we do this directly into memory?
2767 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2768 if (rl_result.location != kLocPhysReg) {
2769 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002770 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002771 OpMemReg(op, rl_result, t_reg.GetReg());
2772 } else if (!rl_result.reg.IsFloat()) {
2773 // Can do this directly into the result register
2774 OpRegReg(op, rl_result.reg, t_reg);
2775 StoreFinalValueWide(rl_dest, rl_result);
2776 }
2777 } else {
2778 // Three address form, or we can't do directly.
2779 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2780 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2781 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2782 StoreFinalValueWide(rl_dest, rl_result);
2783 }
2784
2785 FreeTemp(t_reg);
2786}
2787
Brian Carlstrom7940e442013-07-12 13:46:57 -07002788} // namespace art