blob: 30b87babd34f8852e51617ac10692b9440238b65 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the X86 ISA */
18
19#include "codegen_x86.h"
20#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070021#include "dex/reg_storage_eq.h"
Mingyao Yang98d1cc82014-05-15 17:02:16 -070022#include "mirror/art_method.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "mirror/array.h"
24#include "x86_lir.h"
25
26namespace art {
27
28/*
Brian Carlstrom7940e442013-07-12 13:46:57 -070029 * Compare two 64-bit values
30 * x = y return 0
31 * x < y return -1
32 * x > y return 1
33 */
34void X86Mir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070035 RegLocation rl_src2) {
Elena Sayapinadd644502014-07-01 18:39:52 +070036 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -070037 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
38 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
39 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Chao-ying Fua0147762014-06-06 18:38:49 -070040 RegStorage temp_reg = AllocTemp();
Serguei Katkov1c557032014-06-23 13:23:38 +070041 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
42 NewLIR2(kX86Set8R, rl_result.reg.GetReg(), kX86CondG); // result = (src1 > src2) ? 1 : 0
43 NewLIR2(kX86Set8R, temp_reg.GetReg(), kX86CondL); // temp = (src1 >= src2) ? 0 : 1
44 NewLIR2(kX86Sub8RR, rl_result.reg.GetReg(), temp_reg.GetReg());
45 NewLIR2(kX86Movsx8qRR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
Serguei Katkov04982232014-06-20 18:17:16 +070046
Chao-ying Fua0147762014-06-06 18:38:49 -070047 StoreValue(rl_dest, rl_result);
48 FreeTemp(temp_reg);
49 return;
50 }
51
Brian Carlstrom7940e442013-07-12 13:46:57 -070052 FlushAllRegs();
53 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -070054 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
55 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -080056 LoadValueDirectWideFixed(rl_src1, r_tmp1);
57 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -080059 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
60 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
buzbee091cc402014-03-31 10:14:40 -070061 NewLIR2(kX86Set8R, rs_r2.GetReg(), kX86CondL); // r2 = (r1:r0) < (r3:r2) ? 1 : 0
62 NewLIR2(kX86Movzx8RR, rs_r2.GetReg(), rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -080063 OpReg(kOpNeg, rs_r2); // r2 = -r2
64 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = high | low - sets ZF
buzbee091cc402014-03-31 10:14:40 -070065 NewLIR2(kX86Set8R, rs_r0.GetReg(), kX86CondNz); // r0 = (r1:r0) != (r3:r2) ? 1 : 0
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 NewLIR2(kX86Movzx8RR, r0, r0);
buzbee2700f7e2014-03-07 09:46:20 -080067 OpRegReg(kOpOr, rs_r0, rs_r2); // r0 = r0 | r2
Brian Carlstrom7940e442013-07-12 13:46:57 -070068 RegLocation rl_result = LocCReturn();
69 StoreValue(rl_dest, rl_result);
70}
71
72X86ConditionCode X86ConditionEncoding(ConditionCode cond) {
73 switch (cond) {
74 case kCondEq: return kX86CondEq;
75 case kCondNe: return kX86CondNe;
76 case kCondCs: return kX86CondC;
77 case kCondCc: return kX86CondNc;
Vladimir Marko58af1f92013-12-19 13:31:15 +000078 case kCondUlt: return kX86CondC;
79 case kCondUge: return kX86CondNc;
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 case kCondMi: return kX86CondS;
81 case kCondPl: return kX86CondNs;
82 case kCondVs: return kX86CondO;
83 case kCondVc: return kX86CondNo;
84 case kCondHi: return kX86CondA;
85 case kCondLs: return kX86CondBe;
86 case kCondGe: return kX86CondGe;
87 case kCondLt: return kX86CondL;
88 case kCondGt: return kX86CondG;
89 case kCondLe: return kX86CondLe;
90 case kCondAl:
91 case kCondNv: LOG(FATAL) << "Should not reach here";
92 }
93 return kX86CondO;
94}
95
buzbee2700f7e2014-03-07 09:46:20 -080096LIR* X86Mir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Chao-ying Fua77ee512014-07-01 17:43:41 -070097 NewLIR2(src1.Is64Bit() ? kX86Cmp64RR : kX86Cmp32RR, src1.GetReg(), src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 X86ConditionCode cc = X86ConditionEncoding(cond);
99 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ ,
100 cc);
101 branch->target = target;
102 return branch;
103}
104
buzbee2700f7e2014-03-07 09:46:20 -0800105LIR* X86Mir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700106 int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107 if ((check_value == 0) && (cond == kCondEq || cond == kCondNe)) {
108 // TODO: when check_value == 0 and reg is rCX, use the jcxz/nz opcode
Chao-ying Fua77ee512014-07-01 17:43:41 -0700109 NewLIR2(reg.Is64Bit() ? kX86Test64RR: kX86Test32RR, reg.GetReg(), reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700111 if (reg.Is64Bit()) {
112 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp64RI8 : kX86Cmp64RI, reg.GetReg(), check_value);
113 } else {
114 NewLIR2(IS_SIMM8(check_value) ? kX86Cmp32RI8 : kX86Cmp32RI, reg.GetReg(), check_value);
115 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 }
117 X86ConditionCode cc = X86ConditionEncoding(cond);
118 LIR* branch = NewLIR2(kX86Jcc8, 0 /* lir operand for Jcc offset */ , cc);
119 branch->target = target;
120 return branch;
121}
122
buzbee2700f7e2014-03-07 09:46:20 -0800123LIR* X86Mir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
124 // If src or dest is a pair, we'll be using low reg.
125 if (r_dest.IsPair()) {
126 r_dest = r_dest.GetLow();
127 }
128 if (r_src.IsPair()) {
129 r_src = r_src.GetLow();
130 }
buzbee091cc402014-03-31 10:14:40 -0700131 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 return OpFpRegCopy(r_dest, r_src);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700133 LIR* res = RawLIR(current_dalvik_offset_, r_dest.Is64Bit() ? kX86Mov64RR : kX86Mov32RR,
buzbee2700f7e2014-03-07 09:46:20 -0800134 r_dest.GetReg(), r_src.GetReg());
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800135 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 res->flags.is_nop = true;
137 }
138 return res;
139}
140
buzbee7a11ab02014-04-28 20:02:38 -0700141void X86Mir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
142 if (r_dest != r_src) {
143 LIR *res = OpRegCopyNoInsert(r_dest, r_src);
144 AppendLIR(res);
145 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146}
147
buzbee2700f7e2014-03-07 09:46:20 -0800148void X86Mir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700149 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700150 bool dest_fp = r_dest.IsFloat();
151 bool src_fp = r_src.IsFloat();
buzbee7a11ab02014-04-28 20:02:38 -0700152 if (dest_fp) {
153 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700154 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 } else {
buzbee7a11ab02014-04-28 20:02:38 -0700156 // TODO: Prevent this from happening in the code. The result is often
157 // unused or could have been loaded more easily from memory.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700158 if (!r_src.IsPair()) {
159 DCHECK(!r_dest.IsPair());
160 NewLIR2(kX86MovqxrRR, r_dest.GetReg(), r_src.GetReg());
161 } else {
162 NewLIR2(kX86MovdxrRR, r_dest.GetReg(), r_src.GetLowReg());
163 RegStorage r_tmp = AllocTempDouble();
164 NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), r_src.GetHighReg());
165 NewLIR2(kX86PunpckldqRR, r_dest.GetReg(), r_tmp.GetReg());
166 FreeTemp(r_tmp);
167 }
buzbee7a11ab02014-04-28 20:02:38 -0700168 }
169 } else {
170 if (src_fp) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700171 if (!r_dest.IsPair()) {
172 DCHECK(!r_src.IsPair());
173 NewLIR2(kX86MovqrxRR, r_dest.GetReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700174 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700175 NewLIR2(kX86MovdrxRR, r_dest.GetLowReg(), r_src.GetReg());
176 RegStorage temp_reg = AllocTempDouble();
177 NewLIR2(kX86MovsdRR, temp_reg.GetReg(), r_src.GetReg());
178 NewLIR2(kX86PsrlqRI, temp_reg.GetReg(), 32);
179 NewLIR2(kX86MovdrxRR, r_dest.GetHighReg(), temp_reg.GetReg());
180 }
181 } else {
182 DCHECK_EQ(r_dest.IsPair(), r_src.IsPair());
183 if (!r_src.IsPair()) {
184 // Just copy the register directly.
185 OpRegCopy(r_dest, r_src);
186 } else {
187 // Handle overlap
188 if (r_src.GetHighReg() == r_dest.GetLowReg() &&
189 r_src.GetLowReg() == r_dest.GetHighReg()) {
190 // Deal with cycles.
191 RegStorage temp_reg = AllocTemp();
192 OpRegCopy(temp_reg, r_dest.GetHigh());
193 OpRegCopy(r_dest.GetHigh(), r_dest.GetLow());
194 OpRegCopy(r_dest.GetLow(), temp_reg);
195 FreeTemp(temp_reg);
196 } else if (r_src.GetHighReg() == r_dest.GetLowReg()) {
197 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
198 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
199 } else {
200 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
201 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
202 }
buzbee7a11ab02014-04-28 20:02:38 -0700203 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204 }
205 }
206 }
207}
208
Andreas Gampe90969af2014-07-15 23:02:11 -0700209// Set rs_dest to 0 or 1 depending on the comparison between left_op and right_op.
210// rs_dest := (left_op <code> right_op) ? [true_val] : [!true_val]
211//
212// Implemented as:
213// true_val = true => rs_dest := 0;
214// rs_dest := (left_op <code> right_op) ? 1 : rs_dest;
215// true_val = false => rs_dest := 0;
216// rs_dest := (left_op <~code> right_op) ? 1 : rs_dest;
217void X86Mir2Lir::GenSelectConst01(RegStorage left_op, RegStorage right_op, ConditionCode code,
218 bool true_val, RegStorage rs_dest) {
219 LoadConstant(rs_dest, 0);
220 OpRegReg(kOpCmp, left_op, right_op);
221 // Set the low byte of the result to 0 or 1 from the compare condition code.
222 NewLIR2(kX86Set8R, rs_dest.GetReg(),
223 X86ConditionEncoding(true_val ? code : FlipComparisonOrder(code)));
224}
225
226void X86Mir2Lir::GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
227 int32_t true_val, int32_t false_val, RegStorage rs_dest,
228 int dest_reg_class) {
229 if ((true_val == 0 && false_val == 1) || (true_val == 1 && false_val == 0)) {
230 // Can we use Setcc?
231 if (rs_dest.Is64Bit() || rs_dest.GetRegNum() < 4) {
232 GenSelectConst01(left_op, right_op, code, true_val == 1, rs_dest);
233 return;
234 }
235 }
236
237 // TODO: Refactor the code below to make this more general.
238 UNIMPLEMENTED(FATAL) << "General GenSelectConst32 not implemented for x86.";
239}
240
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700241void X86Mir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800242 RegLocation rl_result;
243 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
244 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700245 // Avoid using float regs here.
246 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
247 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
248 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000249 ConditionCode ccode = mir->meta.ccode;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800250
251 // The kMirOpSelect has two variants, one for constants and one for moves.
252 const bool is_constant_case = (mir->ssa_rep->num_uses == 1);
253
254 if (is_constant_case) {
255 int true_val = mir->dalvikInsn.vB;
256 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700257 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800258
259 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000260 * For ccode == kCondEq:
261 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800262 * 1) When the true case is zero and result_reg is not same as src_reg:
263 * xor result_reg, result_reg
264 * cmp $0, src_reg
265 * mov t1, $false_case
266 * cmovnz result_reg, t1
267 * 2) When the false case is zero and result_reg is not same as src_reg:
268 * xor result_reg, result_reg
269 * cmp $0, src_reg
270 * mov t1, $true_case
271 * cmovz result_reg, t1
272 * 3) All other cases (we do compare first to set eflags):
273 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000274 * mov result_reg, $false_case
275 * mov t1, $true_case
276 * cmovz result_reg, t1
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800277 */
buzbeea0cd2d72014-06-01 09:33:49 -0700278 // FIXME: depending on how you use registers you could get a false != mismatch when dealing
279 // with different views of the same underlying physical resource (i.e. solo32 vs. solo64).
buzbee2700f7e2014-03-07 09:46:20 -0800280 const bool result_reg_same_as_src =
Chao-ying Fua77ee512014-07-01 17:43:41 -0700281 (rl_src.location == kLocPhysReg && rl_src.reg.GetRegNum() == rl_result.reg.GetRegNum());
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800282 const bool true_zero_case = (true_val == 0 && false_val != 0 && !result_reg_same_as_src);
283 const bool false_zero_case = (false_val == 0 && true_val != 0 && !result_reg_same_as_src);
284 const bool catch_all_case = !(true_zero_case || false_zero_case);
285
286 if (true_zero_case || false_zero_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800287 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800288 }
289
290 if (true_zero_case || false_zero_case || catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800291 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800292 }
293
294 if (catch_all_case) {
buzbee2700f7e2014-03-07 09:46:20 -0800295 OpRegImm(kOpMov, rl_result.reg, false_val);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800296 }
297
298 if (true_zero_case || false_zero_case || catch_all_case) {
Vladimir Markoa1a70742014-03-03 10:28:05 +0000299 ConditionCode cc = true_zero_case ? NegateComparison(ccode) : ccode;
300 int immediateForTemp = true_zero_case ? false_val : true_val;
buzbeea0cd2d72014-06-01 09:33:49 -0700301 RegStorage temp1_reg = AllocTypedTemp(false, result_reg_class);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800302 OpRegImm(kOpMov, temp1_reg, immediateForTemp);
303
buzbee2700f7e2014-03-07 09:46:20 -0800304 OpCondRegReg(kOpCmov, cc, rl_result.reg, temp1_reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800305
306 FreeTemp(temp1_reg);
307 }
308 } else {
309 RegLocation rl_true = mir_graph_->GetSrc(mir, 1);
310 RegLocation rl_false = mir_graph_->GetSrc(mir, 2);
buzbeea0cd2d72014-06-01 09:33:49 -0700311 rl_true = LoadValue(rl_true, result_reg_class);
312 rl_false = LoadValue(rl_false, result_reg_class);
313 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800314
315 /*
Vladimir Markoa1a70742014-03-03 10:28:05 +0000316 * For ccode == kCondEq:
317 *
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800318 * 1) When true case is already in place:
319 * cmp $0, src_reg
320 * cmovnz result_reg, false_reg
321 * 2) When false case is already in place:
322 * cmp $0, src_reg
323 * cmovz result_reg, true_reg
324 * 3) When neither cases are in place:
325 * cmp $0, src_reg
Vladimir Markoa1a70742014-03-03 10:28:05 +0000326 * mov result_reg, false_reg
327 * cmovz result_reg, true_reg
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800328 */
329
330 // kMirOpSelect is generated just for conditional cases when comparison is done with zero.
buzbee2700f7e2014-03-07 09:46:20 -0800331 OpRegImm(kOpCmp, rl_src.reg, 0);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800332
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000333 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800334 OpCondRegReg(kOpCmov, NegateComparison(ccode), rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000335 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) {
buzbee2700f7e2014-03-07 09:46:20 -0800336 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800337 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800338 OpRegCopy(rl_result.reg, rl_false.reg);
339 OpCondRegReg(kOpCmov, ccode, rl_result.reg, rl_true.reg);
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800340 }
341 }
342
343 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700344}
345
346void X86Mir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
buzbee0d829482013-10-11 15:24:55 -0700347 LIR* taken = &block_label_list_[bb->taken];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700348 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
349 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
Vladimir Markoa8946072014-01-22 10:30:44 +0000350 ConditionCode ccode = mir->meta.ccode;
Mark Mendell412d4f82013-12-18 13:32:36 -0800351
352 if (rl_src1.is_const) {
353 std::swap(rl_src1, rl_src2);
354 ccode = FlipComparisonOrder(ccode);
355 }
356 if (rl_src2.is_const) {
357 // Do special compare/branch against simple const operand
358 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
359 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
360 return;
361 }
362
Elena Sayapinadd644502014-07-01 18:39:52 +0700363 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700364 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
365 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
366
367 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
368 OpCondBranch(ccode, taken);
369 return;
370 }
371
Brian Carlstrom7940e442013-07-12 13:46:57 -0700372 FlushAllRegs();
373 LockCallTemps(); // Prepare for explicit register usage
buzbee091cc402014-03-31 10:14:40 -0700374 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_r0, rs_r1);
375 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_r2, rs_r3);
buzbee2700f7e2014-03-07 09:46:20 -0800376 LoadValueDirectWideFixed(rl_src1, r_tmp1);
377 LoadValueDirectWideFixed(rl_src2, r_tmp2);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700378
Brian Carlstrom7940e442013-07-12 13:46:57 -0700379 // Swap operands and condition code to prevent use of zero flag.
380 if (ccode == kCondLe || ccode == kCondGt) {
381 // Compute (r3:r2) = (r3:r2) - (r1:r0)
buzbee2700f7e2014-03-07 09:46:20 -0800382 OpRegReg(kOpSub, rs_r2, rs_r0); // r2 = r2 - r0
383 OpRegReg(kOpSbc, rs_r3, rs_r1); // r3 = r3 - r1 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700384 } else {
385 // Compute (r1:r0) = (r1:r0) - (r3:r2)
buzbee2700f7e2014-03-07 09:46:20 -0800386 OpRegReg(kOpSub, rs_r0, rs_r2); // r0 = r0 - r2
387 OpRegReg(kOpSbc, rs_r1, rs_r3); // r1 = r1 - r3 - CF
Brian Carlstrom7940e442013-07-12 13:46:57 -0700388 }
389 switch (ccode) {
390 case kCondEq:
391 case kCondNe:
buzbee2700f7e2014-03-07 09:46:20 -0800392 OpRegReg(kOpOr, rs_r0, rs_r1); // r0 = r0 | r1
Brian Carlstrom7940e442013-07-12 13:46:57 -0700393 break;
394 case kCondLe:
395 ccode = kCondGe;
396 break;
397 case kCondGt:
398 ccode = kCondLt;
399 break;
400 case kCondLt:
401 case kCondGe:
402 break;
403 default:
404 LOG(FATAL) << "Unexpected ccode: " << ccode;
405 }
406 OpCondBranch(ccode, taken);
407}
408
Mark Mendell412d4f82013-12-18 13:32:36 -0800409void X86Mir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
410 int64_t val, ConditionCode ccode) {
411 int32_t val_lo = Low32Bits(val);
412 int32_t val_hi = High32Bits(val);
413 LIR* taken = &block_label_list_[bb->taken];
Mark Mendell412d4f82013-12-18 13:32:36 -0800414 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Mark Mendell752e2052014-05-01 10:19:04 -0400415 bool is_equality_test = ccode == kCondEq || ccode == kCondNe;
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700416
Elena Sayapinadd644502014-07-01 18:39:52 +0700417 if (cu_->target64) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700418 if (is_equality_test && val == 0) {
419 // We can simplify of comparing for ==, != to 0.
420 NewLIR2(kX86Test64RR, rl_src1.reg.GetReg(), rl_src1.reg.GetReg());
421 } else if (is_equality_test && val_hi == 0 && val_lo > 0) {
422 OpRegImm(kOpCmp, rl_src1.reg, val_lo);
423 } else {
424 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
425 LoadConstantWide(tmp, val);
426 OpRegReg(kOpCmp, rl_src1.reg, tmp);
427 FreeTemp(tmp);
428 }
429 OpCondBranch(ccode, taken);
430 return;
431 }
432
Mark Mendell752e2052014-05-01 10:19:04 -0400433 if (is_equality_test && val != 0) {
434 rl_src1 = ForceTempWide(rl_src1);
435 }
buzbee2700f7e2014-03-07 09:46:20 -0800436 RegStorage low_reg = rl_src1.reg.GetLow();
437 RegStorage high_reg = rl_src1.reg.GetHigh();
Mark Mendell412d4f82013-12-18 13:32:36 -0800438
Mark Mendell752e2052014-05-01 10:19:04 -0400439 if (is_equality_test) {
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +0700440 // We can simplify of comparing for ==, != to 0.
Mark Mendell752e2052014-05-01 10:19:04 -0400441 if (val == 0) {
442 if (IsTemp(low_reg)) {
443 OpRegReg(kOpOr, low_reg, high_reg);
444 // We have now changed it; ignore the old values.
445 Clobber(rl_src1.reg);
446 } else {
447 RegStorage t_reg = AllocTemp();
448 OpRegRegReg(kOpOr, t_reg, low_reg, high_reg);
449 FreeTemp(t_reg);
450 }
451 OpCondBranch(ccode, taken);
452 return;
453 }
454
455 // Need to compute the actual value for ==, !=.
456 OpRegImm(kOpSub, low_reg, val_lo);
457 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
458 OpRegReg(kOpOr, high_reg, low_reg);
459 Clobber(rl_src1.reg);
460 } else if (ccode == kCondLe || ccode == kCondGt) {
461 // Swap operands and condition code to prevent use of zero flag.
462 RegStorage tmp = AllocTypedTempWide(false, kCoreReg);
463 LoadConstantWide(tmp, val);
464 OpRegReg(kOpSub, tmp.GetLow(), low_reg);
465 OpRegReg(kOpSbc, tmp.GetHigh(), high_reg);
466 ccode = (ccode == kCondLe) ? kCondGe : kCondLt;
467 FreeTemp(tmp);
468 } else {
469 // We can use a compare for the low word to set CF.
470 OpRegImm(kOpCmp, low_reg, val_lo);
471 if (IsTemp(high_reg)) {
472 NewLIR2(kX86Sbb32RI, high_reg.GetReg(), val_hi);
473 // We have now changed it; ignore the old values.
474 Clobber(rl_src1.reg);
475 } else {
476 // mov temp_reg, high_reg; sbb temp_reg, high_constant
477 RegStorage t_reg = AllocTemp();
478 OpRegCopy(t_reg, high_reg);
479 NewLIR2(kX86Sbb32RI, t_reg.GetReg(), val_hi);
480 FreeTemp(t_reg);
481 }
Mark Mendell412d4f82013-12-18 13:32:36 -0800482 }
483
Mark Mendell752e2052014-05-01 10:19:04 -0400484 OpCondBranch(ccode, taken);
Mark Mendell412d4f82013-12-18 13:32:36 -0800485}
486
Mark Mendell2bf31e62014-01-23 12:13:40 -0800487void X86Mir2Lir::CalculateMagicAndShift(int divisor, int& magic, int& shift) {
488 // It does not make sense to calculate magic and shift for zero divisor.
489 DCHECK_NE(divisor, 0);
490
491 /* According to H.S.Warren's Hacker's Delight Chapter 10 and
492 * T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
493 * The magic number M and shift S can be calculated in the following way:
494 * Let nc be the most positive value of numerator(n) such that nc = kd - 1,
495 * where divisor(d) >=2.
496 * Let nc be the most negative value of numerator(n) such that nc = kd + 1,
497 * where divisor(d) <= -2.
498 * Thus nc can be calculated like:
499 * nc = 2^31 + 2^31 % d - 1, where d >= 2
500 * nc = -2^31 + (2^31 + 1) % d, where d >= 2.
501 *
502 * So the shift p is the smallest p satisfying
503 * 2^p > nc * (d - 2^p % d), where d >= 2
504 * 2^p > nc * (d + 2^p % d), where d <= -2.
505 *
506 * the magic number M is calcuated by
507 * M = (2^p + d - 2^p % d) / d, where d >= 2
508 * M = (2^p - d - 2^p % d) / d, where d <= -2.
509 *
510 * Notice that p is always bigger than or equal to 32, so we just return 32-p as
511 * the shift number S.
512 */
513
514 int32_t p = 31;
515 const uint32_t two31 = 0x80000000U;
516
517 // Initialize the computations.
518 uint32_t abs_d = (divisor >= 0) ? divisor : -divisor;
519 uint32_t tmp = two31 + (static_cast<uint32_t>(divisor) >> 31);
520 uint32_t abs_nc = tmp - 1 - tmp % abs_d;
521 uint32_t quotient1 = two31 / abs_nc;
522 uint32_t remainder1 = two31 % abs_nc;
523 uint32_t quotient2 = two31 / abs_d;
524 uint32_t remainder2 = two31 % abs_d;
525
526 /*
527 * To avoid handling both positive and negative divisor, Hacker's Delight
528 * introduces a method to handle these 2 cases together to avoid duplication.
529 */
530 uint32_t delta;
531 do {
532 p++;
533 quotient1 = 2 * quotient1;
534 remainder1 = 2 * remainder1;
535 if (remainder1 >= abs_nc) {
536 quotient1++;
537 remainder1 = remainder1 - abs_nc;
538 }
539 quotient2 = 2 * quotient2;
540 remainder2 = 2 * remainder2;
541 if (remainder2 >= abs_d) {
542 quotient2++;
543 remainder2 = remainder2 - abs_d;
544 }
545 delta = abs_d - remainder2;
546 } while (quotient1 < delta || (quotient1 == delta && remainder1 == 0));
547
548 magic = (divisor > 0) ? (quotient2 + 1) : (-quotient2 - 1);
549 shift = p - 32;
550}
551
buzbee2700f7e2014-03-07 09:46:20 -0800552RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700553 LOG(FATAL) << "Unexpected use of GenDivRemLit for x86";
554 return rl_dest;
555}
556
Mark Mendell2bf31e62014-01-23 12:13:40 -0800557RegLocation X86Mir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src,
558 int imm, bool is_div) {
559 // Use a multiply (and fixup) to perform an int div/rem by a constant.
560
561 // We have to use fixed registers, so flush all the temps.
562 FlushAllRegs();
563 LockCallTemps(); // Prepare for explicit register usage.
564
565 // Assume that the result will be in EDX.
buzbee091cc402014-03-31 10:14:40 -0700566 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r2, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800567
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700568 // handle div/rem by 1 special case.
569 if (imm == 1) {
Mark Mendell2bf31e62014-01-23 12:13:40 -0800570 if (is_div) {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700571 // x / 1 == x.
572 StoreValue(rl_result, rl_src);
573 } else {
574 // x % 1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800575 LoadConstantNoClobber(rs_r0, 0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700576 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000577 rl_result.reg.SetReg(r0);
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700578 }
579 } else if (imm == -1) { // handle 0x80000000 / -1 special case.
580 if (is_div) {
581 LIR *minint_branch = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800582 LoadValueDirectFixed(rl_src, rs_r0);
583 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800584 minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondEq);
585
586 // for x != MIN_INT, x / -1 == -x.
587 NewLIR1(kX86Neg32R, r0);
588
589 LIR* branch_around = NewLIR1(kX86Jmp8, 0);
590 // The target for cmp/jmp above.
591 minint_branch->target = NewLIR0(kPseudoTargetLabel);
592 // EAX already contains the right value (0x80000000),
593 branch_around->target = NewLIR0(kPseudoTargetLabel);
594 } else {
595 // x % -1 == 0.
buzbee2700f7e2014-03-07 09:46:20 -0800596 LoadConstantNoClobber(rs_r0, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800597 }
598 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000599 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800600 } else {
Alexei Zavjalov79aa4232014-02-13 13:55:50 +0700601 CHECK(imm <= -2 || imm >= 2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800602 // Use H.S.Warren's Hacker's Delight Chapter 10 and
603 // T,Grablund, P.L.Montogomery's Division by invariant integers using multiplication.
604 int magic, shift;
605 CalculateMagicAndShift(imm, magic, shift);
606
607 /*
608 * For imm >= 2,
609 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n > 0
610 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1, while n < 0.
611 * For imm <= -2,
612 * int(n/imm) = ceil(n/imm) = floor(M*n/2^S) +1 , while n > 0
613 * int(n/imm) = floor(n/imm) = floor(M*n/2^S), while n < 0.
614 * We implement this algorithm in the following way:
615 * 1. multiply magic number m and numerator n, get the higher 32bit result in EDX
616 * 2. if imm > 0 and magic < 0, add numerator to EDX
617 * if imm < 0 and magic > 0, sub numerator from EDX
618 * 3. if S !=0, SAR S bits for EDX
619 * 4. add 1 to EDX if EDX < 0
620 * 5. Thus, EDX is the quotient
621 */
622
623 // Numerator into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800624 RegStorage numerator_reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800625 if (!is_div || (imm > 0 && magic < 0) || (imm < 0 && magic > 0)) {
626 // We will need the value later.
627 if (rl_src.location == kLocPhysReg) {
628 // We can use it directly.
buzbee091cc402014-03-31 10:14:40 -0700629 DCHECK(rl_src.reg.GetReg() != rs_r0.GetReg() && rl_src.reg.GetReg() != rs_r2.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800630 numerator_reg = rl_src.reg;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800631 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800632 numerator_reg = rs_r1;
633 LoadValueDirectFixed(rl_src, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800634 }
buzbee2700f7e2014-03-07 09:46:20 -0800635 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800636 } else {
637 // Only need this once. Just put it into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800638 LoadValueDirectFixed(rl_src, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800639 }
640
641 // EDX = magic.
buzbee2700f7e2014-03-07 09:46:20 -0800642 LoadConstantNoClobber(rs_r2, magic);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800643
644 // EDX:EAX = magic & dividend.
buzbee091cc402014-03-31 10:14:40 -0700645 NewLIR1(kX86Imul32DaR, rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800646
647 if (imm > 0 && magic < 0) {
648 // Add numerator to EDX.
buzbee2700f7e2014-03-07 09:46:20 -0800649 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700650 NewLIR2(kX86Add32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800651 } else if (imm < 0 && magic > 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800652 DCHECK(numerator_reg.Valid());
buzbee091cc402014-03-31 10:14:40 -0700653 NewLIR2(kX86Sub32RR, rs_r2.GetReg(), numerator_reg.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800654 }
655
656 // Do we need the shift?
657 if (shift != 0) {
658 // Shift EDX by 'shift' bits.
buzbee091cc402014-03-31 10:14:40 -0700659 NewLIR2(kX86Sar32RI, rs_r2.GetReg(), shift);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800660 }
661
662 // Add 1 to EDX if EDX < 0.
663
664 // Move EDX to EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800665 OpRegCopy(rs_r0, rs_r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800666
667 // Move sign bit to bit 0, zeroing the rest.
buzbee091cc402014-03-31 10:14:40 -0700668 NewLIR2(kX86Shr32RI, rs_r2.GetReg(), 31);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800669
670 // EDX = EDX + EAX.
buzbee091cc402014-03-31 10:14:40 -0700671 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r0.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800672
673 // Quotient is in EDX.
674 if (!is_div) {
675 // We need to compute the remainder.
676 // Remainder is divisor - (quotient * imm).
buzbee2700f7e2014-03-07 09:46:20 -0800677 DCHECK(numerator_reg.Valid());
678 OpRegCopy(rs_r0, numerator_reg);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800679
680 // EAX = numerator * imm.
buzbee2700f7e2014-03-07 09:46:20 -0800681 OpRegRegImm(kOpMul, rs_r2, rs_r2, imm);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800682
683 // EDX -= EAX.
buzbee091cc402014-03-31 10:14:40 -0700684 NewLIR2(kX86Sub32RR, rs_r0.GetReg(), rs_r2.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800685
686 // For this case, return the result in EAX.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000687 rl_result.reg.SetReg(r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800688 }
689 }
690
691 return rl_result;
692}
693
buzbee2700f7e2014-03-07 09:46:20 -0800694RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
695 bool is_div) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696 LOG(FATAL) << "Unexpected use of GenDivRem for x86";
697 return rl_dest;
698}
699
Mark Mendell2bf31e62014-01-23 12:13:40 -0800700RegLocation X86Mir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
701 RegLocation rl_src2, bool is_div, bool check_zero) {
702 // We have to use fixed registers, so flush all the temps.
703 FlushAllRegs();
704 LockCallTemps(); // Prepare for explicit register usage.
705
706 // Load LHS into EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800707 LoadValueDirectFixed(rl_src1, rs_r0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800708
709 // Load RHS into EBX.
buzbee2700f7e2014-03-07 09:46:20 -0800710 LoadValueDirectFixed(rl_src2, rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800711
712 // Copy LHS sign bit into EDX.
713 NewLIR0(kx86Cdq32Da);
714
715 if (check_zero) {
716 // Handle division by zero case.
Mingyao Yange643a172014-04-08 11:02:52 -0700717 GenDivZeroCheck(rs_r1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800718 }
719
720 // Have to catch 0x80000000/-1 case, or we will get an exception!
buzbee2700f7e2014-03-07 09:46:20 -0800721 OpRegImm(kOpCmp, rs_r1, -1);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800722 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
723
724 // RHS is -1.
buzbee2700f7e2014-03-07 09:46:20 -0800725 OpRegImm(kOpCmp, rs_r0, 0x80000000);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800726 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
727
728 // In 0x80000000/-1 case.
729 if (!is_div) {
730 // For DIV, EAX is already right. For REM, we need EDX 0.
buzbee2700f7e2014-03-07 09:46:20 -0800731 LoadConstantNoClobber(rs_r2, 0);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800732 }
733 LIR* done = NewLIR1(kX86Jmp8, 0);
734
735 // Expected case.
736 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
737 minint_branch->target = minus_one_branch->target;
buzbee091cc402014-03-31 10:14:40 -0700738 NewLIR1(kX86Idivmod32DaR, rs_r1.GetReg());
Mark Mendell2bf31e62014-01-23 12:13:40 -0800739 done->target = NewLIR0(kPseudoTargetLabel);
740
741 // Result is in EAX for div and EDX for rem.
buzbee091cc402014-03-31 10:14:40 -0700742 RegLocation rl_result = {kLocPhysReg, 0, 0, 0, 0, 0, 0, 0, 1, rs_r0, INVALID_SREG, INVALID_SREG};
Mark Mendell2bf31e62014-01-23 12:13:40 -0800743 if (!is_div) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000744 rl_result.reg.SetReg(r2);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800745 }
746 return rl_result;
747}
748
Serban Constantinescu23abec92014-07-02 16:13:38 +0100749bool X86Mir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700750 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800751
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700752 if (is_long && cu_->instruction_set == kX86) {
Serban Constantinescu23abec92014-07-02 16:13:38 +0100753 return false;
754 }
755
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800756 // Get the two arguments to the invoke and place them in GP registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700757 RegLocation rl_src1 = info->args[0];
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700758 RegLocation rl_src2 = (is_long) ? info->args[2] : info->args[1];
759 rl_src1 = (is_long) ? LoadValueWide(rl_src1, kCoreReg) : LoadValue(rl_src1, kCoreReg);
760 rl_src2 = (is_long) ? LoadValueWide(rl_src2, kCoreReg) : LoadValue(rl_src2, kCoreReg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800761
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700762 RegLocation rl_dest = (is_long) ? InlineTargetWide(info) : InlineTarget(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700763 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800764
765 /*
766 * If the result register is the same as the second element, then we need to be careful.
767 * The reason is that the first copy will inadvertently clobber the second element with
768 * the first one thus yielding the wrong result. Thus we do a swap in that case.
769 */
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000770 if (rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800771 std::swap(rl_src1, rl_src2);
772 }
773
774 // Pick the first integer as min/max.
buzbee2700f7e2014-03-07 09:46:20 -0800775 OpRegCopy(rl_result.reg, rl_src1.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800776
777 // If the integers are both in the same register, then there is nothing else to do
778 // because they are equal and we have already moved one into the result.
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000779 if (rl_src1.reg.GetReg() != rl_src2.reg.GetReg()) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800780 // It is possible we didn't pick correctly so do the actual comparison now.
buzbee2700f7e2014-03-07 09:46:20 -0800781 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800782
783 // Conditionally move the other integer into the destination register.
784 ConditionCode condition_code = is_min ? kCondGt : kCondLt;
buzbee2700f7e2014-03-07 09:46:20 -0800785 OpCondRegReg(kOpCmov, condition_code, rl_result.reg, rl_src2.reg);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800786 }
787
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700788 if (is_long) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000789 StoreValueWide(rl_dest, rl_result);
790 } else {
Vladimir Markoe508a202013-11-04 15:24:22 +0000791 StoreValue(rl_dest, rl_result);
792 }
793 return true;
794}
795
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700796bool X86Mir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700797 RegLocation rl_src_address = info->args[0]; // long address
798 RegLocation rl_address;
799 if (!cu_->target64) {
800 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
801 rl_address = LoadValue(rl_src_address, kCoreReg);
802 } else {
803 rl_address = LoadValueWide(rl_src_address, kCoreReg);
804 }
805 RegLocation rl_dest = size == k64 ? InlineTargetWide(info) : InlineTarget(info);
806 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
807 // Unaligned access is allowed on x86.
808 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
809 if (size == k64) {
810 StoreValueWide(rl_dest, rl_result);
811 } else {
812 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
813 StoreValue(rl_dest, rl_result);
814 }
815 return true;
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700816}
817
Vladimir Markoe508a202013-11-04 15:24:22 +0000818bool X86Mir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
Alexei Zavjaloveb24bae2014-07-08 16:27:17 +0700819 RegLocation rl_src_address = info->args[0]; // long address
820 RegLocation rl_address;
821 if (!cu_->target64) {
822 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[0]
823 rl_address = LoadValue(rl_src_address, kCoreReg);
824 } else {
825 rl_address = LoadValueWide(rl_src_address, kCoreReg);
826 }
827 RegLocation rl_src_value = info->args[2]; // [size] value
828 RegLocation rl_value;
829 if (size == k64) {
830 // Unaligned access is allowed on x86.
831 rl_value = LoadValueWide(rl_src_value, kCoreReg);
832 } else {
833 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
834 // In 32-bit mode the only EAX..EDX registers can be used with Mov8MR.
835 if (!cu_->target64 && size == kSignedByte) {
836 rl_src_value = UpdateLocTyped(rl_src_value, kCoreReg);
837 if (rl_src_value.location == kLocPhysReg && !IsByteRegister(rl_src_value.reg)) {
838 RegStorage temp = AllocateByteRegister();
839 OpRegCopy(temp, rl_src_value.reg);
840 rl_value.reg = temp;
841 } else {
842 rl_value = LoadValue(rl_src_value, kCoreReg);
843 }
844 } else {
845 rl_value = LoadValue(rl_src_value, kCoreReg);
846 }
847 }
848 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
849 return true;
Vladimir Markoe508a202013-11-04 15:24:22 +0000850}
851
buzbee2700f7e2014-03-07 09:46:20 -0800852void X86Mir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
853 NewLIR5(kX86Lea32RA, r_base.GetReg(), reg1.GetReg(), reg2.GetReg(), scale, offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854}
855
Ian Rogersdd7624d2014-03-14 17:43:00 -0700856void X86Mir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700857 DCHECK_EQ(kX86, cu_->instruction_set);
858 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
859}
860
861void X86Mir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
862 DCHECK_EQ(kX86_64, cu_->instruction_set);
Ian Rogers468532e2013-08-05 10:56:33 -0700863 NewLIR2(kX86Cmp16TI8, offset.Int32Value(), val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700864}
865
buzbee2700f7e2014-03-07 09:46:20 -0800866static bool IsInReg(X86Mir2Lir *pMir2Lir, const RegLocation &rl, RegStorage reg) {
867 return rl.reg.Valid() && rl.reg.GetReg() == reg.GetReg() && (pMir2Lir->IsLive(reg) || rl.home);
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700868}
869
Vladimir Marko1c282e22013-11-21 14:49:47 +0000870bool X86Mir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700871 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000872 // Unused - RegLocation rl_src_unsafe = info->args[0];
873 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
874 RegLocation rl_src_offset = info->args[2]; // long low
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700875 if (!cu_->target64) {
876 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
877 }
Vladimir Markoc29bb612013-11-27 16:47:25 +0000878 RegLocation rl_src_expected = info->args[4]; // int, long or Object
879 // If is_long, high half is in info->args[5]
880 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
881 // If is_long, high half is in info->args[7]
882
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700883 if (is_long && cu_->target64) {
884 // RAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in RAX.
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700885 FlushReg(rs_r0q);
886 Clobber(rs_r0q);
887 LockTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700888
889 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
890 RegLocation rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700891 RegLocation rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
892 LoadValueDirectWide(rl_src_expected, rs_r0q);
Andreas Gampeccc60262014-07-04 18:02:38 -0700893 NewLIR5(kX86LockCmpxchg64AR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
894 rl_new_value.reg.GetReg());
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700895
896 // After a store we need to insert barrier in case of potential load. Since the
897 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated.
Hans Boehm48f5c472014-06-27 14:50:10 -0700898 GenMemBarrier(kAnyAny);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700899
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700900 FreeTemp(rs_r0q);
nikolay serdjukc5e4ce12014-06-10 17:07:10 +0700901 } else if (is_long) {
Yevgeny Rouband3a2dfa2014-03-18 15:55:16 +0700902 // TODO: avoid unnecessary loads of SI and DI when the values are in registers.
903 // TODO: CFI support.
Vladimir Marko70b797d2013-12-03 15:25:24 +0000904 FlushAllRegs();
905 LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700906 RegStorage r_tmp1 = RegStorage::MakeRegPair(rs_rAX, rs_rDX);
907 RegStorage r_tmp2 = RegStorage::MakeRegPair(rs_rBX, rs_rCX);
buzbee2700f7e2014-03-07 09:46:20 -0800908 LoadValueDirectWideFixed(rl_src_expected, r_tmp1);
909 LoadValueDirectWideFixed(rl_src_new_value, r_tmp2);
buzbee695d13a2014-04-19 13:32:20 -0700910 // FIXME: needs 64-bit update.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100911 const bool obj_in_di = IsInReg(this, rl_src_obj, rs_rDI);
912 const bool obj_in_si = IsInReg(this, rl_src_obj, rs_rSI);
913 DCHECK(!obj_in_si || !obj_in_di);
914 const bool off_in_di = IsInReg(this, rl_src_offset, rs_rDI);
915 const bool off_in_si = IsInReg(this, rl_src_offset, rs_rSI);
916 DCHECK(!off_in_si || !off_in_di);
917 // If obj/offset is in a reg, use that reg. Otherwise, use the empty reg.
918 RegStorage rs_obj = obj_in_di ? rs_rDI : obj_in_si ? rs_rSI : !off_in_di ? rs_rDI : rs_rSI;
919 RegStorage rs_off = off_in_si ? rs_rSI : off_in_di ? rs_rDI : !obj_in_si ? rs_rSI : rs_rDI;
920 bool push_di = (!obj_in_di && !off_in_di) && (rs_obj == rs_rDI || rs_off == rs_rDI);
921 bool push_si = (!obj_in_si && !off_in_si) && (rs_obj == rs_rSI || rs_off == rs_rSI);
922 if (push_di) {
923 NewLIR1(kX86Push32R, rs_rDI.GetReg());
924 MarkTemp(rs_rDI);
925 LockTemp(rs_rDI);
926 }
927 if (push_si) {
928 NewLIR1(kX86Push32R, rs_rSI.GetReg());
929 MarkTemp(rs_rSI);
930 LockTemp(rs_rSI);
931 }
932 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
933 const size_t push_offset = (push_si ? 4u : 0u) + (push_di ? 4u : 0u);
934 if (!obj_in_si && !obj_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700935 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_obj.s_reg_low) + push_offset, rs_obj);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100936 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
937 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
938 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
939 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
940 }
941 if (!off_in_si && !off_in_di) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700942 LoadWordDisp(rs_rX86_SP, SRegOffset(rl_src_offset.s_reg_low) + push_offset, rs_off);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100943 // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it.
944 DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info));
945 int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - push_offset / 4u;
946 AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false);
947 }
948 NewLIR4(kX86LockCmpxchg64A, rs_obj.GetReg(), rs_off.GetReg(), 0, 0);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800949
Hans Boehm48f5c472014-06-27 14:50:10 -0700950 // After a store we need to insert barrier to prevent reordering with either
951 // earlier or later memory accesses. Since
952 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
953 // and it will be associated with the cmpxchg instruction, preventing both.
954 GenMemBarrier(kAnyAny);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100955
956 if (push_si) {
957 FreeTemp(rs_rSI);
958 UnmarkTemp(rs_rSI);
959 NewLIR1(kX86Pop32R, rs_rSI.GetReg());
960 }
961 if (push_di) {
962 FreeTemp(rs_rDI);
963 UnmarkTemp(rs_rDI);
964 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
965 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000966 FreeCallTemps();
Vladimir Markoc29bb612013-11-27 16:47:25 +0000967 } else {
968 // EAX must hold expected for CMPXCHG. Neither rl_new_value, nor r_ptr may be in EAX.
buzbee2700f7e2014-03-07 09:46:20 -0800969 FlushReg(rs_r0);
buzbee091cc402014-03-31 10:14:40 -0700970 Clobber(rs_r0);
buzbee2700f7e2014-03-07 09:46:20 -0800971 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000972
buzbeea0cd2d72014-06-01 09:33:49 -0700973 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
974 RegLocation rl_new_value = LoadValue(rl_src_new_value);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000975
976 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
977 // Mark card for object assuming new value is stored.
buzbee091cc402014-03-31 10:14:40 -0700978 FreeTemp(rs_r0); // Temporarily release EAX for MarkGCCard().
buzbee2700f7e2014-03-07 09:46:20 -0800979 MarkGCCard(rl_new_value.reg, rl_object.reg);
buzbee091cc402014-03-31 10:14:40 -0700980 LockTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +0000981 }
982
Chao-ying Fu021b60f2014-07-09 11:32:31 -0700983 RegLocation rl_offset;
984 if (cu_->target64) {
985 rl_offset = LoadValueWide(rl_src_offset, kCoreReg);
986 } else {
987 rl_offset = LoadValue(rl_src_offset, kCoreReg);
988 }
buzbee2700f7e2014-03-07 09:46:20 -0800989 LoadValueDirect(rl_src_expected, rs_r0);
Andreas Gampeccc60262014-07-04 18:02:38 -0700990 NewLIR5(kX86LockCmpxchgAR, rl_object.reg.GetReg(), rl_offset.reg.GetReg(), 0, 0,
991 rl_new_value.reg.GetReg());
Vladimir Markoc29bb612013-11-27 16:47:25 +0000992
Hans Boehm48f5c472014-06-27 14:50:10 -0700993 // After a store we need to insert barrier to prevent reordering with either
994 // earlier or later memory accesses. Since
995 // locked cmpxchg has full barrier semantics, only a scheduling barrier will be generated,
996 // and it will be associated with the cmpxchg instruction, preventing both.
997 GenMemBarrier(kAnyAny);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800998
buzbee091cc402014-03-31 10:14:40 -0700999 FreeTemp(rs_r0);
Vladimir Markoc29bb612013-11-27 16:47:25 +00001000 }
1001
1002 // Convert ZF to boolean
1003 RegLocation rl_dest = InlineTarget(info); // boolean place for result
1004 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001005 RegStorage result_reg = rl_result.reg;
1006
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001007 // For 32-bit, SETcc only works with EAX..EDX.
1008 if (!IsByteRegister(result_reg)) {
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001009 result_reg = AllocateByteRegister();
Ian Rogers0f9b9c52014-06-09 01:32:12 -07001010 }
1011 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondZ);
1012 NewLIR2(kX86Movzx8RR, rl_result.reg.GetReg(), result_reg.GetReg());
1013 if (IsTemp(result_reg)) {
1014 FreeTemp(result_reg);
1015 }
Vladimir Markoc29bb612013-11-27 16:47:25 +00001016 StoreValue(rl_dest, rl_result);
1017 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001018}
1019
buzbee2700f7e2014-03-07 09:46:20 -08001020LIR* X86Mir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001021 CHECK(base_of_code_ != nullptr);
1022
1023 // Address the start of the method
1024 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001025 if (rl_method.wide) {
1026 LoadValueDirectWideFixed(rl_method, reg);
1027 } else {
1028 LoadValueDirectFixed(rl_method, reg);
1029 }
Mark Mendell55d0eac2014-02-06 11:02:52 -08001030 store_method_addr_used_ = true;
1031
1032 // Load the proper value from the literal area.
1033 // We don't know the proper offset for the value, so pick one that will force
1034 // 4 byte offset. We will fix this up in the assembler later to have the right
1035 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001036 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee2700f7e2014-03-07 09:46:20 -08001037 LIR *res = RawLIR(current_dalvik_offset_, kX86Mov32RM, reg.GetReg(), reg.GetReg(), 256,
1038 0, 0, target);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001039 res->target = target;
1040 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -08001041 store_method_addr_used_ = true;
1042 return res;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001043}
1044
buzbee2700f7e2014-03-07 09:46:20 -08001045LIR* X86Mir2Lir::OpVldm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001046 LOG(FATAL) << "Unexpected use of OpVldm for x86";
1047 return NULL;
1048}
1049
buzbee2700f7e2014-03-07 09:46:20 -08001050LIR* X86Mir2Lir::OpVstm(RegStorage r_base, int count) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001051 LOG(FATAL) << "Unexpected use of OpVstm for x86";
1052 return NULL;
1053}
1054
1055void X86Mir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
1056 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001057 int first_bit, int second_bit) {
buzbee2700f7e2014-03-07 09:46:20 -08001058 RegStorage t_reg = AllocTemp();
1059 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, second_bit - first_bit);
1060 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001061 FreeTemp(t_reg);
1062 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -08001063 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001064 }
1065}
1066
Mingyao Yange643a172014-04-08 11:02:52 -07001067void X86Mir2Lir::GenDivZeroCheckWide(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001068 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001069 DCHECK(reg.Is64Bit());
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001070
Chao-ying Fua0147762014-06-06 18:38:49 -07001071 NewLIR2(kX86Cmp64RI8, reg.GetReg(), 0);
1072 } else {
1073 DCHECK(reg.IsPair());
1074
1075 // We are not supposed to clobber the incoming storage, so allocate a temporary.
1076 RegStorage t_reg = AllocTemp();
1077 // Doing an OR is a quick way to check if both registers are zero. This will set the flags.
1078 OpRegRegReg(kOpOr, t_reg, reg.GetLow(), reg.GetHigh());
1079 // The temp is no longer needed so free it at this time.
1080 FreeTemp(t_reg);
1081 }
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001082
1083 // In case of zero, throw ArithmeticException.
Mingyao Yange643a172014-04-08 11:02:52 -07001084 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001085}
1086
Mingyao Yang80365d92014-04-18 12:10:58 -07001087void X86Mir2Lir::GenArrayBoundsCheck(RegStorage index,
1088 RegStorage array_base,
1089 int len_offset) {
1090 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1091 public:
1092 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1093 RegStorage index, RegStorage array_base, int32_t len_offset)
1094 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1095 index_(index), array_base_(array_base), len_offset_(len_offset) {
1096 }
1097
1098 void Compile() OVERRIDE {
1099 m2l_->ResetRegPool();
1100 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001101 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001102
1103 RegStorage new_index = index_;
1104 // Move index out of kArg1, either directly to kArg0, or to kArg2.
Serguei Katkov4c7cc152014-06-24 00:50:02 +07001105 // TODO: clean-up to check not a number but with type
Andreas Gampeccc60262014-07-04 18:02:38 -07001106 if (index_ == m2l_->TargetReg(kArg1, kNotWide)) {
1107 if (array_base_ == m2l_->TargetReg(kArg0, kRef)) {
1108 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, kNotWide), index_);
1109 new_index = m2l_->TargetReg(kArg2, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001110 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001111 m2l_->OpRegCopy(m2l_->TargetReg(kArg0, kNotWide), index_);
1112 new_index = m2l_->TargetReg(kArg0, kNotWide);
Mingyao Yang80365d92014-04-18 12:10:58 -07001113 }
1114 }
1115 // Load array length to kArg1.
Andreas Gampeccc60262014-07-04 18:02:38 -07001116 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
buzbee33ae5582014-06-12 14:56:32 -07001117 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001118 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Andreas Gampeccc60262014-07-04 18:02:38 -07001119 new_index, m2l_->TargetReg(kArg1, kNotWide), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001120 } else {
1121 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Andreas Gampeccc60262014-07-04 18:02:38 -07001122 new_index, m2l_->TargetReg(kArg1, kNotWide), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001123 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001124 }
1125
1126 private:
1127 const RegStorage index_;
1128 const RegStorage array_base_;
1129 const int32_t len_offset_;
1130 };
1131
1132 OpRegMem(kOpCmp, index, array_base, len_offset);
1133 LIR* branch = OpCondBranch(kCondUge, nullptr);
1134 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1135 index, array_base, len_offset));
1136}
1137
1138void X86Mir2Lir::GenArrayBoundsCheck(int32_t index,
1139 RegStorage array_base,
1140 int32_t len_offset) {
1141 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
1142 public:
1143 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch,
1144 int32_t index, RegStorage array_base, int32_t len_offset)
1145 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
1146 index_(index), array_base_(array_base), len_offset_(len_offset) {
1147 }
1148
1149 void Compile() OVERRIDE {
1150 m2l_->ResetRegPool();
1151 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001152 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -07001153
1154 // Load array length to kArg1.
Andreas Gampeccc60262014-07-04 18:02:38 -07001155 m2l_->OpRegMem(kOpMov, m2l_->TargetReg(kArg1, kNotWide), array_base_, len_offset_);
1156 m2l_->LoadConstant(m2l_->TargetReg(kArg0, kNotWide), index_);
buzbee33ae5582014-06-12 14:56:32 -07001157 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001158 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(8, pThrowArrayBounds),
Andreas Gampeccc60262014-07-04 18:02:38 -07001159 m2l_->TargetReg(kArg0, kNotWide),
1160 m2l_->TargetReg(kArg1, kNotWide), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001161 } else {
1162 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
Andreas Gampeccc60262014-07-04 18:02:38 -07001163 m2l_->TargetReg(kArg0, kNotWide),
1164 m2l_->TargetReg(kArg1, kNotWide), true);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001165 }
Mingyao Yang80365d92014-04-18 12:10:58 -07001166 }
1167
1168 private:
1169 const int32_t index_;
1170 const RegStorage array_base_;
1171 const int32_t len_offset_;
1172 };
1173
1174 NewLIR3(IS_SIMM8(index) ? kX86Cmp32MI8 : kX86Cmp32MI, array_base.GetReg(), len_offset, index);
1175 LIR* branch = OpCondBranch(kCondLs, nullptr);
1176 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch,
1177 index, array_base, len_offset));
1178}
1179
Brian Carlstrom7940e442013-07-12 13:46:57 -07001180// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001181LIR* X86Mir2Lir::OpTestSuspend(LIR* target) {
buzbee33ae5582014-06-12 14:56:32 -07001182 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001183 OpTlsCmp(Thread::ThreadFlagsOffset<8>(), 0);
1184 } else {
1185 OpTlsCmp(Thread::ThreadFlagsOffset<4>(), 0);
1186 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001187 return OpCondBranch((target == NULL) ? kCondNe : kCondEq, target);
1188}
1189
1190// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -08001191LIR* X86Mir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001192 OpRegImm(kOpSub, reg, 1);
Yixin Shoua0dac3e2014-01-23 05:01:22 -08001193 return OpCondBranch(c_code, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001194}
1195
buzbee11b63d12013-08-27 07:34:17 -07001196bool X86Mir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001197 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001198 LOG(FATAL) << "Unexpected use of smallLiteralDive in x86";
1199 return false;
1200}
1201
Ian Rogerse2143c02014-03-28 08:47:16 -07001202bool X86Mir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
1203 LOG(FATAL) << "Unexpected use of easyMultiply in x86";
1204 return false;
1205}
1206
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001207LIR* X86Mir2Lir::OpIT(ConditionCode cond, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001208 LOG(FATAL) << "Unexpected use of OpIT in x86";
1209 return NULL;
1210}
1211
Dave Allison3da67a52014-04-02 17:03:45 -07001212void X86Mir2Lir::OpEndIT(LIR* it) {
1213 LOG(FATAL) << "Unexpected use of OpEndIT in x86";
1214}
1215
buzbee2700f7e2014-03-07 09:46:20 -08001216void X86Mir2Lir::GenImulRegImm(RegStorage dest, RegStorage src, int val) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001217 switch (val) {
1218 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001219 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001220 break;
1221 case 1:
1222 OpRegCopy(dest, src);
1223 break;
1224 default:
1225 OpRegRegImm(kOpMul, dest, src, val);
1226 break;
1227 }
1228}
1229
buzbee2700f7e2014-03-07 09:46:20 -08001230void X86Mir2Lir::GenImulMemImm(RegStorage dest, int sreg, int displacement, int val) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001231 // All memory accesses below reference dalvik regs.
1232 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1233
Mark Mendell4708dcd2014-01-22 09:05:18 -08001234 LIR *m;
1235 switch (val) {
1236 case 0:
buzbee2700f7e2014-03-07 09:46:20 -08001237 NewLIR2(kX86Xor32RR, dest.GetReg(), dest.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001238 break;
1239 case 1:
Andreas Gampe3c12c512014-06-24 18:46:29 +00001240 LoadBaseDisp(rs_rX86_SP, displacement, dest, k32, kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001241 break;
1242 default:
buzbee091cc402014-03-31 10:14:40 -07001243 m = NewLIR4(IS_SIMM8(val) ? kX86Imul32RMI8 : kX86Imul32RMI, dest.GetReg(),
1244 rs_rX86_SP.GetReg(), displacement, val);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001245 AnnotateDalvikRegAccess(m, displacement >> 2, true /* is_load */, true /* is_64bit */);
1246 break;
1247 }
1248}
1249
Mark Mendelle02d48f2014-01-15 11:19:23 -08001250void X86Mir2Lir::GenMulLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001251 RegLocation rl_src2) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001252 // All memory accesses below reference dalvik regs.
1253 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1254
Elena Sayapinadd644502014-07-01 18:39:52 +07001255 if (cu_->target64) {
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001256 if (rl_src1.is_const) {
1257 std::swap(rl_src1, rl_src2);
1258 }
1259 // Are we multiplying by a constant?
1260 if (rl_src2.is_const) {
1261 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1262 if (val == 0) {
1263 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1264 OpRegReg(kOpXor, rl_result.reg, rl_result.reg);
1265 StoreValueWide(rl_dest, rl_result);
1266 return;
1267 } else if (val == 1) {
1268 StoreValueWide(rl_dest, rl_src1);
1269 return;
1270 } else if (val == 2) {
1271 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1272 return;
1273 } else if (IsPowerOfTwo(val)) {
1274 int shift_amount = LowestSetBit(val);
1275 if (!BadOverlap(rl_src1, rl_dest)) {
1276 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1277 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1278 rl_src1, shift_amount);
1279 StoreValueWide(rl_dest, rl_result);
1280 return;
1281 }
1282 }
Alexei Zavjalovd8191d02014-06-11 18:26:40 +07001283 }
1284 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1285 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1286 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1287 if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1288 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1289 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_result.reg.GetReg());
1290 } else if (rl_result.reg.GetReg() != rl_src1.reg.GetReg() &&
1291 rl_result.reg.GetReg() == rl_src2.reg.GetReg()) {
1292 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src1.reg.GetReg());
1293 } else if (rl_result.reg.GetReg() == rl_src1.reg.GetReg() &&
1294 rl_result.reg.GetReg() != rl_src2.reg.GetReg()) {
1295 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1296 } else {
1297 OpRegCopy(rl_result.reg, rl_src1.reg);
1298 NewLIR2(kX86Imul64RR, rl_result.reg.GetReg(), rl_src2.reg.GetReg());
1299 }
1300 StoreValueWide(rl_dest, rl_result);
1301 return;
1302 }
1303
Mark Mendell4708dcd2014-01-22 09:05:18 -08001304 if (rl_src1.is_const) {
1305 std::swap(rl_src1, rl_src2);
1306 }
1307 // Are we multiplying by a constant?
1308 if (rl_src2.is_const) {
1309 // Do special compare/branch against simple const operand
1310 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1311 if (val == 0) {
1312 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001313 OpRegReg(kOpXor, rl_result.reg.GetLow(), rl_result.reg.GetLow());
1314 OpRegReg(kOpXor, rl_result.reg.GetHigh(), rl_result.reg.GetHigh());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001315 StoreValueWide(rl_dest, rl_result);
1316 return;
1317 } else if (val == 1) {
Mark Mendell4708dcd2014-01-22 09:05:18 -08001318 StoreValueWide(rl_dest, rl_src1);
1319 return;
1320 } else if (val == 2) {
1321 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src1, rl_src1);
1322 return;
1323 } else if (IsPowerOfTwo(val)) {
1324 int shift_amount = LowestSetBit(val);
1325 if (!BadOverlap(rl_src1, rl_dest)) {
1326 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1327 RegLocation rl_result = GenShiftImmOpLong(Instruction::SHL_LONG, rl_dest,
1328 rl_src1, shift_amount);
1329 StoreValueWide(rl_dest, rl_result);
1330 return;
1331 }
1332 }
1333
1334 // Okay, just bite the bullet and do it.
1335 int32_t val_lo = Low32Bits(val);
1336 int32_t val_hi = High32Bits(val);
1337 FlushAllRegs();
1338 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001339 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001340 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1341 int displacement = SRegOffset(rl_src1.s_reg_low);
1342
1343 // ECX <- 1H * 2L
1344 // EAX <- 1L * 2H
1345 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001346 GenImulRegImm(rs_r1, rl_src1.reg.GetHigh(), val_lo);
1347 GenImulRegImm(rs_r0, rl_src1.reg.GetLow(), val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001348 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001349 GenImulMemImm(rs_r1, GetSRegHi(rl_src1.s_reg_low), displacement + HIWORD_OFFSET, val_lo);
1350 GenImulMemImm(rs_r0, rl_src1.s_reg_low, displacement + LOWORD_OFFSET, val_hi);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001351 }
1352
1353 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001354 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001355
1356 // EAX <- 2L
buzbee2700f7e2014-03-07 09:46:20 -08001357 LoadConstantNoClobber(rs_r0, val_lo);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001358
1359 // EDX:EAX <- 2L * 1L (double precision)
1360 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001361 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001362 } else {
buzbee091cc402014-03-31 10:14:40 -07001363 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001364 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1365 true /* is_load */, true /* is_64bit */);
1366 }
1367
1368 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001369 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001370
1371 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001372 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
1373 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001374 StoreValueWide(rl_dest, rl_result);
1375 return;
1376 }
1377
1378 // Nope. Do it the hard way
Mark Mendellde99bba2014-02-14 12:15:02 -08001379 // Check for V*V. We can eliminate a multiply in that case, as 2L*1H == 2H*1L.
1380 bool is_square = mir_graph_->SRegToVReg(rl_src1.s_reg_low) ==
1381 mir_graph_->SRegToVReg(rl_src2.s_reg_low);
1382
Mark Mendell4708dcd2014-01-22 09:05:18 -08001383 FlushAllRegs();
1384 LockCallTemps(); // Prepare for explicit register usage.
buzbee30adc732014-05-09 15:10:18 -07001385 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1386 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001387
1388 // At this point, the VRs are in their home locations.
1389 bool src1_in_reg = rl_src1.location == kLocPhysReg;
1390 bool src2_in_reg = rl_src2.location == kLocPhysReg;
1391
1392 // ECX <- 1H
1393 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001394 NewLIR2(kX86Mov32RR, rs_r1.GetReg(), rl_src1.reg.GetHighReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001395 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001396 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src1.s_reg_low) + HIWORD_OFFSET, rs_r1, k32,
1397 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001398 }
1399
Mark Mendellde99bba2014-02-14 12:15:02 -08001400 if (is_square) {
1401 // Take advantage of the fact that the values are the same.
1402 // ECX <- ECX * 2L (1H * 2L)
1403 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001404 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001405 } else {
1406 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001407 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1408 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001409 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1410 true /* is_load */, true /* is_64bit */);
1411 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001412
Mark Mendellde99bba2014-02-14 12:15:02 -08001413 // ECX <- 2*ECX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001414 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001415 } else {
Mark Mendellde99bba2014-02-14 12:15:02 -08001416 // EAX <- 2H
1417 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001418 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetHighReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001419 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001420 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + HIWORD_OFFSET, rs_r0, k32,
1421 kNotVolatile);
Mark Mendellde99bba2014-02-14 12:15:02 -08001422 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001423
Mark Mendellde99bba2014-02-14 12:15:02 -08001424 // EAX <- EAX * 1L (2H * 1L)
1425 if (src1_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001426 NewLIR2(kX86Imul32RR, rs_r0.GetReg(), rl_src1.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001427 } else {
1428 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001429 LIR *m = NewLIR3(kX86Imul32RM, rs_r0.GetReg(), rs_rX86_SP.GetReg(),
1430 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001431 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1432 true /* is_load */, true /* is_64bit */);
1433 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001434
Mark Mendellde99bba2014-02-14 12:15:02 -08001435 // ECX <- ECX * 2L (1H * 2L)
1436 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001437 NewLIR2(kX86Imul32RR, rs_r1.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001438 } else {
1439 int displacement = SRegOffset(rl_src2.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001440 LIR *m = NewLIR3(kX86Imul32RM, rs_r1.GetReg(), rs_rX86_SP.GetReg(),
1441 displacement + LOWORD_OFFSET);
Mark Mendellde99bba2014-02-14 12:15:02 -08001442 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1443 true /* is_load */, true /* is_64bit */);
1444 }
1445
1446 // ECX <- ECX + EAX (2H * 1L) + (1H * 2L)
buzbee091cc402014-03-31 10:14:40 -07001447 NewLIR2(kX86Add32RR, rs_r1.GetReg(), rs_r0.GetReg());
Mark Mendellde99bba2014-02-14 12:15:02 -08001448 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001449
1450 // EAX <- 2L
1451 if (src2_in_reg) {
buzbee091cc402014-03-31 10:14:40 -07001452 NewLIR2(kX86Mov32RR, rs_r0.GetReg(), rl_src2.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001453 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001454 LoadBaseDisp(rs_rX86_SP, SRegOffset(rl_src2.s_reg_low) + LOWORD_OFFSET, rs_r0, k32,
1455 kNotVolatile);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001456 }
1457
1458 // EDX:EAX <- 2L * 1L (double precision)
1459 if (src1_in_reg) {
buzbee2700f7e2014-03-07 09:46:20 -08001460 NewLIR1(kX86Mul32DaR, rl_src1.reg.GetLowReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001461 } else {
1462 int displacement = SRegOffset(rl_src1.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -07001463 LIR *m = NewLIR2(kX86Mul32DaM, rs_rX86_SP.GetReg(), displacement + LOWORD_OFFSET);
Mark Mendell4708dcd2014-01-22 09:05:18 -08001464 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
1465 true /* is_load */, true /* is_64bit */);
1466 }
1467
1468 // EDX <- EDX + ECX (add high words)
buzbee091cc402014-03-31 10:14:40 -07001469 NewLIR2(kX86Add32RR, rs_r2.GetReg(), rs_r1.GetReg());
Mark Mendell4708dcd2014-01-22 09:05:18 -08001470
1471 // Result is EDX:EAX
buzbee091cc402014-03-31 10:14:40 -07001472 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1,
buzbee2700f7e2014-03-07 09:46:20 -08001473 RegStorage::MakeRegPair(rs_r0, rs_r2), INVALID_SREG, INVALID_SREG};
Mark Mendell4708dcd2014-01-22 09:05:18 -08001474 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001475}
Mark Mendelle02d48f2014-01-15 11:19:23 -08001476
1477void X86Mir2Lir::GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src,
1478 Instruction::Code op) {
1479 DCHECK_EQ(rl_dest.location, kLocPhysReg);
1480 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
1481 if (rl_src.location == kLocPhysReg) {
1482 // Both operands are in registers.
Serguei Katkovab5545f2014-03-25 10:51:15 +07001483 // But we must ensure that rl_src is in pair
Elena Sayapinadd644502014-07-01 18:39:52 +07001484 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001485 NewLIR2(x86op, rl_dest.reg.GetReg(), rl_src.reg.GetReg());
1486 } else {
1487 rl_src = LoadValueWide(rl_src, kCoreReg);
1488 if (rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1489 // The registers are the same, so we would clobber it before the use.
1490 RegStorage temp_reg = AllocTemp();
1491 OpRegCopy(temp_reg, rl_dest.reg);
1492 rl_src.reg.SetHighReg(temp_reg.GetReg());
1493 }
1494 NewLIR2(x86op, rl_dest.reg.GetLowReg(), rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001495
Chao-ying Fua0147762014-06-06 18:38:49 -07001496 x86op = GetOpcode(op, rl_dest, rl_src, true);
1497 NewLIR2(x86op, rl_dest.reg.GetHighReg(), rl_src.reg.GetHighReg());
1498 FreeTemp(rl_src.reg); // ???
1499 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001500 return;
1501 }
1502
1503 // RHS is in memory.
1504 DCHECK((rl_src.location == kLocDalvikFrame) ||
1505 (rl_src.location == kLocCompilerTemp));
Chao-ying Fua77ee512014-07-01 17:43:41 -07001506 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001507 int displacement = SRegOffset(rl_src.s_reg_low);
1508
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001509 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampeccc60262014-07-04 18:02:38 -07001510 LIR *lir = NewLIR3(x86op, cu_->target64 ? rl_dest.reg.GetReg() : rl_dest.reg.GetLowReg(),
1511 r_base, displacement + LOWORD_OFFSET);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001512 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
1513 true /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001514 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001515 x86op = GetOpcode(op, rl_dest, rl_src, true);
1516 lir = NewLIR3(x86op, rl_dest.reg.GetHighReg(), r_base, displacement + HIWORD_OFFSET);
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001517 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1518 true /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001519 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001520}
1521
Mark Mendelle02d48f2014-01-15 11:19:23 -08001522void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
buzbee30adc732014-05-09 15:10:18 -07001523 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001524 if (rl_dest.location == kLocPhysReg) {
1525 // Ensure we are in a register pair
1526 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1527
buzbee30adc732014-05-09 15:10:18 -07001528 rl_src = UpdateLocWideTyped(rl_src, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001529 GenLongRegOrMemOp(rl_result, rl_src, op);
1530 StoreFinalValueWide(rl_dest, rl_result);
1531 return;
1532 }
1533
1534 // It wasn't in registers, so it better be in memory.
1535 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1536 (rl_dest.location == kLocCompilerTemp));
1537 rl_src = LoadValueWide(rl_src, kCoreReg);
1538
1539 // Operate directly into memory.
1540 X86OpCode x86op = GetOpcode(op, rl_dest, rl_src, false);
Chao-ying Fua77ee512014-07-01 17:43:41 -07001541 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08001542 int displacement = SRegOffset(rl_dest.s_reg_low);
1543
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001544 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001545 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET,
Elena Sayapinadd644502014-07-01 18:39:52 +07001546 cu_->target64 ? rl_src.reg.GetReg() : rl_src.reg.GetLowReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -08001547 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07001548 true /* is_load */, true /* is64bit */);
1549 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08001550 false /* is_load */, true /* is64bit */);
Elena Sayapinadd644502014-07-01 18:39:52 +07001551 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001552 x86op = GetOpcode(op, rl_dest, rl_src, true);
1553 lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, rl_src.reg.GetHighReg());
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001554 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1555 true /* is_load */, true /* is64bit */);
1556 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
1557 false /* is_load */, true /* is64bit */);
Chao-ying Fua0147762014-06-06 18:38:49 -07001558 }
buzbee2700f7e2014-03-07 09:46:20 -08001559 FreeTemp(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001560}
1561
Mark Mendelle02d48f2014-01-15 11:19:23 -08001562void X86Mir2Lir::GenLongArith(RegLocation rl_dest, RegLocation rl_src1,
1563 RegLocation rl_src2, Instruction::Code op,
1564 bool is_commutative) {
1565 // Is this really a 2 operand operation?
1566 switch (op) {
1567 case Instruction::ADD_LONG_2ADDR:
1568 case Instruction::SUB_LONG_2ADDR:
1569 case Instruction::AND_LONG_2ADDR:
1570 case Instruction::OR_LONG_2ADDR:
1571 case Instruction::XOR_LONG_2ADDR:
Mark Mendelle87f9b52014-04-30 14:13:18 -04001572 if (GenerateTwoOperandInstructions()) {
1573 GenLongArith(rl_dest, rl_src2, op);
1574 return;
1575 }
1576 break;
1577
Mark Mendelle02d48f2014-01-15 11:19:23 -08001578 default:
1579 break;
1580 }
1581
1582 if (rl_dest.location == kLocPhysReg) {
1583 RegLocation rl_result = LoadValueWide(rl_src1, kCoreReg);
1584
1585 // We are about to clobber the LHS, so it needs to be a temp.
1586 rl_result = ForceTempWide(rl_result);
1587
1588 // Perform the operation using the RHS.
buzbee30adc732014-05-09 15:10:18 -07001589 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001590 GenLongRegOrMemOp(rl_result, rl_src2, op);
1591
1592 // And now record that the result is in the temp.
1593 StoreFinalValueWide(rl_dest, rl_result);
1594 return;
1595 }
1596
1597 // It wasn't in registers, so it better be in memory.
1598 DCHECK((rl_dest.location == kLocDalvikFrame) ||
1599 (rl_dest.location == kLocCompilerTemp));
buzbee30adc732014-05-09 15:10:18 -07001600 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
1601 rl_src2 = UpdateLocWideTyped(rl_src2, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001602
1603 // Get one of the source operands into temporary register.
1604 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +07001605 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001606 if (IsTemp(rl_src1.reg)) {
1607 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1608 } else if (is_commutative) {
1609 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1610 // We need at least one of them to be a temporary.
1611 if (!IsTemp(rl_src2.reg)) {
1612 rl_src1 = ForceTempWide(rl_src1);
1613 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1614 } else {
1615 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1616 StoreFinalValueWide(rl_dest, rl_src2);
1617 return;
1618 }
1619 } else {
1620 // Need LHS to be the temp.
Mark Mendelle02d48f2014-01-15 11:19:23 -08001621 rl_src1 = ForceTempWide(rl_src1);
Yevgeny Rouban91b6ffa2014-03-07 14:35:44 +07001622 GenLongRegOrMemOp(rl_src1, rl_src2, op);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001623 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001624 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07001625 if (IsTemp(rl_src1.reg.GetLow()) && IsTemp(rl_src1.reg.GetHigh())) {
1626 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1627 } else if (is_commutative) {
1628 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1629 // We need at least one of them to be a temporary.
1630 if (!(IsTemp(rl_src2.reg.GetLow()) && IsTemp(rl_src2.reg.GetHigh()))) {
1631 rl_src1 = ForceTempWide(rl_src1);
1632 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1633 } else {
1634 GenLongRegOrMemOp(rl_src2, rl_src1, op);
1635 StoreFinalValueWide(rl_dest, rl_src2);
1636 return;
1637 }
1638 } else {
1639 // Need LHS to be the temp.
1640 rl_src1 = ForceTempWide(rl_src1);
1641 GenLongRegOrMemOp(rl_src1, rl_src2, op);
1642 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08001643 }
1644
1645 StoreFinalValueWide(rl_dest, rl_src1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001646}
1647
Mark Mendelle02d48f2014-01-15 11:19:23 -08001648void X86Mir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001649 RegLocation rl_src1, RegLocation rl_src2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001650 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1651}
1652
1653void X86Mir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest,
1654 RegLocation rl_src1, RegLocation rl_src2) {
1655 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, false);
1656}
1657
1658void X86Mir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest,
1659 RegLocation rl_src1, RegLocation rl_src2) {
1660 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1661}
1662
1663void X86Mir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest,
1664 RegLocation rl_src1, RegLocation rl_src2) {
1665 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
1666}
1667
1668void X86Mir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest,
1669 RegLocation rl_src1, RegLocation rl_src2) {
1670 GenLongArith(rl_dest, rl_src1, rl_src2, opcode, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001671}
1672
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001673void X86Mir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001674 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001675 rl_src = LoadValueWide(rl_src, kCoreReg);
1676 RegLocation rl_result;
1677 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1678 OpRegCopy(rl_result.reg, rl_src.reg);
1679 OpReg(kOpNot, rl_result.reg);
1680 StoreValueWide(rl_dest, rl_result);
1681 } else {
1682 LOG(FATAL) << "Unexpected use GenNotLong()";
1683 }
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001684}
1685
1686void X86Mir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1687 RegLocation rl_src2, bool is_div) {
Elena Sayapinadd644502014-07-01 18:39:52 +07001688 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001689 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1690 return;
1691 }
1692
1693 // We have to use fixed registers, so flush all the temps.
1694 FlushAllRegs();
1695 LockCallTemps(); // Prepare for explicit register usage.
1696
1697 // Load LHS into RAX.
1698 LoadValueDirectWideFixed(rl_src1, rs_r0q);
1699
1700 // Load RHS into RCX.
1701 LoadValueDirectWideFixed(rl_src2, rs_r1q);
1702
1703 // Copy LHS sign bit into RDX.
1704 NewLIR0(kx86Cqo64Da);
1705
1706 // Handle division by zero case.
1707 GenDivZeroCheckWide(rs_r1q);
1708
1709 // Have to catch 0x8000000000000000/-1 case, or we will get an exception!
1710 NewLIR2(kX86Cmp64RI8, rs_r1q.GetReg(), -1);
1711 LIR *minus_one_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1712
1713 // RHS is -1.
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07001714 LoadConstantWide(rs_r6q, 0x8000000000000000);
1715 NewLIR2(kX86Cmp64RR, rs_r0q.GetReg(), rs_r6q.GetReg());
Chao-ying Fua0147762014-06-06 18:38:49 -07001716 LIR * minint_branch = NewLIR2(kX86Jcc8, 0, kX86CondNe);
1717
1718 // In 0x8000000000000000/-1 case.
1719 if (!is_div) {
1720 // For DIV, RAX is already right. For REM, we need RDX 0.
1721 NewLIR2(kX86Xor64RR, rs_r2q.GetReg(), rs_r2q.GetReg());
1722 }
1723 LIR* done = NewLIR1(kX86Jmp8, 0);
1724
1725 // Expected case.
1726 minus_one_branch->target = NewLIR0(kPseudoTargetLabel);
1727 minint_branch->target = minus_one_branch->target;
1728 NewLIR1(kX86Idivmod64DaR, rs_r1q.GetReg());
1729 done->target = NewLIR0(kPseudoTargetLabel);
1730
1731 // Result is in RAX for div and RDX for rem.
1732 RegLocation rl_result = {kLocPhysReg, 1, 0, 0, 0, 0, 0, 0, 1, rs_r0q, INVALID_SREG, INVALID_SREG};
1733 if (!is_div) {
1734 rl_result.reg.SetReg(r2q);
1735 }
1736
1737 StoreValueWide(rl_dest, rl_result);
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001738}
1739
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001740void X86Mir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001741 rl_src = LoadValueWide(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07001742 RegLocation rl_result;
Elena Sayapinadd644502014-07-01 18:39:52 +07001743 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001744 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
1745 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1746 } else {
1747 rl_result = ForceTempWide(rl_src);
1748 if (((rl_dest.location == kLocPhysReg) && (rl_src.location == kLocPhysReg)) &&
1749 ((rl_dest.reg.GetLowReg() == rl_src.reg.GetHighReg()))) {
1750 // The registers are the same, so we would clobber it before the use.
1751 RegStorage temp_reg = AllocTemp();
1752 OpRegCopy(temp_reg, rl_result.reg);
1753 rl_result.reg.SetHighReg(temp_reg.GetReg());
1754 }
1755 OpRegReg(kOpNeg, rl_result.reg.GetLow(), rl_result.reg.GetLow()); // rLow = -rLow
1756 OpRegImm(kOpAdc, rl_result.reg.GetHigh(), 0); // rHigh = rHigh + CF
1757 OpRegReg(kOpNeg, rl_result.reg.GetHigh(), rl_result.reg.GetHigh()); // rHigh = -rHigh
Mark Mendelle02d48f2014-01-15 11:19:23 -08001758 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001759 StoreValueWide(rl_dest, rl_result);
1760}
1761
buzbee091cc402014-03-31 10:14:40 -07001762void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001763 DCHECK_EQ(kX86, cu_->instruction_set);
1764 X86OpCode opcode = kX86Bkpt;
1765 switch (op) {
1766 case kOpCmp: opcode = kX86Cmp32RT; break;
1767 case kOpMov: opcode = kX86Mov32RT; break;
1768 default:
1769 LOG(FATAL) << "Bad opcode: " << op;
1770 break;
1771 }
1772 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
1773}
1774
1775void X86Mir2Lir::OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset) {
1776 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001777 X86OpCode opcode = kX86Bkpt;
Elena Sayapinadd644502014-07-01 18:39:52 +07001778 if (cu_->target64 && r_dest.Is64BitSolo()) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07001779 switch (op) {
1780 case kOpCmp: opcode = kX86Cmp64RT; break;
1781 case kOpMov: opcode = kX86Mov64RT; break;
1782 default:
1783 LOG(FATAL) << "Bad opcode(OpRegThreadMem 64): " << op;
1784 break;
1785 }
1786 } else {
1787 switch (op) {
1788 case kOpCmp: opcode = kX86Cmp32RT; break;
1789 case kOpMov: opcode = kX86Mov32RT; break;
1790 default:
1791 LOG(FATAL) << "Bad opcode: " << op;
1792 break;
1793 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001794 }
buzbee091cc402014-03-31 10:14:40 -07001795 NewLIR2(opcode, r_dest.GetReg(), thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001796}
1797
1798/*
1799 * Generate array load
1800 */
1801void X86Mir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001802 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001803 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001804 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001805 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07001806 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001807
Mark Mendell343adb52013-12-18 06:02:17 -08001808 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001809 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001810 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1811 } else {
1812 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1813 }
1814
Mark Mendell343adb52013-12-18 06:02:17 -08001815 bool constant_index = rl_index.is_const;
1816 int32_t constant_index_value = 0;
1817 if (!constant_index) {
1818 rl_index = LoadValue(rl_index, kCoreReg);
1819 } else {
1820 constant_index_value = mir_graph_->ConstantValue(rl_index);
1821 // If index is constant, just fold it into the data offset
1822 data_offset += constant_index_value << scale;
1823 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001824 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001825 }
1826
Brian Carlstrom7940e442013-07-12 13:46:57 -07001827 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001828 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001829
1830 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001831 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001832 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001833 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001834 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001835 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001836 }
Mark Mendell343adb52013-12-18 06:02:17 -08001837 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001838 LoadBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_result.reg, size);
buzbee695d13a2014-04-19 13:32:20 -07001839 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001840 StoreValueWide(rl_dest, rl_result);
1841 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001842 StoreValue(rl_dest, rl_result);
1843 }
1844}
1845
1846/*
1847 * Generate array store
1848 *
1849 */
1850void X86Mir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001851 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001852 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001853 int len_offset = mirror::Array::LengthOffset().Int32Value();
1854 int data_offset;
1855
buzbee695d13a2014-04-19 13:32:20 -07001856 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001857 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1858 } else {
1859 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1860 }
1861
buzbeea0cd2d72014-06-01 09:33:49 -07001862 rl_array = LoadValue(rl_array, kRefReg);
Mark Mendell343adb52013-12-18 06:02:17 -08001863 bool constant_index = rl_index.is_const;
1864 int32_t constant_index_value = 0;
1865 if (!constant_index) {
1866 rl_index = LoadValue(rl_index, kCoreReg);
1867 } else {
1868 // If index is constant, just fold it into the data offset
1869 constant_index_value = mir_graph_->ConstantValue(rl_index);
1870 data_offset += constant_index_value << scale;
1871 // treat as non array below
buzbee2700f7e2014-03-07 09:46:20 -08001872 rl_index.reg = RegStorage::InvalidReg();
Mark Mendell343adb52013-12-18 06:02:17 -08001873 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001874
1875 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001876 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001877
1878 if (!(opt_flags & MIR_IGNORE_RANGE_CHECK)) {
Mark Mendell343adb52013-12-18 06:02:17 -08001879 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001880 GenArrayBoundsCheck(constant_index_value, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001881 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001882 GenArrayBoundsCheck(rl_index.reg, rl_array.reg, len_offset);
Mark Mendell343adb52013-12-18 06:02:17 -08001883 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001884 }
buzbee695d13a2014-04-19 13:32:20 -07001885 if ((size == k64) || (size == kDouble)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001886 rl_src = LoadValueWide(rl_src, reg_class);
1887 } else {
1888 rl_src = LoadValue(rl_src, reg_class);
1889 }
1890 // If the src reg can't be byte accessed, move it to a temp first.
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07001891 if ((size == kSignedByte || size == kUnsignedByte) && !IsByteRegister(rl_src.reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001892 RegStorage temp = AllocTemp();
1893 OpRegCopy(temp, rl_src.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001894 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, temp, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001895 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001896 StoreBaseIndexedDisp(rl_array.reg, rl_index.reg, scale, data_offset, rl_src.reg, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001897 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001898 if (card_mark) {
Ian Rogers773aab12013-10-14 13:50:10 -07001899 // Free rl_index if its a temp. Ensures there are 2 free regs for card mark.
Mark Mendell343adb52013-12-18 06:02:17 -08001900 if (!constant_index) {
buzbee091cc402014-03-31 10:14:40 -07001901 FreeTemp(rl_index.reg);
Mark Mendell343adb52013-12-18 06:02:17 -08001902 }
buzbee2700f7e2014-03-07 09:46:20 -08001903 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001904 }
1905}
1906
Mark Mendell4708dcd2014-01-22 09:05:18 -08001907RegLocation X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1908 RegLocation rl_src, int shift_amount) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04001909 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
Elena Sayapinadd644502014-07-01 18:39:52 +07001910 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07001911 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1912 switch (opcode) {
1913 case Instruction::SHL_LONG:
1914 case Instruction::SHL_LONG_2ADDR:
1915 op = kOpLsl;
1916 break;
1917 case Instruction::SHR_LONG:
1918 case Instruction::SHR_LONG_2ADDR:
1919 op = kOpAsr;
1920 break;
1921 case Instruction::USHR_LONG:
1922 case Instruction::USHR_LONG_2ADDR:
1923 op = kOpLsr;
1924 break;
1925 default:
1926 LOG(FATAL) << "Unexpected case";
1927 }
1928 OpRegRegImm(op, rl_result.reg, rl_src.reg, shift_amount);
1929 } else {
1930 switch (opcode) {
1931 case Instruction::SHL_LONG:
1932 case Instruction::SHL_LONG_2ADDR:
1933 DCHECK_NE(shift_amount, 1); // Prevent a double store from happening.
1934 if (shift_amount == 32) {
1935 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1936 LoadConstant(rl_result.reg.GetLow(), 0);
1937 } else if (shift_amount > 31) {
1938 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetLow());
1939 NewLIR2(kX86Sal32RI, rl_result.reg.GetHighReg(), shift_amount - 32);
1940 LoadConstant(rl_result.reg.GetLow(), 0);
1941 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001942 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001943 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1944 NewLIR3(kX86Shld32RRI, rl_result.reg.GetHighReg(), rl_result.reg.GetLowReg(),
1945 shift_amount);
1946 NewLIR2(kX86Sal32RI, rl_result.reg.GetLowReg(), shift_amount);
1947 }
1948 break;
1949 case Instruction::SHR_LONG:
1950 case Instruction::SHR_LONG_2ADDR:
1951 if (shift_amount == 32) {
1952 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1953 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1954 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1955 } else if (shift_amount > 31) {
1956 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1957 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1958 NewLIR2(kX86Sar32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1959 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), 31);
1960 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001961 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001962 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1963 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1964 shift_amount);
1965 NewLIR2(kX86Sar32RI, rl_result.reg.GetHighReg(), shift_amount);
1966 }
1967 break;
1968 case Instruction::USHR_LONG:
1969 case Instruction::USHR_LONG_2ADDR:
1970 if (shift_amount == 32) {
1971 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1972 LoadConstant(rl_result.reg.GetHigh(), 0);
1973 } else if (shift_amount > 31) {
1974 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1975 NewLIR2(kX86Shr32RI, rl_result.reg.GetLowReg(), shift_amount - 32);
1976 LoadConstant(rl_result.reg.GetHigh(), 0);
1977 } else {
Mark Mendellb9b9d662014-06-16 13:03:42 -04001978 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetLow());
Chao-ying Fua0147762014-06-06 18:38:49 -07001979 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg.GetHigh());
1980 NewLIR3(kX86Shrd32RRI, rl_result.reg.GetLowReg(), rl_result.reg.GetHighReg(),
1981 shift_amount);
1982 NewLIR2(kX86Shr32RI, rl_result.reg.GetHighReg(), shift_amount);
1983 }
1984 break;
1985 default:
1986 LOG(FATAL) << "Unexpected case";
1987 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001988 }
1989 return rl_result;
1990}
1991
Brian Carlstrom7940e442013-07-12 13:46:57 -07001992void X86Mir2Lir::GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Mark Mendell4708dcd2014-01-22 09:05:18 -08001993 RegLocation rl_src, RegLocation rl_shift) {
1994 // Per spec, we only care about low 6 bits of shift amount.
1995 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1996 if (shift_amount == 0) {
1997 rl_src = LoadValueWide(rl_src, kCoreReg);
1998 StoreValueWide(rl_dest, rl_src);
1999 return;
2000 } else if (shift_amount == 1 &&
2001 (opcode == Instruction::SHL_LONG || opcode == Instruction::SHL_LONG_2ADDR)) {
2002 // Need to handle this here to avoid calling StoreValueWide twice.
2003 GenAddLong(Instruction::ADD_LONG, rl_dest, rl_src, rl_src);
2004 return;
2005 }
2006 if (BadOverlap(rl_src, rl_dest)) {
2007 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
2008 return;
2009 }
2010 rl_src = LoadValueWide(rl_src, kCoreReg);
2011 RegLocation rl_result = GenShiftImmOpLong(opcode, rl_dest, rl_src, shift_amount);
2012 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002013}
2014
2015void X86Mir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002016 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002017 bool isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002018 switch (opcode) {
2019 case Instruction::ADD_LONG:
2020 case Instruction::AND_LONG:
2021 case Instruction::OR_LONG:
2022 case Instruction::XOR_LONG:
2023 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002024 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002025 } else {
2026 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002027 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002028 }
2029 break;
2030 case Instruction::SUB_LONG:
2031 case Instruction::SUB_LONG_2ADDR:
2032 if (rl_src2.is_const) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002033 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002034 } else {
2035 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002036 isConstSuccess = true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002037 }
2038 break;
2039 case Instruction::ADD_LONG_2ADDR:
2040 case Instruction::OR_LONG_2ADDR:
2041 case Instruction::XOR_LONG_2ADDR:
2042 case Instruction::AND_LONG_2ADDR:
2043 if (rl_src2.is_const) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002044 if (GenerateTwoOperandInstructions()) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002045 isConstSuccess = GenLongImm(rl_dest, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002046 } else {
Chao-ying Fua0147762014-06-06 18:38:49 -07002047 isConstSuccess = GenLongLongImm(rl_dest, rl_src1, rl_src2, opcode);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002048 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002049 } else {
2050 DCHECK(rl_src1.is_const);
Chao-ying Fua0147762014-06-06 18:38:49 -07002051 isConstSuccess = GenLongLongImm(rl_dest, rl_src2, rl_src1, opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002052 }
2053 break;
2054 default:
Chao-ying Fua0147762014-06-06 18:38:49 -07002055 isConstSuccess = false;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002056 break;
2057 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002058
2059 if (!isConstSuccess) {
2060 // Default - bail to non-const handler.
2061 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
2062 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002063}
2064
2065bool X86Mir2Lir::IsNoOp(Instruction::Code op, int32_t value) {
2066 switch (op) {
2067 case Instruction::AND_LONG_2ADDR:
2068 case Instruction::AND_LONG:
2069 return value == -1;
2070 case Instruction::OR_LONG:
2071 case Instruction::OR_LONG_2ADDR:
2072 case Instruction::XOR_LONG:
2073 case Instruction::XOR_LONG_2ADDR:
2074 return value == 0;
2075 default:
2076 return false;
2077 }
2078}
2079
2080X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
2081 bool is_high_op) {
2082 bool rhs_in_mem = rhs.location != kLocPhysReg;
2083 bool dest_in_mem = dest.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002084 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002085 DCHECK(!rhs_in_mem || !dest_in_mem);
2086 switch (op) {
2087 case Instruction::ADD_LONG:
2088 case Instruction::ADD_LONG_2ADDR:
2089 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002090 return is64Bit ? kX86Add64MR : is_high_op ? kX86Adc32MR : kX86Add32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002091 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002092 return is64Bit ? kX86Add64RM : is_high_op ? kX86Adc32RM : kX86Add32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002093 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002094 return is64Bit ? kX86Add64RR : is_high_op ? kX86Adc32RR : kX86Add32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002095 case Instruction::SUB_LONG:
2096 case Instruction::SUB_LONG_2ADDR:
2097 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002098 return is64Bit ? kX86Sub64MR : is_high_op ? kX86Sbb32MR : kX86Sub32MR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002099 } else if (rhs_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002100 return is64Bit ? kX86Sub64RM : is_high_op ? kX86Sbb32RM : kX86Sub32RM;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002101 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002102 return is64Bit ? kX86Sub64RR : is_high_op ? kX86Sbb32RR : kX86Sub32RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002103 case Instruction::AND_LONG_2ADDR:
2104 case Instruction::AND_LONG:
2105 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002106 return is64Bit ? kX86And64MR : kX86And32MR;
2107 }
2108 if (is64Bit) {
2109 return rhs_in_mem ? kX86And64RM : kX86And64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002110 }
2111 return rhs_in_mem ? kX86And32RM : kX86And32RR;
2112 case Instruction::OR_LONG:
2113 case Instruction::OR_LONG_2ADDR:
2114 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002115 return is64Bit ? kX86Or64MR : kX86Or32MR;
2116 }
2117 if (is64Bit) {
2118 return rhs_in_mem ? kX86Or64RM : kX86Or64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002119 }
2120 return rhs_in_mem ? kX86Or32RM : kX86Or32RR;
2121 case Instruction::XOR_LONG:
2122 case Instruction::XOR_LONG_2ADDR:
2123 if (dest_in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002124 return is64Bit ? kX86Xor64MR : kX86Xor32MR;
2125 }
2126 if (is64Bit) {
2127 return rhs_in_mem ? kX86Xor64RM : kX86Xor64RR;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002128 }
2129 return rhs_in_mem ? kX86Xor32RM : kX86Xor32RR;
2130 default:
2131 LOG(FATAL) << "Unexpected opcode: " << op;
2132 return kX86Add32RR;
2133 }
2134}
2135
2136X86OpCode X86Mir2Lir::GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op,
2137 int32_t value) {
2138 bool in_mem = loc.location != kLocPhysReg;
Elena Sayapinadd644502014-07-01 18:39:52 +07002139 bool is64Bit = cu_->target64;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002140 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -07002141 DCHECK(in_mem || !loc.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002142 switch (op) {
2143 case Instruction::ADD_LONG:
2144 case Instruction::ADD_LONG_2ADDR:
2145 if (byte_imm) {
2146 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002147 return is64Bit ? kX86Add64MI8 : is_high_op ? kX86Adc32MI8 : kX86Add32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002148 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002149 return is64Bit ? kX86Add64RI8 : is_high_op ? kX86Adc32RI8 : kX86Add32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002150 }
2151 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002152 return is64Bit ? kX86Add64MI : is_high_op ? kX86Adc32MI : kX86Add32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002153 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002154 return is64Bit ? kX86Add64RI : is_high_op ? kX86Adc32RI : kX86Add32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002155 case Instruction::SUB_LONG:
2156 case Instruction::SUB_LONG_2ADDR:
2157 if (byte_imm) {
2158 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002159 return is64Bit ? kX86Sub64MI8 : is_high_op ? kX86Sbb32MI8 : kX86Sub32MI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002160 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002161 return is64Bit ? kX86Sub64RI8 : is_high_op ? kX86Sbb32RI8 : kX86Sub32RI8;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002162 }
2163 if (in_mem) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002164 return is64Bit ? kX86Sub64MI : is_high_op ? kX86Sbb32MI : kX86Sub32MI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002165 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002166 return is64Bit ? kX86Sub64RI : is_high_op ? kX86Sbb32RI : kX86Sub32RI;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002167 case Instruction::AND_LONG_2ADDR:
2168 case Instruction::AND_LONG:
2169 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002170 if (is64Bit) {
2171 return in_mem ? kX86And64MI8 : kX86And64RI8;
2172 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002173 return in_mem ? kX86And32MI8 : kX86And32RI8;
2174 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002175 if (is64Bit) {
2176 return in_mem ? kX86And64MI : kX86And64RI;
2177 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002178 return in_mem ? kX86And32MI : kX86And32RI;
2179 case Instruction::OR_LONG:
2180 case Instruction::OR_LONG_2ADDR:
2181 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002182 if (is64Bit) {
2183 return in_mem ? kX86Or64MI8 : kX86Or64RI8;
2184 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002185 return in_mem ? kX86Or32MI8 : kX86Or32RI8;
2186 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002187 if (is64Bit) {
2188 return in_mem ? kX86Or64MI : kX86Or64RI;
2189 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002190 return in_mem ? kX86Or32MI : kX86Or32RI;
2191 case Instruction::XOR_LONG:
2192 case Instruction::XOR_LONG_2ADDR:
2193 if (byte_imm) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002194 if (is64Bit) {
2195 return in_mem ? kX86Xor64MI8 : kX86Xor64RI8;
2196 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002197 return in_mem ? kX86Xor32MI8 : kX86Xor32RI8;
2198 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07002199 if (is64Bit) {
2200 return in_mem ? kX86Xor64MI : kX86Xor64RI;
2201 }
Mark Mendelle02d48f2014-01-15 11:19:23 -08002202 return in_mem ? kX86Xor32MI : kX86Xor32RI;
2203 default:
2204 LOG(FATAL) << "Unexpected opcode: " << op;
2205 return kX86Add32MI;
2206 }
2207}
2208
Chao-ying Fua0147762014-06-06 18:38:49 -07002209bool X86Mir2Lir::GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002210 DCHECK(rl_src.is_const);
2211 int64_t val = mir_graph_->ConstantValueWide(rl_src);
Chao-ying Fua0147762014-06-06 18:38:49 -07002212
Elena Sayapinadd644502014-07-01 18:39:52 +07002213 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002214 // We can do with imm only if it fits 32 bit
2215 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2216 return false;
2217 }
2218
2219 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2220
2221 if ((rl_dest.location == kLocDalvikFrame) ||
2222 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002223 int r_base = rs_rX86_SP.GetReg();
Chao-ying Fua0147762014-06-06 18:38:49 -07002224 int displacement = SRegOffset(rl_dest.s_reg_low);
2225
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002226 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002227 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
2228 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val);
2229 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2230 true /* is_load */, true /* is64bit */);
2231 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
2232 false /* is_load */, true /* is64bit */);
2233 return true;
2234 }
2235
2236 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2237 DCHECK_EQ(rl_result.location, kLocPhysReg);
2238 DCHECK(!rl_result.reg.IsFloat());
2239
2240 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2241 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2242
2243 StoreValueWide(rl_dest, rl_result);
2244 return true;
2245 }
2246
Mark Mendelle02d48f2014-01-15 11:19:23 -08002247 int32_t val_lo = Low32Bits(val);
2248 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002249 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002250
2251 // Can we just do this into memory?
2252 if ((rl_dest.location == kLocDalvikFrame) ||
2253 (rl_dest.location == kLocCompilerTemp)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002254 int r_base = rs_rX86_SP.GetReg();
Mark Mendelle02d48f2014-01-15 11:19:23 -08002255 int displacement = SRegOffset(rl_dest.s_reg_low);
2256
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002257 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002258 if (!IsNoOp(op, val_lo)) {
2259 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002260 LIR *lir = NewLIR3(x86op, r_base, displacement + LOWORD_OFFSET, val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002261 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002262 true /* is_load */, true /* is64bit */);
2263 AnnotateDalvikRegAccess(lir, (displacement + LOWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002264 false /* is_load */, true /* is64bit */);
2265 }
2266 if (!IsNoOp(op, val_hi)) {
2267 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
buzbee2700f7e2014-03-07 09:46:20 -08002268 LIR *lir = NewLIR3(x86op, r_base, displacement + HIWORD_OFFSET, val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002269 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Serguei Katkov217fe732014-03-27 14:41:56 +07002270 true /* is_load */, true /* is64bit */);
2271 AnnotateDalvikRegAccess(lir, (displacement + HIWORD_OFFSET) >> 2,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002272 false /* is_load */, true /* is64bit */);
2273 }
Chao-ying Fua0147762014-06-06 18:38:49 -07002274 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002275 }
2276
2277 RegLocation rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2278 DCHECK_EQ(rl_result.location, kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -07002279 DCHECK(!rl_result.reg.IsFloat());
Mark Mendelle02d48f2014-01-15 11:19:23 -08002280
2281 if (!IsNoOp(op, val_lo)) {
2282 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002283 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002284 }
2285 if (!IsNoOp(op, val_hi)) {
2286 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002287 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002288 }
2289 StoreValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002290 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002291}
2292
Chao-ying Fua0147762014-06-06 18:38:49 -07002293bool X86Mir2Lir::GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1,
Mark Mendelle02d48f2014-01-15 11:19:23 -08002294 RegLocation rl_src2, Instruction::Code op) {
2295 DCHECK(rl_src2.is_const);
2296 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
Chao-ying Fua0147762014-06-06 18:38:49 -07002297
Elena Sayapinadd644502014-07-01 18:39:52 +07002298 if (cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002299 // We can do with imm only if it fits 32 bit
2300 if (val != (static_cast<int64_t>(static_cast<int32_t>(val)))) {
2301 return false;
2302 }
2303 if (rl_dest.location == kLocPhysReg &&
2304 rl_src1.location == kLocPhysReg && !rl_dest.reg.IsFloat()) {
2305 X86OpCode x86op = GetOpcode(op, rl_dest, false, val);
Dmitry Petrochenko3157f9a2014-06-18 19:11:41 +07002306 OpRegCopy(rl_dest.reg, rl_src1.reg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002307 NewLIR2(x86op, rl_dest.reg.GetReg(), val);
2308 StoreFinalValueWide(rl_dest, rl_dest);
2309 return true;
2310 }
2311
2312 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2313 // We need the values to be in a temporary
2314 RegLocation rl_result = ForceTempWide(rl_src1);
2315
2316 X86OpCode x86op = GetOpcode(op, rl_result, false, val);
2317 NewLIR2(x86op, rl_result.reg.GetReg(), val);
2318
2319 StoreFinalValueWide(rl_dest, rl_result);
2320 return true;
2321 }
2322
Mark Mendelle02d48f2014-01-15 11:19:23 -08002323 int32_t val_lo = Low32Bits(val);
2324 int32_t val_hi = High32Bits(val);
buzbee30adc732014-05-09 15:10:18 -07002325 rl_dest = UpdateLocWideTyped(rl_dest, kCoreReg);
2326 rl_src1 = UpdateLocWideTyped(rl_src1, kCoreReg);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002327
2328 // Can we do this directly into the destination registers?
2329 if (rl_dest.location == kLocPhysReg && rl_src1.location == kLocPhysReg &&
buzbee2700f7e2014-03-07 09:46:20 -08002330 rl_dest.reg.GetLowReg() == rl_src1.reg.GetLowReg() &&
buzbee091cc402014-03-31 10:14:40 -07002331 rl_dest.reg.GetHighReg() == rl_src1.reg.GetHighReg() && !rl_dest.reg.IsFloat()) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08002332 if (!IsNoOp(op, val_lo)) {
2333 X86OpCode x86op = GetOpcode(op, rl_dest, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002334 NewLIR2(x86op, rl_dest.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002335 }
2336 if (!IsNoOp(op, val_hi)) {
2337 X86OpCode x86op = GetOpcode(op, rl_dest, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002338 NewLIR2(x86op, rl_dest.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002339 }
Maxim Kazantsev653f2bf2014-02-13 15:11:17 +07002340
2341 StoreFinalValueWide(rl_dest, rl_dest);
Chao-ying Fua0147762014-06-06 18:38:49 -07002342 return true;
Mark Mendelle02d48f2014-01-15 11:19:23 -08002343 }
2344
2345 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2346 DCHECK_EQ(rl_src1.location, kLocPhysReg);
2347
2348 // We need the values to be in a temporary
2349 RegLocation rl_result = ForceTempWide(rl_src1);
2350 if (!IsNoOp(op, val_lo)) {
2351 X86OpCode x86op = GetOpcode(op, rl_result, false, val_lo);
buzbee2700f7e2014-03-07 09:46:20 -08002352 NewLIR2(x86op, rl_result.reg.GetLowReg(), val_lo);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002353 }
2354 if (!IsNoOp(op, val_hi)) {
2355 X86OpCode x86op = GetOpcode(op, rl_result, true, val_hi);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002356 NewLIR2(x86op, rl_result.reg.GetHighReg(), val_hi);
Mark Mendelle02d48f2014-01-15 11:19:23 -08002357 }
2358
2359 StoreFinalValueWide(rl_dest, rl_result);
Chao-ying Fua0147762014-06-06 18:38:49 -07002360 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002361}
2362
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002363// For final classes there are no sub-classes to check and so we can answer the instance-of
2364// question with simple comparisons. Use compares to memory and SETEQ to optimize for x86.
2365void X86Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
2366 RegLocation rl_dest, RegLocation rl_src) {
buzbeea0cd2d72014-06-01 09:33:49 -07002367 RegLocation object = LoadValue(rl_src, kRefReg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002368 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002369 RegStorage result_reg = rl_result.reg;
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002370
Chao-ying Fu7e399fd2014-06-10 18:11:11 -07002371 // For 32-bit, SETcc only works with EAX..EDX.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002372 RegStorage object_32reg = object.reg.Is64Bit() ? As32BitReg(object.reg) : object.reg;
Dmitry Petrochenko407f5c12014-07-01 01:21:38 +07002373 if (result_reg.GetRegNum() == object_32reg.GetRegNum() || !IsByteRegister(result_reg)) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002374 result_reg = AllocateByteRegister();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002375 }
2376
2377 // Assume that there is no match.
2378 LoadConstant(result_reg, 0);
buzbee2700f7e2014-03-07 09:46:20 -08002379 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002380
Mark Mendellade54a22014-06-09 12:49:55 -04002381 // We will use this register to compare to memory below.
2382 // References are 32 bit in memory, and 64 bit in registers (in 64 bit mode).
2383 // For this reason, force allocation of a 32 bit register to use, so that the
2384 // compare to memory will be done using a 32 bit comparision.
2385 // The LoadRefDisp(s) below will work normally, even in 64 bit mode.
2386 RegStorage check_class = AllocTemp();
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002387
2388 // If Method* is already in a register, we can save a copy.
2389 RegLocation rl_method = mir_graph_->GetMethodLoc();
Andreas Gampeccc60262014-07-04 18:02:38 -07002390 int32_t offset_of_type = mirror::Array::DataOffset(
2391 sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2392 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002393
2394 if (rl_method.location == kLocPhysReg) {
2395 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002396 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002397 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002398 } else {
buzbee695d13a2014-04-19 13:32:20 -07002399 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002400 check_class, kNotVolatile);
2401 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002402 }
2403 } else {
2404 LoadCurrMethodDirect(check_class);
2405 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07002406 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002407 check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002408 } else {
buzbee695d13a2014-04-19 13:32:20 -07002409 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002410 check_class, kNotVolatile);
2411 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002412 }
2413 }
2414
2415 // Compare the computed class to the class in the object.
2416 DCHECK_EQ(object.location, kLocPhysReg);
buzbee2700f7e2014-03-07 09:46:20 -08002417 OpRegMem(kOpCmp, check_class, object.reg, mirror::Object::ClassOffset().Int32Value());
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002418
2419 // Set the low byte of the result to 0 or 1 from the compare condition code.
buzbee2700f7e2014-03-07 09:46:20 -08002420 NewLIR2(kX86Set8R, result_reg.GetReg(), kX86CondEq);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002421
2422 LIR* target = NewLIR0(kPseudoTargetLabel);
2423 null_branchover->target = target;
2424 FreeTemp(check_class);
2425 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08002426 OpRegCopy(rl_result.reg, result_reg);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08002427 FreeTemp(result_reg);
2428 }
2429 StoreValue(rl_dest, rl_result);
2430}
2431
Mark Mendell6607d972014-02-10 06:54:18 -08002432void X86Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
2433 bool type_known_abstract, bool use_declaring_class,
2434 bool can_assume_type_is_in_dex_cache,
2435 uint32_t type_idx, RegLocation rl_dest,
2436 RegLocation rl_src) {
2437 FlushAllRegs();
2438 // May generate a call - use explicit registers.
2439 LockCallTemps();
Andreas Gampeccc60262014-07-04 18:02:38 -07002440 RegStorage method_reg = TargetReg(kArg1, kRef); // kArg1 gets current Method*.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002441 LoadCurrMethodDirect(method_reg);
Andreas Gampeccc60262014-07-04 18:02:38 -07002442 RegStorage class_reg = TargetReg(kArg2, kRef); // kArg2 will hold the Class*.
2443 RegStorage ref_reg = TargetReg(kArg0, kRef); // kArg2 will hold the ref.
Mark Mendell6607d972014-02-10 06:54:18 -08002444 // Reference must end up in kArg0.
2445 if (needs_access_check) {
2446 // Check we have access to type_idx and if not throw IllegalAccessError,
2447 // Caller function returns Class* in kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002448 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002449 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeTypeAndVerifyAccess),
2450 type_idx, true);
2451 } else {
2452 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
2453 type_idx, true);
2454 }
Andreas Gampeccc60262014-07-04 18:02:38 -07002455 OpRegCopy(class_reg, TargetReg(kRet0, kRef));
Chao-ying Fua77ee512014-07-01 17:43:41 -07002456 LoadValueDirectFixed(rl_src, ref_reg);
Mark Mendell6607d972014-02-10 06:54:18 -08002457 } else if (use_declaring_class) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002458 LoadValueDirectFixed(rl_src, ref_reg);
2459 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002460 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002461 } else {
2462 // Load dex cache entry into class_reg (kArg2).
Chao-ying Fua77ee512014-07-01 17:43:41 -07002463 LoadValueDirectFixed(rl_src, ref_reg);
2464 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00002465 class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002466 int32_t offset_of_type =
buzbeea0cd2d72014-06-01 09:33:49 -07002467 mirror::Array::DataOffset(sizeof(mirror::HeapReference<mirror::Class*>)).Int32Value() +
2468 (sizeof(mirror::HeapReference<mirror::Class*>) * type_idx);
Andreas Gampe3c12c512014-06-24 18:46:29 +00002469 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002470 if (!can_assume_type_is_in_dex_cache) {
2471 // Need to test presence of type in dex cache at runtime.
2472 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
2473 // Type is not resolved. Call out to helper, which will return resolved type in kRet0/kArg0.
buzbee33ae5582014-06-12 14:56:32 -07002474 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002475 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(8, pInitializeType), type_idx, true);
2476 } else {
2477 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
2478 }
Andreas Gampeccc60262014-07-04 18:02:38 -07002479 OpRegCopy(class_reg, TargetReg(kRet0, kRef)); // Align usage with fast path.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002480 LoadValueDirectFixed(rl_src, ref_reg); /* Reload Ref. */
Mark Mendell6607d972014-02-10 06:54:18 -08002481 // Rejoin code paths
2482 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
2483 hop_branch->target = hop_target;
2484 }
2485 }
2486 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result. */
buzbeea0cd2d72014-06-01 09:33:49 -07002487 RegLocation rl_result = GetReturn(kRefReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002488
Alexei Zavjalov95455002014-06-09 23:27:46 +07002489 // On x86-64 kArg0 is not EAX, so we have to copy ref from kArg0 to EAX.
Elena Sayapinadd644502014-07-01 18:39:52 +07002490 if (cu_->target64) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002491 OpRegCopy(rl_result.reg, ref_reg);
Alexei Zavjalov95455002014-06-09 23:27:46 +07002492 }
2493
Mark Mendell6607d972014-02-10 06:54:18 -08002494 // Is the class NULL?
Chao-ying Fua77ee512014-07-01 17:43:41 -07002495 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002496
Andreas Gampeccc60262014-07-04 18:02:38 -07002497 RegStorage ref_class_reg = TargetReg(kArg1, kRef); // kArg2 will hold the Class*.
Mark Mendell6607d972014-02-10 06:54:18 -08002498 /* Load object->klass_. */
2499 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002500 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(), ref_class_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +00002501 kNotVolatile);
Mark Mendell6607d972014-02-10 06:54:18 -08002502 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class. */
2503 LIR* branchover = nullptr;
2504 if (type_known_final) {
Andreas Gampe90969af2014-07-15 23:02:11 -07002505 GenSelectConst32(ref_class_reg, class_reg, kCondEq, 1, 0, rl_result.reg, kCoreReg);
Mark Mendell6607d972014-02-10 06:54:18 -08002506 } else {
2507 if (!type_known_abstract) {
buzbee2700f7e2014-03-07 09:46:20 -08002508 LoadConstant(rl_result.reg, 1); // Assume result succeeds.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002509 branchover = OpCmpBranch(kCondEq, ref_class_reg, class_reg, NULL);
Mark Mendell6607d972014-02-10 06:54:18 -08002510 }
Andreas Gampeccc60262014-07-04 18:02:38 -07002511 OpRegCopy(TargetReg(kArg0, kRef), class_reg);
buzbee33ae5582014-06-12 14:56:32 -07002512 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +07002513 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pInstanceofNonTrivial));
2514 } else {
2515 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
2516 }
Mark Mendell6607d972014-02-10 06:54:18 -08002517 }
2518 // TODO: only clobber when type isn't final?
2519 ClobberCallerSave();
2520 /* Branch targets here. */
2521 LIR* target = NewLIR0(kPseudoTargetLabel);
2522 StoreValue(rl_dest, rl_result);
2523 branch1->target = target;
2524 if (branchover != nullptr) {
2525 branchover->target = target;
2526 }
2527}
2528
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002529void X86Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
2530 RegLocation rl_lhs, RegLocation rl_rhs) {
2531 OpKind op = kOpBkpt;
2532 bool is_div_rem = false;
2533 bool unary = false;
2534 bool shift_op = false;
2535 bool is_two_addr = false;
2536 RegLocation rl_result;
2537 switch (opcode) {
2538 case Instruction::NEG_INT:
2539 op = kOpNeg;
2540 unary = true;
2541 break;
2542 case Instruction::NOT_INT:
2543 op = kOpMvn;
2544 unary = true;
2545 break;
2546 case Instruction::ADD_INT_2ADDR:
2547 is_two_addr = true;
2548 // Fallthrough
2549 case Instruction::ADD_INT:
2550 op = kOpAdd;
2551 break;
2552 case Instruction::SUB_INT_2ADDR:
2553 is_two_addr = true;
2554 // Fallthrough
2555 case Instruction::SUB_INT:
2556 op = kOpSub;
2557 break;
2558 case Instruction::MUL_INT_2ADDR:
2559 is_two_addr = true;
2560 // Fallthrough
2561 case Instruction::MUL_INT:
2562 op = kOpMul;
2563 break;
2564 case Instruction::DIV_INT_2ADDR:
2565 is_two_addr = true;
2566 // Fallthrough
2567 case Instruction::DIV_INT:
2568 op = kOpDiv;
2569 is_div_rem = true;
2570 break;
2571 /* NOTE: returns in kArg1 */
2572 case Instruction::REM_INT_2ADDR:
2573 is_two_addr = true;
2574 // Fallthrough
2575 case Instruction::REM_INT:
2576 op = kOpRem;
2577 is_div_rem = true;
2578 break;
2579 case Instruction::AND_INT_2ADDR:
2580 is_two_addr = true;
2581 // Fallthrough
2582 case Instruction::AND_INT:
2583 op = kOpAnd;
2584 break;
2585 case Instruction::OR_INT_2ADDR:
2586 is_two_addr = true;
2587 // Fallthrough
2588 case Instruction::OR_INT:
2589 op = kOpOr;
2590 break;
2591 case Instruction::XOR_INT_2ADDR:
2592 is_two_addr = true;
2593 // Fallthrough
2594 case Instruction::XOR_INT:
2595 op = kOpXor;
2596 break;
2597 case Instruction::SHL_INT_2ADDR:
2598 is_two_addr = true;
2599 // Fallthrough
2600 case Instruction::SHL_INT:
2601 shift_op = true;
2602 op = kOpLsl;
2603 break;
2604 case Instruction::SHR_INT_2ADDR:
2605 is_two_addr = true;
2606 // Fallthrough
2607 case Instruction::SHR_INT:
2608 shift_op = true;
2609 op = kOpAsr;
2610 break;
2611 case Instruction::USHR_INT_2ADDR:
2612 is_two_addr = true;
2613 // Fallthrough
2614 case Instruction::USHR_INT:
2615 shift_op = true;
2616 op = kOpLsr;
2617 break;
2618 default:
2619 LOG(FATAL) << "Invalid word arith op: " << opcode;
2620 }
2621
Mark Mendelle87f9b52014-04-30 14:13:18 -04002622 // Can we convert to a two address instruction?
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002623 if (!is_two_addr &&
2624 (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2625 mir_graph_->SRegToVReg(rl_lhs.s_reg_low))) {
Mark Mendelle87f9b52014-04-30 14:13:18 -04002626 is_two_addr = true;
2627 }
2628
2629 if (!GenerateTwoOperandInstructions()) {
2630 is_two_addr = false;
2631 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002632
2633 // Get the div/rem stuff out of the way.
2634 if (is_div_rem) {
2635 rl_result = GenDivRem(rl_dest, rl_lhs, rl_rhs, op == kOpDiv, true);
2636 StoreValue(rl_dest, rl_result);
2637 return;
2638 }
2639
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002640 // If we generate any memory access below, it will reference a dalvik reg.
2641 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2642
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002643 if (unary) {
2644 rl_lhs = LoadValue(rl_lhs, kCoreReg);
buzbee30adc732014-05-09 15:10:18 -07002645 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002646 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002647 OpRegReg(op, rl_result.reg, rl_lhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002648 } else {
2649 if (shift_op) {
2650 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002651 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002652 LoadValueDirectFixed(rl_rhs, t_reg);
2653 if (is_two_addr) {
2654 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002655 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002656 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2657 if (rl_result.location != kLocPhysReg) {
2658 // Okay, we can do this into memory
buzbee2700f7e2014-03-07 09:46:20 -08002659 OpMemReg(op, rl_result, t_reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002660 FreeTemp(t_reg);
2661 return;
buzbee091cc402014-03-31 10:14:40 -07002662 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002663 // Can do this directly into the result register
buzbee2700f7e2014-03-07 09:46:20 -08002664 OpRegReg(op, rl_result.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002665 FreeTemp(t_reg);
2666 StoreFinalValue(rl_dest, rl_result);
2667 return;
2668 }
2669 }
2670 // Three address form, or we can't do directly.
2671 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2672 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002673 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, t_reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002674 FreeTemp(t_reg);
2675 } else {
2676 // Multiply is 3 operand only (sort of).
2677 if (is_two_addr && op != kOpMul) {
2678 // Can we do this directly into memory?
buzbee30adc732014-05-09 15:10:18 -07002679 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002680 if (rl_result.location == kLocPhysReg) {
Serguei Katkov366f8ae2014-04-15 16:55:26 +07002681 // Ensure res is in a core reg
2682 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002683 // Can we do this from memory directly?
buzbee30adc732014-05-09 15:10:18 -07002684 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002685 if (rl_rhs.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08002686 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002687 StoreFinalValue(rl_dest, rl_result);
2688 return;
buzbee091cc402014-03-31 10:14:40 -07002689 } else if (!rl_rhs.reg.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -08002690 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002691 StoreFinalValue(rl_dest, rl_result);
2692 return;
2693 }
2694 }
2695 rl_rhs = LoadValue(rl_rhs, kCoreReg);
Serguei Katkovd293fb42014-05-19 15:45:42 +07002696 // It might happen rl_rhs and rl_dest are the same VR
2697 // in this case rl_dest is in reg after LoadValue while
2698 // rl_result is not updated yet, so do this
2699 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002700 if (rl_result.location != kLocPhysReg) {
2701 // Okay, we can do this into memory.
Bill Buzbee00e1ec62014-02-27 23:44:13 +00002702 OpMemReg(op, rl_result, rl_rhs.reg.GetReg());
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002703 return;
buzbee091cc402014-03-31 10:14:40 -07002704 } else if (!rl_result.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002705 // Can do this directly into the result register.
buzbee2700f7e2014-03-07 09:46:20 -08002706 OpRegReg(op, rl_result.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002707 StoreFinalValue(rl_dest, rl_result);
2708 return;
2709 } else {
2710 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2711 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002712 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002713 }
2714 } else {
2715 // Try to use reg/memory instructions.
buzbee30adc732014-05-09 15:10:18 -07002716 rl_lhs = UpdateLocTyped(rl_lhs, kCoreReg);
2717 rl_rhs = UpdateLocTyped(rl_rhs, kCoreReg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002718 // We can't optimize with FP registers.
2719 if (!IsOperationSafeWithoutTemps(rl_lhs, rl_rhs)) {
2720 // Something is difficult, so fall back to the standard case.
2721 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2722 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2723 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002724 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002725 } else {
2726 // We can optimize by moving to result and using memory operands.
2727 if (rl_rhs.location != kLocPhysReg) {
2728 // Force LHS into result.
Serguei Katkov66da1362014-03-14 13:33:33 +07002729 // We should be careful with order here
2730 // If rl_dest and rl_lhs points to the same VR we should load first
2731 // If the are different we should find a register first for dest
Chao-ying Fua0147762014-06-06 18:38:49 -07002732 if (mir_graph_->SRegToVReg(rl_dest.s_reg_low) ==
2733 mir_graph_->SRegToVReg(rl_lhs.s_reg_low)) {
Serguei Katkov66da1362014-03-14 13:33:33 +07002734 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2735 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Mark Mendelle87f9b52014-04-30 14:13:18 -04002736 // No-op if these are the same.
2737 OpRegCopy(rl_result.reg, rl_lhs.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002738 } else {
2739 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002740 LoadValueDirect(rl_lhs, rl_result.reg);
Serguei Katkov66da1362014-03-14 13:33:33 +07002741 }
buzbee2700f7e2014-03-07 09:46:20 -08002742 OpRegMem(op, rl_result.reg, rl_rhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002743 } else if (rl_lhs.location != kLocPhysReg) {
2744 // RHS is in a register; LHS is in memory.
2745 if (op != kOpSub) {
2746 // Force RHS into result and operate on memory.
2747 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002748 OpRegCopy(rl_result.reg, rl_rhs.reg);
2749 OpRegMem(op, rl_result.reg, rl_lhs);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002750 } else {
2751 // Subtraction isn't commutative.
2752 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2753 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2754 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002755 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002756 }
2757 } else {
2758 // Both are in registers.
2759 rl_lhs = LoadValue(rl_lhs, kCoreReg);
2760 rl_rhs = LoadValue(rl_rhs, kCoreReg);
2761 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002762 OpRegRegReg(op, rl_result.reg, rl_lhs.reg, rl_rhs.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002763 }
2764 }
2765 }
2766 }
2767 }
2768 StoreValue(rl_dest, rl_result);
2769}
2770
2771bool X86Mir2Lir::IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs) {
2772 // If we have non-core registers, then we can't do good things.
buzbee091cc402014-03-31 10:14:40 -07002773 if (rl_lhs.location == kLocPhysReg && rl_lhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002774 return false;
2775 }
buzbee091cc402014-03-31 10:14:40 -07002776 if (rl_rhs.location == kLocPhysReg && rl_rhs.reg.IsFloat()) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08002777 return false;
2778 }
2779
2780 // Everything will be fine :-).
2781 return true;
2782}
Chao-ying Fua0147762014-06-06 18:38:49 -07002783
2784void X86Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002785 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002786 Mir2Lir::GenIntToLong(rl_dest, rl_src);
2787 return;
2788 }
Serguei Katkove63d9d42014-06-25 00:25:35 +07002789 rl_src = UpdateLocTyped(rl_src, kCoreReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002790 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
2791 if (rl_src.location == kLocPhysReg) {
2792 NewLIR2(kX86MovsxdRR, rl_result.reg.GetReg(), rl_src.reg.GetReg());
2793 } else {
2794 int displacement = SRegOffset(rl_src.s_reg_low);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002795 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002796 LIR *m = NewLIR3(kX86MovsxdRM, rl_result.reg.GetReg(), rs_rX86_SP.GetReg(),
2797 displacement + LOWORD_OFFSET);
2798 AnnotateDalvikRegAccess(m, (displacement + LOWORD_OFFSET) >> 2,
2799 true /* is_load */, true /* is_64bit */);
2800 }
2801 StoreValueWide(rl_dest, rl_result);
2802}
2803
2804void X86Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
2805 RegLocation rl_src1, RegLocation rl_shift) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002806 if (!cu_->target64) {
Chao-ying Fua0147762014-06-06 18:38:49 -07002807 Mir2Lir::GenShiftOpLong(opcode, rl_dest, rl_src1, rl_shift);
2808 return;
2809 }
2810
2811 bool is_two_addr = false;
2812 OpKind op = kOpBkpt;
2813 RegLocation rl_result;
2814
2815 switch (opcode) {
2816 case Instruction::SHL_LONG_2ADDR:
2817 is_two_addr = true;
2818 // Fallthrough
2819 case Instruction::SHL_LONG:
2820 op = kOpLsl;
2821 break;
2822 case Instruction::SHR_LONG_2ADDR:
2823 is_two_addr = true;
2824 // Fallthrough
2825 case Instruction::SHR_LONG:
2826 op = kOpAsr;
2827 break;
2828 case Instruction::USHR_LONG_2ADDR:
2829 is_two_addr = true;
2830 // Fallthrough
2831 case Instruction::USHR_LONG:
2832 op = kOpLsr;
2833 break;
2834 default:
2835 op = kOpBkpt;
2836 }
2837
2838 // X86 doesn't require masking and must use ECX.
Andreas Gampeccc60262014-07-04 18:02:38 -07002839 RegStorage t_reg = TargetReg(kCount, kNotWide); // rCX
Chao-ying Fua0147762014-06-06 18:38:49 -07002840 LoadValueDirectFixed(rl_shift, t_reg);
2841 if (is_two_addr) {
2842 // Can we do this directly into memory?
2843 rl_result = UpdateLocWideTyped(rl_dest, kCoreReg);
2844 if (rl_result.location != kLocPhysReg) {
2845 // Okay, we can do this into memory
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002846 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua0147762014-06-06 18:38:49 -07002847 OpMemReg(op, rl_result, t_reg.GetReg());
2848 } else if (!rl_result.reg.IsFloat()) {
2849 // Can do this directly into the result register
2850 OpRegReg(op, rl_result.reg, t_reg);
2851 StoreFinalValueWide(rl_dest, rl_result);
2852 }
2853 } else {
2854 // Three address form, or we can't do directly.
2855 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
2856 rl_result = EvalLocWide(rl_dest, kCoreReg, true);
2857 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
2858 StoreFinalValueWide(rl_dest, rl_result);
2859 }
2860
2861 FreeTemp(t_reg);
2862}
2863
Brian Carlstrom7940e442013-07-12 13:46:57 -07002864} // namespace art